blob: 94993d23e5475d8fbba11d0437f35d4a7e000eec [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010038
U. Artie Eoff2e541622014-09-29 15:49:33 -070039#define DIV_ROUND_CLOSEST_ULL(ll, d) \
40({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010042/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
Chris Wilson481b6af2010-08-23 17:43:35 +010050#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010051 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040053 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010054 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010055 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010057 break; \
58 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010064 } \
65 ret__; \
66})
67
Chris Wilson481b6af2010-08-23 17:43:35 +010068#define wait_for(COND, MS) _wait_for(COND, MS, 1)
69#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010070#define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010072
Jani Nikula49938ac2014-01-10 17:10:20 +020073#define KHz(x) (1000 * (x))
74#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010075
Jesse Barnes79e53942008-11-07 14:24:08 -080076/*
77 * Display related stuff
78 */
79
80/* store information about an Ixxx DVO */
81/* The i830->i865 use multiple DVOs with multiple i2cs */
82/* the i915, i945 have a single sDVO i2c bus - which is different */
83#define MAX_OUTPUTS 6
84/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080085
Sagar Kamble4726e0b2014-03-10 17:06:23 +053086/* Maximum cursor sizes */
87#define GEN2_CURSOR_WIDTH 64
88#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000089#define MAX_CURSOR_WIDTH 256
90#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053091
Jesse Barnes79e53942008-11-07 14:24:08 -080092#define INTEL_I2C_BUS_DVO 1
93#define INTEL_I2C_BUS_SDVO 2
94
95/* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
97#define INTEL_OUTPUT_UNUSED 0
98#define INTEL_OUTPUT_ANALOG 1
99#define INTEL_OUTPUT_DVO 2
100#define INTEL_OUTPUT_SDVO 3
101#define INTEL_OUTPUT_LVDS 4
102#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -0800103#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800105#define INTEL_OUTPUT_EDP 8
Jani Nikula72ffa332013-08-27 15:12:17 +0300106#define INTEL_OUTPUT_DSI 9
107#define INTEL_OUTPUT_UNKNOWN 10
Dave Airlie0e32b392014-05-02 14:02:48 +1000108#define INTEL_OUTPUT_DP_MST 11
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121};
122
Chris Wilson37811fc2010-08-25 22:45:57 +0100123struct intel_fbdev {
124 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800125 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800128 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Eric Anholt21d40d32010-03-25 11:11:14 -0700131struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100132 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
138
Jesse Barnes79e53942008-11-07 14:24:08 -0800139 int type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200140 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200141 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700142 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100143 bool (*compute_config)(struct intel_encoder *,
144 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100145 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200146 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200147 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100148 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200149 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200150 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700155 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200156 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700159 void (*get_config)(struct intel_encoder *,
160 struct intel_crtc_config *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800167 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500168 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800169};
170
Jani Nikula1d508702012-10-19 14:51:49 +0300171struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300172 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530173 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300174 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200175
176 /* backlight */
177 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200178 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200179 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300180 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200181 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200182 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200185 struct backlight_device *device;
186 } backlight;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300187
188 void (*backlight_power)(struct intel_connector *, bool enable);
Jani Nikula1d508702012-10-19 14:51:49 +0300189};
190
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800191struct intel_connector {
192 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200193 /*
194 * The fixed encoder this connector is connected to.
195 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200197
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
Daniel Vetterf0947c32012-07-02 13:10:34 +0200204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300207
Imre Deak4932e2c2014-02-11 17:12:48 +0200208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
Jani Nikula1d508702012-10-19 14:51:49 +0300216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100221 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800230};
231
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300232typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242} intel_clock_t;
243
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300244struct intel_plane_state {
245 struct drm_crtc *crtc;
246 struct drm_framebuffer *fb;
247 struct drm_rect src;
248 struct drm_rect dst;
249 struct drm_rect clip;
250 struct drm_rect orig_src;
251 struct drm_rect orig_dst;
252 bool visible;
253};
254
Jesse Barnes46f297f2014-03-07 08:57:48 -0800255struct intel_plane_config {
Jesse Barnes46f297f2014-03-07 08:57:48 -0800256 bool tiled;
257 int size;
258 u32 base;
259};
260
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100261struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200262 /**
263 * quirks - bitfield with hw state readout quirks
264 *
265 * For various reasons the hw state readout code might not be able to
266 * completely faithfully read out the current state. These cases are
267 * tracked with quirk flags so that fastboot and state checker can act
268 * accordingly.
269 */
Daniel Vetter99535992014-04-13 12:00:33 +0200270#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
271#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200272 unsigned long quirks;
273
Ville Syrjälä5113bc92013-09-04 18:25:29 +0300274 /* User requested mode, only valid as a starting point to
275 * compute adjusted_mode, except in the case of (S)DVO where
276 * it's also for the output timings of the (S)DVO chip.
277 * adjusted_mode will then correspond to the S(DVO) chip's
278 * preferred input timings. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100279 struct drm_display_mode requested_mode;
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300280 /* Actual pipe timings ie. what we program into the pipe timing
Damien Lespiau241bfc32013-09-25 16:45:37 +0100281 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100282 struct drm_display_mode adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300283
284 /* Pipe source size (ie. panel fitter input size)
285 * All planes will be positioned inside this space,
286 * and get clipped at the edges. */
287 int pipe_src_w, pipe_src_h;
288
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100289 /* Whether to set up the PCH/FDI. Note that we never allow sharing
290 * between pch encoders and cpu encoders. */
291 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100292
Daniel Vetter3b117c82013-04-17 20:15:07 +0200293 /* CPU Transcoder for the pipe. Currently this can only differ from the
294 * pipe on Haswell (where we have a special eDP transcoder). */
295 enum transcoder cpu_transcoder;
296
Daniel Vetter50f3b012013-03-27 00:44:56 +0100297 /*
298 * Use reduced/limited/broadcast rbg range, compressing from the full
299 * range fed into the crtcs.
300 */
301 bool limited_color_range;
302
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200303 /* DP has a bunch of special case unfortunately, so mark the pipe
304 * accordingly. */
305 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200306
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200307 /* Whether we should send NULL infoframes. Required for audio. */
308 bool has_hdmi_sink;
309
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200310 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
311 * has_dp_encoder is set. */
312 bool has_audio;
313
Daniel Vetterd8b32242013-04-25 17:54:44 +0200314 /*
315 * Enable dithering, used when the selected pipe bpp doesn't match the
316 * plane bpp.
317 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100318 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100319
320 /* Controls for the clock computation, to override various stages. */
321 bool clock_set;
322
Daniel Vetter09ede542013-04-30 14:01:45 +0200323 /* SDVO TV has a bunch of special case. To make multifunction encoders
324 * work correctly, we need to track this at runtime.*/
325 bool sdvo_tv_clock;
326
Daniel Vettere29c22c2013-02-21 00:00:16 +0100327 /*
328 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
329 * required. This is set in the 2nd loop of calling encoder's
330 * ->compute_config if the first pick doesn't work out.
331 */
332 bool bw_constrained;
333
Daniel Vetterf47709a2013-03-28 10:42:02 +0100334 /* Settings for the intel dpll used on pretty much everything but
335 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300336 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100337
Daniel Vettera43f6e02013-06-07 23:10:32 +0200338 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
339 enum intel_dpll_id shared_dpll;
340
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300341 /* PORT_CLK_SEL for DDI ports. */
342 uint32_t ddi_pll_sel;
343
Daniel Vetter66e985c2013-06-05 13:34:20 +0200344 /* Actual register state of the dpll, for shared dpll cross-checking. */
345 struct intel_dpll_hw_state dpll_hw_state;
346
Daniel Vetter965e0c42013-03-27 00:44:57 +0100347 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200348 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200349
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530350 /* m2_n2 for eDP downclock */
351 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700352 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530353
Daniel Vetterff9a6752013-06-01 17:16:21 +0200354 /*
355 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300356 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
357 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100358 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200359 int port_clock;
360
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100361 /* Used by SDVO (and if we ever fix it, HDMI). */
362 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700363
364 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700365 struct {
366 u32 control;
367 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200368 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700369 } gmch_pfit;
370
371 /* Panel fitter placement and size for Ironlake+ */
372 struct {
373 u32 pos;
374 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100375 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200376 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700377 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100378
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100379 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100380 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100381 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300382
383 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300384
385 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000386
387 bool dp_encoder_is_mst;
388 int pbn;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100389};
390
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300391struct intel_pipe_wm {
392 struct intel_wm_level wm[5];
393 uint32_t linetime;
394 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200395 bool pipe_enabled;
396 bool sprites_enabled;
397 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300398};
399
Sourab Gupta84c33a62014-06-02 16:47:17 +0530400struct intel_mmio_flip {
401 u32 seqno;
402 u32 ring_id;
403};
404
Jesse Barnes79e53942008-11-07 14:24:08 -0800405struct intel_crtc {
406 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700407 enum pipe pipe;
408 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800409 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200410 /*
411 * Whether the crtc and the connected output pipeline is active. Implies
412 * that crtc->enabled is set, i.e. the current mode configuration has
413 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200414 */
415 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300416 unsigned long enabled_power_domains;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300417 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700418 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200419 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500420 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100421
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000422 atomic_t unpin_work_count;
423
Daniel Vettere506a0c2012-07-05 12:17:29 +0200424 /* Display surface base address adjustement for pageflips. Note that on
425 * gen4+ this only adjusts up to a tile, offsets within a tile are
426 * handled in the hw itself (with the TILEOFF register). */
427 unsigned long dspaddr_offset;
428
Chris Wilson05394f32010-11-08 19:18:58 +0000429 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100430 uint32_t cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100431 int16_t cursor_width, cursor_height;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300432 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300433 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300434 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700435
Jesse Barnes46f297f2014-03-07 08:57:48 -0800436 struct intel_plane_config plane_config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100437 struct intel_crtc_config config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +0200438 struct intel_crtc_config *new_config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200439 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100440
Ville Syrjälä10d83732013-01-29 18:13:34 +0200441 /* reset counter value when the last flip was submitted */
442 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300443
444 /* Access to these should be protected by dev_priv->irq_lock. */
445 bool cpu_fifo_underrun_disabled;
446 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300447
448 /* per-pipe watermark state */
449 struct {
450 /* watermarks currently being used */
451 struct intel_pipe_wm active;
452 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300453
Ville Syrjälä80715b22014-05-15 20:23:23 +0300454 int scanline_offset;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530455 struct intel_mmio_flip mmio_flip;
Jesse Barnes79e53942008-11-07 14:24:08 -0800456};
457
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300458struct intel_plane_wm_parameters {
459 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200460 uint32_t vert_pixels;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300461 uint8_t bytes_per_pixel;
462 bool enabled;
463 bool scaled;
464};
465
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800466struct intel_plane {
467 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700468 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800469 enum pipe pipe;
470 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100471 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800472 int max_downscale;
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700473 int crtc_x, crtc_y;
474 unsigned int crtc_w, crtc_h;
475 uint32_t src_x, src_y;
476 uint32_t src_w, src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530477 unsigned int rotation;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300478
479 /* Since we need to change the watermarks before/after
480 * enabling/disabling the planes, we need to store the parameters here
481 * as the other pieces of the struct may not reflect the values we want
482 * for the watermark calculations. Currently only Haswell uses this.
483 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300484 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300485
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800486 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300487 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800488 struct drm_framebuffer *fb,
489 struct drm_i915_gem_object *obj,
490 int crtc_x, int crtc_y,
491 unsigned int crtc_w, unsigned int crtc_h,
492 uint32_t x, uint32_t y,
493 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300494 void (*disable_plane)(struct drm_plane *plane,
495 struct drm_crtc *crtc);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800496 int (*update_colorkey)(struct drm_plane *plane,
497 struct drm_intel_sprite_colorkey *key);
498 void (*get_colorkey)(struct drm_plane *plane,
499 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800500};
501
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300502struct intel_watermark_params {
503 unsigned long fifo_size;
504 unsigned long max_wm;
505 unsigned long default_wm;
506 unsigned long guard_size;
507 unsigned long cacheline_size;
508};
509
510struct cxsr_latency {
511 int is_desktop;
512 int is_ddr3;
513 unsigned long fsb_freq;
514 unsigned long mem_freq;
515 unsigned long display_sr;
516 unsigned long display_hpll_disable;
517 unsigned long cursor_sr;
518 unsigned long cursor_hpll_disable;
519};
520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800522#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100523#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800525#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roper155e6362014-07-07 18:21:47 -0700526#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300528struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300529 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300530 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300531 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200532 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300533 bool has_hdmi_sink;
534 bool has_audio;
535 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200536 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530537 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300538 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100539 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200540 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300541 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200542 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300543 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300544};
545
Dave Airlie0e32b392014-05-02 14:02:48 +1000546struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400547#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300548
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530549/**
550 * HIGH_RR is the highest eDP panel refresh rate read from EDID
551 * LOW_RR is the lowest eDP panel refresh rate found from EDID
552 * parsing for same resolution.
553 */
554enum edp_drrs_refresh_rate_type {
555 DRRS_HIGH_RR,
556 DRRS_LOW_RR,
557 DRRS_MAX_RR, /* RR count */
558};
559
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300560struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300561 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300562 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300563 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300564 bool has_audio;
565 enum hdmi_force_audio force_audio;
566 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200567 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300568 uint8_t link_bw;
569 uint8_t lane_count;
570 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300571 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400572 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200573 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300574 uint8_t train_set[4];
575 int panel_power_up_delay;
576 int panel_power_down_delay;
577 int panel_power_cycle_delay;
578 int backlight_on_delay;
579 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300580 struct delayed_work panel_vdd_work;
581 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200582 unsigned long last_power_cycle;
583 unsigned long last_power_on;
584 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000585
Clint Taylor01527b32014-07-07 13:01:46 -0700586 struct notifier_block edp_notifier;
587
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300588 /*
589 * Pipe whose power sequencer is currently locked into
590 * this port. Only relevant on VLV/CHV.
591 */
592 enum pipe pps_pipe;
593
Todd Previte06ea66b2014-01-20 10:19:39 -0700594 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000595 bool can_mst; /* this port supports mst */
596 bool is_mst;
597 int active_mst_links;
598 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300599 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000600
Dave Airlie0e32b392014-05-02 14:02:48 +1000601 /* mst connector list */
602 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
603 struct drm_dp_mst_topology_mgr mst_mgr;
604
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000605 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000606 /*
607 * This function returns the value we have to program the AUX_CTL
608 * register with to kick off an AUX transaction.
609 */
610 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
611 bool has_aux_irq,
612 int send_bytes,
613 uint32_t aux_clock_divider);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530614 struct {
615 enum drrs_support_type type;
616 enum edp_drrs_refresh_rate_type refresh_rate_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530617 struct mutex mutex;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530618 } drrs_state;
619
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300620};
621
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200622struct intel_digital_port {
623 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200624 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -0700625 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200626 struct intel_dp dp;
627 struct intel_hdmi hdmi;
Dave Airlie13cf5502014-06-18 11:29:35 +1000628 bool (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200629};
630
Dave Airlie0e32b392014-05-02 14:02:48 +1000631struct intel_dp_mst_encoder {
632 struct intel_encoder base;
633 enum pipe pipe;
634 struct intel_digital_port *primary;
635 void *port; /* store this opaque as its illegal to dereference it */
636};
637
Jesse Barnes89b667f2013-04-18 14:51:36 -0700638static inline int
639vlv_dport_to_channel(struct intel_digital_port *dport)
640{
641 switch (dport->port) {
642 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300643 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800644 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700645 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800646 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700647 default:
648 BUG();
649 }
650}
651
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300652static inline int
653vlv_pipe_to_channel(enum pipe pipe)
654{
655 switch (pipe) {
656 case PIPE_A:
657 case PIPE_C:
658 return DPIO_CH0;
659 case PIPE_B:
660 return DPIO_CH1;
661 default:
662 BUG();
663 }
664}
665
Chris Wilsonf875c152010-09-09 15:44:14 +0100666static inline struct drm_crtc *
667intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
668{
669 struct drm_i915_private *dev_priv = dev->dev_private;
670 return dev_priv->pipe_to_crtc_mapping[pipe];
671}
672
Chris Wilson417ae142011-01-19 15:04:42 +0000673static inline struct drm_crtc *
674intel_get_crtc_for_plane(struct drm_device *dev, int plane)
675{
676 struct drm_i915_private *dev_priv = dev->dev_private;
677 return dev_priv->plane_to_crtc_mapping[plane];
678}
679
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100680struct intel_unpin_work {
681 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000682 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000683 struct drm_i915_gem_object *old_fb_obj;
684 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100685 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000686 atomic_t pending;
687#define INTEL_FLIP_INACTIVE 0
688#define INTEL_FLIP_PENDING 1
689#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300690 u32 flip_count;
691 u32 gtt_offset;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100692 struct intel_engine_cs *flip_queued_ring;
693 u32 flip_queued_seqno;
694 int flip_queued_vblank;
695 int flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100696 bool enable_stall_check;
697};
698
Daniel Vetterd9e55602012-07-04 22:16:09 +0200699struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200700 struct drm_encoder **save_connector_encoders;
701 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200702 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200703
704 bool fb_changed;
705 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200706};
707
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300708struct intel_load_detect_pipe {
709 struct drm_framebuffer *release_fb;
710 bool load_detect_temp;
711 int dpms_mode;
712};
Daniel Vetterb9805142012-08-31 17:37:33 +0200713
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300714static inline struct intel_encoder *
715intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100716{
717 return to_intel_connector(connector)->encoder;
718}
719
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200720static inline struct intel_digital_port *
721enc_to_dig_port(struct drm_encoder *encoder)
722{
723 return container_of(encoder, struct intel_digital_port, base.base);
724}
725
Dave Airlie0e32b392014-05-02 14:02:48 +1000726static inline struct intel_dp_mst_encoder *
727enc_to_mst(struct drm_encoder *encoder)
728{
729 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
730}
731
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300732static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
733{
734 return &enc_to_dig_port(encoder)->dp;
735}
736
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200737static inline struct intel_digital_port *
738dp_to_dig_port(struct intel_dp *intel_dp)
739{
740 return container_of(intel_dp, struct intel_digital_port, dp);
741}
742
743static inline struct intel_digital_port *
744hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
745{
746 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300747}
748
Damien Lespiau6af31a62014-03-28 00:18:33 +0530749/*
750 * Returns the number of planes for this pipe, ie the number of sprites + 1
751 * (primary plane). This doesn't count the cursor plane then.
752 */
753static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
754{
755 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
756}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000757
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300758/* i915_irq.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300759bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
760 enum pipe pipe, bool enable);
761bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
762 enum transcoder pch_transcoder,
763 bool enable);
Daniel Vetter480c8032014-07-16 09:49:40 +0200764void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
765void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
766void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
767void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
768void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
769void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200770void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
771void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700772static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
773{
774 /*
775 * We only use drm_irq_uninstall() at unload and VT switch, so
776 * this is the only thing we need to check.
777 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200778 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700779}
780
Ville Syrjäläa225f072014-04-29 13:35:45 +0300781int intel_get_crtc_scanline(struct intel_crtc *crtc);
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300782void i9xx_check_fifo_underruns(struct drm_device *dev);
Paulo Zanonid49bdb02014-07-04 11:50:31 -0300783void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800784
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300785/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300786void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800787
Jesse Barnes79e53942008-11-07 14:24:08 -0800788
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300789/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300790void intel_prepare_ddi(struct drm_device *dev);
791void hsw_fdi_link_train(struct drm_crtc *crtc);
792void intel_ddi_init(struct drm_device *dev, enum port port);
793enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
794bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
795int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
796void intel_ddi_pll_init(struct drm_device *dev);
797void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
798void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
799 enum transcoder cpu_transcoder);
800void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
801void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200802bool intel_ddi_pll_select(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300803void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
804void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
805bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
806void intel_ddi_fdi_disable(struct drm_crtc *crtc);
807void intel_ddi_get_config(struct intel_encoder *encoder,
808 struct intel_crtc_config *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300809
Dave Airlie44905a272014-05-02 13:36:43 +1000810void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000811void intel_ddi_clock_get(struct intel_encoder *encoder,
812 struct intel_crtc_config *pipe_config);
813void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300814
Daniel Vetterb680c372014-09-19 18:27:27 +0200815/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +0200816void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
817 struct intel_engine_cs *ring);
818void intel_frontbuffer_flip_prepare(struct drm_device *dev,
819 unsigned frontbuffer_bits);
820void intel_frontbuffer_flip_complete(struct drm_device *dev,
821 unsigned frontbuffer_bits);
822void intel_frontbuffer_flush(struct drm_device *dev,
823 unsigned frontbuffer_bits);
824/**
Daniel Vetter5c323b22014-09-30 22:10:53 +0200825 * intel_frontbuffer_flip - synchronous frontbuffer flip
Daniel Vetterf99d7062014-06-19 16:01:59 +0200826 * @dev: DRM device
827 * @frontbuffer_bits: frontbuffer plane tracking bits
828 *
829 * This function gets called after scheduling a flip on @obj. This is for
830 * synchronous plane updates which will happen on the next vblank and which will
831 * not get delayed by pending gpu rendering.
832 *
833 * Can be called without any locks held.
834 */
835static inline
836void intel_frontbuffer_flip(struct drm_device *dev,
837 unsigned frontbuffer_bits)
838{
839 intel_frontbuffer_flush(dev, frontbuffer_bits);
840}
841
842void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
Daniel Vetterb680c372014-09-19 18:27:27 +0200843
844
845/* intel_display.c */
846const char *intel_output_name(int output);
847bool intel_has_pending_fb_unpin(struct drm_device *dev);
848int intel_pch_rawclk(struct drm_device *dev);
849void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300850void intel_mark_idle(struct drm_device *dev);
851void intel_crtc_restore_mode(struct drm_crtc *crtc);
Borun Fub04c5bd2014-07-12 10:02:27 +0530852void intel_crtc_control(struct drm_crtc *crtc, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300853void intel_crtc_update_dpms(struct drm_crtc *crtc);
854void intel_encoder_destroy(struct drm_encoder *encoder);
855void intel_connector_dpms(struct drm_connector *, int mode);
856bool intel_connector_get_hw_state(struct intel_connector *connector);
857void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300858bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
859 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -0300860void intel_connector_attach_encoder(struct intel_connector *connector,
861 struct intel_encoder *encoder);
862struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
863struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
864 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +0200865enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300866int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
867 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300868enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
869 enum pipe pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +0200870static inline void
871intel_wait_for_vblank(struct drm_device *dev, int pipe)
872{
873 drm_wait_one_vblank(dev, pipe);
874}
Paulo Zanoni87440422013-09-24 15:48:31 -0300875int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800876void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
877 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -0300878bool intel_get_load_detect_pipe(struct drm_connector *connector,
879 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -0500880 struct intel_load_detect_pipe *old,
881 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -0300882void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300883 struct intel_load_detect_pipe *old);
Paulo Zanoni87440422013-09-24 15:48:31 -0300884int intel_pin_and_fence_fb_obj(struct drm_device *dev,
885 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100886 struct intel_engine_cs *pipelined);
Paulo Zanoni87440422013-09-24 15:48:31 -0300887void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Daniel Vettera8bb6812014-02-10 18:00:39 +0100888struct drm_framebuffer *
889__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -0300890 struct drm_mode_fb_cmd2 *mode_cmd,
891 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -0300892void intel_prepare_page_flip(struct drm_device *dev, int plane);
893void intel_finish_page_flip(struct drm_device *dev, int pipe);
894void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100895void intel_check_page_flip(struct drm_device *dev, int pipe);
Daniel Vetter716c2e52014-06-25 22:02:02 +0300896
897/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300898struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
899void assert_shared_dpll(struct drm_i915_private *dev_priv,
900 struct intel_shared_dpll *pll,
901 bool state);
902#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
903#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Daniel Vetter716c2e52014-06-25 22:02:02 +0300904struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
905void intel_put_shared_dpll(struct intel_crtc *crtc);
906
907/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +0200908void assert_panel_unlocked(struct drm_i915_private *dev_priv,
909 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300910void assert_pll(struct drm_i915_private *dev_priv,
911 enum pipe pipe, bool state);
912#define assert_pll_enabled(d, p) assert_pll(d, p, true)
913#define assert_pll_disabled(d, p) assert_pll(d, p, false)
914void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
915 enum pipe pipe, bool state);
916#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
917#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300918void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300919#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
920#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300921void intel_write_eld(struct drm_encoder *encoder,
922 struct drm_display_mode *mode);
923unsigned long intel_gen4_compute_page_offset(int *x, int *y,
924 unsigned int tiling_mode,
925 unsigned int bpp,
926 unsigned int pitch);
927void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -0300928void hsw_enable_pc8(struct drm_i915_private *dev_priv);
929void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300930void intel_dp_get_m_n(struct intel_crtc *crtc,
931 struct intel_crtc_config *pipe_config);
Vandana Kannanf769cd22014-08-05 07:51:22 -0700932void intel_dp_set_m_n(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300933int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
934void
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300935ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
936 int dotclock);
Paulo Zanoni87440422013-09-24 15:48:31 -0300937bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300938void hsw_enable_ips(struct intel_crtc *crtc);
939void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +0200940enum intel_display_power_domain
941intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -0800942void intel_mode_from_pipe_config(struct drm_display_mode *mode,
943 struct intel_crtc_config *pipe_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800944int intel_format_to_fourcc(int format);
Ville Syrjälä46a55d32014-05-21 14:04:46 +0300945void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +0300946void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300947
948/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300949void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
950bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
951 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -0300952void intel_dp_start_link_train(struct intel_dp *intel_dp);
953void intel_dp_complete_link_train(struct intel_dp *intel_dp);
954void intel_dp_stop_link_train(struct intel_dp *intel_dp);
955void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
956void intel_dp_encoder_destroy(struct drm_encoder *encoder);
957void intel_dp_check_link_status(struct intel_dp *intel_dp);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -0200958int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300959bool intel_dp_compute_config(struct intel_encoder *encoder,
960 struct intel_crtc_config *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200961bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Dave Airlie13cf5502014-06-18 11:29:35 +1000962bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
963 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +0100964void intel_edp_backlight_on(struct intel_dp *intel_dp);
965void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +0200966void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +0300967void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +0100968void intel_edp_panel_on(struct intel_dp *intel_dp);
969void intel_edp_panel_off(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -0300970void intel_edp_psr_enable(struct intel_dp *intel_dp);
971void intel_edp_psr_disable(struct intel_dp *intel_dp);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530972void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
Daniel Vetter9ca15302014-07-11 10:30:16 -0700973void intel_edp_psr_invalidate(struct drm_device *dev,
974 unsigned frontbuffer_bits);
975void intel_edp_psr_flush(struct drm_device *dev,
976 unsigned frontbuffer_bits);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700977void intel_edp_psr_init(struct drm_device *dev);
978
Dave Airlie0e32b392014-05-02 14:02:48 +1000979int intel_dp_handle_hpd_irq(struct intel_digital_port *digport, bool long_hpd);
980void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
981void intel_dp_mst_suspend(struct drm_device *dev);
982void intel_dp_mst_resume(struct drm_device *dev);
983int intel_dp_max_link_bw(struct intel_dp *intel_dp);
984void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300985void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Dave Airlie0e32b392014-05-02 14:02:48 +1000986/* intel_dp_mst.c */
987int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
988void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300989/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +0100990void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300991
992
993/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300994void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300995
996
Daniel Vetter0632fef2013-10-08 17:44:49 +0200997/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +0200998#ifdef CONFIG_DRM_I915_FBDEV
999extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -07001000extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +02001001extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001002extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001003extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1004extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001005#else
1006static inline int intel_fbdev_init(struct drm_device *dev)
1007{
1008 return 0;
1009}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001010
Jesse Barnesd1d70672014-05-28 14:39:03 -07001011static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +02001012{
1013}
1014
1015static inline void intel_fbdev_fini(struct drm_device *dev)
1016{
1017}
1018
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001019static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001020{
1021}
1022
Daniel Vetter0632fef2013-10-08 17:44:49 +02001023static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001024{
1025}
1026#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001027
1028/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001029void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1030void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1031 struct intel_connector *intel_connector);
1032struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1033bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1034 struct intel_crtc_config *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001035
1036
1037/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001038void intel_lvds_init(struct drm_device *dev);
1039bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001040
1041
1042/* intel_modes.c */
1043int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001044 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001045int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001046void intel_attach_force_audio_property(struct drm_connector *connector);
1047void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001048
1049
1050/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001051void intel_setup_overlay(struct drm_device *dev);
1052void intel_cleanup_overlay(struct drm_device *dev);
1053int intel_overlay_switch_off(struct intel_overlay *overlay);
1054int intel_overlay_put_image(struct drm_device *dev, void *data,
1055 struct drm_file *file_priv);
1056int intel_overlay_attrs(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001058
1059
1060/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001061int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301062 struct drm_display_mode *fixed_mode,
1063 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001064void intel_panel_fini(struct intel_panel *panel);
1065void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1066 struct drm_display_mode *adjusted_mode);
1067void intel_pch_panel_fitting(struct intel_crtc *crtc,
1068 struct intel_crtc_config *pipe_config,
1069 int fitting_mode);
1070void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1071 struct intel_crtc_config *pipe_config,
1072 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001073void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1074 u32 level, u32 max);
Paulo Zanoni87440422013-09-24 15:48:31 -03001075int intel_panel_setup_backlight(struct drm_connector *connector);
Jesse Barnes752aa882013-10-31 18:55:49 +02001076void intel_panel_enable_backlight(struct intel_connector *connector);
1077void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001078void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001079void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001080enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301081extern struct drm_display_mode *intel_find_panel_downclock(
1082 struct drm_device *dev,
1083 struct drm_display_mode *fixed_mode,
1084 struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001085
Daniel Vetter9c065a72014-09-30 10:56:38 +02001086/* intel_runtime_pm.c */
1087int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001088void intel_power_domains_fini(struct drm_i915_private *);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001089void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001090void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001091
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001092bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1093 enum intel_display_power_domain domain);
1094bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1095 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001096void intel_display_power_get(struct drm_i915_private *dev_priv,
1097 enum intel_display_power_domain domain);
1098void intel_display_power_put(struct drm_i915_private *dev_priv,
1099 enum intel_display_power_domain domain);
1100void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1101void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1102void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1103void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1104void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1105
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001106void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1107
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001108/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001109void intel_init_clock_gating(struct drm_device *dev);
1110void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001111int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001112void intel_update_watermarks(struct drm_crtc *crtc);
1113void intel_update_sprite_watermarks(struct drm_plane *plane,
1114 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001115 uint32_t sprite_width,
1116 uint32_t sprite_height,
1117 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001118 bool enabled, bool scaled);
1119void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001120void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001121bool intel_fbc_enabled(struct drm_device *dev);
1122void intel_update_fbc(struct drm_device *dev);
1123void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1124void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001125void intel_init_gt_powersave(struct drm_device *dev);
1126void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001127void intel_enable_gt_powersave(struct drm_device *dev);
1128void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001129void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001130void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001131void ironlake_teardown_rc6(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001132void gen6_update_ring_freq(struct drm_device *dev);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001133void gen6_rps_idle(struct drm_i915_private *dev_priv);
1134void gen6_rps_boost(struct drm_i915_private *dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001135void ilk_wm_get_hw_state(struct drm_device *dev);
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03001136
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001137
1138/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001139bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001140
1141
1142/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001143int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001144void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001145 enum plane plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05301146int intel_plane_set_property(struct drm_plane *plane,
1147 struct drm_property *prop,
1148 uint64_t val);
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301149int intel_plane_restore(struct drm_plane *plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001150void intel_plane_disable(struct drm_plane *plane);
1151int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1152 struct drm_file *file_priv);
1153int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1154 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001155
1156
1157/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001158void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001159
Jesse Barnes79e53942008-11-07 14:24:08 -08001160#endif /* __INTEL_DRV_H__ */