blob: c2c80bf490c6940104f0d287d82b3ed2be75a915 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200280 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200281 spin_unlock_irq(&dev_priv->irq_lock);
282}
283
Imre Deakb900b942014-11-05 20:48:48 +0200284void gen6_enable_rps_interrupts(struct drm_device *dev)
285{
286 struct drm_i915_private *dev_priv = dev->dev_private;
287
288 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200289
Imre Deakb900b942014-11-05 20:48:48 +0200290 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200291 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200292 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200293 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
294 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200295 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200296
Imre Deakb900b942014-11-05 20:48:48 +0200297 spin_unlock_irq(&dev_priv->irq_lock);
298}
299
Imre Deak59d02a12014-12-19 19:33:26 +0200300u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
301{
302 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200303 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200304 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200305 *
306 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200307 */
308 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
309 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
310
311 if (INTEL_INFO(dev_priv)->gen >= 8)
312 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
313
314 return mask;
315}
316
Imre Deakb900b942014-11-05 20:48:48 +0200317void gen6_disable_rps_interrupts(struct drm_device *dev)
318{
319 struct drm_i915_private *dev_priv = dev->dev_private;
320
Imre Deakd4d70aa2014-11-19 15:30:04 +0200321 spin_lock_irq(&dev_priv->irq_lock);
322 dev_priv->rps.interrupts_enabled = false;
323 spin_unlock_irq(&dev_priv->irq_lock);
324
325 cancel_work_sync(&dev_priv->rps.work);
326
Imre Deak9939fba2014-11-20 23:01:47 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328
Imre Deak59d02a12014-12-19 19:33:26 +0200329 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200330
331 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200332 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
333 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200334
335 spin_unlock_irq(&dev_priv->irq_lock);
336
337 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200338}
339
Ben Widawsky09610212014-05-15 20:58:08 +0300340/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200341 * ibx_display_interrupt_update - update SDEIMR
342 * @dev_priv: driver private
343 * @interrupt_mask: mask of interrupt bits to update
344 * @enabled_irq_mask: mask of interrupt bits to enable
345 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200346void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
347 uint32_t interrupt_mask,
348 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200349{
350 uint32_t sdeimr = I915_READ(SDEIMR);
351 sdeimr &= ~interrupt_mask;
352 sdeimr |= (~enabled_irq_mask & interrupt_mask);
353
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100354 WARN_ON(enabled_irq_mask & ~interrupt_mask);
355
Daniel Vetterfee884e2013-07-04 23:35:21 +0200356 assert_spin_locked(&dev_priv->irq_lock);
357
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700358 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300359 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360
Daniel Vetterfee884e2013-07-04 23:35:21 +0200361 I915_WRITE(SDEIMR, sdeimr);
362 POSTING_READ(SDEIMR);
363}
Paulo Zanoni86642812013-04-12 17:57:57 -0300364
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100365static void
Imre Deak755e9012014-02-10 18:42:47 +0200366__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
367 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800368{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200369 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200370 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800371
Daniel Vetterb79480b2013-06-27 17:52:10 +0200372 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200373 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200374
Ville Syrjälä04feced2014-04-03 13:28:33 +0300375 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
376 status_mask & ~PIPESTAT_INT_STATUS_MASK,
377 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
378 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200379 return;
380
381 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200382 return;
383
Imre Deak91d181d2014-02-10 18:42:49 +0200384 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
385
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200386 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200387 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 I915_WRITE(reg, pipestat);
389 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800390}
391
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100392static void
Imre Deak755e9012014-02-10 18:42:47 +0200393__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
394 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800395{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200396 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200397 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800398
Daniel Vetterb79480b2013-06-27 17:52:10 +0200399 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200400 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200401
Ville Syrjälä04feced2014-04-03 13:28:33 +0300402 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
403 status_mask & ~PIPESTAT_INT_STATUS_MASK,
404 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
405 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200406 return;
407
Imre Deak755e9012014-02-10 18:42:47 +0200408 if ((pipestat & enable_mask) == 0)
409 return;
410
Imre Deak91d181d2014-02-10 18:42:49 +0200411 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
412
Imre Deak755e9012014-02-10 18:42:47 +0200413 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200414 I915_WRITE(reg, pipestat);
415 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800416}
417
Imre Deak10c59c52014-02-10 18:42:48 +0200418static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
419{
420 u32 enable_mask = status_mask << 16;
421
422 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300423 * On pipe A we don't support the PSR interrupt yet,
424 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200425 */
426 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
427 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300428 /*
429 * On pipe B and C we don't support the PSR interrupt yet, on pipe
430 * A the same bit is for perf counters which we don't use either.
431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
433 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200434
435 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
436 SPRITE0_FLIP_DONE_INT_EN_VLV |
437 SPRITE1_FLIP_DONE_INT_EN_VLV);
438 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
439 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
440 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
441 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
442
443 return enable_mask;
444}
445
Imre Deak755e9012014-02-10 18:42:47 +0200446void
447i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
448 u32 status_mask)
449{
450 u32 enable_mask;
451
Imre Deak10c59c52014-02-10 18:42:48 +0200452 if (IS_VALLEYVIEW(dev_priv->dev))
453 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
454 status_mask);
455 else
456 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200457 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
458}
459
460void
461i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
462 u32 status_mask)
463{
464 u32 enable_mask;
465
Imre Deak10c59c52014-02-10 18:42:48 +0200466 if (IS_VALLEYVIEW(dev_priv->dev))
467 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
468 status_mask);
469 else
470 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200471 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
472}
473
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000474/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300475 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000476 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300477static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000478{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300479 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000480
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
482 return;
483
Daniel Vetter13321782014-09-15 14:55:29 +0200484 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000485
Imre Deak755e9012014-02-10 18:42:47 +0200486 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300487 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200488 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200489 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000490
Daniel Vetter13321782014-09-15 14:55:29 +0200491 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000492}
493
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300494/*
495 * This timing diagram depicts the video signal in and
496 * around the vertical blanking period.
497 *
498 * Assumptions about the fictitious mode used in this example:
499 * vblank_start >= 3
500 * vsync_start = vblank_start + 1
501 * vsync_end = vblank_start + 2
502 * vtotal = vblank_start + 3
503 *
504 * start of vblank:
505 * latch double buffered registers
506 * increment frame counter (ctg+)
507 * generate start of vblank interrupt (gen4+)
508 * |
509 * | frame start:
510 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
511 * | may be shifted forward 1-3 extra lines via PIPECONF
512 * | |
513 * | | start of vsync:
514 * | | generate vsync interrupt
515 * | | |
516 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
517 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
518 * ----va---> <-----------------vb--------------------> <--------va-------------
519 * | | <----vs-----> |
520 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
521 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
522 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
523 * | | |
524 * last visible pixel first visible pixel
525 * | increment frame counter (gen3/4)
526 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
527 *
528 * x = horizontal active
529 * _ = horizontal blanking
530 * hs = horizontal sync
531 * va = vertical active
532 * vb = vertical blanking
533 * vs = vertical sync
534 * vbs = vblank_start (number)
535 *
536 * Summary:
537 * - most events happen at the start of horizontal sync
538 * - frame start happens at the start of horizontal blank, 1-4 lines
539 * (depending on PIPECONF settings) after the start of vblank
540 * - gen3/4 pixel and frame counter are synchronized with the start
541 * of horizontal active on the first line of vertical active
542 */
543
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300544static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
545{
546 /* Gen2 doesn't have a hardware frame counter */
547 return 0;
548}
549
Keith Packard42f52ef2008-10-18 19:39:29 -0700550/* Called from drm generic code, passed a 'crtc', which
551 * we use as a pipe index
552 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700553static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700554{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700556 unsigned long high_frame;
557 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300558 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100559 struct intel_crtc *intel_crtc =
560 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
561 const struct drm_display_mode *mode =
562 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700563
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100564 htotal = mode->crtc_htotal;
565 hsync_start = mode->crtc_hsync_start;
566 vbl_start = mode->crtc_vblank_start;
567 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
568 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300569
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300570 /* Convert to pixel count */
571 vbl_start *= htotal;
572
573 /* Start of vblank event occurs at start of hsync */
574 vbl_start -= htotal - hsync_start;
575
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 high_frame = PIPEFRAME(pipe);
577 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100578
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700579 /*
580 * High & low register fields aren't synchronized, so make sure
581 * we get a low value that's stable across two reads of the high
582 * register.
583 */
584 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100585 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300586 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100587 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700588 } while (high1 != high2);
589
Chris Wilson5eddb702010-09-11 13:48:45 +0100590 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300591 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100592 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300593
594 /*
595 * The frame counter increments at beginning of active.
596 * Cook up a vblank counter by also checking the pixel
597 * counter against vblank start.
598 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200599 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700600}
601
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700602static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800603{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800605 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800606
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800607 return I915_READ(reg);
608}
609
Mario Kleinerad3543e2013-10-30 05:13:08 +0100610/* raw reads, only for fast reads of display block, no need for forcewake etc. */
611#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100612
Ville Syrjäläa225f072014-04-29 13:35:45 +0300613static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
614{
615 struct drm_device *dev = crtc->base.dev;
616 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200617 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300618 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300619 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300620
Ville Syrjälä80715b22014-05-15 20:23:23 +0300621 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300622 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
623 vtotal /= 2;
624
625 if (IS_GEN2(dev))
626 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
627 else
628 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
629
630 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300631 * See update_scanline_offset() for the details on the
632 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300633 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300634 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300635}
636
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700637static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200638 unsigned int flags, int *vpos, int *hpos,
639 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100640{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300641 struct drm_i915_private *dev_priv = dev->dev_private;
642 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200644 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300645 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300646 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100647 bool in_vbl = true;
648 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100649 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100650
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300651 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100652 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800653 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100654 return 0;
655 }
656
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300657 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300658 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300659 vtotal = mode->crtc_vtotal;
660 vbl_start = mode->crtc_vblank_start;
661 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100662
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200663 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
664 vbl_start = DIV_ROUND_UP(vbl_start, 2);
665 vbl_end /= 2;
666 vtotal /= 2;
667 }
668
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300669 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
670
Mario Kleinerad3543e2013-10-30 05:13:08 +0100671 /*
672 * Lock uncore.lock, as we will do multiple timing critical raw
673 * register reads, potentially with preemption disabled, so the
674 * following code must not block on uncore.lock.
675 */
676 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300677
Mario Kleinerad3543e2013-10-30 05:13:08 +0100678 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
679
680 /* Get optional system timestamp before query. */
681 if (stime)
682 *stime = ktime_get();
683
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300684 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100685 /* No obvious pixelcount register. Only query vertical
686 * scanout position from Display scan line register.
687 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300688 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100689 } else {
690 /* Have access to pixelcount since start of frame.
691 * We can split this into vertical and horizontal
692 * scanout position.
693 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100694 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100695
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300696 /* convert to pixel counts */
697 vbl_start *= htotal;
698 vbl_end *= htotal;
699 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300700
701 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300702 * In interlaced modes, the pixel counter counts all pixels,
703 * so one field will have htotal more pixels. In order to avoid
704 * the reported position from jumping backwards when the pixel
705 * counter is beyond the length of the shorter field, just
706 * clamp the position the length of the shorter field. This
707 * matches how the scanline counter based position works since
708 * the scanline counter doesn't count the two half lines.
709 */
710 if (position >= vtotal)
711 position = vtotal - 1;
712
713 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300714 * Start of vblank interrupt is triggered at start of hsync,
715 * just prior to the first active line of vblank. However we
716 * consider lines to start at the leading edge of horizontal
717 * active. So, should we get here before we've crossed into
718 * the horizontal active of the first line in vblank, we would
719 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
720 * always add htotal-hsync_start to the current pixel position.
721 */
722 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300723 }
724
Mario Kleinerad3543e2013-10-30 05:13:08 +0100725 /* Get optional system timestamp after query. */
726 if (etime)
727 *etime = ktime_get();
728
729 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
730
731 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
732
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300733 in_vbl = position >= vbl_start && position < vbl_end;
734
735 /*
736 * While in vblank, position will be negative
737 * counting up towards 0 at vbl_end. And outside
738 * vblank, position will be positive counting
739 * up since vbl_end.
740 */
741 if (position >= vbl_start)
742 position -= vbl_end;
743 else
744 position += vtotal - vbl_end;
745
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300746 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300747 *vpos = position;
748 *hpos = 0;
749 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100750 *vpos = position / htotal;
751 *hpos = position - (*vpos * htotal);
752 }
753
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100754 /* In vblank? */
755 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200756 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100757
758 return ret;
759}
760
Ville Syrjäläa225f072014-04-29 13:35:45 +0300761int intel_get_crtc_scanline(struct intel_crtc *crtc)
762{
763 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
764 unsigned long irqflags;
765 int position;
766
767 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
768 position = __intel_get_crtc_scanline(crtc);
769 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
770
771 return position;
772}
773
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700774static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100775 int *max_error,
776 struct timeval *vblank_time,
777 unsigned flags)
778{
Chris Wilson4041b852011-01-22 10:07:56 +0000779 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700781 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000782 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100783 return -EINVAL;
784 }
785
786 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000787 crtc = intel_get_crtc_for_pipe(dev, pipe);
788 if (crtc == NULL) {
789 DRM_ERROR("Invalid crtc %d\n", pipe);
790 return -EINVAL;
791 }
792
Matt Roper83d65732015-02-25 13:12:16 -0800793 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000794 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
795 return -EBUSY;
796 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100797
798 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000799 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
800 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300801 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200802 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803}
804
Jani Nikula67c347f2013-09-17 14:26:34 +0300805static bool intel_hpd_irq_event(struct drm_device *dev,
806 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200807{
808 enum drm_connector_status old_status;
809
810 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
811 old_status = connector->status;
812
813 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300814 if (old_status == connector->status)
815 return false;
816
817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200818 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300819 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300820 drm_get_connector_status_name(old_status),
821 drm_get_connector_status_name(connector->status));
822
823 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200824}
825
Dave Airlie13cf5502014-06-18 11:29:35 +1000826static void i915_digport_work_func(struct work_struct *work)
827{
828 struct drm_i915_private *dev_priv =
829 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000830 u32 long_port_mask, short_port_mask;
831 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100832 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000833 u32 old_bits = 0;
834
Daniel Vetter4cb21832014-09-15 14:55:26 +0200835 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000836 long_port_mask = dev_priv->long_hpd_port_mask;
837 dev_priv->long_hpd_port_mask = 0;
838 short_port_mask = dev_priv->short_hpd_port_mask;
839 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200840 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000841
842 for (i = 0; i < I915_MAX_PORTS; i++) {
843 bool valid = false;
844 bool long_hpd = false;
845 intel_dig_port = dev_priv->hpd_irq_port[i];
846 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
847 continue;
848
849 if (long_port_mask & (1 << i)) {
850 valid = true;
851 long_hpd = true;
852 } else if (short_port_mask & (1 << i))
853 valid = true;
854
855 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100856 enum irqreturn ret;
857
Dave Airlie13cf5502014-06-18 11:29:35 +1000858 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100859 if (ret == IRQ_NONE) {
860 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000861 old_bits |= (1 << intel_dig_port->base.hpd_pin);
862 }
863 }
864 }
865
866 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200867 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000868 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200869 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000870 schedule_work(&dev_priv->hotplug_work);
871 }
872}
873
Jesse Barnes5ca58282009-03-31 14:11:15 -0700874/*
875 * Handle hotplug events outside the interrupt handler proper.
876 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200877#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
878
Jesse Barnes5ca58282009-03-31 14:11:15 -0700879static void i915_hotplug_work_func(struct work_struct *work)
880{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300881 struct drm_i915_private *dev_priv =
882 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700883 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700884 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200885 struct intel_connector *intel_connector;
886 struct intel_encoder *intel_encoder;
887 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200888 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200889 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200890 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700891
Keith Packarda65e34c2011-07-25 10:04:56 -0700892 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800893 DRM_DEBUG_KMS("running encoder hotplug functions\n");
894
Daniel Vetter4cb21832014-09-15 14:55:26 +0200895 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200896
897 hpd_event_bits = dev_priv->hpd_event_bits;
898 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200899 list_for_each_entry(connector, &mode_config->connector_list, head) {
900 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000901 if (!intel_connector->encoder)
902 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200903 intel_encoder = intel_connector->encoder;
904 if (intel_encoder->hpd_pin > HPD_NONE &&
905 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
906 connector->polled == DRM_CONNECTOR_POLL_HPD) {
907 DRM_INFO("HPD interrupt storm detected on connector %s: "
908 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300909 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200910 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
911 connector->polled = DRM_CONNECTOR_POLL_CONNECT
912 | DRM_CONNECTOR_POLL_DISCONNECT;
913 hpd_disabled = true;
914 }
Egbert Eich142e2392013-04-11 15:57:57 +0200915 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
916 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300917 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200918 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200919 }
920 /* if there were no outputs to poll, poll was disabled,
921 * therefore make sure it's enabled when disabling HPD on
922 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200923 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200924 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300925 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
926 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200927 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200928
Daniel Vetter4cb21832014-09-15 14:55:26 +0200929 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200930
Egbert Eich321a1b32013-04-11 16:00:26 +0200931 list_for_each_entry(connector, &mode_config->connector_list, head) {
932 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000933 if (!intel_connector->encoder)
934 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200935 intel_encoder = intel_connector->encoder;
936 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
937 if (intel_encoder->hot_plug)
938 intel_encoder->hot_plug(intel_encoder);
939 if (intel_hpd_irq_event(dev, connector))
940 changed = true;
941 }
942 }
Keith Packard40ee3382011-07-28 15:31:19 -0700943 mutex_unlock(&mode_config->mutex);
944
Egbert Eich321a1b32013-04-11 16:00:26 +0200945 if (changed)
946 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700947}
948
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200949static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800950{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300951 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000952 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200953 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200954
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200955 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200957 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
958
Daniel Vetter20e4d402012-08-08 23:35:39 +0200959 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200960
Jesse Barnes7648fa92010-05-20 14:28:11 -0700961 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000962 busy_up = I915_READ(RCPREVBSYTUPAVG);
963 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800964 max_avg = I915_READ(RCBMAXAVG);
965 min_avg = I915_READ(RCBMINAVG);
966
967 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000968 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200969 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
970 new_delay = dev_priv->ips.cur_delay - 1;
971 if (new_delay < dev_priv->ips.max_delay)
972 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000973 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200974 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
975 new_delay = dev_priv->ips.cur_delay + 1;
976 if (new_delay > dev_priv->ips.min_delay)
977 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800978 }
979
Jesse Barnes7648fa92010-05-20 14:28:11 -0700980 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200981 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800982
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200983 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200984
Jesse Barnesf97108d2010-01-29 11:27:07 -0800985 return;
986}
987
Chris Wilson549f7362010-10-19 11:19:32 +0100988static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100989 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100990{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100991 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000992 return;
993
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000994 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000995
Chris Wilson549f7362010-10-19 11:19:32 +0100996 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100997}
998
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000999static void vlv_c0_read(struct drm_i915_private *dev_priv,
1000 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001001{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001002 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1003 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1004 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001005}
1006
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1008 const struct intel_rps_ei *old,
1009 const struct intel_rps_ei *now,
1010 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001011{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001013
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001014 if (old->cz_clock == 0)
1015 return false;
Deepak S31685c22014-07-03 17:33:01 -04001016
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 time = now->cz_clock - old->cz_clock;
1018 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001019
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001020 /* Workload can be split between render + media, e.g. SwapBuffers
1021 * being blitted in X after being rendered in mesa. To account for
1022 * this we need to combine both engines into our activity counter.
1023 */
1024 c0 = now->render_c0 - old->render_c0;
1025 c0 += now->media_c0 - old->media_c0;
1026 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001027
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001028 return c0 >= time;
1029}
Deepak S31685c22014-07-03 17:33:01 -04001030
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001031void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1032{
1033 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1034 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001035}
1036
1037static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1038{
1039 struct intel_rps_ei now;
1040 u32 events = 0;
1041
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001042 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001043 return 0;
1044
1045 vlv_c0_read(dev_priv, &now);
1046 if (now.cz_clock == 0)
1047 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1050 if (!vlv_c0_above(dev_priv,
1051 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001052 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001053 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1054 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001055 }
1056
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1058 if (vlv_c0_above(dev_priv,
1059 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001060 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 events |= GEN6_PM_RP_UP_THRESHOLD;
1062 dev_priv->rps.up_ei = now;
1063 }
1064
1065 return events;
Deepak S31685c22014-07-03 17:33:01 -04001066}
1067
Ben Widawsky4912d042011-04-25 11:25:20 -07001068static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001069{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001070 struct drm_i915_private *dev_priv =
1071 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001072 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001073 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001074
Daniel Vetter59cdb632013-07-04 23:35:28 +02001075 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001076 /* Speed up work cancelation during disabling rps interrupts. */
1077 if (!dev_priv->rps.interrupts_enabled) {
1078 spin_unlock_irq(&dev_priv->irq_lock);
1079 return;
1080 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001081 pm_iir = dev_priv->rps.pm_iir;
1082 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001083 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1084 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001085 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001086
Paulo Zanoni60611c12013-08-15 11:50:01 -03001087 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301088 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001089
Deepak Sa6706b42014-03-15 20:23:22 +05301090 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001091 return;
1092
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001093 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001094
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001095 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1096
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001097 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001098 new_delay = dev_priv->rps.cur_freq;
Ville Syrjälä74250342013-06-25 21:38:11 +03001099 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001100 if (adj > 0)
1101 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001102 else /* CHV needs even encode values */
1103 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001104 /*
1105 * For better performance, jump directly
1106 * to RPe if we're below it.
1107 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001108 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001109 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001110 adj = 0;
1111 }
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001112 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001113 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1114 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001115 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001116 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001117 adj = 0;
1118 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1119 if (adj < 0)
1120 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001121 else /* CHV needs even encode values */
1122 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001123 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001124 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001125 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126
Chris Wilsonedcf2842015-04-07 16:20:29 +01001127 dev_priv->rps.last_adj = adj;
1128
Ben Widawsky79249632012-09-07 19:43:42 -07001129 /* sysfs frequency interfaces may have snuck in while servicing the
1130 * interrupt
1131 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001132 new_delay += adj;
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001133 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001134 dev_priv->rps.min_freq_softlimit,
1135 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301136
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001137 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001139 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001140}
1141
Ben Widawskye3689192012-05-25 16:56:22 -07001142
1143/**
1144 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1145 * occurred.
1146 * @work: workqueue struct
1147 *
1148 * Doesn't actually do anything except notify userspace. As a consequence of
1149 * this event, userspace should try to remap the bad rows since statistically
1150 * it is likely the same row is more likely to go bad again.
1151 */
1152static void ivybridge_parity_work(struct work_struct *work)
1153{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001154 struct drm_i915_private *dev_priv =
1155 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001156 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001157 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001158 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001159 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001160
1161 /* We must turn off DOP level clock gating to access the L3 registers.
1162 * In order to prevent a get/put style interface, acquire struct mutex
1163 * any time we access those registers.
1164 */
1165 mutex_lock(&dev_priv->dev->struct_mutex);
1166
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001167 /* If we've screwed up tracking, just let the interrupt fire again */
1168 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1169 goto out;
1170
Ben Widawskye3689192012-05-25 16:56:22 -07001171 misccpctl = I915_READ(GEN7_MISCCPCTL);
1172 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1173 POSTING_READ(GEN7_MISCCPCTL);
1174
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001175 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1176 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001177
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001178 slice--;
1179 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1180 break;
1181
1182 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1183
1184 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1185
1186 error_status = I915_READ(reg);
1187 row = GEN7_PARITY_ERROR_ROW(error_status);
1188 bank = GEN7_PARITY_ERROR_BANK(error_status);
1189 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1190
1191 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1192 POSTING_READ(reg);
1193
1194 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1195 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1196 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1197 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1198 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1199 parity_event[5] = NULL;
1200
Dave Airlie5bdebb12013-10-11 14:07:25 +10001201 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001202 KOBJ_CHANGE, parity_event);
1203
1204 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1205 slice, row, bank, subbank);
1206
1207 kfree(parity_event[4]);
1208 kfree(parity_event[3]);
1209 kfree(parity_event[2]);
1210 kfree(parity_event[1]);
1211 }
Ben Widawskye3689192012-05-25 16:56:22 -07001212
1213 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1214
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001215out:
1216 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001217 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001218 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001219 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001220
1221 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001222}
1223
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001224static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001225{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001226 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001227
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001228 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001229 return;
1230
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001231 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001232 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001233 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001234
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 iir &= GT_PARITY_ERROR(dev);
1236 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1237 dev_priv->l3_parity.which_slice |= 1 << 1;
1238
1239 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1240 dev_priv->l3_parity.which_slice |= 1 << 0;
1241
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001242 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001243}
1244
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001245static void ilk_gt_irq_handler(struct drm_device *dev,
1246 struct drm_i915_private *dev_priv,
1247 u32 gt_iir)
1248{
1249 if (gt_iir &
1250 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1251 notify_ring(dev, &dev_priv->ring[RCS]);
1252 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1253 notify_ring(dev, &dev_priv->ring[VCS]);
1254}
1255
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001256static void snb_gt_irq_handler(struct drm_device *dev,
1257 struct drm_i915_private *dev_priv,
1258 u32 gt_iir)
1259{
1260
Ben Widawskycc609d52013-05-28 19:22:29 -07001261 if (gt_iir &
1262 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001263 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001264 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001265 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001266 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001267 notify_ring(dev, &dev_priv->ring[BCS]);
1268
Ben Widawskycc609d52013-05-28 19:22:29 -07001269 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1270 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001271 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1272 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001273
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001274 if (gt_iir & GT_PARITY_ERROR(dev))
1275 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001276}
1277
Ben Widawskyabd58f02013-11-02 21:07:09 -07001278static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1279 struct drm_i915_private *dev_priv,
1280 u32 master_ctl)
1281{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001282 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001283 u32 rcs, bcs, vcs;
1284 uint32_t tmp = 0;
1285 irqreturn_t ret = IRQ_NONE;
1286
1287 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001288 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001289 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001290 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001291 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001292
Ben Widawskyabd58f02013-11-02 21:07:09 -07001293 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001294 ring = &dev_priv->ring[RCS];
Thomas Daniele981e7b2014-07-24 17:04:39 +01001295 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001296 intel_lrc_irq_handler(ring);
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001297 if (rcs & GT_RENDER_USER_INTERRUPT)
1298 notify_ring(dev, ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001299
1300 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1301 ring = &dev_priv->ring[BCS];
Thomas Daniele981e7b2014-07-24 17:04:39 +01001302 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001303 intel_lrc_irq_handler(ring);
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001304 if (bcs & GT_RENDER_USER_INTERRUPT)
1305 notify_ring(dev, ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306 } else
1307 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1308 }
1309
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001310 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001311 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001312 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001313 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001314 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001315
Ben Widawskyabd58f02013-11-02 21:07:09 -07001316 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001317 ring = &dev_priv->ring[VCS];
Oscar Mateo73d477f2014-07-24 17:04:31 +01001318 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001319 intel_lrc_irq_handler(ring);
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001320 if (vcs & GT_RENDER_USER_INTERRUPT)
1321 notify_ring(dev, ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001322
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001323 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001324 ring = &dev_priv->ring[VCS2];
Oscar Mateo73d477f2014-07-24 17:04:31 +01001325 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001326 intel_lrc_irq_handler(ring);
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001327 if (vcs & GT_RENDER_USER_INTERRUPT)
1328 notify_ring(dev, ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 } else
1330 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1331 }
1332
Ben Widawsky09610212014-05-15 20:58:08 +03001333 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001334 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001335 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001336 I915_WRITE_FW(GEN8_GT_IIR(2),
1337 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001338 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001339 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001340 } else
1341 DRM_ERROR("The master control interrupt lied (PM)!\n");
1342 }
1343
Ben Widawskyabd58f02013-11-02 21:07:09 -07001344 if (master_ctl & GEN8_GT_VECS_IRQ) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001345 tmp = I915_READ_FW(GEN8_GT_IIR(3));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001346 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001347 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001348 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001349
Ben Widawskyabd58f02013-11-02 21:07:09 -07001350 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001351 ring = &dev_priv->ring[VECS];
Oscar Mateo73d477f2014-07-24 17:04:31 +01001352 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001353 intel_lrc_irq_handler(ring);
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001354 if (vcs & GT_RENDER_USER_INTERRUPT)
1355 notify_ring(dev, ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001356 } else
1357 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1358 }
1359
1360 return ret;
1361}
1362
Egbert Eichb543fb02013-04-16 13:36:54 +02001363#define HPD_STORM_DETECT_PERIOD 1000
1364#define HPD_STORM_THRESHOLD 5
1365
Jani Nikula07c338c2014-10-02 11:16:32 +03001366static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001367{
1368 switch (port) {
1369 case PORT_A:
1370 case PORT_E:
1371 default:
1372 return -1;
1373 case PORT_B:
1374 return 0;
1375 case PORT_C:
1376 return 8;
1377 case PORT_D:
1378 return 16;
1379 }
1380}
1381
Jani Nikula07c338c2014-10-02 11:16:32 +03001382static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001383{
1384 switch (port) {
1385 case PORT_A:
1386 case PORT_E:
1387 default:
1388 return -1;
1389 case PORT_B:
1390 return 17;
1391 case PORT_C:
1392 return 19;
1393 case PORT_D:
1394 return 21;
1395 }
1396}
1397
1398static inline enum port get_port_from_pin(enum hpd_pin pin)
1399{
1400 switch (pin) {
1401 case HPD_PORT_B:
1402 return PORT_B;
1403 case HPD_PORT_C:
1404 return PORT_C;
1405 case HPD_PORT_D:
1406 return PORT_D;
1407 default:
1408 return PORT_A; /* no hpd */
1409 }
1410}
1411
Daniel Vetter10a504d2013-06-27 17:52:12 +02001412static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001413 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001414 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001415 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001416{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001417 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001418 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001419 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001420 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001421 bool queue_dig = false, queue_hp = false;
1422 u32 dig_shift;
1423 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001424
Daniel Vetter91d131d2013-06-27 17:52:14 +02001425 if (!hotplug_trigger)
1426 return;
1427
Dave Airlie13cf5502014-06-18 11:29:35 +10001428 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1429 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001430
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001431 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001432 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001433 if (!(hpd[i] & hotplug_trigger))
1434 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001435
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 port = get_port_from_pin(i);
1437 if (port && dev_priv->hpd_irq_port[port]) {
1438 bool long_hpd;
1439
Jani Nikula07c338c2014-10-02 11:16:32 +03001440 if (HAS_PCH_SPLIT(dev)) {
1441 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001442 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001443 } else {
1444 dig_shift = i915_port_to_hotplug_shift(port);
1445 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001446 }
1447
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001448 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1449 port_name(port),
1450 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001451 /* for long HPD pulses we want to have the digital queue happen,
1452 but we still want HPD storm detection to function. */
1453 if (long_hpd) {
1454 dev_priv->long_hpd_port_mask |= (1 << port);
1455 dig_port_mask |= hpd[i];
1456 } else {
1457 /* for short HPD just trigger the digital queue */
1458 dev_priv->short_hpd_port_mask |= (1 << port);
1459 hotplug_trigger &= ~hpd[i];
1460 }
1461 queue_dig = true;
1462 }
1463 }
1464
1465 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001466 if (hpd[i] & hotplug_trigger &&
1467 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1468 /*
1469 * On GMCH platforms the interrupt mask bits only
1470 * prevent irq generation, not the setting of the
1471 * hotplug bits itself. So only WARN about unexpected
1472 * interrupts on saner platforms.
1473 */
1474 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1475 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1476 hotplug_trigger, i, hpd[i]);
1477
1478 continue;
1479 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001480
Egbert Eichb543fb02013-04-16 13:36:54 +02001481 if (!(hpd[i] & hotplug_trigger) ||
1482 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1483 continue;
1484
Dave Airlie13cf5502014-06-18 11:29:35 +10001485 if (!(dig_port_mask & hpd[i])) {
1486 dev_priv->hpd_event_bits |= (1 << i);
1487 queue_hp = true;
1488 }
1489
Egbert Eichb543fb02013-04-16 13:36:54 +02001490 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1491 dev_priv->hpd_stats[i].hpd_last_jiffies
1492 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1493 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1494 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001495 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001496 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1497 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001498 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001499 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001500 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001501 } else {
1502 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001503 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1504 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001505 }
1506 }
1507
Daniel Vetter10a504d2013-06-27 17:52:12 +02001508 if (storm_detected)
1509 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001510 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001511
Daniel Vetter645416f2013-09-02 16:22:25 +02001512 /*
1513 * Our hotplug handler can grab modeset locks (by calling down into the
1514 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1515 * queue for otherwise the flush_work in the pageflip code will
1516 * deadlock.
1517 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001518 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001519 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001520 if (queue_hp)
1521 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001522}
1523
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001524static void gmbus_irq_handler(struct drm_device *dev)
1525{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001527
Daniel Vetter28c70f12012-12-01 13:53:45 +01001528 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001529}
1530
Daniel Vetterce99c252012-12-01 13:53:47 +01001531static void dp_aux_irq_handler(struct drm_device *dev)
1532{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001534
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001535 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001536}
1537
Shuang He8bf1e9f2013-10-15 18:55:27 +01001538#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001539static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1540 uint32_t crc0, uint32_t crc1,
1541 uint32_t crc2, uint32_t crc3,
1542 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001543{
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1546 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001547 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001548
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001549 spin_lock(&pipe_crc->lock);
1550
Damien Lespiau0c912c72013-10-15 18:55:37 +01001551 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001552 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001553 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001554 return;
1555 }
1556
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001557 head = pipe_crc->head;
1558 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001559
1560 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001561 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001562 DRM_ERROR("CRC buffer overflowing\n");
1563 return;
1564 }
1565
1566 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001567
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001568 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001569 entry->crc[0] = crc0;
1570 entry->crc[1] = crc1;
1571 entry->crc[2] = crc2;
1572 entry->crc[3] = crc3;
1573 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001574
1575 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001576 pipe_crc->head = head;
1577
1578 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001579
1580 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001581}
Daniel Vetter277de952013-10-18 16:37:07 +02001582#else
1583static inline void
1584display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1585 uint32_t crc0, uint32_t crc1,
1586 uint32_t crc2, uint32_t crc3,
1587 uint32_t crc4) {}
1588#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001589
Daniel Vetter277de952013-10-18 16:37:07 +02001590
1591static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001592{
1593 struct drm_i915_private *dev_priv = dev->dev_private;
1594
Daniel Vetter277de952013-10-18 16:37:07 +02001595 display_pipe_crc_irq_handler(dev, pipe,
1596 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1597 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001598}
1599
Daniel Vetter277de952013-10-18 16:37:07 +02001600static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001601{
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603
Daniel Vetter277de952013-10-18 16:37:07 +02001604 display_pipe_crc_irq_handler(dev, pipe,
1605 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1606 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1607 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1608 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1609 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001610}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001611
Daniel Vetter277de952013-10-18 16:37:07 +02001612static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001613{
1614 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001615 uint32_t res1, res2;
1616
1617 if (INTEL_INFO(dev)->gen >= 3)
1618 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1619 else
1620 res1 = 0;
1621
1622 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1623 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1624 else
1625 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001626
Daniel Vetter277de952013-10-18 16:37:07 +02001627 display_pipe_crc_irq_handler(dev, pipe,
1628 I915_READ(PIPE_CRC_RES_RED(pipe)),
1629 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1630 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1631 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001632}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001633
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001634/* The RPS events need forcewake, so we add them to a work queue and mask their
1635 * IMR bits until the work is done. Other interrupts can be processed without
1636 * the work queue. */
1637static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001638{
Deepak Sa6706b42014-03-15 20:23:22 +05301639 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001640 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001641 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001642 if (dev_priv->rps.interrupts_enabled) {
1643 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1644 queue_work(dev_priv->wq, &dev_priv->rps.work);
1645 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001646 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001647 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001648
Imre Deakc9a9a262014-11-05 20:48:37 +02001649 if (INTEL_INFO(dev_priv)->gen >= 8)
1650 return;
1651
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001652 if (HAS_VEBOX(dev_priv->dev)) {
1653 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1654 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001655
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001656 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1657 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001658 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001659}
1660
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001661static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1662{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001663 if (!drm_handle_vblank(dev, pipe))
1664 return false;
1665
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001666 return true;
1667}
1668
Imre Deakc1874ed2014-02-04 21:35:46 +02001669static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1670{
1671 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001672 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001673 int pipe;
1674
Imre Deak58ead0d2014-02-04 21:35:47 +02001675 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001676 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001677 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001678 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001679
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001680 /*
1681 * PIPESTAT bits get signalled even when the interrupt is
1682 * disabled with the mask bits, and some of the status bits do
1683 * not generate interrupts at all (like the underrun bit). Hence
1684 * we need to be careful that we only handle what we want to
1685 * handle.
1686 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001687
1688 /* fifo underruns are filterered in the underrun handler. */
1689 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001690
1691 switch (pipe) {
1692 case PIPE_A:
1693 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1694 break;
1695 case PIPE_B:
1696 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1697 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001698 case PIPE_C:
1699 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1700 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001701 }
1702 if (iir & iir_bit)
1703 mask |= dev_priv->pipestat_irq_mask[pipe];
1704
1705 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001706 continue;
1707
1708 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001709 mask |= PIPESTAT_INT_ENABLE_MASK;
1710 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001711
1712 /*
1713 * Clear the PIPE*STAT regs before the IIR
1714 */
Imre Deak91d181d2014-02-10 18:42:49 +02001715 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1716 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001717 I915_WRITE(reg, pipe_stats[pipe]);
1718 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001719 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001720
Damien Lespiau055e3932014-08-18 13:49:10 +01001721 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001722 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1723 intel_pipe_handle_vblank(dev, pipe))
1724 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001725
Imre Deak579a9b02014-02-04 21:35:48 +02001726 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001727 intel_prepare_page_flip(dev, pipe);
1728 intel_finish_page_flip(dev, pipe);
1729 }
1730
1731 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1732 i9xx_pipe_crc_irq_handler(dev, pipe);
1733
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001734 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1735 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001736 }
1737
1738 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1739 gmbus_irq_handler(dev);
1740}
1741
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001742static void i9xx_hpd_irq_handler(struct drm_device *dev)
1743{
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1746
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001747 if (hotplug_status) {
1748 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1749 /*
1750 * Make sure hotplug status is cleared before we clear IIR, or else we
1751 * may miss hotplug events.
1752 */
1753 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001754
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001755 if (IS_G4X(dev)) {
1756 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001757
Dave Airlie13cf5502014-06-18 11:29:35 +10001758 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001759 } else {
1760 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1761
Dave Airlie13cf5502014-06-18 11:29:35 +10001762 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001763 }
1764
1765 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1766 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1767 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001768 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001769}
1770
Daniel Vetterff1f5252012-10-02 15:10:55 +02001771static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001772{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001773 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001774 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001775 u32 iir, gt_iir, pm_iir;
1776 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001777
Imre Deak2dd2a882015-02-24 11:14:30 +02001778 if (!intel_irqs_enabled(dev_priv))
1779 return IRQ_NONE;
1780
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001781 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001782 /* Find, clear, then process each source of interrupt */
1783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001784 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001785 if (gt_iir)
1786 I915_WRITE(GTIIR, gt_iir);
1787
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001788 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001789 if (pm_iir)
1790 I915_WRITE(GEN6_PMIIR, pm_iir);
1791
1792 iir = I915_READ(VLV_IIR);
1793 if (iir) {
1794 /* Consume port before clearing IIR or we'll miss events */
1795 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1796 i9xx_hpd_irq_handler(dev);
1797 I915_WRITE(VLV_IIR, iir);
1798 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001799
1800 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1801 goto out;
1802
1803 ret = IRQ_HANDLED;
1804
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001805 if (gt_iir)
1806 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001807 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001808 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001809 /* Call regardless, as some status bits might not be
1810 * signalled in iir */
1811 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001812 }
1813
1814out:
1815 return ret;
1816}
1817
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001818static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1819{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001820 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001821 struct drm_i915_private *dev_priv = dev->dev_private;
1822 u32 master_ctl, iir;
1823 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001824
Imre Deak2dd2a882015-02-24 11:14:30 +02001825 if (!intel_irqs_enabled(dev_priv))
1826 return IRQ_NONE;
1827
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001828 for (;;) {
1829 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1830 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001831
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001832 if (master_ctl == 0 && iir == 0)
1833 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001834
Oscar Mateo27b6c122014-06-16 16:11:00 +01001835 ret = IRQ_HANDLED;
1836
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001837 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001838
Oscar Mateo27b6c122014-06-16 16:11:00 +01001839 /* Find, clear, then process each source of interrupt */
1840
1841 if (iir) {
1842 /* Consume port before clearing IIR or we'll miss events */
1843 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1844 i9xx_hpd_irq_handler(dev);
1845 I915_WRITE(VLV_IIR, iir);
1846 }
1847
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001848 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001849
Oscar Mateo27b6c122014-06-16 16:11:00 +01001850 /* Call regardless, as some status bits might not be
1851 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001852 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001853
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001854 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1855 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001856 }
1857
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001858 return ret;
1859}
1860
Adam Jackson23e81d62012-06-06 15:45:44 -04001861static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001862{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001863 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001864 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001865 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001866 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001867
Dave Airlie13cf5502014-06-18 11:29:35 +10001868 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1869 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1870
1871 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001872
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001873 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1874 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1875 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001876 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001877 port_name(port));
1878 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001879
Daniel Vetterce99c252012-12-01 13:53:47 +01001880 if (pch_iir & SDE_AUX_MASK)
1881 dp_aux_irq_handler(dev);
1882
Jesse Barnes776ad802011-01-04 15:09:39 -08001883 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001884 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001885
1886 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1887 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1888
1889 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1890 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1891
1892 if (pch_iir & SDE_POISON)
1893 DRM_ERROR("PCH poison interrupt\n");
1894
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001895 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001896 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001897 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1898 pipe_name(pipe),
1899 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001900
1901 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1902 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1903
1904 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1905 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1906
Jesse Barnes776ad802011-01-04 15:09:39 -08001907 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001908 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001909
1910 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001911 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001912}
1913
1914static void ivb_err_int_handler(struct drm_device *dev)
1915{
1916 struct drm_i915_private *dev_priv = dev->dev_private;
1917 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001918 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001919
Paulo Zanonide032bf2013-04-12 17:57:58 -03001920 if (err_int & ERR_INT_POISON)
1921 DRM_ERROR("Poison interrupt\n");
1922
Damien Lespiau055e3932014-08-18 13:49:10 +01001923 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001924 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1925 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001926
Daniel Vetter5a69b892013-10-16 22:55:52 +02001927 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1928 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001929 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001930 else
Daniel Vetter277de952013-10-18 16:37:07 +02001931 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001932 }
1933 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001934
Paulo Zanoni86642812013-04-12 17:57:57 -03001935 I915_WRITE(GEN7_ERR_INT, err_int);
1936}
1937
1938static void cpt_serr_int_handler(struct drm_device *dev)
1939{
1940 struct drm_i915_private *dev_priv = dev->dev_private;
1941 u32 serr_int = I915_READ(SERR_INT);
1942
Paulo Zanonide032bf2013-04-12 17:57:58 -03001943 if (serr_int & SERR_INT_POISON)
1944 DRM_ERROR("PCH poison interrupt\n");
1945
Paulo Zanoni86642812013-04-12 17:57:57 -03001946 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001947 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001948
1949 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001950 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001951
1952 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001953 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001954
1955 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001956}
1957
Adam Jackson23e81d62012-06-06 15:45:44 -04001958static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1959{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001960 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001961 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001962 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001963 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001964
Dave Airlie13cf5502014-06-18 11:29:35 +10001965 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1966 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1967
1968 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001969
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001970 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1971 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1972 SDE_AUDIO_POWER_SHIFT_CPT);
1973 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1974 port_name(port));
1975 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001976
1977 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001978 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001979
1980 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001981 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001982
1983 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1984 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1985
1986 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1987 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1988
1989 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001990 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001991 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1992 pipe_name(pipe),
1993 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001994
1995 if (pch_iir & SDE_ERROR_CPT)
1996 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001997}
1998
Paulo Zanonic008bc62013-07-12 16:35:10 -03001999static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2000{
2001 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002002 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002003
2004 if (de_iir & DE_AUX_CHANNEL_A)
2005 dp_aux_irq_handler(dev);
2006
2007 if (de_iir & DE_GSE)
2008 intel_opregion_asle_intr(dev);
2009
Paulo Zanonic008bc62013-07-12 16:35:10 -03002010 if (de_iir & DE_POISON)
2011 DRM_ERROR("Poison interrupt\n");
2012
Damien Lespiau055e3932014-08-18 13:49:10 +01002013 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002014 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2015 intel_pipe_handle_vblank(dev, pipe))
2016 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002017
Daniel Vetter40da17c22013-10-21 18:04:36 +02002018 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002019 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002020
Daniel Vetter40da17c22013-10-21 18:04:36 +02002021 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2022 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002023
Daniel Vetter40da17c22013-10-21 18:04:36 +02002024 /* plane/pipes map 1:1 on ilk+ */
2025 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2026 intel_prepare_page_flip(dev, pipe);
2027 intel_finish_page_flip_plane(dev, pipe);
2028 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002029 }
2030
2031 /* check event from PCH */
2032 if (de_iir & DE_PCH_EVENT) {
2033 u32 pch_iir = I915_READ(SDEIIR);
2034
2035 if (HAS_PCH_CPT(dev))
2036 cpt_irq_handler(dev, pch_iir);
2037 else
2038 ibx_irq_handler(dev, pch_iir);
2039
2040 /* should clear PCH hotplug event before clear CPU irq */
2041 I915_WRITE(SDEIIR, pch_iir);
2042 }
2043
2044 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2045 ironlake_rps_change_irq_handler(dev);
2046}
2047
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002048static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2049{
2050 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002051 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002052
2053 if (de_iir & DE_ERR_INT_IVB)
2054 ivb_err_int_handler(dev);
2055
2056 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2057 dp_aux_irq_handler(dev);
2058
2059 if (de_iir & DE_GSE_IVB)
2060 intel_opregion_asle_intr(dev);
2061
Damien Lespiau055e3932014-08-18 13:49:10 +01002062 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002063 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2064 intel_pipe_handle_vblank(dev, pipe))
2065 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002066
2067 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002068 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2069 intel_prepare_page_flip(dev, pipe);
2070 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002071 }
2072 }
2073
2074 /* check event from PCH */
2075 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2076 u32 pch_iir = I915_READ(SDEIIR);
2077
2078 cpt_irq_handler(dev, pch_iir);
2079
2080 /* clear PCH hotplug event before clear CPU irq */
2081 I915_WRITE(SDEIIR, pch_iir);
2082 }
2083}
2084
Oscar Mateo72c90f62014-06-16 16:10:57 +01002085/*
2086 * To handle irqs with the minimum potential races with fresh interrupts, we:
2087 * 1 - Disable Master Interrupt Control.
2088 * 2 - Find the source(s) of the interrupt.
2089 * 3 - Clear the Interrupt Identity bits (IIR).
2090 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2091 * 5 - Re-enable Master Interrupt Control.
2092 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002093static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002094{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002095 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002096 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002097 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002098 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002099
Imre Deak2dd2a882015-02-24 11:14:30 +02002100 if (!intel_irqs_enabled(dev_priv))
2101 return IRQ_NONE;
2102
Paulo Zanoni86642812013-04-12 17:57:57 -03002103 /* We get interrupts on unclaimed registers, so check for this before we
2104 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002105 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002106
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002107 /* disable master interrupt before clearing iir */
2108 de_ier = I915_READ(DEIER);
2109 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002110 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002111
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002112 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2113 * interrupts will will be stored on its back queue, and then we'll be
2114 * able to process them after we restore SDEIER (as soon as we restore
2115 * it, we'll get an interrupt if SDEIIR still has something to process
2116 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002117 if (!HAS_PCH_NOP(dev)) {
2118 sde_ier = I915_READ(SDEIER);
2119 I915_WRITE(SDEIER, 0);
2120 POSTING_READ(SDEIER);
2121 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002122
Oscar Mateo72c90f62014-06-16 16:10:57 +01002123 /* Find, clear, then process each source of interrupt */
2124
Chris Wilson0e434062012-05-09 21:45:44 +01002125 gt_iir = I915_READ(GTIIR);
2126 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002127 I915_WRITE(GTIIR, gt_iir);
2128 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002129 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002130 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002131 else
2132 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002133 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002134
2135 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002136 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002137 I915_WRITE(DEIIR, de_iir);
2138 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002139 if (INTEL_INFO(dev)->gen >= 7)
2140 ivb_display_irq_handler(dev, de_iir);
2141 else
2142 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002143 }
2144
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002145 if (INTEL_INFO(dev)->gen >= 6) {
2146 u32 pm_iir = I915_READ(GEN6_PMIIR);
2147 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002148 I915_WRITE(GEN6_PMIIR, pm_iir);
2149 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002150 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002151 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002152 }
2153
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002154 I915_WRITE(DEIER, de_ier);
2155 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002156 if (!HAS_PCH_NOP(dev)) {
2157 I915_WRITE(SDEIER, sde_ier);
2158 POSTING_READ(SDEIER);
2159 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002160
2161 return ret;
2162}
2163
Ben Widawskyabd58f02013-11-02 21:07:09 -07002164static irqreturn_t gen8_irq_handler(int irq, void *arg)
2165{
2166 struct drm_device *dev = arg;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 u32 master_ctl;
2169 irqreturn_t ret = IRQ_NONE;
2170 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002171 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002172 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2173
Imre Deak2dd2a882015-02-24 11:14:30 +02002174 if (!intel_irqs_enabled(dev_priv))
2175 return IRQ_NONE;
2176
Jesse Barnes88e04702014-11-13 17:51:48 +00002177 if (IS_GEN9(dev))
2178 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2179 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002180
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002181 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002182 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2183 if (!master_ctl)
2184 return IRQ_NONE;
2185
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002186 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002187
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002188 /* Find, clear, then process each source of interrupt */
2189
Ben Widawskyabd58f02013-11-02 21:07:09 -07002190 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2191
2192 if (master_ctl & GEN8_DE_MISC_IRQ) {
2193 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002194 if (tmp) {
2195 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2196 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002197 if (tmp & GEN8_DE_MISC_GSE)
2198 intel_opregion_asle_intr(dev);
2199 else
2200 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002201 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002202 else
2203 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002204 }
2205
Daniel Vetter6d766f02013-11-07 14:49:55 +01002206 if (master_ctl & GEN8_DE_PORT_IRQ) {
2207 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002208 if (tmp) {
2209 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2210 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002211
2212 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002213 dp_aux_irq_handler(dev);
2214 else
2215 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002216 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002217 else
2218 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002219 }
2220
Damien Lespiau055e3932014-08-18 13:49:10 +01002221 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002222 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002223
Daniel Vetterc42664c2013-11-07 11:05:40 +01002224 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2225 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002226
Daniel Vetterc42664c2013-11-07 11:05:40 +01002227 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002228 if (pipe_iir) {
2229 ret = IRQ_HANDLED;
2230 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002231
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002232 if (pipe_iir & GEN8_PIPE_VBLANK &&
2233 intel_pipe_handle_vblank(dev, pipe))
2234 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002235
Damien Lespiau770de832014-03-20 20:45:01 +00002236 if (IS_GEN9(dev))
2237 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2238 else
2239 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2240
2241 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002242 intel_prepare_page_flip(dev, pipe);
2243 intel_finish_page_flip_plane(dev, pipe);
2244 }
2245
2246 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2247 hsw_pipe_crc_irq_handler(dev, pipe);
2248
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002249 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2250 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2251 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002252
Damien Lespiau770de832014-03-20 20:45:01 +00002253
2254 if (IS_GEN9(dev))
2255 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2256 else
2257 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2258
2259 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002260 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2261 pipe_name(pipe),
2262 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002263 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002264 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2265 }
2266
Daniel Vetter92d03a82013-11-07 11:05:43 +01002267 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2268 /*
2269 * FIXME(BDW): Assume for now that the new interrupt handling
2270 * scheme also closed the SDE interrupt handling race we've seen
2271 * on older pch-split platforms. But this needs testing.
2272 */
2273 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002274 if (pch_iir) {
2275 I915_WRITE(SDEIIR, pch_iir);
2276 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002277 cpt_irq_handler(dev, pch_iir);
2278 } else
2279 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2280
Daniel Vetter92d03a82013-11-07 11:05:43 +01002281 }
2282
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002283 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2284 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002285
2286 return ret;
2287}
2288
Daniel Vetter17e1df02013-09-08 21:57:13 +02002289static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2290 bool reset_completed)
2291{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002292 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002293 int i;
2294
2295 /*
2296 * Notify all waiters for GPU completion events that reset state has
2297 * been changed, and that they need to restart their wait after
2298 * checking for potential errors (and bail out to drop locks if there is
2299 * a gpu reset pending so that i915_error_work_func can acquire them).
2300 */
2301
2302 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2303 for_each_ring(ring, dev_priv, i)
2304 wake_up_all(&ring->irq_queue);
2305
2306 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2307 wake_up_all(&dev_priv->pending_flip_queue);
2308
2309 /*
2310 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2311 * reset state is cleared.
2312 */
2313 if (reset_completed)
2314 wake_up_all(&dev_priv->gpu_error.reset_queue);
2315}
2316
Jesse Barnes8a905232009-07-11 16:48:03 -04002317/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002318 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002319 *
2320 * Fire an error uevent so userspace can see that a hang or error
2321 * was detected.
2322 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002323static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002324{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002325 struct drm_i915_private *dev_priv = to_i915(dev);
2326 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002327 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2328 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2329 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002330 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002331
Dave Airlie5bdebb12013-10-11 14:07:25 +10002332 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002333
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002334 /*
2335 * Note that there's only one work item which does gpu resets, so we
2336 * need not worry about concurrent gpu resets potentially incrementing
2337 * error->reset_counter twice. We only need to take care of another
2338 * racing irq/hangcheck declaring the gpu dead for a second time. A
2339 * quick check for that is good enough: schedule_work ensures the
2340 * correct ordering between hang detection and this work item, and since
2341 * the reset in-progress bit is only ever set by code outside of this
2342 * work we don't need to worry about any other races.
2343 */
2344 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002345 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002346 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002347 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002348
Daniel Vetter17e1df02013-09-08 21:57:13 +02002349 /*
Imre Deakf454c692014-04-23 01:09:04 +03002350 * In most cases it's guaranteed that we get here with an RPM
2351 * reference held, for example because there is a pending GPU
2352 * request that won't finish until the reset is done. This
2353 * isn't the case at least when we get here by doing a
2354 * simulated reset via debugs, so get an RPM reference.
2355 */
2356 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002357
2358 intel_prepare_reset(dev);
2359
Imre Deakf454c692014-04-23 01:09:04 +03002360 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002361 * All state reset _must_ be completed before we update the
2362 * reset counter, for otherwise waiters might miss the reset
2363 * pending state and not properly drop locks, resulting in
2364 * deadlocks with the reset work.
2365 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002366 ret = i915_reset(dev);
2367
Ville Syrjälä75147472014-11-24 18:28:11 +02002368 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002369
Imre Deakf454c692014-04-23 01:09:04 +03002370 intel_runtime_pm_put(dev_priv);
2371
Daniel Vetterf69061b2012-12-06 09:01:42 +01002372 if (ret == 0) {
2373 /*
2374 * After all the gem state is reset, increment the reset
2375 * counter and wake up everyone waiting for the reset to
2376 * complete.
2377 *
2378 * Since unlock operations are a one-sided barrier only,
2379 * we need to insert a barrier here to order any seqno
2380 * updates before
2381 * the counter increment.
2382 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002383 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002384 atomic_inc(&dev_priv->gpu_error.reset_counter);
2385
Dave Airlie5bdebb12013-10-11 14:07:25 +10002386 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002387 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002388 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002389 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002390 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002391
Daniel Vetter17e1df02013-09-08 21:57:13 +02002392 /*
2393 * Note: The wake_up also serves as a memory barrier so that
2394 * waiters see the update value of the reset counter atomic_t.
2395 */
2396 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002397 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002398}
2399
Chris Wilson35aed2e2010-05-27 13:18:12 +01002400static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002401{
2402 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002403 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002404 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002405 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002406
Chris Wilson35aed2e2010-05-27 13:18:12 +01002407 if (!eir)
2408 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002409
Joe Perchesa70491c2012-03-18 13:00:11 -07002410 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002411
Ben Widawskybd9854f2012-08-23 15:18:09 -07002412 i915_get_extra_instdone(dev, instdone);
2413
Jesse Barnes8a905232009-07-11 16:48:03 -04002414 if (IS_G4X(dev)) {
2415 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2416 u32 ipeir = I915_READ(IPEIR_I965);
2417
Joe Perchesa70491c2012-03-18 13:00:11 -07002418 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2419 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002420 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2421 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002422 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002423 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002424 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002425 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002426 }
2427 if (eir & GM45_ERROR_PAGE_TABLE) {
2428 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002429 pr_err("page table error\n");
2430 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002431 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002432 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002433 }
2434 }
2435
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002436 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002437 if (eir & I915_ERROR_PAGE_TABLE) {
2438 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002439 pr_err("page table error\n");
2440 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002441 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002442 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002443 }
2444 }
2445
2446 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002447 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002448 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002449 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002450 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002451 /* pipestat has already been acked */
2452 }
2453 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002454 pr_err("instruction error\n");
2455 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002456 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2457 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002458 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002459 u32 ipeir = I915_READ(IPEIR);
2460
Joe Perchesa70491c2012-03-18 13:00:11 -07002461 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2462 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002463 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002464 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002465 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002466 } else {
2467 u32 ipeir = I915_READ(IPEIR_I965);
2468
Joe Perchesa70491c2012-03-18 13:00:11 -07002469 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2470 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002471 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002472 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002473 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002474 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002475 }
2476 }
2477
2478 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002479 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 eir = I915_READ(EIR);
2481 if (eir) {
2482 /*
2483 * some errors might have become stuck,
2484 * mask them.
2485 */
2486 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2487 I915_WRITE(EMR, I915_READ(EMR) | eir);
2488 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2489 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002490}
2491
2492/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002493 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002494 * @dev: drm device
2495 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002496 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002497 * dump it to the syslog. Also call i915_capture_error_state() to make
2498 * sure we get a record and make it available in debugfs. Fire a uevent
2499 * so userspace knows something bad happened (should trigger collection
2500 * of a ring dump etc.).
2501 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002502void i915_handle_error(struct drm_device *dev, bool wedged,
2503 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002504{
2505 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002506 va_list args;
2507 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002508
Mika Kuoppala58174462014-02-25 17:11:26 +02002509 va_start(args, fmt);
2510 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2511 va_end(args);
2512
2513 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002514 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002515
Ben Gamariba1234d2009-09-14 17:48:47 -04002516 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002517 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2518 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002519
Ben Gamari11ed50e2009-09-14 17:48:45 -04002520 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002521 * Wakeup waiting processes so that the reset function
2522 * i915_reset_and_wakeup doesn't deadlock trying to grab
2523 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002524 * processes will see a reset in progress and back off,
2525 * releasing their locks and then wait for the reset completion.
2526 * We must do this for _all_ gpu waiters that might hold locks
2527 * that the reset work needs to acquire.
2528 *
2529 * Note: The wake_up serves as the required memory barrier to
2530 * ensure that the waiters see the updated value of the reset
2531 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002532 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002533 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002534 }
2535
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002536 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002537}
2538
Keith Packard42f52ef2008-10-18 19:39:29 -07002539/* Called from drm generic code, passed 'crtc' which
2540 * we use as a pipe index
2541 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002542static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002543{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002544 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002545 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002546
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002547 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002548 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002549 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002550 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002551 else
Keith Packard7c463582008-11-04 02:03:27 -08002552 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002553 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002554 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002555
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002556 return 0;
2557}
2558
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002559static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002560{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002562 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002563 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002564 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002565
Jesse Barnesf796cf82011-04-07 13:58:17 -07002566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002567 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002568 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2569
2570 return 0;
2571}
2572
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002573static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2574{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002575 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002576 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002577
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002578 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002579 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002580 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2582
2583 return 0;
2584}
2585
Ben Widawskyabd58f02013-11-02 21:07:09 -07002586static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2587{
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002590
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002592 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2593 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2594 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002595 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2596 return 0;
2597}
2598
Keith Packard42f52ef2008-10-18 19:39:29 -07002599/* Called from drm generic code, passed 'crtc' which
2600 * we use as a pipe index
2601 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002602static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002603{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002604 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002605 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002606
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002607 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002608 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002609 PIPE_VBLANK_INTERRUPT_STATUS |
2610 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002611 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2612}
2613
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002614static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002615{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002616 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002617 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002618 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002619 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002620
2621 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002622 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002623 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2624}
2625
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002626static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2627{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002628 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002629 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002630
2631 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002632 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002633 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002634 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2635}
2636
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2638{
2639 struct drm_i915_private *dev_priv = dev->dev_private;
2640 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002641
Ben Widawskyabd58f02013-11-02 21:07:09 -07002642 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002643 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2644 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2645 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002646 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2647}
2648
John Harrison44cdd6d2014-11-24 18:49:40 +00002649static struct drm_i915_gem_request *
2650ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002651{
Chris Wilson893eead2010-10-27 14:44:35 +01002652 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002653 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002654}
2655
Chris Wilson9107e9d2013-06-10 11:20:20 +01002656static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002657ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002658{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002659 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002660 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002661}
2662
Daniel Vettera028c4b2014-03-15 00:08:56 +01002663static bool
2664ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2665{
2666 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002667 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002668 } else {
2669 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2670 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2671 MI_SEMAPHORE_REGISTER);
2672 }
2673}
2674
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002675static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002676semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002677{
2678 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002679 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002680 int i;
2681
2682 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002683 for_each_ring(signaller, dev_priv, i) {
2684 if (ring == signaller)
2685 continue;
2686
2687 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2688 return signaller;
2689 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002690 } else {
2691 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2692
2693 for_each_ring(signaller, dev_priv, i) {
2694 if(ring == signaller)
2695 continue;
2696
Ben Widawskyebc348b2014-04-29 14:52:28 -07002697 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002698 return signaller;
2699 }
2700 }
2701
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002702 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2703 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002704
2705 return NULL;
2706}
2707
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002708static struct intel_engine_cs *
2709semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002710{
2711 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002712 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002713 u64 offset = 0;
2714 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002715
2716 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002717 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002718 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002719
Daniel Vetter88fe4292014-03-15 00:08:55 +01002720 /*
2721 * HEAD is likely pointing to the dword after the actual command,
2722 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002723 * or 4 dwords depending on the semaphore wait command size.
2724 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002725 * point at at batch, and semaphores are always emitted into the
2726 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002727 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002728 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002729 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002730
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002731 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002732 /*
2733 * Be paranoid and presume the hw has gone off into the wild -
2734 * our ring is smaller than what the hardware (and hence
2735 * HEAD_ADDR) allows. Also handles wrap-around.
2736 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002737 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002738
2739 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002740 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002741 if (cmd == ipehr)
2742 break;
2743
Daniel Vetter88fe4292014-03-15 00:08:55 +01002744 head -= 4;
2745 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002746
Daniel Vetter88fe4292014-03-15 00:08:55 +01002747 if (!i)
2748 return NULL;
2749
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002750 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002751 if (INTEL_INFO(ring->dev)->gen >= 8) {
2752 offset = ioread32(ring->buffer->virtual_start + head + 12);
2753 offset <<= 32;
2754 offset = ioread32(ring->buffer->virtual_start + head + 8);
2755 }
2756 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002757}
2758
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002759static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002760{
2761 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002762 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002763 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002764
Chris Wilson4be17382014-06-06 10:22:29 +01002765 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002766
2767 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002768 if (signaller == NULL)
2769 return -1;
2770
2771 /* Prevent pathological recursion due to driver bugs */
2772 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002773 return -1;
2774
Chris Wilson4be17382014-06-06 10:22:29 +01002775 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2776 return 1;
2777
Chris Wilsona0d036b2014-07-19 12:40:42 +01002778 /* cursory check for an unkickable deadlock */
2779 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2780 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002781 return -1;
2782
2783 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002784}
2785
2786static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2787{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002788 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002789 int i;
2790
2791 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002792 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002793}
2794
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002795static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002796ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002797{
2798 struct drm_device *dev = ring->dev;
2799 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002800 u32 tmp;
2801
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002802 if (acthd != ring->hangcheck.acthd) {
2803 if (acthd > ring->hangcheck.max_acthd) {
2804 ring->hangcheck.max_acthd = acthd;
2805 return HANGCHECK_ACTIVE;
2806 }
2807
2808 return HANGCHECK_ACTIVE_LOOP;
2809 }
Chris Wilson6274f212013-06-10 11:20:21 +01002810
Chris Wilson9107e9d2013-06-10 11:20:20 +01002811 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002812 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002813
2814 /* Is the chip hanging on a WAIT_FOR_EVENT?
2815 * If so we can simply poke the RB_WAIT bit
2816 * and break the hang. This should work on
2817 * all but the second generation chipsets.
2818 */
2819 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002820 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002821 i915_handle_error(dev, false,
2822 "Kicking stuck wait on %s",
2823 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002824 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002825 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002826 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002827
Chris Wilson6274f212013-06-10 11:20:21 +01002828 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2829 switch (semaphore_passed(ring)) {
2830 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002831 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002832 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002833 i915_handle_error(dev, false,
2834 "Kicking stuck semaphore on %s",
2835 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002836 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002837 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002838 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002839 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002840 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002841 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002842
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002843 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002844}
2845
Chris Wilson737b1502015-01-26 18:03:03 +02002846/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002847 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002848 * batchbuffers in a long time. We keep track per ring seqno progress and
2849 * if there are no progress, hangcheck score for that ring is increased.
2850 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2851 * we kick the ring. If we see no progress on three subsequent calls
2852 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002853 */
Chris Wilson737b1502015-01-26 18:03:03 +02002854static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002855{
Chris Wilson737b1502015-01-26 18:03:03 +02002856 struct drm_i915_private *dev_priv =
2857 container_of(work, typeof(*dev_priv),
2858 gpu_error.hangcheck_work.work);
2859 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002860 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002861 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002862 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002863 bool stuck[I915_NUM_RINGS] = { 0 };
2864#define BUSY 1
2865#define KICK 5
2866#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002867
Jani Nikulad330a952014-01-21 11:24:25 +02002868 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002869 return;
2870
Chris Wilsonb4519512012-05-11 14:29:30 +01002871 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002872 u64 acthd;
2873 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002874 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002875
Chris Wilson6274f212013-06-10 11:20:21 +01002876 semaphore_clear_deadlocks(dev_priv);
2877
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002878 seqno = ring->get_seqno(ring, false);
2879 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002880
Chris Wilson9107e9d2013-06-10 11:20:20 +01002881 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002882 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002883 ring->hangcheck.action = HANGCHECK_IDLE;
2884
Chris Wilson9107e9d2013-06-10 11:20:20 +01002885 if (waitqueue_active(&ring->irq_queue)) {
2886 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002887 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002888 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2889 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2890 ring->name);
2891 else
2892 DRM_INFO("Fake missed irq on %s\n",
2893 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002894 wake_up_all(&ring->irq_queue);
2895 }
2896 /* Safeguard against driver failure */
2897 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002898 } else
2899 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002900 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002901 /* We always increment the hangcheck score
2902 * if the ring is busy and still processing
2903 * the same request, so that no single request
2904 * can run indefinitely (such as a chain of
2905 * batches). The only time we do not increment
2906 * the hangcheck score on this ring, if this
2907 * ring is in a legitimate wait for another
2908 * ring. In that case the waiting ring is a
2909 * victim and we want to be sure we catch the
2910 * right culprit. Then every time we do kick
2911 * the ring, add a small increment to the
2912 * score so that we can catch a batch that is
2913 * being repeatedly kicked and so responsible
2914 * for stalling the machine.
2915 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002916 ring->hangcheck.action = ring_stuck(ring,
2917 acthd);
2918
2919 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002920 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002921 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002922 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002923 break;
2924 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002925 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002926 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002927 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002928 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002929 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002930 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002931 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002932 stuck[i] = true;
2933 break;
2934 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002935 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002936 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002937 ring->hangcheck.action = HANGCHECK_ACTIVE;
2938
Chris Wilson9107e9d2013-06-10 11:20:20 +01002939 /* Gradually reduce the count so that we catch DoS
2940 * attempts across multiple batches.
2941 */
2942 if (ring->hangcheck.score > 0)
2943 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002944
2945 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002946 }
2947
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002948 ring->hangcheck.seqno = seqno;
2949 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002950 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002951 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002952
Mika Kuoppala92cab732013-05-24 17:16:07 +03002953 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002954 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002955 DRM_INFO("%s on %s\n",
2956 stuck[i] ? "stuck" : "no progress",
2957 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002958 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002959 }
2960 }
2961
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002962 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002963 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002964
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002965 if (busy_count)
2966 /* Reset timer case chip hangs without another request
2967 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002968 i915_queue_hangcheck(dev);
2969}
2970
2971void i915_queue_hangcheck(struct drm_device *dev)
2972{
Chris Wilson737b1502015-01-26 18:03:03 +02002973 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002974
Jani Nikulad330a952014-01-21 11:24:25 +02002975 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002976 return;
2977
Chris Wilson737b1502015-01-26 18:03:03 +02002978 /* Don't continually defer the hangcheck so that it is always run at
2979 * least once after work has been scheduled on any ring. Otherwise,
2980 * we will ignore a hung ring if a second ring is kept busy.
2981 */
2982
2983 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2984 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002985}
2986
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002987static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002988{
2989 struct drm_i915_private *dev_priv = dev->dev_private;
2990
2991 if (HAS_PCH_NOP(dev))
2992 return;
2993
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002994 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002995
2996 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2997 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002998}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002999
Paulo Zanoni622364b2014-04-01 15:37:22 -03003000/*
3001 * SDEIER is also touched by the interrupt handler to work around missed PCH
3002 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3003 * instead we unconditionally enable all PCH interrupt sources here, but then
3004 * only unmask them as needed with SDEIMR.
3005 *
3006 * This function needs to be called before interrupts are enabled.
3007 */
3008static void ibx_irq_pre_postinstall(struct drm_device *dev)
3009{
3010 struct drm_i915_private *dev_priv = dev->dev_private;
3011
3012 if (HAS_PCH_NOP(dev))
3013 return;
3014
3015 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003016 I915_WRITE(SDEIER, 0xffffffff);
3017 POSTING_READ(SDEIER);
3018}
3019
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003020static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003021{
3022 struct drm_i915_private *dev_priv = dev->dev_private;
3023
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003024 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003025 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003026 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003027}
3028
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029/* drm_dma.h hooks
3030*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003031static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003032{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003033 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003034
Paulo Zanoni0c841212014-04-01 15:37:27 -03003035 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003036
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003037 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003038 if (IS_GEN7(dev))
3039 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003040
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003041 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003042
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003043 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003044}
3045
Ville Syrjälä70591a42014-10-30 19:42:58 +02003046static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3047{
3048 enum pipe pipe;
3049
3050 I915_WRITE(PORT_HOTPLUG_EN, 0);
3051 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3052
3053 for_each_pipe(dev_priv, pipe)
3054 I915_WRITE(PIPESTAT(pipe), 0xffff);
3055
3056 GEN5_IRQ_RESET(VLV_);
3057}
3058
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003059static void valleyview_irq_preinstall(struct drm_device *dev)
3060{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003061 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003062
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003063 /* VLV magic */
3064 I915_WRITE(VLV_IMR, 0);
3065 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3066 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3067 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3068
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003069 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003070
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003071 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003072
Ville Syrjälä70591a42014-10-30 19:42:58 +02003073 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003074}
3075
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003076static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3077{
3078 GEN8_IRQ_RESET_NDX(GT, 0);
3079 GEN8_IRQ_RESET_NDX(GT, 1);
3080 GEN8_IRQ_RESET_NDX(GT, 2);
3081 GEN8_IRQ_RESET_NDX(GT, 3);
3082}
3083
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003084static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003085{
3086 struct drm_i915_private *dev_priv = dev->dev_private;
3087 int pipe;
3088
Ben Widawskyabd58f02013-11-02 21:07:09 -07003089 I915_WRITE(GEN8_MASTER_IRQ, 0);
3090 POSTING_READ(GEN8_MASTER_IRQ);
3091
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003092 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003093
Damien Lespiau055e3932014-08-18 13:49:10 +01003094 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003095 if (intel_display_power_is_enabled(dev_priv,
3096 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003097 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003098
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003099 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3100 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3101 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003102
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003103 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003104}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003105
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003106void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3107 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003108{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003109 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003110
Daniel Vetter13321782014-09-15 14:55:29 +02003111 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003112 if (pipe_mask & 1 << PIPE_A)
3113 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3114 dev_priv->de_irq_mask[PIPE_A],
3115 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003116 if (pipe_mask & 1 << PIPE_B)
3117 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3118 dev_priv->de_irq_mask[PIPE_B],
3119 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3120 if (pipe_mask & 1 << PIPE_C)
3121 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3122 dev_priv->de_irq_mask[PIPE_C],
3123 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003124 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003125}
3126
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003127static void cherryview_irq_preinstall(struct drm_device *dev)
3128{
3129 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003130
3131 I915_WRITE(GEN8_MASTER_IRQ, 0);
3132 POSTING_READ(GEN8_MASTER_IRQ);
3133
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003134 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003135
3136 GEN5_IRQ_RESET(GEN8_PCU_);
3137
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003138 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3139
Ville Syrjälä70591a42014-10-30 19:42:58 +02003140 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003141}
3142
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003143static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003144{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003146 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003147 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003148
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003149 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003150 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003151 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003152 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003153 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003154 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003155 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003156 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003157 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003158 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003159 }
3160
Daniel Vetterfee884e2013-07-04 23:35:21 +02003161 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003162
3163 /*
3164 * Enable digital hotplug on the PCH, and configure the DP short pulse
3165 * duration to 2ms (which is the minimum in the Display Port spec)
3166 *
3167 * This register is the same on all known PCH chips.
3168 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003169 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3170 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3171 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3172 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3173 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3174 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3175}
3176
Paulo Zanonid46da432013-02-08 17:35:15 -02003177static void ibx_irq_postinstall(struct drm_device *dev)
3178{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003180 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003181
Daniel Vetter692a04c2013-05-29 21:43:05 +02003182 if (HAS_PCH_NOP(dev))
3183 return;
3184
Paulo Zanoni105b1222014-04-01 15:37:17 -03003185 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003186 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003187 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003188 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003189
Paulo Zanoni337ba012014-04-01 15:37:16 -03003190 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003191 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003192}
3193
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003194static void gen5_gt_irq_postinstall(struct drm_device *dev)
3195{
3196 struct drm_i915_private *dev_priv = dev->dev_private;
3197 u32 pm_irqs, gt_irqs;
3198
3199 pm_irqs = gt_irqs = 0;
3200
3201 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003202 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003203 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003204 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3205 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003206 }
3207
3208 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3209 if (IS_GEN5(dev)) {
3210 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3211 ILK_BSD_USER_INTERRUPT;
3212 } else {
3213 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3214 }
3215
Paulo Zanoni35079892014-04-01 15:37:15 -03003216 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003217
3218 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003219 /*
3220 * RPS interrupts will get enabled/disabled on demand when RPS
3221 * itself is enabled/disabled.
3222 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003223 if (HAS_VEBOX(dev))
3224 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3225
Paulo Zanoni605cd252013-08-06 18:57:15 -03003226 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003227 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003228 }
3229}
3230
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003231static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003232{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003233 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003234 u32 display_mask, extra_mask;
3235
3236 if (INTEL_INFO(dev)->gen >= 7) {
3237 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3238 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3239 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003240 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003241 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003242 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003243 } else {
3244 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3245 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003246 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003247 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3248 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003249 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3250 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003251 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003252
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003253 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003254
Paulo Zanoni0c841212014-04-01 15:37:27 -03003255 I915_WRITE(HWSTAM, 0xeffe);
3256
Paulo Zanoni622364b2014-04-01 15:37:22 -03003257 ibx_irq_pre_postinstall(dev);
3258
Paulo Zanoni35079892014-04-01 15:37:15 -03003259 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003260
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003261 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003262
Paulo Zanonid46da432013-02-08 17:35:15 -02003263 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003264
Jesse Barnesf97108d2010-01-29 11:27:07 -08003265 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003266 /* Enable PCU event interrupts
3267 *
3268 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003269 * setup is guaranteed to run in single-threaded context. But we
3270 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003271 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003272 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003273 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003274 }
3275
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003276 return 0;
3277}
3278
Imre Deakf8b79e52014-03-04 19:23:07 +02003279static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3280{
3281 u32 pipestat_mask;
3282 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003283 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003284
3285 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3286 PIPE_FIFO_UNDERRUN_STATUS;
3287
Ville Syrjälä120dda42014-10-30 19:42:57 +02003288 for_each_pipe(dev_priv, pipe)
3289 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003290 POSTING_READ(PIPESTAT(PIPE_A));
3291
3292 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3293 PIPE_CRC_DONE_INTERRUPT_STATUS;
3294
Ville Syrjälä120dda42014-10-30 19:42:57 +02003295 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3296 for_each_pipe(dev_priv, pipe)
3297 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003298
3299 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3300 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3301 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003302 if (IS_CHERRYVIEW(dev_priv))
3303 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003304 dev_priv->irq_mask &= ~iir_mask;
3305
3306 I915_WRITE(VLV_IIR, iir_mask);
3307 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003308 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003309 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3310 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003311}
3312
3313static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3314{
3315 u32 pipestat_mask;
3316 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003317 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003318
3319 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3320 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003321 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003322 if (IS_CHERRYVIEW(dev_priv))
3323 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003324
3325 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003326 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003327 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003328 I915_WRITE(VLV_IIR, iir_mask);
3329 I915_WRITE(VLV_IIR, iir_mask);
3330 POSTING_READ(VLV_IIR);
3331
3332 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3333 PIPE_CRC_DONE_INTERRUPT_STATUS;
3334
Ville Syrjälä120dda42014-10-30 19:42:57 +02003335 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3336 for_each_pipe(dev_priv, pipe)
3337 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003338
3339 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3340 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003341
3342 for_each_pipe(dev_priv, pipe)
3343 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003344 POSTING_READ(PIPESTAT(PIPE_A));
3345}
3346
3347void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3348{
3349 assert_spin_locked(&dev_priv->irq_lock);
3350
3351 if (dev_priv->display_irqs_enabled)
3352 return;
3353
3354 dev_priv->display_irqs_enabled = true;
3355
Imre Deak950eaba2014-09-08 15:21:09 +03003356 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003357 valleyview_display_irqs_install(dev_priv);
3358}
3359
3360void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3361{
3362 assert_spin_locked(&dev_priv->irq_lock);
3363
3364 if (!dev_priv->display_irqs_enabled)
3365 return;
3366
3367 dev_priv->display_irqs_enabled = false;
3368
Imre Deak950eaba2014-09-08 15:21:09 +03003369 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003370 valleyview_display_irqs_uninstall(dev_priv);
3371}
3372
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003373static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003374{
Imre Deakf8b79e52014-03-04 19:23:07 +02003375 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003376
Daniel Vetter20afbda2012-12-11 14:05:07 +01003377 I915_WRITE(PORT_HOTPLUG_EN, 0);
3378 POSTING_READ(PORT_HOTPLUG_EN);
3379
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003380 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003381 I915_WRITE(VLV_IIR, 0xffffffff);
3382 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3383 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3384 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003385
Daniel Vetterb79480b2013-06-27 17:52:10 +02003386 /* Interrupt setup is already guaranteed to be single-threaded, this is
3387 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003388 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003389 if (dev_priv->display_irqs_enabled)
3390 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003391 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003392}
3393
3394static int valleyview_irq_postinstall(struct drm_device *dev)
3395{
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397
3398 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003399
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003400 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003401
3402 /* ack & enable invalid PTE error interrupts */
3403#if 0 /* FIXME: add support to irq handler for checking these bits */
3404 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3405 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3406#endif
3407
3408 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003409
3410 return 0;
3411}
3412
Ben Widawskyabd58f02013-11-02 21:07:09 -07003413static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3414{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003415 /* These are interrupts we'll toggle with the ring mask register */
3416 uint32_t gt_interrupts[] = {
3417 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003418 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003419 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003420 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3421 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003422 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003423 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3424 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3425 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003426 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003427 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3428 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003429 };
3430
Ben Widawsky09610212014-05-15 20:58:08 +03003431 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303432 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3433 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003434 /*
3435 * RPS interrupts will get enabled/disabled on demand when RPS itself
3436 * is enabled/disabled.
3437 */
3438 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303439 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003440}
3441
3442static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3443{
Damien Lespiau770de832014-03-20 20:45:01 +00003444 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3445 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003446 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003447 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003448
Jesse Barnes88e04702014-11-13 17:51:48 +00003449 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003450 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3451 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003452 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3453 GEN9_AUX_CHANNEL_D;
3454 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003455 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3456 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3457
3458 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3459 GEN8_PIPE_FIFO_UNDERRUN;
3460
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003461 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3462 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3463 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003464
Damien Lespiau055e3932014-08-18 13:49:10 +01003465 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003466 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003467 POWER_DOMAIN_PIPE(pipe)))
3468 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3469 dev_priv->de_irq_mask[pipe],
3470 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003471
Jesse Barnes88e04702014-11-13 17:51:48 +00003472 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003473}
3474
3475static int gen8_irq_postinstall(struct drm_device *dev)
3476{
3477 struct drm_i915_private *dev_priv = dev->dev_private;
3478
Paulo Zanoni622364b2014-04-01 15:37:22 -03003479 ibx_irq_pre_postinstall(dev);
3480
Ben Widawskyabd58f02013-11-02 21:07:09 -07003481 gen8_gt_irq_postinstall(dev_priv);
3482 gen8_de_irq_postinstall(dev_priv);
3483
3484 ibx_irq_postinstall(dev);
3485
3486 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3487 POSTING_READ(GEN8_MASTER_IRQ);
3488
3489 return 0;
3490}
3491
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003492static int cherryview_irq_postinstall(struct drm_device *dev)
3493{
3494 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003495
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003496 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003497
3498 gen8_gt_irq_postinstall(dev_priv);
3499
3500 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3501 POSTING_READ(GEN8_MASTER_IRQ);
3502
3503 return 0;
3504}
3505
Ben Widawskyabd58f02013-11-02 21:07:09 -07003506static void gen8_irq_uninstall(struct drm_device *dev)
3507{
3508 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003509
3510 if (!dev_priv)
3511 return;
3512
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003513 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003514}
3515
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003516static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3517{
3518 /* Interrupt setup is already guaranteed to be single-threaded, this is
3519 * just to make the assert_spin_locked check happy. */
3520 spin_lock_irq(&dev_priv->irq_lock);
3521 if (dev_priv->display_irqs_enabled)
3522 valleyview_display_irqs_uninstall(dev_priv);
3523 spin_unlock_irq(&dev_priv->irq_lock);
3524
3525 vlv_display_irq_reset(dev_priv);
3526
Imre Deakc352d1b2014-11-20 16:05:55 +02003527 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003528}
3529
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003530static void valleyview_irq_uninstall(struct drm_device *dev)
3531{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003532 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003533
3534 if (!dev_priv)
3535 return;
3536
Imre Deak843d0e72014-04-14 20:24:23 +03003537 I915_WRITE(VLV_MASTER_IER, 0);
3538
Ville Syrjälä893fce82014-10-30 19:42:56 +02003539 gen5_gt_irq_reset(dev);
3540
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003541 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003542
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003543 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003544}
3545
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003546static void cherryview_irq_uninstall(struct drm_device *dev)
3547{
3548 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003549
3550 if (!dev_priv)
3551 return;
3552
3553 I915_WRITE(GEN8_MASTER_IRQ, 0);
3554 POSTING_READ(GEN8_MASTER_IRQ);
3555
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003556 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003557
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003558 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003559
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003560 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003561}
3562
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003563static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003564{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003565 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003566
3567 if (!dev_priv)
3568 return;
3569
Paulo Zanonibe30b292014-04-01 15:37:25 -03003570 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003571}
3572
Chris Wilsonc2798b12012-04-22 21:13:57 +01003573static void i8xx_irq_preinstall(struct drm_device * dev)
3574{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003575 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003576 int pipe;
3577
Damien Lespiau055e3932014-08-18 13:49:10 +01003578 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003579 I915_WRITE(PIPESTAT(pipe), 0);
3580 I915_WRITE16(IMR, 0xffff);
3581 I915_WRITE16(IER, 0x0);
3582 POSTING_READ16(IER);
3583}
3584
3585static int i8xx_irq_postinstall(struct drm_device *dev)
3586{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003588
Chris Wilsonc2798b12012-04-22 21:13:57 +01003589 I915_WRITE16(EMR,
3590 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3591
3592 /* Unmask the interrupts that we always want on. */
3593 dev_priv->irq_mask =
3594 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3595 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3596 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3597 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3598 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3599 I915_WRITE16(IMR, dev_priv->irq_mask);
3600
3601 I915_WRITE16(IER,
3602 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3603 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3604 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3605 I915_USER_INTERRUPT);
3606 POSTING_READ16(IER);
3607
Daniel Vetter379ef822013-10-16 22:55:56 +02003608 /* Interrupt setup is already guaranteed to be single-threaded, this is
3609 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003610 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003611 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3612 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003613 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003614
Chris Wilsonc2798b12012-04-22 21:13:57 +01003615 return 0;
3616}
3617
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003618/*
3619 * Returns true when a page flip has completed.
3620 */
3621static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003622 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003623{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003624 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003625 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003626
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003627 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003628 return false;
3629
3630 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003631 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003632
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003633 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3634 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3635 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3636 * the flip is completed (no longer pending). Since this doesn't raise
3637 * an interrupt per se, we watch for the change at vblank.
3638 */
3639 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003640 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003641
Ville Syrjälä7d475592014-12-17 23:08:03 +02003642 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003643 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003644 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003645
3646check_page_flip:
3647 intel_check_page_flip(dev, pipe);
3648 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003649}
3650
Daniel Vetterff1f5252012-10-02 15:10:55 +02003651static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003652{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003653 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003654 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003655 u16 iir, new_iir;
3656 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003657 int pipe;
3658 u16 flip_mask =
3659 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3660 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3661
Imre Deak2dd2a882015-02-24 11:14:30 +02003662 if (!intel_irqs_enabled(dev_priv))
3663 return IRQ_NONE;
3664
Chris Wilsonc2798b12012-04-22 21:13:57 +01003665 iir = I915_READ16(IIR);
3666 if (iir == 0)
3667 return IRQ_NONE;
3668
3669 while (iir & ~flip_mask) {
3670 /* Can't rely on pipestat interrupt bit in iir as it might
3671 * have been cleared after the pipestat interrupt was received.
3672 * It doesn't set the bit in iir again, but it still produces
3673 * interrupts (for non-MSI).
3674 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003675 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003676 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003677 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003678
Damien Lespiau055e3932014-08-18 13:49:10 +01003679 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 int reg = PIPESTAT(pipe);
3681 pipe_stats[pipe] = I915_READ(reg);
3682
3683 /*
3684 * Clear the PIPE*STAT regs before the IIR
3685 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003686 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003688 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003689 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003690
3691 I915_WRITE16(IIR, iir & ~flip_mask);
3692 new_iir = I915_READ16(IIR); /* Flush posted writes */
3693
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694 if (iir & I915_USER_INTERRUPT)
3695 notify_ring(dev, &dev_priv->ring[RCS]);
3696
Damien Lespiau055e3932014-08-18 13:49:10 +01003697 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003698 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003699 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003700 plane = !plane;
3701
Daniel Vetter4356d582013-10-16 22:55:55 +02003702 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003703 i8xx_handle_vblank(dev, plane, pipe, iir))
3704 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003705
Daniel Vetter4356d582013-10-16 22:55:55 +02003706 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003707 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003708
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003709 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3710 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3711 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003712 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003713
3714 iir = new_iir;
3715 }
3716
3717 return IRQ_HANDLED;
3718}
3719
3720static void i8xx_irq_uninstall(struct drm_device * dev)
3721{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003722 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003723 int pipe;
3724
Damien Lespiau055e3932014-08-18 13:49:10 +01003725 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003726 /* Clear enable bits; then clear status bits */
3727 I915_WRITE(PIPESTAT(pipe), 0);
3728 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3729 }
3730 I915_WRITE16(IMR, 0xffff);
3731 I915_WRITE16(IER, 0x0);
3732 I915_WRITE16(IIR, I915_READ16(IIR));
3733}
3734
Chris Wilsona266c7d2012-04-24 22:59:44 +01003735static void i915_irq_preinstall(struct drm_device * dev)
3736{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003737 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003738 int pipe;
3739
Chris Wilsona266c7d2012-04-24 22:59:44 +01003740 if (I915_HAS_HOTPLUG(dev)) {
3741 I915_WRITE(PORT_HOTPLUG_EN, 0);
3742 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3743 }
3744
Chris Wilson00d98eb2012-04-24 22:59:48 +01003745 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003746 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003747 I915_WRITE(PIPESTAT(pipe), 0);
3748 I915_WRITE(IMR, 0xffffffff);
3749 I915_WRITE(IER, 0x0);
3750 POSTING_READ(IER);
3751}
3752
3753static int i915_irq_postinstall(struct drm_device *dev)
3754{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003755 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003756 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003757
Chris Wilson38bde182012-04-24 22:59:50 +01003758 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3759
3760 /* Unmask the interrupts that we always want on. */
3761 dev_priv->irq_mask =
3762 ~(I915_ASLE_INTERRUPT |
3763 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3764 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3765 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3766 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3767 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3768
3769 enable_mask =
3770 I915_ASLE_INTERRUPT |
3771 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3772 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3773 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3774 I915_USER_INTERRUPT;
3775
Chris Wilsona266c7d2012-04-24 22:59:44 +01003776 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003777 I915_WRITE(PORT_HOTPLUG_EN, 0);
3778 POSTING_READ(PORT_HOTPLUG_EN);
3779
Chris Wilsona266c7d2012-04-24 22:59:44 +01003780 /* Enable in IER... */
3781 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3782 /* and unmask in IMR */
3783 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3784 }
3785
Chris Wilsona266c7d2012-04-24 22:59:44 +01003786 I915_WRITE(IMR, dev_priv->irq_mask);
3787 I915_WRITE(IER, enable_mask);
3788 POSTING_READ(IER);
3789
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003790 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003791
Daniel Vetter379ef822013-10-16 22:55:56 +02003792 /* Interrupt setup is already guaranteed to be single-threaded, this is
3793 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003794 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003795 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3796 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003797 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003798
Daniel Vetter20afbda2012-12-11 14:05:07 +01003799 return 0;
3800}
3801
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003802/*
3803 * Returns true when a page flip has completed.
3804 */
3805static bool i915_handle_vblank(struct drm_device *dev,
3806 int plane, int pipe, u32 iir)
3807{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003808 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003809 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3810
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003811 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003812 return false;
3813
3814 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003815 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003816
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003817 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3818 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3819 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3820 * the flip is completed (no longer pending). Since this doesn't raise
3821 * an interrupt per se, we watch for the change at vblank.
3822 */
3823 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003824 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003825
Ville Syrjälä7d475592014-12-17 23:08:03 +02003826 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003827 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003828 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003829
3830check_page_flip:
3831 intel_check_page_flip(dev, pipe);
3832 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003833}
3834
Daniel Vetterff1f5252012-10-02 15:10:55 +02003835static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003836{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003837 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003839 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003840 u32 flip_mask =
3841 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3842 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003843 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844
Imre Deak2dd2a882015-02-24 11:14:30 +02003845 if (!intel_irqs_enabled(dev_priv))
3846 return IRQ_NONE;
3847
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003849 do {
3850 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003851 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852
3853 /* Can't rely on pipestat interrupt bit in iir as it might
3854 * have been cleared after the pipestat interrupt was received.
3855 * It doesn't set the bit in iir again, but it still produces
3856 * interrupts (for non-MSI).
3857 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003858 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003860 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861
Damien Lespiau055e3932014-08-18 13:49:10 +01003862 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 int reg = PIPESTAT(pipe);
3864 pipe_stats[pipe] = I915_READ(reg);
3865
Chris Wilson38bde182012-04-24 22:59:50 +01003866 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003867 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003869 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870 }
3871 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003872 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873
3874 if (!irq_received)
3875 break;
3876
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003878 if (I915_HAS_HOTPLUG(dev) &&
3879 iir & I915_DISPLAY_PORT_INTERRUPT)
3880 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881
Chris Wilson38bde182012-04-24 22:59:50 +01003882 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003883 new_iir = I915_READ(IIR); /* Flush posted writes */
3884
Chris Wilsona266c7d2012-04-24 22:59:44 +01003885 if (iir & I915_USER_INTERRUPT)
3886 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887
Damien Lespiau055e3932014-08-18 13:49:10 +01003888 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003889 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003890 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003891 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003892
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003893 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3894 i915_handle_vblank(dev, plane, pipe, iir))
3895 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003896
3897 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3898 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003899
3900 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003901 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003902
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003903 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3904 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3905 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906 }
3907
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3909 intel_opregion_asle_intr(dev);
3910
3911 /* With MSI, interrupts are only generated when iir
3912 * transitions from zero to nonzero. If another bit got
3913 * set while we were handling the existing iir bits, then
3914 * we would never get another interrupt.
3915 *
3916 * This is fine on non-MSI as well, as if we hit this path
3917 * we avoid exiting the interrupt handler only to generate
3918 * another one.
3919 *
3920 * Note that for MSI this could cause a stray interrupt report
3921 * if an interrupt landed in the time between writing IIR and
3922 * the posting read. This should be rare enough to never
3923 * trigger the 99% of 100,000 interrupts test for disabling
3924 * stray interrupts.
3925 */
Chris Wilson38bde182012-04-24 22:59:50 +01003926 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003928 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003929
3930 return ret;
3931}
3932
3933static void i915_irq_uninstall(struct drm_device * dev)
3934{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003935 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936 int pipe;
3937
Chris Wilsona266c7d2012-04-24 22:59:44 +01003938 if (I915_HAS_HOTPLUG(dev)) {
3939 I915_WRITE(PORT_HOTPLUG_EN, 0);
3940 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3941 }
3942
Chris Wilson00d98eb2012-04-24 22:59:48 +01003943 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003944 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003945 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003947 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3948 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003949 I915_WRITE(IMR, 0xffffffff);
3950 I915_WRITE(IER, 0x0);
3951
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952 I915_WRITE(IIR, I915_READ(IIR));
3953}
3954
3955static void i965_irq_preinstall(struct drm_device * dev)
3956{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003957 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958 int pipe;
3959
Chris Wilsonadca4732012-05-11 18:01:31 +01003960 I915_WRITE(PORT_HOTPLUG_EN, 0);
3961 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962
3963 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003964 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003965 I915_WRITE(PIPESTAT(pipe), 0);
3966 I915_WRITE(IMR, 0xffffffff);
3967 I915_WRITE(IER, 0x0);
3968 POSTING_READ(IER);
3969}
3970
3971static int i965_irq_postinstall(struct drm_device *dev)
3972{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003974 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975 u32 error_mask;
3976
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003978 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003979 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003980 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3981 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3982 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3983 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3984 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3985
3986 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003987 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3988 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003989 enable_mask |= I915_USER_INTERRUPT;
3990
3991 if (IS_G4X(dev))
3992 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993
Daniel Vetterb79480b2013-06-27 17:52:10 +02003994 /* Interrupt setup is already guaranteed to be single-threaded, this is
3995 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003996 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003997 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3998 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3999 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004000 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002 /*
4003 * Enable some error detection, note the instruction error mask
4004 * bit is reserved, so we leave it masked.
4005 */
4006 if (IS_G4X(dev)) {
4007 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4008 GM45_ERROR_MEM_PRIV |
4009 GM45_ERROR_CP_PRIV |
4010 I915_ERROR_MEMORY_REFRESH);
4011 } else {
4012 error_mask = ~(I915_ERROR_PAGE_TABLE |
4013 I915_ERROR_MEMORY_REFRESH);
4014 }
4015 I915_WRITE(EMR, error_mask);
4016
4017 I915_WRITE(IMR, dev_priv->irq_mask);
4018 I915_WRITE(IER, enable_mask);
4019 POSTING_READ(IER);
4020
Daniel Vetter20afbda2012-12-11 14:05:07 +01004021 I915_WRITE(PORT_HOTPLUG_EN, 0);
4022 POSTING_READ(PORT_HOTPLUG_EN);
4023
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004024 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004025
4026 return 0;
4027}
4028
Egbert Eichbac56d52013-02-25 12:06:51 -05004029static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004030{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004031 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004032 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004033 u32 hotplug_en;
4034
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004035 assert_spin_locked(&dev_priv->irq_lock);
4036
Ville Syrjälä778eb332015-01-09 14:21:13 +02004037 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4038 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4039 /* Note HDMI and DP share hotplug bits */
4040 /* enable bits are the same for all generations */
4041 for_each_intel_encoder(dev, intel_encoder)
4042 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4043 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4044 /* Programming the CRT detection parameters tends
4045 to generate a spurious hotplug event about three
4046 seconds later. So just do it once.
4047 */
4048 if (IS_G4X(dev))
4049 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4050 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4051 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052
Ville Syrjälä778eb332015-01-09 14:21:13 +02004053 /* Ignore TV since it's buggy */
4054 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055}
4056
Daniel Vetterff1f5252012-10-02 15:10:55 +02004057static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004058{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004059 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004060 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 u32 iir, new_iir;
4062 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004064 u32 flip_mask =
4065 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4066 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067
Imre Deak2dd2a882015-02-24 11:14:30 +02004068 if (!intel_irqs_enabled(dev_priv))
4069 return IRQ_NONE;
4070
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071 iir = I915_READ(IIR);
4072
Chris Wilsona266c7d2012-04-24 22:59:44 +01004073 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004074 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004075 bool blc_event = false;
4076
Chris Wilsona266c7d2012-04-24 22:59:44 +01004077 /* Can't rely on pipestat interrupt bit in iir as it might
4078 * have been cleared after the pipestat interrupt was received.
4079 * It doesn't set the bit in iir again, but it still produces
4080 * interrupts (for non-MSI).
4081 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004082 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004084 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004085
Damien Lespiau055e3932014-08-18 13:49:10 +01004086 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004087 int reg = PIPESTAT(pipe);
4088 pipe_stats[pipe] = I915_READ(reg);
4089
4090 /*
4091 * Clear the PIPE*STAT regs before the IIR
4092 */
4093 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004094 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004095 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096 }
4097 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004098 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099
4100 if (!irq_received)
4101 break;
4102
4103 ret = IRQ_HANDLED;
4104
4105 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004106 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4107 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004109 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004110 new_iir = I915_READ(IIR); /* Flush posted writes */
4111
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112 if (iir & I915_USER_INTERRUPT)
4113 notify_ring(dev, &dev_priv->ring[RCS]);
4114 if (iir & I915_BSD_USER_INTERRUPT)
4115 notify_ring(dev, &dev_priv->ring[VCS]);
4116
Damien Lespiau055e3932014-08-18 13:49:10 +01004117 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004118 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004119 i915_handle_vblank(dev, pipe, pipe, iir))
4120 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004121
4122 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4123 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004124
4125 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004126 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004128 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4129 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004130 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131
4132 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4133 intel_opregion_asle_intr(dev);
4134
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004135 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4136 gmbus_irq_handler(dev);
4137
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138 /* With MSI, interrupts are only generated when iir
4139 * transitions from zero to nonzero. If another bit got
4140 * set while we were handling the existing iir bits, then
4141 * we would never get another interrupt.
4142 *
4143 * This is fine on non-MSI as well, as if we hit this path
4144 * we avoid exiting the interrupt handler only to generate
4145 * another one.
4146 *
4147 * Note that for MSI this could cause a stray interrupt report
4148 * if an interrupt landed in the time between writing IIR and
4149 * the posting read. This should be rare enough to never
4150 * trigger the 99% of 100,000 interrupts test for disabling
4151 * stray interrupts.
4152 */
4153 iir = new_iir;
4154 }
4155
4156 return ret;
4157}
4158
4159static void i965_irq_uninstall(struct drm_device * dev)
4160{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004161 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 int pipe;
4163
4164 if (!dev_priv)
4165 return;
4166
Chris Wilsonadca4732012-05-11 18:01:31 +01004167 I915_WRITE(PORT_HOTPLUG_EN, 0);
4168 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169
4170 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004171 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004172 I915_WRITE(PIPESTAT(pipe), 0);
4173 I915_WRITE(IMR, 0xffffffff);
4174 I915_WRITE(IER, 0x0);
4175
Damien Lespiau055e3932014-08-18 13:49:10 +01004176 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004177 I915_WRITE(PIPESTAT(pipe),
4178 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4179 I915_WRITE(IIR, I915_READ(IIR));
4180}
4181
Daniel Vetter4cb21832014-09-15 14:55:26 +02004182static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004183{
Imre Deak63237512014-08-18 15:37:02 +03004184 struct drm_i915_private *dev_priv =
4185 container_of(work, typeof(*dev_priv),
4186 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004187 struct drm_device *dev = dev_priv->dev;
4188 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004189 int i;
4190
Imre Deak63237512014-08-18 15:37:02 +03004191 intel_runtime_pm_get(dev_priv);
4192
Daniel Vetter4cb21832014-09-15 14:55:26 +02004193 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004194 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4195 struct drm_connector *connector;
4196
4197 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4198 continue;
4199
4200 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4201
4202 list_for_each_entry(connector, &mode_config->connector_list, head) {
4203 struct intel_connector *intel_connector = to_intel_connector(connector);
4204
4205 if (intel_connector->encoder->hpd_pin == i) {
4206 if (connector->polled != intel_connector->polled)
4207 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004208 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004209 connector->polled = intel_connector->polled;
4210 if (!connector->polled)
4211 connector->polled = DRM_CONNECTOR_POLL_HPD;
4212 }
4213 }
4214 }
4215 if (dev_priv->display.hpd_irq_setup)
4216 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004217 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004218
4219 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004220}
4221
Daniel Vetterfca52a52014-09-30 10:56:45 +02004222/**
4223 * intel_irq_init - initializes irq support
4224 * @dev_priv: i915 device instance
4225 *
4226 * This function initializes all the irq support including work items, timers
4227 * and all the vtables. It does not setup the interrupt itself though.
4228 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004229void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004230{
Daniel Vetterb9632912014-09-30 10:56:44 +02004231 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004232
4233 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004234 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004235 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004236 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004237
Deepak Sa6706b42014-03-15 20:23:22 +05304238 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004239 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004240 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004241 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004242 else
4243 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304244
Chris Wilson737b1502015-01-26 18:03:03 +02004245 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4246 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004247 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004248 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004249
Tomas Janousek97a19a22012-12-08 13:48:13 +01004250 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004251
Daniel Vetterb9632912014-09-30 10:56:44 +02004252 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004253 dev->max_vblank_count = 0;
4254 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004255 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004256 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4257 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004258 } else {
4259 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4260 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004261 }
4262
Ville Syrjälä21da2702014-08-06 14:49:55 +03004263 /*
4264 * Opt out of the vblank disable timer on everything except gen2.
4265 * Gen2 doesn't have a hardware frame counter and so depends on
4266 * vblank interrupts to produce sane vblank seuquence numbers.
4267 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004268 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004269 dev->vblank_disable_immediate = true;
4270
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004271 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4272 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004273
Daniel Vetterb9632912014-09-30 10:56:44 +02004274 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004275 dev->driver->irq_handler = cherryview_irq_handler;
4276 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4277 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4278 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4279 dev->driver->enable_vblank = valleyview_enable_vblank;
4280 dev->driver->disable_vblank = valleyview_disable_vblank;
4281 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004282 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004283 dev->driver->irq_handler = valleyview_irq_handler;
4284 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4285 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4286 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4287 dev->driver->enable_vblank = valleyview_enable_vblank;
4288 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004289 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004290 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004291 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004292 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004293 dev->driver->irq_postinstall = gen8_irq_postinstall;
4294 dev->driver->irq_uninstall = gen8_irq_uninstall;
4295 dev->driver->enable_vblank = gen8_enable_vblank;
4296 dev->driver->disable_vblank = gen8_disable_vblank;
4297 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004298 } else if (HAS_PCH_SPLIT(dev)) {
4299 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004300 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004301 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4302 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4303 dev->driver->enable_vblank = ironlake_enable_vblank;
4304 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004305 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004306 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004307 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004308 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4309 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4310 dev->driver->irq_handler = i8xx_irq_handler;
4311 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004312 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004313 dev->driver->irq_preinstall = i915_irq_preinstall;
4314 dev->driver->irq_postinstall = i915_irq_postinstall;
4315 dev->driver->irq_uninstall = i915_irq_uninstall;
4316 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004317 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004318 dev->driver->irq_preinstall = i965_irq_preinstall;
4319 dev->driver->irq_postinstall = i965_irq_postinstall;
4320 dev->driver->irq_uninstall = i965_irq_uninstall;
4321 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004322 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004323 if (I915_HAS_HOTPLUG(dev_priv))
4324 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004325 dev->driver->enable_vblank = i915_enable_vblank;
4326 dev->driver->disable_vblank = i915_disable_vblank;
4327 }
4328}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004329
Daniel Vetterfca52a52014-09-30 10:56:45 +02004330/**
4331 * intel_hpd_init - initializes and enables hpd support
4332 * @dev_priv: i915 device instance
4333 *
4334 * This function enables the hotplug support. It requires that interrupts have
4335 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4336 * poll request can run concurrently to other code, so locking rules must be
4337 * obeyed.
4338 *
4339 * This is a separate step from interrupt enabling to simplify the locking rules
4340 * in the driver load and resume code.
4341 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004342void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004343{
Daniel Vetterb9632912014-09-30 10:56:44 +02004344 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004345 struct drm_mode_config *mode_config = &dev->mode_config;
4346 struct drm_connector *connector;
4347 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004348
Egbert Eich821450c2013-04-16 13:36:55 +02004349 for (i = 1; i < HPD_NUM_PINS; i++) {
4350 dev_priv->hpd_stats[i].hpd_cnt = 0;
4351 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4352 }
4353 list_for_each_entry(connector, &mode_config->connector_list, head) {
4354 struct intel_connector *intel_connector = to_intel_connector(connector);
4355 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004356 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4357 connector->polled = DRM_CONNECTOR_POLL_HPD;
4358 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004359 connector->polled = DRM_CONNECTOR_POLL_HPD;
4360 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004361
4362 /* Interrupt setup is already guaranteed to be single-threaded, this is
4363 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004364 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004365 if (dev_priv->display.hpd_irq_setup)
4366 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004367 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004368}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004369
Daniel Vetterfca52a52014-09-30 10:56:45 +02004370/**
4371 * intel_irq_install - enables the hardware interrupt
4372 * @dev_priv: i915 device instance
4373 *
4374 * This function enables the hardware interrupt handling, but leaves the hotplug
4375 * handling still disabled. It is called after intel_irq_init().
4376 *
4377 * In the driver load and resume code we need working interrupts in a few places
4378 * but don't want to deal with the hassle of concurrent probe and hotplug
4379 * workers. Hence the split into this two-stage approach.
4380 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004381int intel_irq_install(struct drm_i915_private *dev_priv)
4382{
4383 /*
4384 * We enable some interrupt sources in our postinstall hooks, so mark
4385 * interrupts as enabled _before_ actually enabling them to avoid
4386 * special cases in our ordering checks.
4387 */
4388 dev_priv->pm.irqs_enabled = true;
4389
4390 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4391}
4392
Daniel Vetterfca52a52014-09-30 10:56:45 +02004393/**
4394 * intel_irq_uninstall - finilizes all irq handling
4395 * @dev_priv: i915 device instance
4396 *
4397 * This stops interrupt and hotplug handling and unregisters and frees all
4398 * resources acquired in the init functions.
4399 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004400void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4401{
4402 drm_irq_uninstall(dev_priv->dev);
4403 intel_hpd_cancel_work(dev_priv);
4404 dev_priv->pm.irqs_enabled = false;
4405}
4406
Daniel Vetterfca52a52014-09-30 10:56:45 +02004407/**
4408 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4409 * @dev_priv: i915 device instance
4410 *
4411 * This function is used to disable interrupts at runtime, both in the runtime
4412 * pm and the system suspend/resume code.
4413 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004414void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004415{
Daniel Vetterb9632912014-09-30 10:56:44 +02004416 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004417 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004418 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004419}
4420
Daniel Vetterfca52a52014-09-30 10:56:45 +02004421/**
4422 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4423 * @dev_priv: i915 device instance
4424 *
4425 * This function is used to enable interrupts at runtime, both in the runtime
4426 * pm and the system suspend/resume code.
4427 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004428void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004429{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004430 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004431 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4432 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004433}