blob: 0c90dd9f05053c83591df6e04ec5d7979fee779f [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MPSPEC_H
2#define _ASM_X86_MPSPEC_H
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01003
Ingo Molnar86c98352008-03-28 11:59:57 +01004#include <linux/init.h>
5
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01006#include <asm/mpspec_def.h>
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +02007#include <asm/x86_init.h>
Yinghai Lucb2ded32011-01-04 16:38:52 -08008#include <asm/apicdef.h>
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01009
Yinghai Lu56d91f12010-12-16 19:09:24 -080010extern int apic_version[];
Jaswinder Singh Rajputa1ae2992008-12-29 20:32:52 +053011extern int pic_mode;
Yinghai Lu114945472008-08-21 01:01:19 -070012
Thomas Gleixner96a388d2007-10-11 11:20:03 +020013#ifdef CONFIG_X86_32
Ingo Molnarb2af0182009-01-28 17:36:56 +010014
15/*
16 * Summit or generic (i.e. installer) kernels need lots of bus entries.
17 * Maximum 256 PCI busses, plus 1 ISA bus in each of 4 cabinets.
18 */
19#if CONFIG_BASE_SMALL == 0
20# define MAX_MP_BUSSES 260
21#else
22# define MAX_MP_BUSSES 32
23#endif
24
25#define MAX_IRQ_SOURCES 256
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010026
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010027extern unsigned int def_to_bigsmp;
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010028extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010029
Yinghai Lud49c4282008-06-08 18:31:54 -070030#ifdef CONFIG_X86_NUMAQ
31extern int mp_bus_id_to_node[MAX_MP_BUSSES];
32extern int mp_bus_id_to_local[MAX_MP_BUSSES];
33extern int quad_local_to_mp_bus_id [NR_CPUS/4][4];
34#endif
35
Ingo Molnarb2af0182009-01-28 17:36:56 +010036#define MAX_APICID 256
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010037
Ingo Molnarb2af0182009-01-28 17:36:56 +010038#else /* CONFIG_X86_64: */
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010039
Ingo Molnarb2af0182009-01-28 17:36:56 +010040#define MAX_MP_BUSSES 256
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010041/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
Ingo Molnarb2af0182009-01-28 17:36:56 +010042#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010043
Ingo Molnarb2af0182009-01-28 17:36:56 +010044#endif /* CONFIG_X86_64 */
Yinghai Luab530e12008-06-03 10:25:54 -070045
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030046#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
47extern int mp_bus_id_to_type[MAX_MP_BUSSES];
48#endif
49
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030050extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030051
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010052extern unsigned int boot_cpu_physical_apicid;
Yinghai Lue0da3362008-06-08 18:29:22 -070053extern unsigned int max_physical_apicid;
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010054extern int mpc_default_type;
55extern unsigned long mp_lapic_addr;
56
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020057#ifdef CONFIG_X86_LOCAL_APIC
58extern int smp_found_config;
59#else
60# define smp_found_config 0
61#endif
62
63static inline void get_smp_config(void)
64{
65 x86_init.mpparse.get_smp_config(0);
66}
67
68static inline void early_get_smp_config(void)
69{
70 x86_init.mpparse.get_smp_config(1);
71}
72
73static inline void find_smp_config(void)
74{
Yinghai Lub24c2a92009-11-24 02:48:18 -080075 x86_init.mpparse.find_smp_config();
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020076}
Ingo Molnar550fe4f2009-01-27 17:28:08 +010077
Ingo Molnaraf1cf202008-05-25 21:16:06 +020078#ifdef CONFIG_X86_MPPARSE
Yinghai Lu2944e162008-06-01 13:17:38 -070079extern void early_reserve_e820_mpc_new(void);
Yinghai Luabfe0af2009-05-20 00:37:40 -070080extern int enable_update_mptable;
Thomas Gleixnerfd6c6662009-08-20 10:41:58 +020081extern int default_mpc_apic_id(struct mpc_cpu *m);
Thomas Gleixner72302142009-08-20 12:18:32 +020082extern void default_smp_read_mpc_oem(struct mpc_table *mpc);
Thomas Gleixner90e1c692009-08-20 12:34:47 +020083# ifdef CONFIG_X86_IO_APIC
84extern void default_mpc_oem_bus_info(struct mpc_bus *m, char *str);
85# else
86# define default_mpc_oem_bus_info NULL
87# endif
Yinghai Lub24c2a92009-11-24 02:48:18 -080088extern void default_find_smp_config(void);
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020089extern void default_get_smp_config(unsigned int early);
Ingo Molnaraf1cf202008-05-25 21:16:06 +020090#else
91static inline void early_reserve_e820_mpc_new(void) { }
Yinghai Luabfe0af2009-05-20 00:37:40 -070092#define enable_update_mptable 0
Thomas Gleixnerfd6c6662009-08-20 10:41:58 +020093#define default_mpc_apic_id NULL
Thomas Gleixner72302142009-08-20 12:18:32 +020094#define default_smp_read_mpc_oem NULL
Thomas Gleixner90e1c692009-08-20 12:34:47 +020095#define default_mpc_oem_bus_info NULL
Yinghai Lub24c2a92009-11-24 02:48:18 -080096#define default_find_smp_config x86_init_noop
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020097#define default_get_smp_config x86_init_uint_noop
Ingo Molnaraf1cf202008-05-25 21:16:06 +020098#endif
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010099
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +0300100void __cpuinit generic_processor_info(int apicid, int version);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100101#ifdef CONFIG_ACPI
Jack Steinera65d1d62008-03-28 14:12:08 -0500102extern void mp_register_ioapic(int id, u32 address, u32 gsi_base);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100103extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
104 u32 gsi);
105extern void mp_config_acpi_legacy_irqs(void);
Yinghai Lua2f809b2009-04-27 18:01:20 -0700106struct device;
107extern int mp_register_gsi(struct device *dev, u32 gsi, int edge_level,
108 int active_high_low);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100109#endif /* CONFIG_ACPI */
110
Yinghai Lucb2ded32011-01-04 16:38:52 -0800111#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100112
Joe Perches30971e12008-03-23 01:02:49 -0700113struct physid_mask {
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100114 unsigned long mask[PHYSID_ARRAY_SIZE];
115};
116
117typedef struct physid_mask physid_mask_t;
118
119#define physid_set(physid, map) set_bit(physid, (map).mask)
120#define physid_clear(physid, map) clear_bit(physid, (map).mask)
121#define physid_isset(physid, map) test_bit(physid, (map).mask)
Joe Perches30971e12008-03-23 01:02:49 -0700122#define physid_test_and_set(physid, map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100123 test_and_set_bit(physid, (map).mask)
124
Joe Perches30971e12008-03-23 01:02:49 -0700125#define physids_and(dst, src1, src2) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800126 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100127
Joe Perches30971e12008-03-23 01:02:49 -0700128#define physids_or(dst, src1, src2) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800129 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100130
Joe Perches30971e12008-03-23 01:02:49 -0700131#define physids_clear(map) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800132 bitmap_zero((map).mask, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100133
Joe Perches30971e12008-03-23 01:02:49 -0700134#define physids_complement(dst, src) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800135 bitmap_complement((dst).mask, (src).mask, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100136
Joe Perches30971e12008-03-23 01:02:49 -0700137#define physids_empty(map) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800138 bitmap_empty((map).mask, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100139
Joe Perches30971e12008-03-23 01:02:49 -0700140#define physids_equal(map1, map2) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800141 bitmap_equal((map1).mask, (map2).mask, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100142
Joe Perches30971e12008-03-23 01:02:49 -0700143#define physids_weight(map) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800144 bitmap_weight((map).mask, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100145
Joe Perches30971e12008-03-23 01:02:49 -0700146#define physids_shift_right(d, s, n) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800147 bitmap_shift_right((d).mask, (s).mask, n, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100148
Joe Perches30971e12008-03-23 01:02:49 -0700149#define physids_shift_left(d, s, n) \
Yinghai Lucb2ded32011-01-04 16:38:52 -0800150 bitmap_shift_left((d).mask, (s).mask, n, MAX_LOCAL_APIC)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100151
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300152static inline unsigned long physids_coerce(physid_mask_t *map)
153{
154 return map->mask[0];
155}
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100156
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300157static inline void physids_promote(unsigned long physids, physid_mask_t *map)
158{
159 physids_clear(*map);
160 map->mask[0] = physids;
161}
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100162
Jack Steinerb6df1b82008-06-19 21:51:05 -0500163static inline void physid_set_mask_of_physid(int physid, physid_mask_t *map)
164{
165 physids_clear(*map);
166 physid_set(physid, *map);
167}
168
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100169#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
170#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
171
172extern physid_mask_t phys_cpu_present_map;
173
Ingo Molnarfb5b33c2009-01-28 17:29:27 +0100174extern int generic_mps_oem_check(struct mpc_table *, char *, char *);
175
176extern int default_acpi_madt_oem_check(char *, char *);
177
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700178#endif /* _ASM_X86_MPSPEC_H */