Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 1 | /* SPDX-License-Identifier: MIT */ |
| 2 | /* |
| 3 | * Copyright (C) 2017 Google, Inc. |
| 4 | * |
| 5 | * Authors: |
| 6 | * Sean Paul <seanpaul@chromium.org> |
| 7 | */ |
| 8 | |
| 9 | #include <drm/drmP.h> |
| 10 | #include <drm/drm_hdcp.h> |
| 11 | #include <linux/i2c.h> |
| 12 | #include <linux/random.h> |
| 13 | |
| 14 | #include "intel_drv.h" |
| 15 | #include "i915_reg.h" |
| 16 | |
| 17 | #define KEY_LOAD_TRIES 5 |
| 18 | |
| 19 | static int intel_hdcp_poll_ksv_fifo(struct intel_digital_port *intel_dig_port, |
| 20 | const struct intel_hdcp_shim *shim) |
| 21 | { |
| 22 | int ret, read_ret; |
| 23 | bool ksv_ready; |
| 24 | |
| 25 | /* Poll for ksv list ready (spec says max time allowed is 5s) */ |
| 26 | ret = __wait_for(read_ret = shim->read_ksv_ready(intel_dig_port, |
| 27 | &ksv_ready), |
| 28 | read_ret || ksv_ready, 5 * 1000 * 1000, 1000, |
| 29 | 100 * 1000); |
| 30 | if (ret) |
| 31 | return ret; |
| 32 | if (read_ret) |
| 33 | return read_ret; |
| 34 | if (!ksv_ready) |
| 35 | return -ETIMEDOUT; |
| 36 | |
| 37 | return 0; |
| 38 | } |
| 39 | |
| 40 | static void intel_hdcp_clear_keys(struct drm_i915_private *dev_priv) |
| 41 | { |
| 42 | I915_WRITE(HDCP_KEY_CONF, HDCP_CLEAR_KEYS_TRIGGER); |
| 43 | I915_WRITE(HDCP_KEY_STATUS, HDCP_KEY_LOAD_DONE | HDCP_KEY_LOAD_STATUS | |
| 44 | HDCP_FUSE_IN_PROGRESS | HDCP_FUSE_ERROR | HDCP_FUSE_DONE); |
| 45 | } |
| 46 | |
| 47 | static int intel_hdcp_load_keys(struct drm_i915_private *dev_priv) |
| 48 | { |
| 49 | int ret; |
| 50 | u32 val; |
| 51 | |
Ramalingam C | fdddd08 | 2018-01-18 11:18:05 +0530 | [diff] [blame] | 52 | /* |
| 53 | * On HSW and BDW HW loads the HDCP1.4 Key when Display comes |
| 54 | * out of reset. So if Key is not already loaded, its an error state. |
| 55 | */ |
| 56 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 57 | if (!(I915_READ(HDCP_KEY_STATUS) & HDCP_KEY_LOAD_DONE)) |
| 58 | return -ENXIO; |
| 59 | |
| 60 | /* |
| 61 | * Initiate loading the HDCP key from fuses. |
| 62 | * |
| 63 | * BXT+ platforms, HDCP key needs to be loaded by SW. Only SKL and KBL |
| 64 | * differ in the key load trigger process from other platforms. |
| 65 | */ |
| 66 | if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) { |
| 67 | mutex_lock(&dev_priv->pcu_lock); |
| 68 | ret = sandybridge_pcode_write(dev_priv, |
| 69 | SKL_PCODE_LOAD_HDCP_KEYS, 1); |
| 70 | mutex_unlock(&dev_priv->pcu_lock); |
| 71 | if (ret) { |
| 72 | DRM_ERROR("Failed to initiate HDCP key load (%d)\n", |
| 73 | ret); |
| 74 | return ret; |
| 75 | } |
| 76 | } else { |
| 77 | I915_WRITE(HDCP_KEY_CONF, HDCP_KEY_LOAD_TRIGGER); |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 78 | } |
| 79 | |
| 80 | /* Wait for the keys to load (500us) */ |
| 81 | ret = __intel_wait_for_register(dev_priv, HDCP_KEY_STATUS, |
| 82 | HDCP_KEY_LOAD_DONE, HDCP_KEY_LOAD_DONE, |
| 83 | 10, 1, &val); |
| 84 | if (ret) |
| 85 | return ret; |
| 86 | else if (!(val & HDCP_KEY_LOAD_STATUS)) |
| 87 | return -ENXIO; |
| 88 | |
| 89 | /* Send Aksv over to PCH display for use in authentication */ |
| 90 | I915_WRITE(HDCP_KEY_CONF, HDCP_AKSV_SEND_TRIGGER); |
| 91 | |
| 92 | return 0; |
| 93 | } |
| 94 | |
| 95 | /* Returns updated SHA-1 index */ |
| 96 | static int intel_write_sha_text(struct drm_i915_private *dev_priv, u32 sha_text) |
| 97 | { |
| 98 | I915_WRITE(HDCP_SHA_TEXT, sha_text); |
| 99 | if (intel_wait_for_register(dev_priv, HDCP_REP_CTL, |
| 100 | HDCP_SHA1_READY, HDCP_SHA1_READY, 1)) { |
| 101 | DRM_ERROR("Timed out waiting for SHA1 ready\n"); |
| 102 | return -ETIMEDOUT; |
| 103 | } |
| 104 | return 0; |
| 105 | } |
| 106 | |
| 107 | static |
| 108 | u32 intel_hdcp_get_repeater_ctl(struct intel_digital_port *intel_dig_port) |
| 109 | { |
| 110 | enum port port = intel_dig_port->base.port; |
| 111 | switch (port) { |
| 112 | case PORT_A: |
| 113 | return HDCP_DDIA_REP_PRESENT | HDCP_DDIA_SHA1_M0; |
| 114 | case PORT_B: |
| 115 | return HDCP_DDIB_REP_PRESENT | HDCP_DDIB_SHA1_M0; |
| 116 | case PORT_C: |
| 117 | return HDCP_DDIC_REP_PRESENT | HDCP_DDIC_SHA1_M0; |
| 118 | case PORT_D: |
| 119 | return HDCP_DDID_REP_PRESENT | HDCP_DDID_SHA1_M0; |
| 120 | case PORT_E: |
| 121 | return HDCP_DDIE_REP_PRESENT | HDCP_DDIE_SHA1_M0; |
| 122 | default: |
| 123 | break; |
| 124 | } |
| 125 | DRM_ERROR("Unknown port %d\n", port); |
| 126 | return -EINVAL; |
| 127 | } |
| 128 | |
| 129 | static |
| 130 | bool intel_hdcp_is_ksv_valid(u8 *ksv) |
| 131 | { |
| 132 | int i, ones = 0; |
| 133 | /* KSV has 20 1's and 20 0's */ |
| 134 | for (i = 0; i < DRM_HDCP_KSV_LEN; i++) |
| 135 | ones += hweight8(ksv[i]); |
| 136 | if (ones != 20) |
| 137 | return false; |
| 138 | return true; |
| 139 | } |
| 140 | |
| 141 | /* Implements Part 2 of the HDCP authorization procedure */ |
| 142 | static |
| 143 | int intel_hdcp_auth_downstream(struct intel_digital_port *intel_dig_port, |
| 144 | const struct intel_hdcp_shim *shim) |
| 145 | { |
| 146 | struct drm_i915_private *dev_priv; |
| 147 | u32 vprime, sha_text, sha_leftovers, rep_ctl; |
| 148 | u8 bstatus[2], num_downstream, *ksv_fifo; |
| 149 | int ret, i, j, sha_idx; |
| 150 | |
| 151 | dev_priv = intel_dig_port->base.base.dev->dev_private; |
| 152 | |
Ramalingam C | 24b42cb | 2018-01-18 11:18:07 +0530 | [diff] [blame] | 153 | ret = intel_hdcp_poll_ksv_fifo(intel_dig_port, shim); |
| 154 | if (ret) { |
| 155 | DRM_ERROR("KSV list failed to become ready (%d)\n", ret); |
| 156 | return ret; |
| 157 | } |
| 158 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 159 | ret = shim->read_bstatus(intel_dig_port, bstatus); |
| 160 | if (ret) |
| 161 | return ret; |
| 162 | |
Ramalingam C | 49d85d0 | 2018-01-18 11:18:08 +0530 | [diff] [blame] | 163 | if (DRM_HDCP_MAX_DEVICE_EXCEEDED(bstatus[0]) || |
| 164 | DRM_HDCP_MAX_CASCADE_EXCEEDED(bstatus[1])) { |
| 165 | DRM_ERROR("Max Topology Limit Exceeded\n"); |
| 166 | return -EPERM; |
| 167 | } |
| 168 | |
Ramalingam C | f179a2f | 2018-02-03 03:39:04 +0530 | [diff] [blame] | 169 | /* |
| 170 | * When repeater reports 0 device count, HDCP1.4 spec allows disabling |
| 171 | * the HDCP encryption. That implies that repeater can't have its own |
| 172 | * display. As there is no consumption of encrypted content in the |
| 173 | * repeater with 0 downstream devices, we are failing the |
| 174 | * authentication. |
| 175 | */ |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 176 | num_downstream = DRM_HDCP_NUM_DOWNSTREAM(bstatus[0]); |
Sean Paul | bb68922 | 2018-01-30 09:29:34 -0500 | [diff] [blame] | 177 | if (num_downstream == 0) |
Ramalingam C | f179a2f | 2018-02-03 03:39:04 +0530 | [diff] [blame] | 178 | return -EINVAL; |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 179 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 180 | ksv_fifo = kzalloc(num_downstream * DRM_HDCP_KSV_LEN, GFP_KERNEL); |
| 181 | if (!ksv_fifo) |
| 182 | return -ENOMEM; |
| 183 | |
| 184 | ret = shim->read_ksv_fifo(intel_dig_port, num_downstream, ksv_fifo); |
| 185 | if (ret) |
| 186 | return ret; |
| 187 | |
| 188 | /* Process V' values from the receiver */ |
| 189 | for (i = 0; i < DRM_HDCP_V_PRIME_NUM_PARTS; i++) { |
| 190 | ret = shim->read_v_prime_part(intel_dig_port, i, &vprime); |
| 191 | if (ret) |
| 192 | return ret; |
| 193 | I915_WRITE(HDCP_SHA_V_PRIME(i), vprime); |
| 194 | } |
| 195 | |
| 196 | /* |
| 197 | * We need to write the concatenation of all device KSVs, BINFO (DP) || |
| 198 | * BSTATUS (HDMI), and M0 (which is added via HDCP_REP_CTL). This byte |
| 199 | * stream is written via the HDCP_SHA_TEXT register in 32-bit |
| 200 | * increments. Every 64 bytes, we need to write HDCP_REP_CTL again. This |
| 201 | * index will keep track of our progress through the 64 bytes as well as |
| 202 | * helping us work the 40-bit KSVs through our 32-bit register. |
| 203 | * |
| 204 | * NOTE: data passed via HDCP_SHA_TEXT should be big-endian |
| 205 | */ |
| 206 | sha_idx = 0; |
| 207 | sha_text = 0; |
| 208 | sha_leftovers = 0; |
| 209 | rep_ctl = intel_hdcp_get_repeater_ctl(intel_dig_port); |
| 210 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32); |
| 211 | for (i = 0; i < num_downstream; i++) { |
| 212 | unsigned int sha_empty; |
| 213 | u8 *ksv = &ksv_fifo[i * DRM_HDCP_KSV_LEN]; |
| 214 | |
| 215 | /* Fill up the empty slots in sha_text and write it out */ |
| 216 | sha_empty = sizeof(sha_text) - sha_leftovers; |
| 217 | for (j = 0; j < sha_empty; j++) |
| 218 | sha_text |= ksv[j] << ((sizeof(sha_text) - j - 1) * 8); |
| 219 | |
| 220 | ret = intel_write_sha_text(dev_priv, sha_text); |
| 221 | if (ret < 0) |
| 222 | return ret; |
| 223 | |
| 224 | /* Programming guide writes this every 64 bytes */ |
| 225 | sha_idx += sizeof(sha_text); |
| 226 | if (!(sha_idx % 64)) |
| 227 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32); |
| 228 | |
| 229 | /* Store the leftover bytes from the ksv in sha_text */ |
| 230 | sha_leftovers = DRM_HDCP_KSV_LEN - sha_empty; |
| 231 | sha_text = 0; |
| 232 | for (j = 0; j < sha_leftovers; j++) |
| 233 | sha_text |= ksv[sha_empty + j] << |
| 234 | ((sizeof(sha_text) - j - 1) * 8); |
| 235 | |
| 236 | /* |
| 237 | * If we still have room in sha_text for more data, continue. |
| 238 | * Otherwise, write it out immediately. |
| 239 | */ |
| 240 | if (sizeof(sha_text) > sha_leftovers) |
| 241 | continue; |
| 242 | |
| 243 | ret = intel_write_sha_text(dev_priv, sha_text); |
| 244 | if (ret < 0) |
| 245 | return ret; |
| 246 | sha_leftovers = 0; |
| 247 | sha_text = 0; |
| 248 | sha_idx += sizeof(sha_text); |
| 249 | } |
| 250 | |
| 251 | /* |
| 252 | * We need to write BINFO/BSTATUS, and M0 now. Depending on how many |
| 253 | * bytes are leftover from the last ksv, we might be able to fit them |
| 254 | * all in sha_text (first 2 cases), or we might need to split them up |
| 255 | * into 2 writes (last 2 cases). |
| 256 | */ |
| 257 | if (sha_leftovers == 0) { |
| 258 | /* Write 16 bits of text, 16 bits of M0 */ |
| 259 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_16); |
| 260 | ret = intel_write_sha_text(dev_priv, |
| 261 | bstatus[0] << 8 | bstatus[1]); |
| 262 | if (ret < 0) |
| 263 | return ret; |
| 264 | sha_idx += sizeof(sha_text); |
| 265 | |
| 266 | /* Write 32 bits of M0 */ |
| 267 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0); |
| 268 | ret = intel_write_sha_text(dev_priv, 0); |
| 269 | if (ret < 0) |
| 270 | return ret; |
| 271 | sha_idx += sizeof(sha_text); |
| 272 | |
| 273 | /* Write 16 bits of M0 */ |
| 274 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_16); |
| 275 | ret = intel_write_sha_text(dev_priv, 0); |
| 276 | if (ret < 0) |
| 277 | return ret; |
| 278 | sha_idx += sizeof(sha_text); |
| 279 | |
| 280 | } else if (sha_leftovers == 1) { |
| 281 | /* Write 24 bits of text, 8 bits of M0 */ |
| 282 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_24); |
| 283 | sha_text |= bstatus[0] << 16 | bstatus[1] << 8; |
| 284 | /* Only 24-bits of data, must be in the LSB */ |
| 285 | sha_text = (sha_text & 0xffffff00) >> 8; |
| 286 | ret = intel_write_sha_text(dev_priv, sha_text); |
| 287 | if (ret < 0) |
| 288 | return ret; |
| 289 | sha_idx += sizeof(sha_text); |
| 290 | |
| 291 | /* Write 32 bits of M0 */ |
| 292 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0); |
| 293 | ret = intel_write_sha_text(dev_priv, 0); |
| 294 | if (ret < 0) |
| 295 | return ret; |
| 296 | sha_idx += sizeof(sha_text); |
| 297 | |
| 298 | /* Write 24 bits of M0 */ |
| 299 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_8); |
| 300 | ret = intel_write_sha_text(dev_priv, 0); |
| 301 | if (ret < 0) |
| 302 | return ret; |
| 303 | sha_idx += sizeof(sha_text); |
| 304 | |
| 305 | } else if (sha_leftovers == 2) { |
| 306 | /* Write 32 bits of text */ |
| 307 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32); |
| 308 | sha_text |= bstatus[0] << 24 | bstatus[1] << 16; |
| 309 | ret = intel_write_sha_text(dev_priv, sha_text); |
| 310 | if (ret < 0) |
| 311 | return ret; |
| 312 | sha_idx += sizeof(sha_text); |
| 313 | |
| 314 | /* Write 64 bits of M0 */ |
| 315 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0); |
| 316 | for (i = 0; i < 2; i++) { |
| 317 | ret = intel_write_sha_text(dev_priv, 0); |
| 318 | if (ret < 0) |
| 319 | return ret; |
| 320 | sha_idx += sizeof(sha_text); |
| 321 | } |
| 322 | } else if (sha_leftovers == 3) { |
| 323 | /* Write 32 bits of text */ |
| 324 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32); |
| 325 | sha_text |= bstatus[0] << 24; |
| 326 | ret = intel_write_sha_text(dev_priv, sha_text); |
| 327 | if (ret < 0) |
| 328 | return ret; |
| 329 | sha_idx += sizeof(sha_text); |
| 330 | |
| 331 | /* Write 8 bits of text, 24 bits of M0 */ |
| 332 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_8); |
| 333 | ret = intel_write_sha_text(dev_priv, bstatus[1]); |
| 334 | if (ret < 0) |
| 335 | return ret; |
| 336 | sha_idx += sizeof(sha_text); |
| 337 | |
| 338 | /* Write 32 bits of M0 */ |
| 339 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0); |
| 340 | ret = intel_write_sha_text(dev_priv, 0); |
| 341 | if (ret < 0) |
| 342 | return ret; |
| 343 | sha_idx += sizeof(sha_text); |
| 344 | |
| 345 | /* Write 8 bits of M0 */ |
| 346 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_24); |
| 347 | ret = intel_write_sha_text(dev_priv, 0); |
| 348 | if (ret < 0) |
| 349 | return ret; |
| 350 | sha_idx += sizeof(sha_text); |
| 351 | } else { |
| 352 | DRM_ERROR("Invalid number of leftovers %d\n", sha_leftovers); |
| 353 | return -EINVAL; |
| 354 | } |
| 355 | |
| 356 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32); |
| 357 | /* Fill up to 64-4 bytes with zeros (leave the last write for length) */ |
| 358 | while ((sha_idx % 64) < (64 - sizeof(sha_text))) { |
| 359 | ret = intel_write_sha_text(dev_priv, 0); |
| 360 | if (ret < 0) |
| 361 | return ret; |
| 362 | sha_idx += sizeof(sha_text); |
| 363 | } |
| 364 | |
| 365 | /* |
| 366 | * Last write gets the length of the concatenation in bits. That is: |
| 367 | * - 5 bytes per device |
| 368 | * - 10 bytes for BINFO/BSTATUS(2), M0(8) |
| 369 | */ |
| 370 | sha_text = (num_downstream * 5 + 10) * 8; |
| 371 | ret = intel_write_sha_text(dev_priv, sha_text); |
| 372 | if (ret < 0) |
| 373 | return ret; |
| 374 | |
| 375 | /* Tell the HW we're done with the hash and wait for it to ACK */ |
| 376 | I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_COMPLETE_HASH); |
| 377 | if (intel_wait_for_register(dev_priv, HDCP_REP_CTL, |
| 378 | HDCP_SHA1_COMPLETE, |
| 379 | HDCP_SHA1_COMPLETE, 1)) { |
| 380 | DRM_ERROR("Timed out waiting for SHA1 complete\n"); |
| 381 | return -ETIMEDOUT; |
| 382 | } |
| 383 | if (!(I915_READ(HDCP_REP_CTL) & HDCP_SHA1_V_MATCH)) { |
| 384 | DRM_ERROR("SHA-1 mismatch, HDCP failed\n"); |
| 385 | return -ENXIO; |
| 386 | } |
| 387 | |
Sean Paul | 363932b | 2018-01-30 09:47:01 -0500 | [diff] [blame] | 388 | DRM_DEBUG_KMS("HDCP is enabled (%d downstream devices)\n", |
| 389 | num_downstream); |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 390 | return 0; |
| 391 | } |
| 392 | |
| 393 | /* Implements Part 1 of the HDCP authorization procedure */ |
| 394 | static int intel_hdcp_auth(struct intel_digital_port *intel_dig_port, |
| 395 | const struct intel_hdcp_shim *shim) |
| 396 | { |
| 397 | struct drm_i915_private *dev_priv; |
| 398 | enum port port; |
| 399 | unsigned long r0_prime_gen_start; |
| 400 | int ret, i; |
| 401 | union { |
| 402 | u32 reg[2]; |
| 403 | u8 shim[DRM_HDCP_AN_LEN]; |
| 404 | } an; |
| 405 | union { |
| 406 | u32 reg[2]; |
| 407 | u8 shim[DRM_HDCP_KSV_LEN]; |
| 408 | } bksv; |
| 409 | union { |
| 410 | u32 reg; |
| 411 | u8 shim[DRM_HDCP_RI_LEN]; |
| 412 | } ri; |
| 413 | bool repeater_present; |
| 414 | |
| 415 | dev_priv = intel_dig_port->base.base.dev->dev_private; |
| 416 | |
| 417 | port = intel_dig_port->base.port; |
| 418 | |
| 419 | /* Initialize An with 2 random values and acquire it */ |
| 420 | for (i = 0; i < 2; i++) |
| 421 | I915_WRITE(PORT_HDCP_ANINIT(port), get_random_u32()); |
| 422 | I915_WRITE(PORT_HDCP_CONF(port), HDCP_CONF_CAPTURE_AN); |
| 423 | |
| 424 | /* Wait for An to be acquired */ |
| 425 | if (intel_wait_for_register(dev_priv, PORT_HDCP_STATUS(port), |
| 426 | HDCP_STATUS_AN_READY, |
| 427 | HDCP_STATUS_AN_READY, 1)) { |
| 428 | DRM_ERROR("Timed out waiting for An\n"); |
| 429 | return -ETIMEDOUT; |
| 430 | } |
| 431 | |
| 432 | an.reg[0] = I915_READ(PORT_HDCP_ANLO(port)); |
| 433 | an.reg[1] = I915_READ(PORT_HDCP_ANHI(port)); |
| 434 | ret = shim->write_an_aksv(intel_dig_port, an.shim); |
| 435 | if (ret) |
| 436 | return ret; |
| 437 | |
| 438 | r0_prime_gen_start = jiffies; |
| 439 | |
| 440 | memset(&bksv, 0, sizeof(bksv)); |
| 441 | ret = shim->read_bksv(intel_dig_port, bksv.shim); |
| 442 | if (ret) |
| 443 | return ret; |
| 444 | else if (!intel_hdcp_is_ksv_valid(bksv.shim)) |
| 445 | return -ENODEV; |
| 446 | |
| 447 | I915_WRITE(PORT_HDCP_BKSVLO(port), bksv.reg[0]); |
| 448 | I915_WRITE(PORT_HDCP_BKSVHI(port), bksv.reg[1]); |
| 449 | |
| 450 | ret = shim->repeater_present(intel_dig_port, &repeater_present); |
| 451 | if (ret) |
| 452 | return ret; |
| 453 | if (repeater_present) |
| 454 | I915_WRITE(HDCP_REP_CTL, |
| 455 | intel_hdcp_get_repeater_ctl(intel_dig_port)); |
| 456 | |
| 457 | ret = shim->toggle_signalling(intel_dig_port, true); |
| 458 | if (ret) |
| 459 | return ret; |
| 460 | |
| 461 | I915_WRITE(PORT_HDCP_CONF(port), HDCP_CONF_AUTH_AND_ENC); |
| 462 | |
| 463 | /* Wait for R0 ready */ |
| 464 | if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) & |
| 465 | (HDCP_STATUS_R0_READY | HDCP_STATUS_ENC), 1)) { |
| 466 | DRM_ERROR("Timed out waiting for R0 ready\n"); |
| 467 | return -ETIMEDOUT; |
| 468 | } |
| 469 | |
| 470 | /* |
| 471 | * Wait for R0' to become available. The spec says 100ms from Aksv, but |
| 472 | * some monitors can take longer than this. We'll set the timeout at |
| 473 | * 300ms just to be sure. |
| 474 | * |
| 475 | * On DP, there's an R0_READY bit available but no such bit |
| 476 | * exists on HDMI. Since the upper-bound is the same, we'll just do |
| 477 | * the stupid thing instead of polling on one and not the other. |
| 478 | */ |
| 479 | wait_remaining_ms_from_jiffies(r0_prime_gen_start, 300); |
| 480 | |
| 481 | ri.reg = 0; |
| 482 | ret = shim->read_ri_prime(intel_dig_port, ri.shim); |
| 483 | if (ret) |
| 484 | return ret; |
| 485 | I915_WRITE(PORT_HDCP_RPRIME(port), ri.reg); |
| 486 | |
| 487 | /* Wait for Ri prime match */ |
| 488 | if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) & |
| 489 | (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) { |
| 490 | DRM_ERROR("Timed out waiting for Ri prime match (%x)\n", |
| 491 | I915_READ(PORT_HDCP_STATUS(port))); |
| 492 | return -ETIMEDOUT; |
| 493 | } |
| 494 | |
| 495 | /* Wait for encryption confirmation */ |
| 496 | if (intel_wait_for_register(dev_priv, PORT_HDCP_STATUS(port), |
| 497 | HDCP_STATUS_ENC, HDCP_STATUS_ENC, 20)) { |
| 498 | DRM_ERROR("Timed out waiting for encryption\n"); |
| 499 | return -ETIMEDOUT; |
| 500 | } |
| 501 | |
| 502 | /* |
| 503 | * XXX: If we have MST-connected devices, we need to enable encryption |
| 504 | * on those as well. |
| 505 | */ |
| 506 | |
Ramalingam C | 87eb3ec | 2018-01-18 11:18:06 +0530 | [diff] [blame] | 507 | if (repeater_present) |
| 508 | return intel_hdcp_auth_downstream(intel_dig_port, shim); |
| 509 | |
Sean Paul | 363932b | 2018-01-30 09:47:01 -0500 | [diff] [blame] | 510 | DRM_DEBUG_KMS("HDCP is enabled (no repeater present)\n"); |
Ramalingam C | 87eb3ec | 2018-01-18 11:18:06 +0530 | [diff] [blame] | 511 | return 0; |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 512 | } |
| 513 | |
| 514 | static |
| 515 | struct intel_digital_port *conn_to_dig_port(struct intel_connector *connector) |
| 516 | { |
| 517 | return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base); |
| 518 | } |
| 519 | |
| 520 | static int _intel_hdcp_disable(struct intel_connector *connector) |
| 521 | { |
| 522 | struct drm_i915_private *dev_priv = connector->base.dev->dev_private; |
| 523 | struct intel_digital_port *intel_dig_port = conn_to_dig_port(connector); |
| 524 | enum port port = intel_dig_port->base.port; |
| 525 | int ret; |
| 526 | |
Ramalingam C | cb340bf | 2018-02-03 03:39:05 +0530 | [diff] [blame^] | 527 | DRM_DEBUG_KMS("[%s:%d] HDCP is being disabled...\n", |
| 528 | connector->base.name, connector->base.base.id); |
| 529 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 530 | I915_WRITE(PORT_HDCP_CONF(port), 0); |
| 531 | if (intel_wait_for_register(dev_priv, PORT_HDCP_STATUS(port), ~0, 0, |
| 532 | 20)) { |
| 533 | DRM_ERROR("Failed to disable HDCP, timeout clearing status\n"); |
| 534 | return -ETIMEDOUT; |
| 535 | } |
| 536 | |
| 537 | intel_hdcp_clear_keys(dev_priv); |
| 538 | |
| 539 | ret = connector->hdcp_shim->toggle_signalling(intel_dig_port, false); |
| 540 | if (ret) { |
| 541 | DRM_ERROR("Failed to disable HDCP signalling\n"); |
| 542 | return ret; |
| 543 | } |
| 544 | |
Sean Paul | 363932b | 2018-01-30 09:47:01 -0500 | [diff] [blame] | 545 | DRM_DEBUG_KMS("HDCP is disabled\n"); |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 546 | return 0; |
| 547 | } |
| 548 | |
| 549 | static int _intel_hdcp_enable(struct intel_connector *connector) |
| 550 | { |
| 551 | struct drm_i915_private *dev_priv = connector->base.dev->dev_private; |
| 552 | int i, ret; |
| 553 | |
Ramalingam C | cb340bf | 2018-02-03 03:39:05 +0530 | [diff] [blame^] | 554 | DRM_DEBUG_KMS("[%s:%d] HDCP is being enabled...\n", |
| 555 | connector->base.name, connector->base.base.id); |
| 556 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 557 | if (!(I915_READ(SKL_FUSE_STATUS) & SKL_FUSE_PG_DIST_STATUS(1))) { |
| 558 | DRM_ERROR("PG1 is disabled, cannot load keys\n"); |
| 559 | return -ENXIO; |
| 560 | } |
| 561 | |
| 562 | for (i = 0; i < KEY_LOAD_TRIES; i++) { |
| 563 | ret = intel_hdcp_load_keys(dev_priv); |
| 564 | if (!ret) |
| 565 | break; |
| 566 | intel_hdcp_clear_keys(dev_priv); |
| 567 | } |
| 568 | if (ret) { |
| 569 | DRM_ERROR("Could not load HDCP keys, (%d)\n", ret); |
| 570 | return ret; |
| 571 | } |
| 572 | |
| 573 | ret = intel_hdcp_auth(conn_to_dig_port(connector), |
| 574 | connector->hdcp_shim); |
| 575 | if (ret) { |
| 576 | DRM_ERROR("Failed to authenticate HDCP (%d)\n", ret); |
Ramalingam C | a012449 | 2018-02-03 03:39:03 +0530 | [diff] [blame] | 577 | |
| 578 | /* Ensuring HDCP encryption and signalling are stopped. */ |
| 579 | _intel_hdcp_disable(connector); |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 580 | return ret; |
| 581 | } |
| 582 | |
| 583 | return 0; |
| 584 | } |
| 585 | |
| 586 | static void intel_hdcp_check_work(struct work_struct *work) |
| 587 | { |
| 588 | struct intel_connector *connector = container_of(to_delayed_work(work), |
| 589 | struct intel_connector, |
| 590 | hdcp_check_work); |
| 591 | if (!intel_hdcp_check_link(connector)) |
| 592 | schedule_delayed_work(&connector->hdcp_check_work, |
| 593 | DRM_HDCP_CHECK_PERIOD_MS); |
| 594 | } |
| 595 | |
| 596 | static void intel_hdcp_prop_work(struct work_struct *work) |
| 597 | { |
| 598 | struct intel_connector *connector = container_of(work, |
| 599 | struct intel_connector, |
| 600 | hdcp_prop_work); |
| 601 | struct drm_device *dev = connector->base.dev; |
| 602 | struct drm_connector_state *state; |
| 603 | |
| 604 | drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); |
| 605 | mutex_lock(&connector->hdcp_mutex); |
| 606 | |
| 607 | /* |
| 608 | * This worker is only used to flip between ENABLED/DESIRED. Either of |
| 609 | * those to UNDESIRED is handled by core. If hdcp_value == UNDESIRED, |
| 610 | * we're running just after hdcp has been disabled, so just exit |
| 611 | */ |
| 612 | if (connector->hdcp_value != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { |
| 613 | state = connector->base.state; |
| 614 | state->content_protection = connector->hdcp_value; |
| 615 | } |
| 616 | |
| 617 | mutex_unlock(&connector->hdcp_mutex); |
| 618 | drm_modeset_unlock(&dev->mode_config.connection_mutex); |
| 619 | } |
| 620 | |
Ramalingam C | fdddd08 | 2018-01-18 11:18:05 +0530 | [diff] [blame] | 621 | bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port) |
| 622 | { |
| 623 | /* PORT E doesn't have HDCP, and PORT F is disabled */ |
| 624 | return ((INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) && |
| 625 | !IS_CHERRYVIEW(dev_priv) && port < PORT_E); |
| 626 | } |
| 627 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 628 | int intel_hdcp_init(struct intel_connector *connector, |
| 629 | const struct intel_hdcp_shim *hdcp_shim) |
| 630 | { |
| 631 | int ret; |
| 632 | |
| 633 | ret = drm_connector_attach_content_protection_property( |
| 634 | &connector->base); |
| 635 | if (ret) |
| 636 | return ret; |
| 637 | |
| 638 | connector->hdcp_shim = hdcp_shim; |
| 639 | mutex_init(&connector->hdcp_mutex); |
| 640 | INIT_DELAYED_WORK(&connector->hdcp_check_work, intel_hdcp_check_work); |
| 641 | INIT_WORK(&connector->hdcp_prop_work, intel_hdcp_prop_work); |
| 642 | return 0; |
| 643 | } |
| 644 | |
| 645 | int intel_hdcp_enable(struct intel_connector *connector) |
| 646 | { |
| 647 | int ret; |
| 648 | |
| 649 | if (!connector->hdcp_shim) |
| 650 | return -ENOENT; |
| 651 | |
| 652 | mutex_lock(&connector->hdcp_mutex); |
| 653 | |
| 654 | ret = _intel_hdcp_enable(connector); |
| 655 | if (ret) |
| 656 | goto out; |
| 657 | |
| 658 | connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_ENABLED; |
| 659 | schedule_work(&connector->hdcp_prop_work); |
| 660 | schedule_delayed_work(&connector->hdcp_check_work, |
| 661 | DRM_HDCP_CHECK_PERIOD_MS); |
| 662 | out: |
| 663 | mutex_unlock(&connector->hdcp_mutex); |
| 664 | return ret; |
| 665 | } |
| 666 | |
| 667 | int intel_hdcp_disable(struct intel_connector *connector) |
| 668 | { |
Sean Paul | 01468d6 | 2018-01-09 13:53:13 -0500 | [diff] [blame] | 669 | int ret = 0; |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 670 | |
| 671 | if (!connector->hdcp_shim) |
| 672 | return -ENOENT; |
| 673 | |
| 674 | mutex_lock(&connector->hdcp_mutex); |
| 675 | |
Sean Paul | 01468d6 | 2018-01-09 13:53:13 -0500 | [diff] [blame] | 676 | if (connector->hdcp_value != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { |
| 677 | connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_UNDESIRED; |
| 678 | ret = _intel_hdcp_disable(connector); |
| 679 | } |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 680 | |
| 681 | mutex_unlock(&connector->hdcp_mutex); |
| 682 | cancel_delayed_work_sync(&connector->hdcp_check_work); |
| 683 | return ret; |
| 684 | } |
| 685 | |
| 686 | void intel_hdcp_atomic_check(struct drm_connector *connector, |
| 687 | struct drm_connector_state *old_state, |
| 688 | struct drm_connector_state *new_state) |
| 689 | { |
| 690 | uint64_t old_cp = old_state->content_protection; |
| 691 | uint64_t new_cp = new_state->content_protection; |
| 692 | struct drm_crtc_state *crtc_state; |
| 693 | |
| 694 | if (!new_state->crtc) { |
| 695 | /* |
| 696 | * If the connector is being disabled with CP enabled, mark it |
| 697 | * desired so it's re-enabled when the connector is brought back |
| 698 | */ |
| 699 | if (old_cp == DRM_MODE_CONTENT_PROTECTION_ENABLED) |
| 700 | new_state->content_protection = |
| 701 | DRM_MODE_CONTENT_PROTECTION_DESIRED; |
| 702 | return; |
| 703 | } |
| 704 | |
| 705 | /* |
| 706 | * Nothing to do if the state didn't change, or HDCP was activated since |
| 707 | * the last commit |
| 708 | */ |
| 709 | if (old_cp == new_cp || |
| 710 | (old_cp == DRM_MODE_CONTENT_PROTECTION_DESIRED && |
| 711 | new_cp == DRM_MODE_CONTENT_PROTECTION_ENABLED)) |
| 712 | return; |
| 713 | |
| 714 | crtc_state = drm_atomic_get_new_crtc_state(new_state->state, |
| 715 | new_state->crtc); |
| 716 | crtc_state->mode_changed = true; |
| 717 | } |
| 718 | |
| 719 | /* Implements Part 3 of the HDCP authorization procedure */ |
| 720 | int intel_hdcp_check_link(struct intel_connector *connector) |
| 721 | { |
| 722 | struct drm_i915_private *dev_priv = connector->base.dev->dev_private; |
| 723 | struct intel_digital_port *intel_dig_port = conn_to_dig_port(connector); |
| 724 | enum port port = intel_dig_port->base.port; |
| 725 | int ret = 0; |
| 726 | |
| 727 | if (!connector->hdcp_shim) |
| 728 | return -ENOENT; |
| 729 | |
| 730 | mutex_lock(&connector->hdcp_mutex); |
| 731 | |
| 732 | if (connector->hdcp_value == DRM_MODE_CONTENT_PROTECTION_UNDESIRED) |
| 733 | goto out; |
| 734 | |
| 735 | if (!(I915_READ(PORT_HDCP_STATUS(port)) & HDCP_STATUS_ENC)) { |
Ramalingam C | cb340bf | 2018-02-03 03:39:05 +0530 | [diff] [blame^] | 736 | DRM_ERROR("%s:%d HDCP check failed: link is not encrypted,%x\n", |
| 737 | connector->base.name, connector->base.base.id, |
| 738 | I915_READ(PORT_HDCP_STATUS(port))); |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 739 | ret = -ENXIO; |
| 740 | connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_DESIRED; |
| 741 | schedule_work(&connector->hdcp_prop_work); |
| 742 | goto out; |
| 743 | } |
| 744 | |
| 745 | if (connector->hdcp_shim->check_link(intel_dig_port)) { |
| 746 | if (connector->hdcp_value != |
| 747 | DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { |
| 748 | connector->hdcp_value = |
| 749 | DRM_MODE_CONTENT_PROTECTION_ENABLED; |
| 750 | schedule_work(&connector->hdcp_prop_work); |
| 751 | } |
| 752 | goto out; |
| 753 | } |
| 754 | |
Ramalingam C | cb340bf | 2018-02-03 03:39:05 +0530 | [diff] [blame^] | 755 | DRM_DEBUG_KMS("[%s:%d] HDCP link failed, retrying authentication\n", |
| 756 | connector->base.name, connector->base.base.id); |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 757 | |
| 758 | ret = _intel_hdcp_disable(connector); |
| 759 | if (ret) { |
| 760 | DRM_ERROR("Failed to disable hdcp (%d)\n", ret); |
| 761 | connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_DESIRED; |
| 762 | schedule_work(&connector->hdcp_prop_work); |
| 763 | goto out; |
| 764 | } |
| 765 | |
| 766 | ret = _intel_hdcp_enable(connector); |
| 767 | if (ret) { |
| 768 | DRM_ERROR("Failed to enable hdcp (%d)\n", ret); |
| 769 | connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_DESIRED; |
| 770 | schedule_work(&connector->hdcp_prop_work); |
| 771 | goto out; |
| 772 | } |
| 773 | |
| 774 | out: |
| 775 | mutex_unlock(&connector->hdcp_mutex); |
| 776 | return ret; |
| 777 | } |