blob: 0d8208de9a3fadaff9308544af2c955f7b967a34 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00007 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/cpu.h>
13#include <asm/cpu-info.h>
14#include <cpu-feature-overrides.h>
15
16/*
17 * SMP assumption: Options of CPU 0 are a superset of all processors.
18 * This is true for all known MIPS systems.
19 */
20#ifndef cpu_has_tlb
21#define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
22#endif
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +000023#ifndef cpu_has_tlbinv
24#define cpu_has_tlbinv (cpu_data[0].options & MIPS_CPU_TLBINV)
25#endif
Steven J. Hill4a0156f2013-11-14 16:12:24 +000026#ifndef cpu_has_segments
27#define cpu_has_segments (cpu_data[0].options & MIPS_CPU_SEGMENTS)
28#endif
Markos Chandras7ae66962014-01-09 16:01:29 +000029#ifndef cpu_has_eva
30#define cpu_has_eva (cpu_data[0].options & MIPS_CPU_EVA)
31#endif
Markos Chandrase647e6b2014-07-14 12:43:28 +010032#ifndef cpu_has_htw
33#define cpu_has_htw (cpu_data[0].options & MIPS_CPU_HTW)
34#endif
Leonid Yegoshin6ee729a2014-07-15 14:09:55 +010035#ifndef cpu_has_rixiex
36#define cpu_has_rixiex (cpu_data[0].options & MIPS_CPU_RIXIEX)
37#endif
Paul Burton1f6c52f2014-07-14 10:32:14 +010038#ifndef cpu_has_maar
39#define cpu_has_maar (cpu_data[0].options & MIPS_CPU_MAAR)
40#endif
Markos Chandras5aed9da2014-12-02 09:46:19 +000041#ifndef cpu_has_rw_llb
42#define cpu_has_rw_llb (cpu_data[0].options & MIPS_CPU_RW_LLB)
43#endif
Ralf Baechle1990e542013-06-26 17:06:34 +020044
45/*
46 * For the moment we don't consider R6000 and R8000 so we can assume that
47 * anything that doesn't support R4000-style exceptions and interrupts is
48 * R3000-like. Users should still treat these two macro definitions as
49 * opaque.
50 */
51#ifndef cpu_has_3kex
52#define cpu_has_3kex (!cpu_has_4kex)
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#ifndef cpu_has_4kex
55#define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
56#endif
Ralf Baechle02cf2112005-10-01 13:06:32 +010057#ifndef cpu_has_3k_cache
58#define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
59#endif
60#define cpu_has_6k_cache 0
61#define cpu_has_8k_cache 0
62#ifndef cpu_has_4k_cache
63#define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
64#endif
65#ifndef cpu_has_tx39_cache
66#define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
67#endif
David Daney47d979e2008-12-11 15:33:27 -080068#ifndef cpu_has_octeon_cache
69#define cpu_has_octeon_cache 0
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#ifndef cpu_has_fpu
Ralf Baechlef088fc82006-04-05 09:45:47 +010072#define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090073#define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
74#else
75#define raw_cpu_has_fpu cpu_has_fpu
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#endif
77#ifndef cpu_has_32fpr
78#define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
79#endif
80#ifndef cpu_has_counter
81#define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
82#endif
83#ifndef cpu_has_watch
84#define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
85#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#ifndef cpu_has_divec
87#define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
88#endif
89#ifndef cpu_has_vce
90#define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
91#endif
92#ifndef cpu_has_cache_cdex_p
93#define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
94#endif
95#ifndef cpu_has_cache_cdex_s
96#define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
97#endif
98#ifndef cpu_has_prefetch
99#define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
100#endif
101#ifndef cpu_has_mcheck
102#define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
103#endif
104#ifndef cpu_has_ejtag
105#define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
106#endif
107#ifndef cpu_has_llsc
108#define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
109#endif
David Daneyb791d112009-07-13 11:15:19 -0700110#ifndef kernel_uses_llsc
111#define kernel_uses_llsc cpu_has_llsc
112#endif
Ralf Baechle41943182005-05-05 16:45:59 +0000113#ifndef cpu_has_mips16
114#define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
115#endif
116#ifndef cpu_has_mdmx
Tony Wufc192e52013-06-21 10:10:46 +0000117#define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
Ralf Baechle41943182005-05-05 16:45:59 +0000118#endif
119#ifndef cpu_has_mips3d
Tony Wufc192e52013-06-21 10:10:46 +0000120#define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
Ralf Baechle41943182005-05-05 16:45:59 +0000121#endif
122#ifndef cpu_has_smartmips
Tony Wufc192e52013-06-21 10:10:46 +0000123#define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
Ralf Baechle41943182005-05-05 16:45:59 +0000124#endif
David Daneya68d09a2014-05-28 23:52:07 +0200125
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500126#ifndef cpu_has_rixi
David Daneya68d09a2014-05-28 23:52:07 +0200127# ifdef CONFIG_64BIT
128# define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
129# else /* CONFIG_32BIT */
130# define cpu_has_rixi ((cpu_data[0].options & MIPS_CPU_RIXI) && !cpu_has_64bits)
131# endif
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500132#endif
David Daneya68d09a2014-05-28 23:52:07 +0200133
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000134#ifndef cpu_has_mmips
David Daney3ddc14a2013-05-24 20:54:10 +0000135# ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
136# define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
137# else
138# define cpu_has_mmips 0
139# endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000140#endif
David Daneya68d09a2014-05-28 23:52:07 +0200141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#ifndef cpu_has_vtag_icache
143#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
144#endif
145#ifndef cpu_has_dc_aliases
146#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
147#endif
148#ifndef cpu_has_ic_fills_f_dc
149#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
150#endif
Atsushi Nemotode628932006-03-13 18:23:03 +0900151#ifndef cpu_has_pindexed_dcache
Tony Wufc192e52013-06-21 10:10:46 +0000152#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
Atsushi Nemotode628932006-03-13 18:23:03 +0900153#endif
Huacai Chen87599342013-03-17 11:49:38 +0000154#ifndef cpu_has_local_ebase
155#define cpu_has_local_ebase 1
156#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158/*
Ralf Baechle70342282013-01-22 12:59:30 +0100159 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
161 * don't. For maintaining I-cache coherency this means we need to flush the
162 * D-cache all the way back to whever the I-cache does refills from, so the
163 * I-cache has a chance to see the new data at all. Then we have to flush the
164 * I-cache also.
165 * Note we may have been rescheduled and may no longer be running on the CPU
166 * that did the store so we can't optimize this into only doing the flush on
167 * the local CPU.
168 */
169#ifndef cpu_icache_snoops_remote_store
170#ifdef CONFIG_SMP
171#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
172#else
173#define cpu_icache_snoops_remote_store 1
174#endif
175#endif
176
Markos Chandras515a6392014-11-14 10:10:02 +0000177#ifndef cpu_has_mips_1
178# define cpu_has_mips_1 (!cpu_has_mips_r6)
179#endif
Steven J. Hilla96102b2012-12-07 04:31:36 +0000180#ifndef cpu_has_mips_2
181# define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
182#endif
183#ifndef cpu_has_mips_3
184# define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
185#endif
186#ifndef cpu_has_mips_4
187# define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
188#endif
189#ifndef cpu_has_mips_5
190# define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
191#endif
Tony Wufc192e52013-06-21 10:10:46 +0000192#ifndef cpu_has_mips32r1
Ralf Baechle04015722005-12-09 12:20:49 +0000193# define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
Tony Wufc192e52013-06-21 10:10:46 +0000194#endif
195#ifndef cpu_has_mips32r2
Ralf Baechle04015722005-12-09 12:20:49 +0000196# define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
Tony Wufc192e52013-06-21 10:10:46 +0000197#endif
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000198#ifndef cpu_has_mips32r6
199# define cpu_has_mips32r6 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R6)
200#endif
Tony Wufc192e52013-06-21 10:10:46 +0000201#ifndef cpu_has_mips64r1
Ralf Baechle04015722005-12-09 12:20:49 +0000202# define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
Tony Wufc192e52013-06-21 10:10:46 +0000203#endif
204#ifndef cpu_has_mips64r2
Ralf Baechle04015722005-12-09 12:20:49 +0000205# define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
Tony Wufc192e52013-06-21 10:10:46 +0000206#endif
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000207#ifndef cpu_has_mips64r6
208# define cpu_has_mips64r6 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R6)
209#endif
Ralf Baechle04015722005-12-09 12:20:49 +0000210
211/*
212 * Shortcuts ...
213 */
Ralf Baechle08a07902014-04-19 13:11:37 +0200214#define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
215#define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
216#define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
217
218#define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
219#define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
220#define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
221#define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
222
Markos Chandrase0d32f332015-01-15 10:11:17 +0000223#define cpu_has_mips_4_5_r2_r6 (cpu_has_mips_4_5 | cpu_has_mips_r2 | \
224 cpu_has_mips_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +0200225
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000226#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2 | cpu_has_mips32r6)
227#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2 | cpu_has_mips64r6)
Ralf Baechle70342282013-01-22 12:59:30 +0100228#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
229#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000230#define cpu_has_mips_r6 (cpu_has_mips32r6 | cpu_has_mips64r6)
Ralf Baechlec46b3022008-10-28 09:37:47 +0000231#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000232 cpu_has_mips32r6 | cpu_has_mips64r1 | \
233 cpu_has_mips64r2 | cpu_has_mips64r6)
234
235/* MIPSR2 and MIPSR6 have a lot of similarities */
236#define cpu_has_mips_r2_r6 (cpu_has_mips_r2 | cpu_has_mips_r6)
Ralf Baechle04015722005-12-09 12:20:49 +0000237
David Daney41f0e4d2009-05-12 12:41:53 -0700238#ifndef cpu_has_mips_r2_exec_hazard
Leonid Yegoshin34c56fc2014-11-13 11:49:21 +0000239#define cpu_has_mips_r2_exec_hazard (cpu_has_mips_r2 | cpu_has_mips_r6)
David Daney41f0e4d2009-05-12 12:41:53 -0700240#endif
241
Ralf Baechle47740eb2009-04-19 03:21:22 +0200242/*
243 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
Maciej W. Rozyckibecee6b82013-09-22 22:04:27 +0100244 * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
Ralf Baechle417a5eb2010-08-05 13:26:01 +0100245 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
Ralf Baechle47740eb2009-04-19 03:21:22 +0200246 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
247 */
Tony Wufc192e52013-06-21 10:10:46 +0000248#ifndef cpu_has_clo_clz
249#define cpu_has_clo_clz cpu_has_mips_r
250#endif
Ralf Baechle47740eb2009-04-19 03:21:22 +0200251
Chen Jie3c09bae2014-08-15 16:56:58 +0800252/*
253 * MIPS32 R2, MIPS64 R2, Loongson 3A and Octeon have WSBH.
254 * MIPS64 R2, Loongson 3A and Octeon have WSBH, DSBH and DSHD.
255 * This indicates the availability of WSBH and in case of 64 bit CPUs also
256 * DSBH and DSHD.
257 */
258#ifndef cpu_has_wsbh
259#define cpu_has_wsbh cpu_has_mips_r2
260#endif
261
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000262#ifndef cpu_has_dsp
263#define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
264#endif
265
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500266#ifndef cpu_has_dsp2
267#define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
268#endif
269
Ralf Baechle8f406112005-07-14 07:34:18 +0000270#ifndef cpu_has_mipsmt
Chris Dearman2e128de2006-06-30 12:32:37 +0100271#define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
Ralf Baechle8f406112005-07-14 07:34:18 +0000272#endif
273
Ralf Baechlea3692022007-07-10 17:33:02 +0100274#ifndef cpu_has_userlocal
275#define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
276#endif
277
Ralf Baechle875d43e2005-09-03 15:56:16 -0700278#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279# ifndef cpu_has_nofpuex
280# define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
281# endif
282# ifndef cpu_has_64bits
283# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
284# endif
285# ifndef cpu_has_64bit_zero_reg
Tony Wufc192e52013-06-21 10:10:46 +0000286# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287# endif
288# ifndef cpu_has_64bit_gp_regs
289# define cpu_has_64bit_gp_regs 0
290# endif
291# ifndef cpu_has_64bit_addresses
292# define cpu_has_64bit_addresses 0
293# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800294# ifndef cpu_vmbits
295# define cpu_vmbits 31
296# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297#endif
298
Ralf Baechle875d43e2005-09-03 15:56:16 -0700299#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300# ifndef cpu_has_nofpuex
301# define cpu_has_nofpuex 0
302# endif
303# ifndef cpu_has_64bits
304# define cpu_has_64bits 1
305# endif
306# ifndef cpu_has_64bit_zero_reg
307# define cpu_has_64bit_zero_reg 1
308# endif
309# ifndef cpu_has_64bit_gp_regs
310# define cpu_has_64bit_gp_regs 1
311# endif
312# ifndef cpu_has_64bit_addresses
313# define cpu_has_64bit_addresses 1
314# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800315# ifndef cpu_vmbits
316# define cpu_vmbits cpu_data[0].vmbits
317# define __NEED_VMBITS_PROBE
318# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319#endif
320
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100321#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
322# define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
323#elif !defined(cpu_has_vint)
Ralf Baechle8f406112005-07-14 07:34:18 +0000324# define cpu_has_vint 0
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100325#endif
326
327#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
328# define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
329#elif !defined(cpu_has_veic)
Ralf Baechle8f406112005-07-14 07:34:18 +0000330# define cpu_has_veic 0
331#endif
332
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100333#ifndef cpu_has_inclusive_pcaches
334#define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335#endif
336
337#ifndef cpu_dcache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300338#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339#endif
340#ifndef cpu_icache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300341#define cpu_icache_line_size() cpu_data[0].icache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342#endif
343#ifndef cpu_scache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300344#define cpu_scache_line_size() cpu_data[0].scache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345#endif
346
David Daneyfbeda192009-05-13 15:59:55 -0700347#ifndef cpu_hwrena_impl_bits
348#define cpu_hwrena_impl_bits 0
349#endif
350
Al Cooperda4b62c2012-07-13 16:44:51 -0400351#ifndef cpu_has_perf_cntr_intr_bit
352#define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
353#endif
354
David Daney1e7decd2013-02-16 23:42:43 +0100355#ifndef cpu_has_vz
356#define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
357#endif
358
Paul Burtona5e9a692014-01-27 15:23:10 +0000359#if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
360# define cpu_has_msa (cpu_data[0].ases & MIPS_ASE_MSA)
361#elif !defined(cpu_has_msa)
362# define cpu_has_msa 0
363#endif
364
Paul Burtonadac5d52014-09-11 08:30:18 +0100365#ifndef cpu_has_fre
366# define cpu_has_fre (cpu_data[0].options & MIPS_CPU_FRE)
367#endif
368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369#endif /* __ASM_CPU_FEATURES_H */