blob: f674abd76865905f28ed3636f2d45312cf0157a7 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Mathias Nymanddba5cd2014-05-08 19:26:00 +030023
24#include <linux/slab.h>
Lu Baoluff8cbf22014-06-24 17:14:43 +030025#include <linux/device.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070026#include <asm/unaligned.h>
27
28#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030029#include "xhci-trace.h"
Sarah Sharp0f2a7932009-04-27 19:57:12 -070030
Andiry Xu9777e3c2010-10-14 07:23:03 -070031#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
32#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
33 PORT_RC | PORT_PLC | PORT_PE)
34
Sebastian Andrzej Siewior3415fc92012-08-22 15:12:06 +020035/* USB 3.0 BOS descriptor and a capability descriptor, combined */
Sarah Sharp48e82362011-10-06 11:54:23 -070036static u8 usb_bos_descriptor [] = {
37 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
38 USB_DT_BOS, /* __u8 bDescriptorType */
39 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
40 0x1, /* __u8 bNumDeviceCaps */
41 /* First device capability */
42 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
43 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
44 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
45 0x00, /* bmAttributes, LTM off by default */
46 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
47 0x03, /* bFunctionalitySupport,
48 USB 3.0 speed only */
49 0x00, /* bU1DevExitLat, set later. */
50 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
51};
52
53
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080054static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
55 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -070056{
Sarah Sharp0f2a7932009-04-27 19:57:12 -070057 u16 temp;
58
Sarah Sharp0f2a7932009-04-27 19:57:12 -070059 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
60 desc->bHubContrCurrent = 0;
61
62 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070063 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +053064 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -070065 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +053066 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070067 else
Aman Deepc8421142011-11-22 19:33:36 +053068 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070069 /* Bit 2 - root hubs are not part of a compound device */
70 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +053071 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070072 /* Bits 6:5 - no TTs in root ports */
73 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +110074 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -070075}
76
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080077/* Fill in the USB 2.0 roothub descriptor */
78static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
79 struct usb_hub_descriptor *desc)
80{
81 int ports;
82 u16 temp;
83 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
84 u32 portsc;
85 unsigned int i;
86
87 ports = xhci->num_usb2_ports;
88
89 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +053090 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080091 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +053092 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080093
94 /* The Device Removable bits are reported on a byte granularity.
95 * If the port doesn't exist within that byte, the bit is set to 0.
96 */
97 memset(port_removable, 0, sizeof(port_removable));
98 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020099 portsc = readl(xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800100 /* If a device is removable, PORTSC reports a 0, same as in the
101 * hub descriptor DeviceRemovable bits.
102 */
103 if (portsc & PORT_DEV_REMOVE)
104 /* This math is hairy because bit 0 of DeviceRemovable
105 * is reserved, and bit 1 is for port 1, etc.
106 */
107 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
108 }
109
110 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
111 * ports on it. The USB 2.0 specification says that there are two
112 * variable length fields at the end of the hub descriptor:
113 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
114 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
115 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
116 * 0xFF, so we initialize the both arrays (DeviceRemovable and
117 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
118 * set of ports that actually exist.
119 */
120 memset(desc->u.hs.DeviceRemovable, 0xff,
121 sizeof(desc->u.hs.DeviceRemovable));
122 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
123 sizeof(desc->u.hs.PortPwrCtrlMask));
124
125 for (i = 0; i < (ports + 1 + 7) / 8; i++)
126 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
127 sizeof(__u8));
128}
129
130/* Fill in the USB 3.0 roothub descriptor */
131static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
132 struct usb_hub_descriptor *desc)
133{
134 int ports;
135 u16 port_removable;
136 u32 portsc;
137 unsigned int i;
138
139 ports = xhci->num_usb3_ports;
140 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530141 desc->bDescriptorType = USB_DT_SS_HUB;
142 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800143
144 /* header decode latency should be zero for roothubs,
145 * see section 4.23.5.2.
146 */
147 desc->u.ss.bHubHdrDecLat = 0;
148 desc->u.ss.wHubDelay = 0;
149
150 port_removable = 0;
151 /* bit 0 is reserved, bit 1 is for port 1, etc. */
152 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200153 portsc = readl(xhci->usb3_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800154 if (portsc & PORT_DEV_REMOVE)
155 port_removable |= 1 << (i + 1);
156 }
Lan Tianyu27c411c2012-10-15 15:38:35 +0800157
158 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800159}
160
161static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
162 struct usb_hub_descriptor *desc)
163{
164
165 if (hcd->speed == HCD_USB3)
166 xhci_usb3_hub_descriptor(hcd, xhci, desc);
167 else
168 xhci_usb2_hub_descriptor(hcd, xhci, desc);
169
170}
171
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700172static unsigned int xhci_port_speed(unsigned int port_status)
173{
174 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500175 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700176 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500177 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700178 /*
179 * FIXME: Yes, we should check for full speed, but the core uses that as
180 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500181 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700182 */
183 return 0;
184}
185
186/*
187 * These bits are Read Only (RO) and should be saved and written to the
188 * registers: 0, 3, 10:13, 30
189 * connect status, over-current status, port speed, and device removable.
190 * connect status and port speed are also sticky - meaning they're in
191 * the AUX well and they aren't changed by a hot, warm, or cold reset.
192 */
193#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
194/*
195 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
196 * bits 5:8, 9, 14:15, 25:27
197 * link state, port power, port indicator state, "wake on" enable state
198 */
199#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
200/*
201 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
202 * bit 4 (port reset)
203 */
204#define XHCI_PORT_RW1S ((1<<4))
205/*
206 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
207 * bits 1, 17, 18, 19, 20, 21, 22, 23
208 * port enable/disable, and
209 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
210 * over-current, reset, link state, and L1 change
211 */
212#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
213/*
214 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
215 * latched in
216 */
217#define XHCI_PORT_RW ((1<<16))
218/*
219 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
220 * bits 2, 24, 28:31
221 */
222#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
223
224/*
225 * Given a port state, this function returns a value that would result in the
226 * port being in the same state, if the value was written to the port status
227 * control register.
228 * Save Read Only (RO) bits and save read/write bits where
229 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
230 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
231 */
Andiry Xu56192532010-10-14 07:23:00 -0700232u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700233{
234 /* Save read-only status and port state */
235 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
236}
237
Andiry Xube88fe42010-10-14 07:22:57 -0700238/*
239 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800240 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700241 */
Sarah Sharp52336302010-12-16 10:49:09 -0800242int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
243 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700244{
245 int slot_id;
246 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800247 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700248
249 slot_id = 0;
250 for (i = 0; i < MAX_HC_SLOTS; i++) {
251 if (!xhci->devs[i])
252 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800253 speed = xhci->devs[i]->udev->speed;
254 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700255 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700256 slot_id = i;
257 break;
258 }
259 }
260
261 return slot_id;
262}
263
264/*
265 * Stop device
266 * It issues stop endpoint command for EP 0 to 30. And wait the last command
267 * to complete.
268 * suspend will set to 1, if suspend bit need to set in command.
269 */
270static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
271{
272 struct xhci_virt_device *virt_dev;
273 struct xhci_command *cmd;
274 unsigned long flags;
Andiry Xube88fe42010-10-14 07:22:57 -0700275 int ret;
276 int i;
277
278 ret = 0;
279 virt_dev = xhci->devs[slot_id];
280 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
281 if (!cmd) {
282 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
283 return -ENOMEM;
284 }
285
286 spin_lock_irqsave(&xhci->lock, flags);
287 for (i = LAST_EP_INDEX; i > 0; i--) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300288 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
289 struct xhci_command *command;
290 command = xhci_alloc_command(xhci, false, false,
Mathias Nymanbe3de322014-06-10 11:27:41 +0300291 GFP_NOWAIT);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300292 if (!command) {
293 spin_unlock_irqrestore(&xhci->lock, flags);
294 xhci_free_command(xhci, cmd);
295 return -ENOMEM;
296
297 }
298 xhci_queue_stop_endpoint(xhci, command, slot_id, i,
299 suspend);
300 }
Andiry Xube88fe42010-10-14 07:22:57 -0700301 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300302 xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
Andiry Xube88fe42010-10-14 07:22:57 -0700303 xhci_ring_cmd_db(xhci);
304 spin_unlock_irqrestore(&xhci->lock, flags);
305
306 /* Wait for last stop endpoint command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +0300307 wait_for_completion(cmd->completion);
308
309 if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
310 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
Andiry Xube88fe42010-10-14 07:22:57 -0700311 ret = -ETIME;
Andiry Xube88fe42010-10-14 07:22:57 -0700312 }
Andiry Xube88fe42010-10-14 07:22:57 -0700313 xhci_free_command(xhci, cmd);
314 return ret;
315}
316
317/*
318 * Ring device, it rings the all doorbells unconditionally.
319 */
Andiry Xu56192532010-10-14 07:23:00 -0700320void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700321{
Hans de Goedeb7f96962014-08-20 16:41:56 +0300322 int i, s;
323 struct xhci_virt_ep *ep;
Andiry Xube88fe42010-10-14 07:22:57 -0700324
Hans de Goedeb7f96962014-08-20 16:41:56 +0300325 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
326 ep = &xhci->devs[slot_id]->eps[i];
327
328 if (ep->ep_state & EP_HAS_STREAMS) {
329 for (s = 1; s < ep->stream_info->num_streams; s++)
330 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
331 } else if (ep->ring && ep->ring->dequeue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700332 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
Hans de Goedeb7f96962014-08-20 16:41:56 +0300333 }
334 }
Andiry Xube88fe42010-10-14 07:22:57 -0700335
336 return;
337}
338
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800339static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100340 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c0472009-12-09 15:59:11 -0800341{
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800342 /* Don't allow the USB core to disable SuperSpeed ports. */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800343 if (hcd->speed == HCD_USB3) {
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800344 xhci_dbg(xhci, "Ignoring request to disable "
345 "SuperSpeed port.\n");
346 return;
347 }
348
Sarah Sharp6219c0472009-12-09 15:59:11 -0800349 /* Write 1 to disable the port */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200350 writel(port_status | PORT_PE, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200351 port_status = readl(addr);
Sarah Sharp6219c0472009-12-09 15:59:11 -0800352 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
353 wIndex, port_status);
354}
355
Sarah Sharp34fb5622009-12-09 15:59:08 -0800356static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100357 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800358{
359 char *port_change_bit;
360 u32 status;
361
362 switch (wValue) {
363 case USB_PORT_FEAT_C_RESET:
364 status = PORT_RC;
365 port_change_bit = "reset";
366 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800367 case USB_PORT_FEAT_C_BH_PORT_RESET:
368 status = PORT_WRC;
369 port_change_bit = "warm(BH) reset";
370 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800371 case USB_PORT_FEAT_C_CONNECTION:
372 status = PORT_CSC;
373 port_change_bit = "connect";
374 break;
375 case USB_PORT_FEAT_C_OVER_CURRENT:
376 status = PORT_OCC;
377 port_change_bit = "over-current";
378 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -0800379 case USB_PORT_FEAT_C_ENABLE:
380 status = PORT_PEC;
381 port_change_bit = "enable/disable";
382 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700383 case USB_PORT_FEAT_C_SUSPEND:
384 status = PORT_PLC;
385 port_change_bit = "suspend/resume";
386 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800387 case USB_PORT_FEAT_C_PORT_LINK_STATE:
388 status = PORT_PLC;
389 port_change_bit = "link state";
390 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800391 default:
392 /* Should never happen */
393 return;
394 }
395 /* Change bits are all write 1 to clear */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200396 writel(port_status | status, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200397 port_status = readl(addr);
Sarah Sharp34fb5622009-12-09 15:59:08 -0800398 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
399 port_change_bit, wIndex, port_status);
400}
401
huajun lia0885922011-05-03 21:11:00 +0800402static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
403{
404 int max_ports;
405 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
406
407 if (hcd->speed == HCD_USB3) {
408 max_ports = xhci->num_usb3_ports;
409 *port_array = xhci->usb3_ports;
410 } else {
411 max_ports = xhci->num_usb2_ports;
412 *port_array = xhci->usb2_ports;
413 }
414
415 return max_ports;
416}
417
Andiry Xuc9682df2011-09-23 14:19:48 -0700418void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
419 int port_id, u32 link_state)
420{
421 u32 temp;
422
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200423 temp = readl(port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700424 temp = xhci_port_state_to_neutral(temp);
425 temp &= ~PORT_PLS_MASK;
426 temp |= PORT_LINK_STROBE | link_state;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200427 writel(temp, port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700428}
429
Felipe Balbied384bd2012-08-07 14:10:03 +0300430static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800431 __le32 __iomem **port_array, int port_id, u16 wake_mask)
432{
433 u32 temp;
434
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200435 temp = readl(port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800436 temp = xhci_port_state_to_neutral(temp);
437
438 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
439 temp |= PORT_WKCONN_E;
440 else
441 temp &= ~PORT_WKCONN_E;
442
443 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
444 temp |= PORT_WKDISC_E;
445 else
446 temp &= ~PORT_WKDISC_E;
447
448 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
449 temp |= PORT_WKOC_E;
450 else
451 temp &= ~PORT_WKOC_E;
452
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200453 writel(temp, port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800454}
455
Andiry Xud2f52c92011-09-23 14:19:49 -0700456/* Test and clear port RWC bit */
457void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
458 int port_id, u32 port_bit)
459{
460 u32 temp;
461
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200462 temp = readl(port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700463 if (temp & port_bit) {
464 temp = xhci_port_state_to_neutral(temp);
465 temp |= port_bit;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200466 writel(temp, port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700467 }
468}
469
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700470/* Updates Link Status for USB 2.1 port */
471static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
472{
473 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
474 *status |= USB_PORT_STAT_L1;
475}
476
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200477/* Updates Link Status for super Speed port */
Felipe Balbi96908582014-08-27 16:38:04 -0500478static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
479 u32 *status, u32 status_reg)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200480{
481 u32 pls = status_reg & PORT_PLS_MASK;
482
483 /* resume state is a xHCI internal state.
484 * Do not report it to usb core.
485 */
486 if (pls == XDEV_RESUME)
487 return;
488
489 /* When the CAS bit is set then warm reset
490 * should be performed on port
491 */
492 if (status_reg & PORT_CAS) {
493 /* The CAS bit can be set while the port is
494 * in any link state.
495 * Only roothubs have CAS bit, so we
496 * pretend to be in compliance mode
497 * unless we're already in compliance
498 * or the inactive state.
499 */
500 if (pls != USB_SS_PORT_LS_COMP_MOD &&
501 pls != USB_SS_PORT_LS_SS_INACTIVE) {
502 pls = USB_SS_PORT_LS_COMP_MOD;
503 }
504 /* Return also connection bit -
505 * hub state machine resets port
506 * when this bit is set.
507 */
508 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500509 } else {
510 /*
511 * If CAS bit isn't set but the Port is already at
512 * Compliance Mode, fake a connection so the USB core
513 * notices the Compliance state and resets the port.
514 * This resolves an issue generated by the SN65LVPE502CP
515 * in which sometimes the port enters compliance mode
516 * caused by a delay on the host-device negotiation.
517 */
Felipe Balbi96908582014-08-27 16:38:04 -0500518 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
519 (pls == USB_SS_PORT_LS_COMP_MOD))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500520 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200521 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500522
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200523 /* update status field */
524 *status |= pls;
525}
526
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500527/*
528 * Function for Compliance Mode Quirk.
529 *
530 * This Function verifies if all xhc USB3 ports have entered U0, if so,
531 * the compliance mode timer is deleted. A port won't enter
532 * compliance mode if it has previously entered U0.
533 */
Sachin Kamat5f20cf12013-09-16 12:01:34 +0530534static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
535 u16 wIndex)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500536{
537 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
538 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
539
540 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
541 return;
542
543 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
544 xhci->port_status_u0 |= 1 << wIndex;
545 if (xhci->port_status_u0 == all_ports_seen_u0) {
546 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300547 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
548 "All USB3 ports have entered U0 already!");
549 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
550 "Compliance Mode Recovery Timer Deleted.");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500551 }
552 }
553}
554
Sarah Sharpeae5b172013-04-02 08:42:20 -0700555/*
556 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
557 * 3.0 hubs use.
558 *
559 * Possible side effects:
560 * - Mark a port as being done with device resume,
561 * and ring the endpoint doorbells.
562 * - Stop the Synopsys redriver Compliance Mode polling.
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700563 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700564 */
565static u32 xhci_get_port_status(struct usb_hcd *hcd,
566 struct xhci_bus_state *bus_state,
567 __le32 __iomem **port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700568 u16 wIndex, u32 raw_port_status,
569 unsigned long flags)
570 __releases(&xhci->lock)
571 __acquires(&xhci->lock)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700572{
573 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
574 u32 status = 0;
575 int slot_id;
576
577 /* wPortChange bits */
578 if (raw_port_status & PORT_CSC)
579 status |= USB_PORT_STAT_C_CONNECTION << 16;
580 if (raw_port_status & PORT_PEC)
581 status |= USB_PORT_STAT_C_ENABLE << 16;
582 if ((raw_port_status & PORT_OCC))
583 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
584 if ((raw_port_status & PORT_RC))
585 status |= USB_PORT_STAT_C_RESET << 16;
586 /* USB3.0 only */
587 if (hcd->speed == HCD_USB3) {
588 if ((raw_port_status & PORT_PLC))
589 status |= USB_PORT_STAT_C_LINK_STATE << 16;
590 if ((raw_port_status & PORT_WRC))
591 status |= USB_PORT_STAT_C_BH_RESET << 16;
592 }
593
594 if (hcd->speed != HCD_USB3) {
595 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
596 && (raw_port_status & PORT_POWER))
597 status |= USB_PORT_STAT_SUSPEND;
598 }
599 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
600 !DEV_SUPERSPEED(raw_port_status)) {
601 if ((raw_port_status & PORT_RESET) ||
602 !(raw_port_status & PORT_PE))
603 return 0xffffffff;
604 if (time_after_eq(jiffies,
605 bus_state->resume_done[wIndex])) {
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700606 int time_left;
607
Sarah Sharpeae5b172013-04-02 08:42:20 -0700608 xhci_dbg(xhci, "Resume USB2 port %d\n",
609 wIndex + 1);
610 bus_state->resume_done[wIndex] = 0;
611 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700612
613 set_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700614 xhci_set_link_state(xhci, port_array, wIndex,
615 XDEV_U0);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700616
617 spin_unlock_irqrestore(&xhci->lock, flags);
618 time_left = wait_for_completion_timeout(
619 &bus_state->rexit_done[wIndex],
620 msecs_to_jiffies(
621 XHCI_MAX_REXIT_TIMEOUT));
622 spin_lock_irqsave(&xhci->lock, flags);
623
624 if (time_left) {
625 slot_id = xhci_find_slot_id_by_port(hcd,
626 xhci, wIndex + 1);
627 if (!slot_id) {
628 xhci_dbg(xhci, "slot_id is zero\n");
629 return 0xffffffff;
630 }
631 xhci_ring_device(xhci, slot_id);
632 } else {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200633 int port_status = readl(port_array[wIndex]);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700634 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
635 XHCI_MAX_REXIT_TIMEOUT,
636 port_status);
637 status |= USB_PORT_STAT_SUSPEND;
638 clear_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700639 }
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700640
Sarah Sharpeae5b172013-04-02 08:42:20 -0700641 bus_state->port_c_suspend |= 1 << wIndex;
642 bus_state->suspended_ports &= ~(1 << wIndex);
643 } else {
644 /*
645 * The resume has been signaling for less than
646 * 20ms. Report the port status as SUSPEND,
647 * let the usbcore check port status again
648 * and clear resume signaling later.
649 */
650 status |= USB_PORT_STAT_SUSPEND;
651 }
652 }
653 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
654 && (raw_port_status & PORT_POWER)
655 && (bus_state->suspended_ports & (1 << wIndex))) {
656 bus_state->suspended_ports &= ~(1 << wIndex);
657 if (hcd->speed != HCD_USB3)
658 bus_state->port_c_suspend |= 1 << wIndex;
659 }
660 if (raw_port_status & PORT_CONNECT) {
661 status |= USB_PORT_STAT_CONNECTION;
662 status |= xhci_port_speed(raw_port_status);
663 }
664 if (raw_port_status & PORT_PE)
665 status |= USB_PORT_STAT_ENABLE;
666 if (raw_port_status & PORT_OC)
667 status |= USB_PORT_STAT_OVERCURRENT;
668 if (raw_port_status & PORT_RESET)
669 status |= USB_PORT_STAT_RESET;
670 if (raw_port_status & PORT_POWER) {
671 if (hcd->speed == HCD_USB3)
672 status |= USB_SS_PORT_STAT_POWER;
673 else
674 status |= USB_PORT_STAT_POWER;
675 }
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700676 /* Update Port Link State */
Sarah Sharpeae5b172013-04-02 08:42:20 -0700677 if (hcd->speed == HCD_USB3) {
Felipe Balbi96908582014-08-27 16:38:04 -0500678 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700679 /*
680 * Verify if all USB3 Ports Have entered U0 already.
681 * Delete Compliance Mode Timer if so.
682 */
683 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700684 } else {
685 xhci_hub_report_usb2_link_state(&status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700686 }
687 if (bus_state->port_c_suspend & (1 << wIndex))
688 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
689
690 return status;
691}
692
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700693int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
694 u16 wIndex, char *buf, u16 wLength)
695{
696 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800697 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700698 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700699 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700700 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100701 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700702 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800703 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800704 u16 link_state = 0;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800705 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800706 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700707
huajun lia0885922011-05-03 21:11:00 +0800708 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800709 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700710
711 spin_lock_irqsave(&xhci->lock, flags);
712 switch (typeReq) {
713 case GetHubStatus:
714 /* No power source, over-current reported per port */
715 memset(buf, 0, 4);
716 break;
717 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800718 /* Check to make sure userspace is asking for the USB 3.0 hub
719 * descriptor for the USB 3.0 roothub. If not, we stall the
720 * endpoint, like external hubs do.
721 */
722 if (hcd->speed == HCD_USB3 &&
723 (wLength < USB_DT_SS_HUB_SIZE ||
724 wValue != (USB_DT_SS_HUB << 8))) {
725 xhci_dbg(xhci, "Wrong hub descriptor type for "
726 "USB 3.0 roothub.\n");
727 goto error;
728 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800729 xhci_hub_descriptor(hcd, xhci,
730 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700731 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700732 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
733 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
734 goto error;
735
736 if (hcd->speed != HCD_USB3)
737 goto error;
738
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700739 /* Set the U1 and U2 exit latencies. */
Sarah Sharp48e82362011-10-06 11:54:23 -0700740 memcpy(buf, &usb_bos_descriptor,
741 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
Sarah Sharp25cd2882014-01-17 14:15:44 -0800742 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
743 temp = readl(&xhci->cap_regs->hcs_params3);
744 buf[12] = HCS_U1_LATENCY(temp);
745 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
746 }
Sarah Sharp48e82362011-10-06 11:54:23 -0700747
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700748 /* Indicate whether the host has LTM support. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200749 temp = readl(&xhci->cap_regs->hcc_params);
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700750 if (HCC_LTC(temp))
751 buf[8] |= USB_LTM_SUPPORT;
752
Sarah Sharp48e82362011-10-06 11:54:23 -0700753 spin_unlock_irqrestore(&xhci->lock, flags);
754 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700755 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800756 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700757 goto error;
758 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200759 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700760 if (temp == 0xffffffff) {
761 retval = -ENODEV;
762 break;
763 }
Sarah Sharpeae5b172013-04-02 08:42:20 -0700764 status = xhci_get_port_status(hcd, bus_state, port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700765 wIndex, temp, flags);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700766 if (status == 0xffffffff)
767 goto error;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700768
Sarah Sharpeae5b172013-04-02 08:42:20 -0700769 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
770 wIndex, temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700771 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700772
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700773 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
774 break;
775 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800776 if (wValue == USB_PORT_FEAT_LINK_STATE)
777 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800778 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
779 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800780 /* The MSB of wIndex is the U1/U2 timeout */
781 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700782 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +0800783 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700784 goto error;
785 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200786 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700787 if (temp == 0xffffffff) {
788 retval = -ENODEV;
789 break;
790 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700791 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800792 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700793 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700794 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200795 temp = readl(port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -0700796 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
797 /* Resume the port to U0 first */
798 xhci_set_link_state(xhci, port_array, wIndex,
799 XDEV_U0);
800 spin_unlock_irqrestore(&xhci->lock, flags);
801 msleep(10);
802 spin_lock_irqsave(&xhci->lock, flags);
803 }
Andiry Xube88fe42010-10-14 07:22:57 -0700804 /* In spec software should not attempt to suspend
805 * a port unless the port reports that it is in the
806 * enabled (PED = ‘1’,PLS < ‘3’) state.
807 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200808 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700809 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
810 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
811 xhci_warn(xhci, "USB core suspending device "
812 "not in U0/U1/U2.\n");
813 goto error;
814 }
815
Sarah Sharp52336302010-12-16 10:49:09 -0800816 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
817 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700818 if (!slot_id) {
819 xhci_warn(xhci, "slot_id is zero\n");
820 goto error;
821 }
822 /* unlock to execute stop endpoint commands */
823 spin_unlock_irqrestore(&xhci->lock, flags);
824 xhci_stop_device(xhci, slot_id, 1);
825 spin_lock_irqsave(&xhci->lock, flags);
826
Andiry Xuc9682df2011-09-23 14:19:48 -0700827 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -0700828
829 spin_unlock_irqrestore(&xhci->lock, flags);
830 msleep(10); /* wait device to enter */
831 spin_lock_irqsave(&xhci->lock, flags);
832
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200833 temp = readl(port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800834 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700835 break;
Andiry Xu2c441782011-04-27 18:07:39 +0800836 case USB_PORT_FEAT_LINK_STATE:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200837 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -0800838
839 /* Disable port */
840 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
841 xhci_dbg(xhci, "Disable port %d\n", wIndex);
842 temp = xhci_port_state_to_neutral(temp);
843 /*
844 * Clear all change bits, so that we get a new
845 * connection event.
846 */
847 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
848 PORT_OCC | PORT_RC | PORT_PLC |
849 PORT_CEC;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200850 writel(temp | PORT_PE, port_array[wIndex]);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200851 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -0800852 break;
853 }
854
855 /* Put link in RxDetect (enable port) */
856 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
857 xhci_dbg(xhci, "Enable port %d\n", wIndex);
858 xhci_set_link_state(xhci, port_array, wIndex,
859 link_state);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200860 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -0800861 break;
862 }
863
Andiry Xu2c441782011-04-27 18:07:39 +0800864 /* Software should not attempt to set
Sarah Sharp41e7e052012-11-14 16:42:32 -0800865 * port link state above '3' (U3) and the port
Andiry Xu2c441782011-04-27 18:07:39 +0800866 * must be enabled.
867 */
868 if ((temp & PORT_PE) == 0 ||
Sarah Sharp41e7e052012-11-14 16:42:32 -0800869 (link_state > USB_SS_PORT_LS_U3)) {
Andiry Xu2c441782011-04-27 18:07:39 +0800870 xhci_warn(xhci, "Cannot set link state.\n");
871 goto error;
872 }
873
874 if (link_state == USB_SS_PORT_LS_U3) {
875 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
876 wIndex + 1);
877 if (slot_id) {
878 /* unlock to execute stop endpoint
879 * commands */
880 spin_unlock_irqrestore(&xhci->lock,
881 flags);
882 xhci_stop_device(xhci, slot_id, 1);
883 spin_lock_irqsave(&xhci->lock, flags);
884 }
885 }
886
Andiry Xuc9682df2011-09-23 14:19:48 -0700887 xhci_set_link_state(xhci, port_array, wIndex,
888 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +0800889
890 spin_unlock_irqrestore(&xhci->lock, flags);
891 msleep(20); /* wait device to enter */
892 spin_lock_irqsave(&xhci->lock, flags);
893
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200894 temp = readl(port_array[wIndex]);
Andiry Xu2c441782011-04-27 18:07:39 +0800895 if (link_state == USB_SS_PORT_LS_U3)
896 bus_state->suspended_ports |= 1 << wIndex;
897 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700898 case USB_PORT_FEAT_POWER:
899 /*
900 * Turn on ports, even if there isn't per-port switching.
901 * HC will report connect events even before this is set.
Petr Mladek37ebb542014-09-19 17:32:23 +0200902 * However, hub_wq will ignore the roothub events until
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700903 * the roothub is registered.
904 */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200905 writel(temp | PORT_POWER, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700906
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200907 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700908 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800909
Lan Tianyu170ed802012-10-15 15:38:34 +0800910 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800911 temp = usb_acpi_power_manageable(hcd->self.root_hub,
912 wIndex);
913 if (temp)
914 usb_acpi_set_power_state(hcd->self.root_hub,
915 wIndex, true);
Lan Tianyu170ed802012-10-15 15:38:34 +0800916 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700917 break;
918 case USB_PORT_FEAT_RESET:
919 temp = (temp | PORT_RESET);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200920 writel(temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700921
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200922 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700923 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
924 break;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800925 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
926 xhci_set_remote_wake_mask(xhci, port_array,
927 wIndex, wake_mask);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200928 temp = readl(port_array[wIndex]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800929 xhci_dbg(xhci, "set port remote wake mask, "
930 "actual port %d status = 0x%x\n",
931 wIndex, temp);
932 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800933 case USB_PORT_FEAT_BH_PORT_RESET:
934 temp |= PORT_WR;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200935 writel(temp, port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +0800936
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200937 temp = readl(port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +0800938 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800939 case USB_PORT_FEAT_U1_TIMEOUT:
940 if (hcd->speed != HCD_USB3)
941 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200942 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800943 temp &= ~PORT_U1_TIMEOUT_MASK;
944 temp |= PORT_U1_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200945 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800946 break;
947 case USB_PORT_FEAT_U2_TIMEOUT:
948 if (hcd->speed != HCD_USB3)
949 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200950 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800951 temp &= ~PORT_U2_TIMEOUT_MASK;
952 temp |= PORT_U2_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200953 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800954 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700955 default:
956 goto error;
957 }
Sarah Sharp5308a912010-12-01 11:34:59 -0800958 /* unblock any posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200959 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700960 break;
961 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +0800962 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700963 goto error;
964 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200965 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700966 if (temp == 0xffffffff) {
967 retval = -ENODEV;
968 break;
969 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800970 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700971 temp = xhci_port_state_to_neutral(temp);
972 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700973 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200974 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700975 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
976 xhci_dbg(xhci, "PORTSC %04x\n", temp);
977 if (temp & PORT_RESET)
978 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +0800979 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -0700980 if ((temp & PORT_PE) == 0)
981 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -0700982
Andiry Xuc9682df2011-09-23 14:19:48 -0700983 xhci_set_link_state(xhci, port_array, wIndex,
984 XDEV_RESUME);
985 spin_unlock_irqrestore(&xhci->lock, flags);
Andiry Xua7114232011-04-27 18:07:50 +0800986 msleep(20);
987 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -0700988 xhci_set_link_state(xhci, port_array, wIndex,
989 XDEV_U0);
Andiry Xube88fe42010-10-14 07:22:57 -0700990 }
Andiry Xua7114232011-04-27 18:07:50 +0800991 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700992
Sarah Sharp52336302010-12-16 10:49:09 -0800993 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
994 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700995 if (!slot_id) {
996 xhci_dbg(xhci, "slot_id is zero\n");
997 goto error;
998 }
999 xhci_ring_device(xhci, slot_id);
1000 break;
1001 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001002 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001003 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +08001004 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001005 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001006 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c0472009-12-09 15:59:11 -08001007 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +08001008 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Sarah Sharp34fb5622009-12-09 15:59:08 -08001009 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001010 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001011 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -08001012 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001013 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001014 port_array[wIndex], temp);
Sarah Sharp6219c0472009-12-09 15:59:11 -08001015 break;
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001016 case USB_PORT_FEAT_POWER:
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001017 writel(temp & ~PORT_POWER, port_array[wIndex]);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001018
Lan Tianyu170ed802012-10-15 15:38:34 +08001019 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001020 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1021 wIndex);
1022 if (temp)
1023 usb_acpi_set_power_state(hcd->self.root_hub,
1024 wIndex, false);
Lan Tianyu170ed802012-10-15 15:38:34 +08001025 spin_lock_irqsave(&xhci->lock, flags);
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001026 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001027 default:
1028 goto error;
1029 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001030 break;
1031 default:
1032error:
1033 /* "stall" on error */
1034 retval = -EPIPE;
1035 }
1036 spin_unlock_irqrestore(&xhci->lock, flags);
1037 return retval;
1038}
1039
1040/*
1041 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1042 * Ports are 0-indexed from the HCD point of view,
1043 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001044 *
1045 * Note that the status change bits will be cleared as soon as a port status
1046 * change event is generated, so we use the saved status from that event.
1047 */
1048int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1049{
1050 unsigned long flags;
1051 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -07001052 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001053 int i, retval;
1054 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +08001055 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +11001056 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001057 struct xhci_bus_state *bus_state;
Sarah Sharpc52804a2012-11-27 12:30:23 -08001058 bool reset_change = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001059
huajun lia0885922011-05-03 21:11:00 +08001060 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001061 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001062
1063 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +08001064 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -07001065 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +08001066
1067 /*
1068 * Inform the usbcore about resume-in-progress by returning
1069 * a non-zero value even if there are no status changes.
1070 */
1071 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001072
Greg KH44f4c3e2011-09-19 16:05:11 -07001073 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
Andiry Xu56192532010-10-14 07:23:00 -07001074
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001075 spin_lock_irqsave(&xhci->lock, flags);
1076 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +08001077 for (i = 0; i < max_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001078 temp = readl(port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001079 if (temp == 0xffffffff) {
1080 retval = -ENODEV;
1081 break;
1082 }
Andiry Xu56192532010-10-14 07:23:00 -07001083 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001084 (bus_state->port_c_suspend & 1 << i) ||
1085 (bus_state->resume_done[i] && time_after_eq(
1086 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -07001087 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001088 status = 1;
1089 }
Sarah Sharpc52804a2012-11-27 12:30:23 -08001090 if ((temp & PORT_RC))
1091 reset_change = true;
1092 }
1093 if (!status && !reset_change) {
1094 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1095 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001096 }
1097 spin_unlock_irqrestore(&xhci->lock, flags);
1098 return status ? retval : 0;
1099}
Andiry Xu9777e3c2010-10-14 07:23:03 -07001100
1101#ifdef CONFIG_PM
1102
1103int xhci_bus_suspend(struct usb_hcd *hcd)
1104{
1105 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001106 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001107 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001108 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001109 unsigned long flags;
1110
huajun lia0885922011-05-03 21:11:00 +08001111 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001112 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001113
1114 spin_lock_irqsave(&xhci->lock, flags);
1115
1116 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xuf370b992012-04-14 02:54:30 +08001117 if (bus_state->resuming_ports) {
1118 spin_unlock_irqrestore(&xhci->lock, flags);
1119 xhci_dbg(xhci, "suspend failed because "
1120 "a port is resuming\n");
1121 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001122 }
1123 }
1124
Sarah Sharp518e8482010-12-15 11:56:29 -08001125 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001126 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -08001127 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001128 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001129 u32 t1, t2;
1130 int slot_id;
1131
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001132 t1 = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001133 t2 = xhci_port_state_to_neutral(t1);
1134
1135 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -08001136 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -08001137 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -08001138 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001139 if (slot_id) {
1140 spin_unlock_irqrestore(&xhci->lock, flags);
1141 xhci_stop_device(xhci, slot_id, 1);
1142 spin_lock_irqsave(&xhci->lock, flags);
1143 }
1144 t2 &= ~PORT_PLS_MASK;
1145 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001146 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001147 }
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001148 /* USB core sets remote wake mask for USB 3.0 hubs,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01001149 * including the USB 3.0 roothub, but only if CONFIG_PM
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001150 * is enabled, so also enable remote wake here.
1151 */
Lu Baoluff8cbf22014-06-24 17:14:43 +03001152 if (hcd->self.root_hub->do_remote_wakeup
1153 && device_may_wakeup(hcd->self.controller)) {
1154
Andiry Xu9777e3c2010-10-14 07:23:03 -07001155 if (t1 & PORT_CONNECT) {
1156 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1157 t2 &= ~PORT_WKCONN_E;
1158 } else {
1159 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1160 t2 &= ~PORT_WKDISC_E;
1161 }
1162 } else
1163 t2 &= ~PORT_WAKE_BITS;
1164
1165 t1 = xhci_port_state_to_neutral(t1);
1166 if (t1 != t2)
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001167 writel(t2, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001168 }
1169 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001170 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001171 spin_unlock_irqrestore(&xhci->lock, flags);
1172 return 0;
1173}
1174
1175int xhci_bus_resume(struct usb_hcd *hcd)
1176{
1177 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001178 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001179 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001180 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001181 u32 temp;
1182 unsigned long flags;
1183
huajun lia0885922011-05-03 21:11:00 +08001184 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001185 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001186
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001187 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001188 msleep(5);
1189
1190 spin_lock_irqsave(&xhci->lock, flags);
1191 if (!HCD_HW_ACCESSIBLE(hcd)) {
1192 spin_unlock_irqrestore(&xhci->lock, flags);
1193 return -ESHUTDOWN;
1194 }
1195
1196 /* delay the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001197 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001198 temp &= ~CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001199 writel(temp, &xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001200
Sarah Sharp518e8482010-12-15 11:56:29 -08001201 port_index = max_ports;
1202 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001203 /* Check whether need resume ports. If needed
1204 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001205 u32 temp;
1206 int slot_id;
1207
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001208 temp = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001209 if (DEV_SUPERSPEED(temp))
1210 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1211 else
1212 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001213 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001214 (temp & PORT_PLS_MASK)) {
1215 if (DEV_SUPERSPEED(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001216 xhci_set_link_state(xhci, port_array,
1217 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001218 } else {
Andiry Xuc9682df2011-09-23 14:19:48 -07001219 xhci_set_link_state(xhci, port_array,
1220 port_index, XDEV_RESUME);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001221
1222 spin_unlock_irqrestore(&xhci->lock, flags);
1223 msleep(20);
1224 spin_lock_irqsave(&xhci->lock, flags);
1225
Andiry Xuc9682df2011-09-23 14:19:48 -07001226 xhci_set_link_state(xhci, port_array,
1227 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001228 }
Andiry Xu4f0871a2011-04-19 17:17:39 +08001229 /* wait for the port to enter U0 and report port link
1230 * state change.
1231 */
1232 spin_unlock_irqrestore(&xhci->lock, flags);
1233 msleep(20);
1234 spin_lock_irqsave(&xhci->lock, flags);
1235
1236 /* Clear PLC */
Andiry Xud2f52c92011-09-23 14:19:49 -07001237 xhci_test_and_clear_bit(xhci, port_array, port_index,
1238 PORT_PLC);
Andiry Xu4f0871a2011-04-19 17:17:39 +08001239
Sarah Sharp52336302010-12-16 10:49:09 -08001240 slot_id = xhci_find_slot_id_by_port(hcd,
1241 xhci, port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001242 if (slot_id)
1243 xhci_ring_device(xhci, slot_id);
1244 } else
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001245 writel(temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001246 }
1247
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001248 (void) readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001249
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001250 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001251 /* re-enable irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001252 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001253 temp |= CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001254 writel(temp, &xhci->op_regs->command);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001255 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001256
1257 spin_unlock_irqrestore(&xhci->lock, flags);
1258 return 0;
1259}
1260
Sarah Sharp436a3892010-10-15 14:59:15 -07001261#endif /* CONFIG_PM */