blob: 467cab4e0efd2274ed12043f6e26d7d5a8171916 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Dan Williams085331d2018-01-31 17:47:03 -080037#include <linux/nospec.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030039#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040040
Feng Wu28b835d2015-09-18 22:29:54 +080041#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080042#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080043#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020044#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020045#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080046#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020047#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020048#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010049#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080050#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010051#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080052#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070053#include <asm/mmu_context.h>
David Woodhouse117cc7a2018-01-12 11:11:27 +000054#include <asm/nospec-branch.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010055#include <asm/mshyperv.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080056
Marcelo Tosatti229456f2009-06-17 09:22:14 -030057#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020058#include "pmu.h"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010059#include "vmx_evmcs.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030060
Avi Kivity4ecac3f2008-05-13 13:23:38 +030061#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040062#define __ex_clear(x, reg) \
63 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030064
Avi Kivity6aa8b732006-12-10 02:21:36 -080065MODULE_AUTHOR("Qumranet");
66MODULE_LICENSE("GPL");
67
Josh Triplette9bda3b2012-03-20 23:33:51 -070068static const struct x86_cpu_id vmx_cpu_id[] = {
69 X86_FEATURE_MATCH(X86_FEATURE_VMX),
70 {}
71};
72MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
73
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080076
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010077static bool __read_mostly enable_vnmi = 1;
78module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
79
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020081module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020084module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080085
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070087module_param_named(unrestricted_guest,
88 enable_unrestricted_guest, bool, S_IRUGO);
89
Xudong Hao83c3a332012-05-28 19:33:35 +080090static bool __read_mostly enable_ept_ad_bits = 1;
91module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
92
Avi Kivitya27685c2012-06-12 20:30:18 +030093static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020094module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030095
Rusty Russell476bc002012-01-13 09:32:18 +103096static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030097module_param(fasteoi, bool, S_IRUGO);
98
Yang Zhang5a717852013-04-11 19:25:16 +080099static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800100module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800101
Abel Gordonabc4fc52013-04-18 14:35:25 +0300102static bool __read_mostly enable_shadow_vmcs = 1;
103module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Rusty Russell476bc002012-01-13 09:32:18 +1030109static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Kai Huang843e4332015-01-28 10:54:28 +0800114static bool __read_mostly enable_pml = 1;
115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_TYPE_R 1
118#define MSR_TYPE_W 2
119#define MSR_TYPE_RW 3
120
121#define MSR_BITMAP_MODE_X2APIC 1
122#define MSR_BITMAP_MODE_X2APIC_APICV 2
123#define MSR_BITMAP_MODE_LM 4
124
Haozhong Zhang64903d62015-10-20 15:39:09 +0800125#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
126
Yunhong Jiang64672c92016-06-13 14:19:59 -0700127/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
128static int __read_mostly cpu_preemption_timer_multi;
129static bool __read_mostly enable_preemption_timer = 1;
130#ifdef CONFIG_X86_64
131module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
132#endif
133
Gleb Natapov50378782013-02-04 16:00:28 +0200134#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800135#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
136#define KVM_VM_CR0_ALWAYS_ON \
137 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
138 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200139#define KVM_CR4_GUEST_OWNED_BITS \
140 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800141 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200142
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800143#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200144#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
145#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
146
Avi Kivity78ac8b42010-04-08 18:19:35 +0300147#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
148
Jan Kiszkaf4124502014-03-07 20:03:13 +0100149#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
150
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800151/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300152 * Hyper-V requires all of these, so mark them as supported even though
153 * they are just treated the same as all-context.
154 */
155#define VMX_VPID_EXTENT_SUPPORTED_MASK \
156 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
157 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
158 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
159 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
160
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800161/*
162 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
163 * ple_gap: upper bound on the amount of time between two successive
164 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500165 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800166 * ple_window: upper bound on the amount of time a guest is allowed to execute
167 * in a PAUSE loop. Tests indicate that most spinlocks are held for
168 * less than 2^12 cycles
169 * Time is measured based on a counter that runs at the same rate as the TSC,
170 * refer SDM volume 3b section 21.6.13 & 22.1.3.
171 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400172static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200173
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
175module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800176
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200177/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400178static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400179module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
181/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400182static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400183module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200184
185/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400186static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
187module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200188
Avi Kivity83287ea422012-09-16 15:10:57 +0300189extern const ulong vmx_return;
190
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700191struct kvm_vmx {
192 struct kvm kvm;
193
194 unsigned int tss_addr;
195 bool ept_identity_pagetable_done;
196 gpa_t ept_identity_map_addr;
197};
198
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200199#define NR_AUTOLOAD_MSRS 8
Avi Kivity61d2ef22010-04-28 16:40:38 +0300200
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400201struct vmcs {
202 u32 revision_id;
203 u32 abort;
204 char data[0];
205};
206
Nadav Har'Eld462b812011-05-24 15:26:10 +0300207/*
208 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
209 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
210 * loaded on this CPU (so we can clear them if the CPU goes down).
211 */
212struct loaded_vmcs {
213 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700214 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300215 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200216 bool launched;
217 bool nmi_known_unmasked;
Ladi Prosek44889942017-09-22 07:53:15 +0200218 unsigned long vmcs_host_cr3; /* May not match real cr3 */
219 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Paolo Bonzini8a1b4392017-11-06 13:31:12 +0100220 /* Support for vnmi-less CPUs */
221 int soft_vnmi_blocked;
222 ktime_t entry_time;
223 s64 vnmi_blocked_time;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100224 unsigned long *msr_bitmap;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300225 struct list_head loaded_vmcss_on_cpu_link;
226};
227
Avi Kivity26bb0982009-09-07 11:14:12 +0300228struct shared_msr_entry {
229 unsigned index;
230 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200231 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300232};
233
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300234/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300235 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
236 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
237 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
238 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
239 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
240 * More than one of these structures may exist, if L1 runs multiple L2 guests.
Jim Mattsonde3a0022017-11-27 17:22:25 -0600241 * nested_vmx_run() will use the data here to build the vmcs02: a VMCS for the
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300242 * underlying hardware which will be used to run L2.
243 * This structure is packed to ensure that its layout is identical across
244 * machines (necessary for live migration).
245 * If there are changes in this struct, VMCS12_REVISION must be changed.
246 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300247typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300248struct __packed vmcs12 {
249 /* According to the Intel spec, a VMCS region must start with the
250 * following two fields. Then follow implementation-specific data.
251 */
252 u32 revision_id;
253 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254
Nadav Har'El27d6c862011-05-25 23:06:59 +0300255 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
256 u32 padding[7]; /* room for future expansion */
257
Nadav Har'El22bd0352011-05-25 23:05:57 +0300258 u64 io_bitmap_a;
259 u64 io_bitmap_b;
260 u64 msr_bitmap;
261 u64 vm_exit_msr_store_addr;
262 u64 vm_exit_msr_load_addr;
263 u64 vm_entry_msr_load_addr;
264 u64 tsc_offset;
265 u64 virtual_apic_page_addr;
266 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800267 u64 posted_intr_desc_addr;
Bandan Das27c42a12017-08-03 15:54:42 -0400268 u64 vm_function_control;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300269 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800270 u64 eoi_exit_bitmap0;
271 u64 eoi_exit_bitmap1;
272 u64 eoi_exit_bitmap2;
273 u64 eoi_exit_bitmap3;
Bandan Das41ab9372017-08-03 15:54:43 -0400274 u64 eptp_list_address;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800275 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300276 u64 guest_physical_address;
277 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400278 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300279 u64 guest_ia32_debugctl;
280 u64 guest_ia32_pat;
281 u64 guest_ia32_efer;
282 u64 guest_ia32_perf_global_ctrl;
283 u64 guest_pdptr0;
284 u64 guest_pdptr1;
285 u64 guest_pdptr2;
286 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100287 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300288 u64 host_ia32_pat;
289 u64 host_ia32_efer;
290 u64 host_ia32_perf_global_ctrl;
291 u64 padding64[8]; /* room for future expansion */
292 /*
293 * To allow migration of L1 (complete with its L2 guests) between
294 * machines of different natural widths (32 or 64 bit), we cannot have
295 * unsigned long fields with no explict size. We use u64 (aliased
296 * natural_width) instead. Luckily, x86 is little-endian.
297 */
298 natural_width cr0_guest_host_mask;
299 natural_width cr4_guest_host_mask;
300 natural_width cr0_read_shadow;
301 natural_width cr4_read_shadow;
302 natural_width cr3_target_value0;
303 natural_width cr3_target_value1;
304 natural_width cr3_target_value2;
305 natural_width cr3_target_value3;
306 natural_width exit_qualification;
307 natural_width guest_linear_address;
308 natural_width guest_cr0;
309 natural_width guest_cr3;
310 natural_width guest_cr4;
311 natural_width guest_es_base;
312 natural_width guest_cs_base;
313 natural_width guest_ss_base;
314 natural_width guest_ds_base;
315 natural_width guest_fs_base;
316 natural_width guest_gs_base;
317 natural_width guest_ldtr_base;
318 natural_width guest_tr_base;
319 natural_width guest_gdtr_base;
320 natural_width guest_idtr_base;
321 natural_width guest_dr7;
322 natural_width guest_rsp;
323 natural_width guest_rip;
324 natural_width guest_rflags;
325 natural_width guest_pending_dbg_exceptions;
326 natural_width guest_sysenter_esp;
327 natural_width guest_sysenter_eip;
328 natural_width host_cr0;
329 natural_width host_cr3;
330 natural_width host_cr4;
331 natural_width host_fs_base;
332 natural_width host_gs_base;
333 natural_width host_tr_base;
334 natural_width host_gdtr_base;
335 natural_width host_idtr_base;
336 natural_width host_ia32_sysenter_esp;
337 natural_width host_ia32_sysenter_eip;
338 natural_width host_rsp;
339 natural_width host_rip;
340 natural_width paddingl[8]; /* room for future expansion */
341 u32 pin_based_vm_exec_control;
342 u32 cpu_based_vm_exec_control;
343 u32 exception_bitmap;
344 u32 page_fault_error_code_mask;
345 u32 page_fault_error_code_match;
346 u32 cr3_target_count;
347 u32 vm_exit_controls;
348 u32 vm_exit_msr_store_count;
349 u32 vm_exit_msr_load_count;
350 u32 vm_entry_controls;
351 u32 vm_entry_msr_load_count;
352 u32 vm_entry_intr_info_field;
353 u32 vm_entry_exception_error_code;
354 u32 vm_entry_instruction_len;
355 u32 tpr_threshold;
356 u32 secondary_vm_exec_control;
357 u32 vm_instruction_error;
358 u32 vm_exit_reason;
359 u32 vm_exit_intr_info;
360 u32 vm_exit_intr_error_code;
361 u32 idt_vectoring_info_field;
362 u32 idt_vectoring_error_code;
363 u32 vm_exit_instruction_len;
364 u32 vmx_instruction_info;
365 u32 guest_es_limit;
366 u32 guest_cs_limit;
367 u32 guest_ss_limit;
368 u32 guest_ds_limit;
369 u32 guest_fs_limit;
370 u32 guest_gs_limit;
371 u32 guest_ldtr_limit;
372 u32 guest_tr_limit;
373 u32 guest_gdtr_limit;
374 u32 guest_idtr_limit;
375 u32 guest_es_ar_bytes;
376 u32 guest_cs_ar_bytes;
377 u32 guest_ss_ar_bytes;
378 u32 guest_ds_ar_bytes;
379 u32 guest_fs_ar_bytes;
380 u32 guest_gs_ar_bytes;
381 u32 guest_ldtr_ar_bytes;
382 u32 guest_tr_ar_bytes;
383 u32 guest_interruptibility_info;
384 u32 guest_activity_state;
385 u32 guest_sysenter_cs;
386 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100387 u32 vmx_preemption_timer_value;
388 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300389 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800390 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300391 u16 guest_es_selector;
392 u16 guest_cs_selector;
393 u16 guest_ss_selector;
394 u16 guest_ds_selector;
395 u16 guest_fs_selector;
396 u16 guest_gs_selector;
397 u16 guest_ldtr_selector;
398 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800399 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400400 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300401 u16 host_es_selector;
402 u16 host_cs_selector;
403 u16 host_ss_selector;
404 u16 host_ds_selector;
405 u16 host_fs_selector;
406 u16 host_gs_selector;
407 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300408};
409
410/*
411 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
412 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
413 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
414 */
415#define VMCS12_REVISION 0x11e57ed0
416
417/*
418 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
419 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
420 * current implementation, 4K are reserved to avoid future complications.
421 */
422#define VMCS12_SIZE 0x1000
423
424/*
Jim Mattson5b157062017-12-22 12:11:12 -0800425 * VMCS12_MAX_FIELD_INDEX is the highest index value used in any
426 * supported VMCS12 field encoding.
427 */
428#define VMCS12_MAX_FIELD_INDEX 0x17
429
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100430struct nested_vmx_msrs {
431 /*
432 * We only store the "true" versions of the VMX capability MSRs. We
433 * generate the "non-true" versions by setting the must-be-1 bits
434 * according to the SDM.
435 */
436 u32 procbased_ctls_low;
437 u32 procbased_ctls_high;
438 u32 secondary_ctls_low;
439 u32 secondary_ctls_high;
440 u32 pinbased_ctls_low;
441 u32 pinbased_ctls_high;
442 u32 exit_ctls_low;
443 u32 exit_ctls_high;
444 u32 entry_ctls_low;
445 u32 entry_ctls_high;
446 u32 misc_low;
447 u32 misc_high;
448 u32 ept_caps;
449 u32 vpid_caps;
450 u64 basic;
451 u64 cr0_fixed0;
452 u64 cr0_fixed1;
453 u64 cr4_fixed0;
454 u64 cr4_fixed1;
455 u64 vmcs_enum;
456 u64 vmfunc_controls;
457};
458
Jim Mattson5b157062017-12-22 12:11:12 -0800459/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300460 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
461 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
462 */
463struct nested_vmx {
464 /* Has the level1 guest done vmxon? */
465 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400466 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400467 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300468
469 /* The guest-physical address of the current VMCS L1 keeps for L2 */
470 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700471 /*
472 * Cache of the guest's VMCS, existing outside of guest memory.
473 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700474 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700475 */
476 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300477 /*
478 * Indicates if the shadow vmcs must be updated with the
479 * data hold by vmcs12
480 */
481 bool sync_shadow_vmcs;
Paolo Bonzini74a497f2017-12-20 13:55:39 +0100482 bool dirty_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300483
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200484 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300485 /* L2 must run next, and mustn't decide to exit to L1. */
486 bool nested_run_pending;
Jim Mattsonde3a0022017-11-27 17:22:25 -0600487
488 struct loaded_vmcs vmcs02;
489
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300490 /*
Jim Mattsonde3a0022017-11-27 17:22:25 -0600491 * Guest pages referred to in the vmcs02 with host-physical
492 * pointers, so we must keep them pinned while L2 runs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300493 */
494 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800495 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800496 struct page *pi_desc_page;
497 struct pi_desc *pi_desc;
498 bool pi_pending;
499 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100500
501 struct hrtimer preemption_timer;
502 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200503
504 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
505 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800506
Wanpeng Li5c614b32015-10-13 09:18:36 -0700507 u16 vpid02;
508 u16 last_vpid;
509
Paolo Bonzini6677f3d2018-02-26 13:40:08 +0100510 struct nested_vmx_msrs msrs;
Ladi Prosek72e9cbd2017-10-11 16:54:43 +0200511
512 /* SMM related state */
513 struct {
514 /* in VMX operation on SMM entry? */
515 bool vmxon;
516 /* in guest mode on SMM entry? */
517 bool guest_mode;
518 } smm;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300519};
520
Yang Zhang01e439b2013-04-11 19:25:12 +0800521#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800522#define POSTED_INTR_SN 1
523
Yang Zhang01e439b2013-04-11 19:25:12 +0800524/* Posted-Interrupt Descriptor */
525struct pi_desc {
526 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800527 union {
528 struct {
529 /* bit 256 - Outstanding Notification */
530 u16 on : 1,
531 /* bit 257 - Suppress Notification */
532 sn : 1,
533 /* bit 271:258 - Reserved */
534 rsvd_1 : 14;
535 /* bit 279:272 - Notification Vector */
536 u8 nv;
537 /* bit 287:280 - Reserved */
538 u8 rsvd_2;
539 /* bit 319:288 - Notification Destination */
540 u32 ndst;
541 };
542 u64 control;
543 };
544 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800545} __aligned(64);
546
Yang Zhanga20ed542013-04-11 19:25:15 +0800547static bool pi_test_and_set_on(struct pi_desc *pi_desc)
548{
549 return test_and_set_bit(POSTED_INTR_ON,
550 (unsigned long *)&pi_desc->control);
551}
552
553static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
554{
555 return test_and_clear_bit(POSTED_INTR_ON,
556 (unsigned long *)&pi_desc->control);
557}
558
559static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
560{
561 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
562}
563
Feng Wuebbfc762015-09-18 22:29:46 +0800564static inline void pi_clear_sn(struct pi_desc *pi_desc)
565{
566 return clear_bit(POSTED_INTR_SN,
567 (unsigned long *)&pi_desc->control);
568}
569
570static inline void pi_set_sn(struct pi_desc *pi_desc)
571{
572 return set_bit(POSTED_INTR_SN,
573 (unsigned long *)&pi_desc->control);
574}
575
Paolo Bonziniad361092016-09-20 16:15:05 +0200576static inline void pi_clear_on(struct pi_desc *pi_desc)
577{
578 clear_bit(POSTED_INTR_ON,
579 (unsigned long *)&pi_desc->control);
580}
581
Feng Wuebbfc762015-09-18 22:29:46 +0800582static inline int pi_test_on(struct pi_desc *pi_desc)
583{
584 return test_bit(POSTED_INTR_ON,
585 (unsigned long *)&pi_desc->control);
586}
587
588static inline int pi_test_sn(struct pi_desc *pi_desc)
589{
590 return test_bit(POSTED_INTR_SN,
591 (unsigned long *)&pi_desc->control);
592}
593
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400594struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000595 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300596 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300597 u8 fail;
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100598 u8 msr_bitmap_mode;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300599 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200600 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200601 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300602 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400603 int nmsrs;
604 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800605 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400606#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300607 u64 msr_host_kernel_gs_base;
608 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400609#endif
Ashok Raj15d45072018-02-01 22:59:43 +0100610
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100611 u64 arch_capabilities;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100612 u64 spec_ctrl;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +0100613
Gleb Natapov2961e8762013-11-25 15:37:13 +0200614 u32 vm_entry_controls_shadow;
615 u32 vm_exit_controls_shadow;
Paolo Bonzini80154d72017-08-24 13:55:35 +0200616 u32 secondary_exec_control;
617
Nadav Har'Eld462b812011-05-24 15:26:10 +0300618 /*
619 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
620 * non-nested (L1) guest, it always points to vmcs01. For a nested
621 * guest (L2), it points to a different VMCS.
622 */
623 struct loaded_vmcs vmcs01;
624 struct loaded_vmcs *loaded_vmcs;
625 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300626 struct msr_autoload {
627 unsigned nr;
628 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
629 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
630 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400631 struct {
632 int loaded;
633 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300634#ifdef CONFIG_X86_64
635 u16 ds_sel, es_sel;
636#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200637 int gs_ldt_reload_needed;
638 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000639 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400640 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200641 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300642 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300643 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300644 struct kvm_segment segs[8];
645 } rmode;
646 struct {
647 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300648 struct kvm_save_segment {
649 u16 selector;
650 unsigned long base;
651 u32 limit;
652 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300653 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300654 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800655 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300656 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200657
Andi Kleena0861c02009-06-08 17:37:09 +0800658 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800659
Yang Zhang01e439b2013-04-11 19:25:12 +0800660 /* Posted interrupt descriptor */
661 struct pi_desc pi_desc;
662
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300663 /* Support for a guest hypervisor (nested VMX) */
664 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200665
666 /* Dynamic PLE window. */
667 int ple_window;
668 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800669
670 /* Support for PML */
671#define PML_ENTITY_NUM 512
672 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800673
Yunhong Jiang64672c92016-06-13 14:19:59 -0700674 /* apic deadline value in host tsc */
675 u64 hv_deadline_tsc;
676
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800677 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800678
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800679 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800680
Wanpeng Li74c55932017-11-29 01:31:20 -0800681 unsigned long host_debugctlmsr;
682
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800683 /*
684 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
685 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
686 * in msr_ia32_feature_control_valid_bits.
687 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800688 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800689 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400690};
691
Avi Kivity2fb92db2011-04-27 19:42:18 +0300692enum segment_cache_field {
693 SEG_FIELD_SEL = 0,
694 SEG_FIELD_BASE = 1,
695 SEG_FIELD_LIMIT = 2,
696 SEG_FIELD_AR = 3,
697
698 SEG_FIELD_NR = 4
699};
700
Sean Christopherson40bbb9d2018-03-20 12:17:20 -0700701static inline struct kvm_vmx *to_kvm_vmx(struct kvm *kvm)
702{
703 return container_of(kvm, struct kvm_vmx, kvm);
704}
705
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400706static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
707{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000708 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400709}
710
Feng Wuefc64402015-09-18 22:29:51 +0800711static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
712{
713 return &(to_vmx(vcpu)->pi_desc);
714}
715
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800716#define ROL16(val, n) ((u16)(((u16)(val) << (n)) | ((u16)(val) >> (16 - (n)))))
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800718#define FIELD(number, name) [ROL16(number, 6)] = VMCS12_OFFSET(name)
719#define FIELD64(number, name) \
720 FIELD(number, name), \
721 [ROL16(number##_HIGH, 6)] = VMCS12_OFFSET(name) + sizeof(u32)
Nadav Har'El22bd0352011-05-25 23:05:57 +0300722
Abel Gordon4607c2d2013-04-18 14:35:55 +0300723
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100724static u16 shadow_read_only_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100725#define SHADOW_FIELD_RO(x) x,
726#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300727};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400728static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300729 ARRAY_SIZE(shadow_read_only_fields);
730
Paolo Bonzini44900ba2017-12-13 12:58:02 +0100731static u16 shadow_read_write_fields[] = {
Paolo Bonzinic9e9dea2017-12-20 13:16:29 +0100732#define SHADOW_FIELD_RW(x) x,
733#include "vmx_shadow_fields.h"
Abel Gordon4607c2d2013-04-18 14:35:55 +0300734};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400735static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300736 ARRAY_SIZE(shadow_read_write_fields);
737
Mathias Krause772e0312012-08-30 01:30:19 +0200738static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300739 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800740 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300741 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
742 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
743 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
744 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
745 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
746 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
747 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
748 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800749 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400750 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300751 FIELD(HOST_ES_SELECTOR, host_es_selector),
752 FIELD(HOST_CS_SELECTOR, host_cs_selector),
753 FIELD(HOST_SS_SELECTOR, host_ss_selector),
754 FIELD(HOST_DS_SELECTOR, host_ds_selector),
755 FIELD(HOST_FS_SELECTOR, host_fs_selector),
756 FIELD(HOST_GS_SELECTOR, host_gs_selector),
757 FIELD(HOST_TR_SELECTOR, host_tr_selector),
758 FIELD64(IO_BITMAP_A, io_bitmap_a),
759 FIELD64(IO_BITMAP_B, io_bitmap_b),
760 FIELD64(MSR_BITMAP, msr_bitmap),
761 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
762 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
763 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
764 FIELD64(TSC_OFFSET, tsc_offset),
765 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
766 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800767 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400768 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300769 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400774 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800775 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300776 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
777 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400778 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300779 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
780 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
781 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
782 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
783 FIELD64(GUEST_PDPTR0, guest_pdptr0),
784 FIELD64(GUEST_PDPTR1, guest_pdptr1),
785 FIELD64(GUEST_PDPTR2, guest_pdptr2),
786 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100787 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300788 FIELD64(HOST_IA32_PAT, host_ia32_pat),
789 FIELD64(HOST_IA32_EFER, host_ia32_efer),
790 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
791 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
792 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
793 FIELD(EXCEPTION_BITMAP, exception_bitmap),
794 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
795 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
796 FIELD(CR3_TARGET_COUNT, cr3_target_count),
797 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
798 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
799 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
800 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
801 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
802 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
803 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
804 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
805 FIELD(TPR_THRESHOLD, tpr_threshold),
806 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
807 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
808 FIELD(VM_EXIT_REASON, vm_exit_reason),
809 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
810 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
811 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
812 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
813 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
814 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
815 FIELD(GUEST_ES_LIMIT, guest_es_limit),
816 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
817 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
818 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
819 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
820 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
821 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
822 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
823 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
824 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
825 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
826 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
827 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
828 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
829 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
830 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
831 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
832 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
833 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
834 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
835 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
836 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100837 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300838 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
839 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
840 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
841 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
842 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
843 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
844 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
845 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
846 FIELD(EXIT_QUALIFICATION, exit_qualification),
847 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
848 FIELD(GUEST_CR0, guest_cr0),
849 FIELD(GUEST_CR3, guest_cr3),
850 FIELD(GUEST_CR4, guest_cr4),
851 FIELD(GUEST_ES_BASE, guest_es_base),
852 FIELD(GUEST_CS_BASE, guest_cs_base),
853 FIELD(GUEST_SS_BASE, guest_ss_base),
854 FIELD(GUEST_DS_BASE, guest_ds_base),
855 FIELD(GUEST_FS_BASE, guest_fs_base),
856 FIELD(GUEST_GS_BASE, guest_gs_base),
857 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
858 FIELD(GUEST_TR_BASE, guest_tr_base),
859 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
860 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
861 FIELD(GUEST_DR7, guest_dr7),
862 FIELD(GUEST_RSP, guest_rsp),
863 FIELD(GUEST_RIP, guest_rip),
864 FIELD(GUEST_RFLAGS, guest_rflags),
865 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
866 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
867 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
868 FIELD(HOST_CR0, host_cr0),
869 FIELD(HOST_CR3, host_cr3),
870 FIELD(HOST_CR4, host_cr4),
871 FIELD(HOST_FS_BASE, host_fs_base),
872 FIELD(HOST_GS_BASE, host_gs_base),
873 FIELD(HOST_TR_BASE, host_tr_base),
874 FIELD(HOST_GDTR_BASE, host_gdtr_base),
875 FIELD(HOST_IDTR_BASE, host_idtr_base),
876 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
877 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
878 FIELD(HOST_RSP, host_rsp),
879 FIELD(HOST_RIP, host_rip),
880};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300881
882static inline short vmcs_field_to_offset(unsigned long field)
883{
Dan Williams085331d2018-01-31 17:47:03 -0800884 const size_t size = ARRAY_SIZE(vmcs_field_to_offset_table);
885 unsigned short offset;
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800886 unsigned index;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100887
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800888 if (field >> 15)
Andrew Honig75f139a2018-01-10 10:12:03 -0800889 return -ENOENT;
890
Jim Mattson58e9ffa2017-12-22 12:13:13 -0800891 index = ROL16(field, 6);
Linus Torvalds15303ba2018-02-10 13:16:35 -0800892 if (index >= size)
Andrew Honig75f139a2018-01-10 10:12:03 -0800893 return -ENOENT;
894
Linus Torvalds15303ba2018-02-10 13:16:35 -0800895 index = array_index_nospec(index, size);
896 offset = vmcs_field_to_offset_table[index];
Dan Williams085331d2018-01-31 17:47:03 -0800897 if (offset == 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100898 return -ENOENT;
Dan Williams085331d2018-01-31 17:47:03 -0800899 return offset;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300900}
901
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300902static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
903{
David Matlack4f2777b2016-07-13 17:16:37 -0700904 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300905}
906
Peter Feiner995f00a2017-06-30 17:26:32 -0700907static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300908static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700909static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800910static bool vmx_xsaves_supported(void);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300911static void vmx_set_segment(struct kvm_vcpu *vcpu,
912 struct kvm_segment *var, int seg);
913static void vmx_get_segment(struct kvm_vcpu *vcpu,
914 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200915static bool guest_state_valid(struct kvm_vcpu *vcpu);
916static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordon16f5b902013-04-18 14:38:25 +0300917static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200918static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
919static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
920static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
921 u16 error_code);
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100922static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu);
Ashok Raj15d45072018-02-01 22:59:43 +0100923static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
924 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300925
Avi Kivity6aa8b732006-12-10 02:21:36 -0800926static DEFINE_PER_CPU(struct vmcs *, vmxarea);
927static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300928/*
929 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
930 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
931 */
932static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800933
Feng Wubf9f6ac2015-09-18 22:29:55 +0800934/*
935 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
936 * can find which vCPU should be waken up.
937 */
938static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
939static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
940
Radim Krčmář23611332016-09-29 22:41:33 +0200941enum {
Radim Krčmář23611332016-09-29 22:41:33 +0200942 VMX_VMREAD_BITMAP,
943 VMX_VMWRITE_BITMAP,
944 VMX_BITMAP_NR
945};
946
947static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
948
Radim Krčmář23611332016-09-29 22:41:33 +0200949#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
950#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300951
Avi Kivity110312c2010-12-21 12:54:20 +0200952static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200953static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200954
Sheng Yang2384d2b2008-01-17 15:14:33 +0800955static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
956static DEFINE_SPINLOCK(vmx_vpid_lock);
957
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300958static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800959 int size;
960 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300961 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300963 u32 pin_based_exec_ctrl;
964 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800965 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300966 u32 vmexit_ctrl;
967 u32 vmentry_ctrl;
Paolo Bonzini13893092018-02-26 13:40:09 +0100968 struct nested_vmx_msrs nested;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300969} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970
Hannes Ederefff9e52008-11-28 17:02:06 +0100971static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800972 u32 ept;
973 u32 vpid;
974} vmx_capability;
975
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976#define VMX_SEGMENT_FIELD(seg) \
977 [VCPU_SREG_##seg] = { \
978 .selector = GUEST_##seg##_SELECTOR, \
979 .base = GUEST_##seg##_BASE, \
980 .limit = GUEST_##seg##_LIMIT, \
981 .ar_bytes = GUEST_##seg##_AR_BYTES, \
982 }
983
Mathias Krause772e0312012-08-30 01:30:19 +0200984static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985 unsigned selector;
986 unsigned base;
987 unsigned limit;
988 unsigned ar_bytes;
989} kvm_vmx_segment_fields[] = {
990 VMX_SEGMENT_FIELD(CS),
991 VMX_SEGMENT_FIELD(DS),
992 VMX_SEGMENT_FIELD(ES),
993 VMX_SEGMENT_FIELD(FS),
994 VMX_SEGMENT_FIELD(GS),
995 VMX_SEGMENT_FIELD(SS),
996 VMX_SEGMENT_FIELD(TR),
997 VMX_SEGMENT_FIELD(LDTR),
998};
999
Avi Kivity26bb0982009-09-07 11:14:12 +03001000static u64 host_efer;
1001
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001002static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1003
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001004/*
Brian Gerst8c065852010-07-17 09:03:26 -04001005 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001006 * away by decrementing the array size.
1007 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001008static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001009#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001010 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001011#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001012 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001013};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001015DEFINE_STATIC_KEY_FALSE(enable_evmcs);
1016
1017#define current_evmcs ((struct hv_enlightened_vmcs *)this_cpu_read(current_vmcs))
1018
1019#define KVM_EVMCS_VERSION 1
1020
1021#if IS_ENABLED(CONFIG_HYPERV)
1022static bool __read_mostly enlightened_vmcs = true;
1023module_param(enlightened_vmcs, bool, 0444);
1024
1025static inline void evmcs_write64(unsigned long field, u64 value)
1026{
1027 u16 clean_field;
1028 int offset = get_evmcs_offset(field, &clean_field);
1029
1030 if (offset < 0)
1031 return;
1032
1033 *(u64 *)((char *)current_evmcs + offset) = value;
1034
1035 current_evmcs->hv_clean_fields &= ~clean_field;
1036}
1037
1038static inline void evmcs_write32(unsigned long field, u32 value)
1039{
1040 u16 clean_field;
1041 int offset = get_evmcs_offset(field, &clean_field);
1042
1043 if (offset < 0)
1044 return;
1045
1046 *(u32 *)((char *)current_evmcs + offset) = value;
1047 current_evmcs->hv_clean_fields &= ~clean_field;
1048}
1049
1050static inline void evmcs_write16(unsigned long field, u16 value)
1051{
1052 u16 clean_field;
1053 int offset = get_evmcs_offset(field, &clean_field);
1054
1055 if (offset < 0)
1056 return;
1057
1058 *(u16 *)((char *)current_evmcs + offset) = value;
1059 current_evmcs->hv_clean_fields &= ~clean_field;
1060}
1061
1062static inline u64 evmcs_read64(unsigned long field)
1063{
1064 int offset = get_evmcs_offset(field, NULL);
1065
1066 if (offset < 0)
1067 return 0;
1068
1069 return *(u64 *)((char *)current_evmcs + offset);
1070}
1071
1072static inline u32 evmcs_read32(unsigned long field)
1073{
1074 int offset = get_evmcs_offset(field, NULL);
1075
1076 if (offset < 0)
1077 return 0;
1078
1079 return *(u32 *)((char *)current_evmcs + offset);
1080}
1081
1082static inline u16 evmcs_read16(unsigned long field)
1083{
1084 int offset = get_evmcs_offset(field, NULL);
1085
1086 if (offset < 0)
1087 return 0;
1088
1089 return *(u16 *)((char *)current_evmcs + offset);
1090}
1091
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001092static inline void evmcs_touch_msr_bitmap(void)
1093{
1094 if (unlikely(!current_evmcs))
1095 return;
1096
1097 if (current_evmcs->hv_enlightenments_control.msr_bitmap)
1098 current_evmcs->hv_clean_fields &=
1099 ~HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP;
1100}
1101
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001102static void evmcs_load(u64 phys_addr)
1103{
1104 struct hv_vp_assist_page *vp_ap =
1105 hv_get_vp_assist_page(smp_processor_id());
1106
1107 vp_ap->current_nested_vmcs = phys_addr;
1108 vp_ap->enlighten_vmentry = 1;
1109}
1110
1111static void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf)
1112{
1113 /*
1114 * Enlightened VMCSv1 doesn't support these:
1115 *
1116 * POSTED_INTR_NV = 0x00000002,
1117 * GUEST_INTR_STATUS = 0x00000810,
1118 * APIC_ACCESS_ADDR = 0x00002014,
1119 * POSTED_INTR_DESC_ADDR = 0x00002016,
1120 * EOI_EXIT_BITMAP0 = 0x0000201c,
1121 * EOI_EXIT_BITMAP1 = 0x0000201e,
1122 * EOI_EXIT_BITMAP2 = 0x00002020,
1123 * EOI_EXIT_BITMAP3 = 0x00002022,
1124 */
1125 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
1126 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1127 ~SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1128 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1129 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1130 vmcs_conf->cpu_based_2nd_exec_ctrl &=
1131 ~SECONDARY_EXEC_APIC_REGISTER_VIRT;
1132
1133 /*
1134 * GUEST_PML_INDEX = 0x00000812,
1135 * PML_ADDRESS = 0x0000200e,
1136 */
1137 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_PML;
1138
1139 /* VM_FUNCTION_CONTROL = 0x00002018, */
1140 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_ENABLE_VMFUNC;
1141
1142 /*
1143 * EPTP_LIST_ADDRESS = 0x00002024,
1144 * VMREAD_BITMAP = 0x00002026,
1145 * VMWRITE_BITMAP = 0x00002028,
1146 */
1147 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_SHADOW_VMCS;
1148
1149 /*
1150 * TSC_MULTIPLIER = 0x00002032,
1151 */
1152 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_TSC_SCALING;
1153
1154 /*
1155 * PLE_GAP = 0x00004020,
1156 * PLE_WINDOW = 0x00004022,
1157 */
1158 vmcs_conf->cpu_based_2nd_exec_ctrl &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1159
1160 /*
1161 * VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
1162 */
1163 vmcs_conf->pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
1164
1165 /*
1166 * GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
1167 * HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
1168 */
1169 vmcs_conf->vmexit_ctrl &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
1170 vmcs_conf->vmentry_ctrl &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
1171
1172 /*
1173 * Currently unsupported in KVM:
1174 * GUEST_IA32_RTIT_CTL = 0x00002814,
1175 */
1176}
1177#else /* !IS_ENABLED(CONFIG_HYPERV) */
1178static inline void evmcs_write64(unsigned long field, u64 value) {}
1179static inline void evmcs_write32(unsigned long field, u32 value) {}
1180static inline void evmcs_write16(unsigned long field, u16 value) {}
1181static inline u64 evmcs_read64(unsigned long field) { return 0; }
1182static inline u32 evmcs_read32(unsigned long field) { return 0; }
1183static inline u16 evmcs_read16(unsigned long field) { return 0; }
1184static inline void evmcs_load(u64 phys_addr) {}
1185static inline void evmcs_sanitize_exec_ctrls(struct vmcs_config *vmcs_conf) {}
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02001186static inline void evmcs_touch_msr_bitmap(void) {}
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001187#endif /* IS_ENABLED(CONFIG_HYPERV) */
1188
Jan Kiszka5bb16012016-02-09 20:14:21 +01001189static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001190{
1191 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1192 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001193 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1194}
1195
Jan Kiszka6f054852016-02-09 20:15:18 +01001196static inline bool is_debug(u32 intr_info)
1197{
1198 return is_exception_n(intr_info, DB_VECTOR);
1199}
1200
1201static inline bool is_breakpoint(u32 intr_info)
1202{
1203 return is_exception_n(intr_info, BP_VECTOR);
1204}
1205
Jan Kiszka5bb16012016-02-09 20:14:21 +01001206static inline bool is_page_fault(u32 intr_info)
1207{
1208 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001209}
1210
Gui Jianfeng31299942010-03-15 17:29:09 +08001211static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001212{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001213 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001214}
1215
Gui Jianfeng31299942010-03-15 17:29:09 +08001216static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001217{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001218 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001219}
1220
Liran Alon9e869482018-03-12 13:12:51 +02001221static inline bool is_gp_fault(u32 intr_info)
1222{
1223 return is_exception_n(intr_info, GP_VECTOR);
1224}
1225
Gui Jianfeng31299942010-03-15 17:29:09 +08001226static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001227{
1228 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1229 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1230}
1231
Gui Jianfeng31299942010-03-15 17:29:09 +08001232static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001233{
1234 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1235 INTR_INFO_VALID_MASK)) ==
1236 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1237}
1238
Linus Torvalds32d43cd2018-03-20 12:16:59 -07001239/* Undocumented: icebp/int1 */
1240static inline bool is_icebp(u32 intr_info)
1241{
1242 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1243 == (INTR_TYPE_PRIV_SW_EXCEPTION | INTR_INFO_VALID_MASK);
1244}
1245
Gui Jianfeng31299942010-03-15 17:29:09 +08001246static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001247{
Sheng Yang04547152009-04-01 15:52:31 +08001248 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001249}
1250
Gui Jianfeng31299942010-03-15 17:29:09 +08001251static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001252{
Sheng Yang04547152009-04-01 15:52:31 +08001253 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001254}
1255
Paolo Bonzini35754c92015-07-29 12:05:37 +02001256static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001257{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001258 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001259}
1260
Gui Jianfeng31299942010-03-15 17:29:09 +08001261static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001262{
Sheng Yang04547152009-04-01 15:52:31 +08001263 return vmcs_config.cpu_based_exec_ctrl &
1264 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001265}
1266
Avi Kivity774ead32007-12-26 13:57:04 +02001267static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001268{
Sheng Yang04547152009-04-01 15:52:31 +08001269 return vmcs_config.cpu_based_2nd_exec_ctrl &
1270 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1271}
1272
Yang Zhang8d146952013-01-25 10:18:50 +08001273static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1274{
1275 return vmcs_config.cpu_based_2nd_exec_ctrl &
1276 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1277}
1278
Yang Zhang83d4c282013-01-25 10:18:49 +08001279static inline bool cpu_has_vmx_apic_register_virt(void)
1280{
1281 return vmcs_config.cpu_based_2nd_exec_ctrl &
1282 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1283}
1284
Yang Zhangc7c9c562013-01-25 10:18:51 +08001285static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1286{
1287 return vmcs_config.cpu_based_2nd_exec_ctrl &
1288 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1289}
1290
Yunhong Jiang64672c92016-06-13 14:19:59 -07001291/*
1292 * Comment's format: document - errata name - stepping - processor name.
1293 * Refer from
1294 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1295 */
1296static u32 vmx_preemption_cpu_tfms[] = {
1297/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
12980x000206E6,
1299/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1300/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1301/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
13020x00020652,
1303/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
13040x00020655,
1305/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1306/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1307/*
1308 * 320767.pdf - AAP86 - B1 -
1309 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1310 */
13110x000106E5,
1312/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
13130x000106A0,
1314/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
13150x000106A1,
1316/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
13170x000106A4,
1318 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1319 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1320 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
13210x000106A5,
1322};
1323
1324static inline bool cpu_has_broken_vmx_preemption_timer(void)
1325{
1326 u32 eax = cpuid_eax(0x00000001), i;
1327
1328 /* Clear the reserved bits */
1329 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001330 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001331 if (eax == vmx_preemption_cpu_tfms[i])
1332 return true;
1333
1334 return false;
1335}
1336
1337static inline bool cpu_has_vmx_preemption_timer(void)
1338{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001339 return vmcs_config.pin_based_exec_ctrl &
1340 PIN_BASED_VMX_PREEMPTION_TIMER;
1341}
1342
Yang Zhang01e439b2013-04-11 19:25:12 +08001343static inline bool cpu_has_vmx_posted_intr(void)
1344{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001345 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1346 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001347}
1348
1349static inline bool cpu_has_vmx_apicv(void)
1350{
1351 return cpu_has_vmx_apic_register_virt() &&
1352 cpu_has_vmx_virtual_intr_delivery() &&
1353 cpu_has_vmx_posted_intr();
1354}
1355
Sheng Yang04547152009-04-01 15:52:31 +08001356static inline bool cpu_has_vmx_flexpriority(void)
1357{
1358 return cpu_has_vmx_tpr_shadow() &&
1359 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001360}
1361
Marcelo Tosattie7997942009-06-11 12:07:40 -03001362static inline bool cpu_has_vmx_ept_execute_only(void)
1363{
Gui Jianfeng31299942010-03-15 17:29:09 +08001364 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001365}
1366
Marcelo Tosattie7997942009-06-11 12:07:40 -03001367static inline bool cpu_has_vmx_ept_2m_page(void)
1368{
Gui Jianfeng31299942010-03-15 17:29:09 +08001369 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001370}
1371
Sheng Yang878403b2010-01-05 19:02:29 +08001372static inline bool cpu_has_vmx_ept_1g_page(void)
1373{
Gui Jianfeng31299942010-03-15 17:29:09 +08001374 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001375}
1376
Sheng Yang4bc9b982010-06-02 14:05:24 +08001377static inline bool cpu_has_vmx_ept_4levels(void)
1378{
1379 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1380}
1381
David Hildenbrand42aa53b2017-08-10 23:15:29 +02001382static inline bool cpu_has_vmx_ept_mt_wb(void)
1383{
1384 return vmx_capability.ept & VMX_EPTP_WB_BIT;
1385}
1386
Yu Zhang855feb62017-08-24 20:27:55 +08001387static inline bool cpu_has_vmx_ept_5levels(void)
1388{
1389 return vmx_capability.ept & VMX_EPT_PAGE_WALK_5_BIT;
1390}
1391
Xudong Hao83c3a332012-05-28 19:33:35 +08001392static inline bool cpu_has_vmx_ept_ad_bits(void)
1393{
1394 return vmx_capability.ept & VMX_EPT_AD_BIT;
1395}
1396
Gui Jianfeng31299942010-03-15 17:29:09 +08001397static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001398{
Gui Jianfeng31299942010-03-15 17:29:09 +08001399 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001400}
1401
Gui Jianfeng31299942010-03-15 17:29:09 +08001402static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001403{
Gui Jianfeng31299942010-03-15 17:29:09 +08001404 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001405}
1406
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001407static inline bool cpu_has_vmx_invvpid_single(void)
1408{
1409 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1410}
1411
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001412static inline bool cpu_has_vmx_invvpid_global(void)
1413{
1414 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1415}
1416
Wanpeng Li08d839c2017-03-23 05:30:08 -07001417static inline bool cpu_has_vmx_invvpid(void)
1418{
1419 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1420}
1421
Gui Jianfeng31299942010-03-15 17:29:09 +08001422static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001423{
Sheng Yang04547152009-04-01 15:52:31 +08001424 return vmcs_config.cpu_based_2nd_exec_ctrl &
1425 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001426}
1427
Gui Jianfeng31299942010-03-15 17:29:09 +08001428static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001429{
1430 return vmcs_config.cpu_based_2nd_exec_ctrl &
1431 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1432}
1433
Gui Jianfeng31299942010-03-15 17:29:09 +08001434static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001435{
1436 return vmcs_config.cpu_based_2nd_exec_ctrl &
1437 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1438}
1439
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001440static inline bool cpu_has_vmx_basic_inout(void)
1441{
1442 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1443}
1444
Paolo Bonzini35754c92015-07-29 12:05:37 +02001445static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001446{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001447 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001448}
1449
Gui Jianfeng31299942010-03-15 17:29:09 +08001450static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001451{
Sheng Yang04547152009-04-01 15:52:31 +08001452 return vmcs_config.cpu_based_2nd_exec_ctrl &
1453 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001454}
1455
Gui Jianfeng31299942010-03-15 17:29:09 +08001456static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001457{
1458 return vmcs_config.cpu_based_2nd_exec_ctrl &
1459 SECONDARY_EXEC_RDTSCP;
1460}
1461
Mao, Junjiead756a12012-07-02 01:18:48 +00001462static inline bool cpu_has_vmx_invpcid(void)
1463{
1464 return vmcs_config.cpu_based_2nd_exec_ctrl &
1465 SECONDARY_EXEC_ENABLE_INVPCID;
1466}
1467
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01001468static inline bool cpu_has_virtual_nmis(void)
1469{
1470 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1471}
1472
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001473static inline bool cpu_has_vmx_wbinvd_exit(void)
1474{
1475 return vmcs_config.cpu_based_2nd_exec_ctrl &
1476 SECONDARY_EXEC_WBINVD_EXITING;
1477}
1478
Abel Gordonabc4fc52013-04-18 14:35:25 +03001479static inline bool cpu_has_vmx_shadow_vmcs(void)
1480{
1481 u64 vmx_msr;
1482 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1483 /* check if the cpu supports writing r/o exit information fields */
1484 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1485 return false;
1486
1487 return vmcs_config.cpu_based_2nd_exec_ctrl &
1488 SECONDARY_EXEC_SHADOW_VMCS;
1489}
1490
Kai Huang843e4332015-01-28 10:54:28 +08001491static inline bool cpu_has_vmx_pml(void)
1492{
1493 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1494}
1495
Haozhong Zhang64903d62015-10-20 15:39:09 +08001496static inline bool cpu_has_vmx_tsc_scaling(void)
1497{
1498 return vmcs_config.cpu_based_2nd_exec_ctrl &
1499 SECONDARY_EXEC_TSC_SCALING;
1500}
1501
Bandan Das2a499e42017-08-03 15:54:41 -04001502static inline bool cpu_has_vmx_vmfunc(void)
1503{
1504 return vmcs_config.cpu_based_2nd_exec_ctrl &
1505 SECONDARY_EXEC_ENABLE_VMFUNC;
1506}
1507
Sean Christopherson64f7a112018-04-30 10:01:06 -07001508static bool vmx_umip_emulated(void)
1509{
1510 return vmcs_config.cpu_based_2nd_exec_ctrl &
1511 SECONDARY_EXEC_DESC;
1512}
1513
Sheng Yang04547152009-04-01 15:52:31 +08001514static inline bool report_flexpriority(void)
1515{
1516 return flexpriority_enabled;
1517}
1518
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001519static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1520{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001521 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.msrs.misc_low);
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001522}
1523
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001524static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1525{
1526 return vmcs12->cpu_based_vm_exec_control & bit;
1527}
1528
1529static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1530{
1531 return (vmcs12->cpu_based_vm_exec_control &
1532 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1533 (vmcs12->secondary_vm_exec_control & bit);
1534}
1535
Jan Kiszkaf4124502014-03-07 20:03:13 +01001536static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1537{
1538 return vmcs12->pin_based_vm_exec_control &
1539 PIN_BASED_VMX_PREEMPTION_TIMER;
1540}
1541
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05001542static inline bool nested_cpu_has_nmi_exiting(struct vmcs12 *vmcs12)
1543{
1544 return vmcs12->pin_based_vm_exec_control & PIN_BASED_NMI_EXITING;
1545}
1546
1547static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1548{
1549 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1550}
1551
Nadav Har'El155a97a2013-08-05 11:07:16 +03001552static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1553{
1554 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1555}
1556
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001557static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1558{
Paolo Bonzini3db13482017-08-24 14:48:03 +02001559 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001560}
1561
Bandan Dasc5f983f2017-05-05 15:25:14 -04001562static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1563{
1564 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1565}
1566
Wincy Vanf2b93282015-02-03 23:56:03 +08001567static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1568{
1569 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1570}
1571
Wanpeng Li5c614b32015-10-13 09:18:36 -07001572static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1573{
1574 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1575}
1576
Wincy Van82f0dd42015-02-03 23:57:18 +08001577static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1578{
1579 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1580}
1581
Wincy Van608406e2015-02-03 23:57:51 +08001582static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1583{
1584 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1585}
1586
Wincy Van705699a2015-02-03 23:58:17 +08001587static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1588{
1589 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1590}
1591
Bandan Das27c42a12017-08-03 15:54:42 -04001592static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1593{
1594 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1595}
1596
Bandan Das41ab9372017-08-03 15:54:43 -04001597static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1598{
1599 return nested_cpu_has_vmfunc(vmcs12) &&
1600 (vmcs12->vm_function_control &
1601 VMX_VMFUNC_EPTP_SWITCHING);
1602}
1603
Jim Mattsonef85b672016-12-12 11:01:37 -08001604static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001605{
1606 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001607 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001608}
1609
Jan Kiszka533558b2014-01-04 18:47:20 +01001610static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1611 u32 exit_intr_info,
1612 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001613static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1614 struct vmcs12 *vmcs12,
1615 u32 reason, unsigned long qualification);
1616
Rusty Russell8b9cf982007-07-30 16:31:43 +10001617static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001618{
1619 int i;
1620
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001621 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001622 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001623 return i;
1624 return -1;
1625}
1626
Sheng Yang2384d2b2008-01-17 15:14:33 +08001627static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1628{
1629 struct {
1630 u64 vpid : 16;
1631 u64 rsvd : 48;
1632 u64 gva;
1633 } operand = { vpid, 0, gva };
1634
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001635 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001636 /* CF==1 or ZF==1 --> rc = -1 */
1637 "; ja 1f ; ud2 ; 1:"
1638 : : "a"(&operand), "c"(ext) : "cc", "memory");
1639}
1640
Sheng Yang14394422008-04-28 12:24:45 +08001641static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1642{
1643 struct {
1644 u64 eptp, gpa;
1645 } operand = {eptp, gpa};
1646
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001647 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001648 /* CF==1 or ZF==1 --> rc = -1 */
1649 "; ja 1f ; ud2 ; 1:\n"
1650 : : "a" (&operand), "c" (ext) : "cc", "memory");
1651}
1652
Avi Kivity26bb0982009-09-07 11:14:12 +03001653static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001654{
1655 int i;
1656
Rusty Russell8b9cf982007-07-30 16:31:43 +10001657 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001658 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001659 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001660 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001661}
1662
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663static void vmcs_clear(struct vmcs *vmcs)
1664{
1665 u64 phys_addr = __pa(vmcs);
1666 u8 error;
1667
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001668 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001669 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001670 : "cc", "memory");
1671 if (error)
1672 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1673 vmcs, phys_addr);
1674}
1675
Nadav Har'Eld462b812011-05-24 15:26:10 +03001676static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1677{
1678 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001679 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1680 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001681 loaded_vmcs->cpu = -1;
1682 loaded_vmcs->launched = 0;
1683}
1684
Dongxiao Xu7725b892010-05-11 18:29:38 +08001685static void vmcs_load(struct vmcs *vmcs)
1686{
1687 u64 phys_addr = __pa(vmcs);
1688 u8 error;
1689
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001690 if (static_branch_unlikely(&enable_evmcs))
1691 return evmcs_load(phys_addr);
1692
Dongxiao Xu7725b892010-05-11 18:29:38 +08001693 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001694 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001695 : "cc", "memory");
1696 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001697 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001698 vmcs, phys_addr);
1699}
1700
Dave Young2965faa2015-09-09 15:38:55 -07001701#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001702/*
1703 * This bitmap is used to indicate whether the vmclear
1704 * operation is enabled on all cpus. All disabled by
1705 * default.
1706 */
1707static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1708
1709static inline void crash_enable_local_vmclear(int cpu)
1710{
1711 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1712}
1713
1714static inline void crash_disable_local_vmclear(int cpu)
1715{
1716 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1717}
1718
1719static inline int crash_local_vmclear_enabled(int cpu)
1720{
1721 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1722}
1723
1724static void crash_vmclear_local_loaded_vmcss(void)
1725{
1726 int cpu = raw_smp_processor_id();
1727 struct loaded_vmcs *v;
1728
1729 if (!crash_local_vmclear_enabled(cpu))
1730 return;
1731
1732 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1733 loaded_vmcss_on_cpu_link)
1734 vmcs_clear(v->vmcs);
1735}
1736#else
1737static inline void crash_enable_local_vmclear(int cpu) { }
1738static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001739#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001740
Nadav Har'Eld462b812011-05-24 15:26:10 +03001741static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001742{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001743 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001744 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001745
Nadav Har'Eld462b812011-05-24 15:26:10 +03001746 if (loaded_vmcs->cpu != cpu)
1747 return; /* vcpu migration can race with cpu offline */
1748 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001749 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001750 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001751 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001752
1753 /*
1754 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1755 * is before setting loaded_vmcs->vcpu to -1 which is done in
1756 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1757 * then adds the vmcs into percpu list before it is deleted.
1758 */
1759 smp_wmb();
1760
Nadav Har'Eld462b812011-05-24 15:26:10 +03001761 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001762 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763}
1764
Nadav Har'Eld462b812011-05-24 15:26:10 +03001765static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001766{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001767 int cpu = loaded_vmcs->cpu;
1768
1769 if (cpu != -1)
1770 smp_call_function_single(cpu,
1771 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001772}
1773
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001774static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001775{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001776 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001777 return;
1778
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001779 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001780 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001781}
1782
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001783static inline void vpid_sync_vcpu_global(void)
1784{
1785 if (cpu_has_vmx_invvpid_global())
1786 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1787}
1788
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001789static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001790{
1791 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001792 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001793 else
1794 vpid_sync_vcpu_global();
1795}
1796
Sheng Yang14394422008-04-28 12:24:45 +08001797static inline void ept_sync_global(void)
1798{
David Hildenbrandf5f51582017-08-24 20:51:30 +02001799 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
Sheng Yang14394422008-04-28 12:24:45 +08001800}
1801
1802static inline void ept_sync_context(u64 eptp)
1803{
David Hildenbrand0e1252d2017-08-24 20:51:28 +02001804 if (cpu_has_vmx_invept_context())
1805 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1806 else
1807 ept_sync_global();
Sheng Yang14394422008-04-28 12:24:45 +08001808}
1809
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001810static __always_inline void vmcs_check16(unsigned long field)
1811{
1812 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1813 "16-bit accessor invalid for 64-bit field");
1814 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1815 "16-bit accessor invalid for 64-bit high field");
1816 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1817 "16-bit accessor invalid for 32-bit high field");
1818 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1819 "16-bit accessor invalid for natural width field");
1820}
1821
1822static __always_inline void vmcs_check32(unsigned long field)
1823{
1824 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1825 "32-bit accessor invalid for 16-bit field");
1826 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1827 "32-bit accessor invalid for natural width field");
1828}
1829
1830static __always_inline void vmcs_check64(unsigned long field)
1831{
1832 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1833 "64-bit accessor invalid for 16-bit field");
1834 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1835 "64-bit accessor invalid for 64-bit high field");
1836 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1837 "64-bit accessor invalid for 32-bit field");
1838 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1839 "64-bit accessor invalid for natural width field");
1840}
1841
1842static __always_inline void vmcs_checkl(unsigned long field)
1843{
1844 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1845 "Natural width accessor invalid for 16-bit field");
1846 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1847 "Natural width accessor invalid for 64-bit field");
1848 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1849 "Natural width accessor invalid for 64-bit high field");
1850 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1851 "Natural width accessor invalid for 32-bit field");
1852}
1853
1854static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001855{
Avi Kivity5e520e62011-05-15 10:13:12 -04001856 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001857
Avi Kivity5e520e62011-05-15 10:13:12 -04001858 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1859 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001860 return value;
1861}
1862
Avi Kivity96304212011-05-15 10:13:13 -04001863static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001864{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001865 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001866 if (static_branch_unlikely(&enable_evmcs))
1867 return evmcs_read16(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001868 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001869}
1870
Avi Kivity96304212011-05-15 10:13:13 -04001871static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001872{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001873 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001874 if (static_branch_unlikely(&enable_evmcs))
1875 return evmcs_read32(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001876 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001877}
1878
Avi Kivity96304212011-05-15 10:13:13 -04001879static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001880{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001881 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001882 if (static_branch_unlikely(&enable_evmcs))
1883 return evmcs_read64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001884#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001885 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001886#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001887 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001888#endif
1889}
1890
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001891static __always_inline unsigned long vmcs_readl(unsigned long field)
1892{
1893 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001894 if (static_branch_unlikely(&enable_evmcs))
1895 return evmcs_read64(field);
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001896 return __vmcs_readl(field);
1897}
1898
Avi Kivitye52de1b2007-01-05 16:36:56 -08001899static noinline void vmwrite_error(unsigned long field, unsigned long value)
1900{
1901 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1902 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1903 dump_stack();
1904}
1905
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001906static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907{
1908 u8 error;
1909
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001910 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001911 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001912 if (unlikely(error))
1913 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001914}
1915
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001916static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001917{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001918 vmcs_check16(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001919 if (static_branch_unlikely(&enable_evmcs))
1920 return evmcs_write16(field, value);
1921
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001922 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001923}
1924
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001925static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001926{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001927 vmcs_check32(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001928 if (static_branch_unlikely(&enable_evmcs))
1929 return evmcs_write32(field, value);
1930
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001931 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001932}
1933
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001934static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001935{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001936 vmcs_check64(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001937 if (static_branch_unlikely(&enable_evmcs))
1938 return evmcs_write64(field, value);
1939
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001940 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001941#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001942 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001943 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001944#endif
1945}
1946
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001947static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001948{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001949 vmcs_checkl(field);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001950 if (static_branch_unlikely(&enable_evmcs))
1951 return evmcs_write64(field, value);
1952
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001953 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001954}
1955
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001956static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001957{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001958 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1959 "vmcs_clear_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001960 if (static_branch_unlikely(&enable_evmcs))
1961 return evmcs_write32(field, evmcs_read32(field) & ~mask);
1962
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001963 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1964}
1965
1966static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1967{
1968 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1969 "vmcs_set_bits does not support 64-bit fields");
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01001970 if (static_branch_unlikely(&enable_evmcs))
1971 return evmcs_write32(field, evmcs_read32(field) | mask);
1972
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001973 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001974}
1975
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001976static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1977{
1978 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1979}
1980
Gleb Natapov2961e8762013-11-25 15:37:13 +02001981static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1982{
1983 vmcs_write32(VM_ENTRY_CONTROLS, val);
1984 vmx->vm_entry_controls_shadow = val;
1985}
1986
1987static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1988{
1989 if (vmx->vm_entry_controls_shadow != val)
1990 vm_entry_controls_init(vmx, val);
1991}
1992
1993static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1994{
1995 return vmx->vm_entry_controls_shadow;
1996}
1997
1998
1999static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2000{
2001 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
2002}
2003
2004static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2005{
2006 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
2007}
2008
Paolo Bonzini8391ce42016-07-07 14:58:33 +02002009static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
2010{
2011 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
2012}
2013
Gleb Natapov2961e8762013-11-25 15:37:13 +02002014static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
2015{
2016 vmcs_write32(VM_EXIT_CONTROLS, val);
2017 vmx->vm_exit_controls_shadow = val;
2018}
2019
2020static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
2021{
2022 if (vmx->vm_exit_controls_shadow != val)
2023 vm_exit_controls_init(vmx, val);
2024}
2025
2026static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
2027{
2028 return vmx->vm_exit_controls_shadow;
2029}
2030
2031
2032static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
2033{
2034 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
2035}
2036
2037static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
2038{
2039 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
2040}
2041
Avi Kivity2fb92db2011-04-27 19:42:18 +03002042static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
2043{
2044 vmx->segment_cache.bitmask = 0;
2045}
2046
2047static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
2048 unsigned field)
2049{
2050 bool ret;
2051 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
2052
2053 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
2054 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
2055 vmx->segment_cache.bitmask = 0;
2056 }
2057 ret = vmx->segment_cache.bitmask & mask;
2058 vmx->segment_cache.bitmask |= mask;
2059 return ret;
2060}
2061
2062static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
2063{
2064 u16 *p = &vmx->segment_cache.seg[seg].selector;
2065
2066 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
2067 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
2068 return *p;
2069}
2070
2071static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
2072{
2073 ulong *p = &vmx->segment_cache.seg[seg].base;
2074
2075 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
2076 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
2077 return *p;
2078}
2079
2080static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
2081{
2082 u32 *p = &vmx->segment_cache.seg[seg].limit;
2083
2084 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
2085 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
2086 return *p;
2087}
2088
2089static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
2090{
2091 u32 *p = &vmx->segment_cache.seg[seg].ar;
2092
2093 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
2094 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
2095 return *p;
2096}
2097
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002098static void update_exception_bitmap(struct kvm_vcpu *vcpu)
2099{
2100 u32 eb;
2101
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002102 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08002103 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +02002104 /*
2105 * Guest access to VMware backdoor ports could legitimately
2106 * trigger #GP because of TSS I/O permission bitmap.
2107 * We intercept those #GP and allow access to them anyway
2108 * as VMware does.
2109 */
2110 if (enable_vmware_backdoor)
2111 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01002112 if ((vcpu->guest_debug &
2113 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
2114 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
2115 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002116 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002117 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02002118 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002119 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002120
2121 /* When we are running a nested L2 guest and L1 specified for it a
2122 * certain exception bitmap, we must trap the same exceptions and pass
2123 * them to L1. When running L2, we will only handle the exceptions
2124 * specified above if L1 did not want them.
2125 */
2126 if (is_guest_mode(vcpu))
2127 eb |= get_vmcs12(vcpu)->exception_bitmap;
2128
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002129 vmcs_write32(EXCEPTION_BITMAP, eb);
2130}
2131
Ashok Raj15d45072018-02-01 22:59:43 +01002132/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01002133 * Check if MSR is intercepted for currently loaded MSR bitmap.
2134 */
2135static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
2136{
2137 unsigned long *msr_bitmap;
2138 int f = sizeof(unsigned long);
2139
2140 if (!cpu_has_vmx_msr_bitmap())
2141 return true;
2142
2143 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
2144
2145 if (msr <= 0x1fff) {
2146 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2147 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2148 msr &= 0x1fff;
2149 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2150 }
2151
2152 return true;
2153}
2154
2155/*
Ashok Raj15d45072018-02-01 22:59:43 +01002156 * Check if MSR is intercepted for L01 MSR bitmap.
2157 */
2158static bool msr_write_intercepted_l01(struct kvm_vcpu *vcpu, u32 msr)
2159{
2160 unsigned long *msr_bitmap;
2161 int f = sizeof(unsigned long);
2162
2163 if (!cpu_has_vmx_msr_bitmap())
2164 return true;
2165
2166 msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
2167
2168 if (msr <= 0x1fff) {
2169 return !!test_bit(msr, msr_bitmap + 0x800 / f);
2170 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2171 msr &= 0x1fff;
2172 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
2173 }
2174
2175 return true;
2176}
2177
Gleb Natapov2961e8762013-11-25 15:37:13 +02002178static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2179 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002180{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002181 vm_entry_controls_clearbit(vmx, entry);
2182 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002183}
2184
Avi Kivity61d2ef22010-04-28 16:40:38 +03002185static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
2186{
2187 unsigned i;
2188 struct msr_autoload *m = &vmx->msr_autoload;
2189
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002190 switch (msr) {
2191 case MSR_EFER:
2192 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002193 clear_atomic_switch_msr_special(vmx,
2194 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002195 VM_EXIT_LOAD_IA32_EFER);
2196 return;
2197 }
2198 break;
2199 case MSR_CORE_PERF_GLOBAL_CTRL:
2200 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002201 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002202 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2203 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2204 return;
2205 }
2206 break;
Avi Kivity110312c2010-12-21 12:54:20 +02002207 }
2208
Avi Kivity61d2ef22010-04-28 16:40:38 +03002209 for (i = 0; i < m->nr; ++i)
2210 if (m->guest[i].index == msr)
2211 break;
2212
2213 if (i == m->nr)
2214 return;
2215 --m->nr;
2216 m->guest[i] = m->guest[m->nr];
2217 m->host[i] = m->host[m->nr];
2218 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2219 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2220}
2221
Gleb Natapov2961e8762013-11-25 15:37:13 +02002222static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
2223 unsigned long entry, unsigned long exit,
2224 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
2225 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002226{
2227 vmcs_write64(guest_val_vmcs, guest_val);
2228 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02002229 vm_entry_controls_setbit(vmx, entry);
2230 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002231}
2232
Avi Kivity61d2ef22010-04-28 16:40:38 +03002233static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
2234 u64 guest_val, u64 host_val)
2235{
2236 unsigned i;
2237 struct msr_autoload *m = &vmx->msr_autoload;
2238
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002239 switch (msr) {
2240 case MSR_EFER:
2241 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002242 add_atomic_switch_msr_special(vmx,
2243 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002244 VM_EXIT_LOAD_IA32_EFER,
2245 GUEST_IA32_EFER,
2246 HOST_IA32_EFER,
2247 guest_val, host_val);
2248 return;
2249 }
2250 break;
2251 case MSR_CORE_PERF_GLOBAL_CTRL:
2252 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002253 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002254 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
2255 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
2256 GUEST_IA32_PERF_GLOBAL_CTRL,
2257 HOST_IA32_PERF_GLOBAL_CTRL,
2258 guest_val, host_val);
2259 return;
2260 }
2261 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01002262 case MSR_IA32_PEBS_ENABLE:
2263 /* PEBS needs a quiescent period after being disabled (to write
2264 * a record). Disabling PEBS through VMX MSR swapping doesn't
2265 * provide that period, so a CPU could write host's record into
2266 * guest's memory.
2267 */
2268 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02002269 }
2270
Avi Kivity61d2ef22010-04-28 16:40:38 +03002271 for (i = 0; i < m->nr; ++i)
2272 if (m->guest[i].index == msr)
2273 break;
2274
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002275 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02002276 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02002277 "Can't add msr %x\n", msr);
2278 return;
2279 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03002280 ++m->nr;
2281 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
2282 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
2283 }
2284
2285 m->guest[i].index = msr;
2286 m->guest[i].value = guest_val;
2287 m->host[i].index = msr;
2288 m->host[i].value = host_val;
2289}
2290
Avi Kivity92c0d902009-10-29 11:00:16 +02002291static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002292{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002293 u64 guest_efer = vmx->vcpu.arch.efer;
2294 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002295
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002296 if (!enable_ept) {
2297 /*
2298 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2299 * host CPUID is more efficient than testing guest CPUID
2300 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2301 */
2302 if (boot_cpu_has(X86_FEATURE_SMEP))
2303 guest_efer |= EFER_NX;
2304 else if (!(guest_efer & EFER_NX))
2305 ignore_bits |= EFER_NX;
2306 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002307
Avi Kivity51c6cf62007-08-29 03:48:05 +03002308 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002309 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002310 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002311 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002312#ifdef CONFIG_X86_64
2313 ignore_bits |= EFER_LMA | EFER_LME;
2314 /* SCE is meaningful only in long mode on Intel */
2315 if (guest_efer & EFER_LMA)
2316 ignore_bits &= ~(u64)EFER_SCE;
2317#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002318
2319 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002320
2321 /*
2322 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2323 * On CPUs that support "load IA32_EFER", always switch EFER
2324 * atomically, since it's faster than switching it manually.
2325 */
2326 if (cpu_has_load_ia32_efer ||
2327 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002328 if (!(guest_efer & EFER_LMA))
2329 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002330 if (guest_efer != host_efer)
2331 add_atomic_switch_msr(vmx, MSR_EFER,
2332 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002333 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002334 } else {
2335 guest_efer &= ~ignore_bits;
2336 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002337
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002338 vmx->guest_msrs[efer_offset].data = guest_efer;
2339 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2340
2341 return true;
2342 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002343}
2344
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002345#ifdef CONFIG_X86_32
2346/*
2347 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2348 * VMCS rather than the segment table. KVM uses this helper to figure
2349 * out the current bases to poke them into the VMCS before entry.
2350 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002351static unsigned long segment_base(u16 selector)
2352{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002353 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002354 unsigned long v;
2355
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002356 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002357 return 0;
2358
Thomas Garnier45fc8752017-03-14 10:05:08 -07002359 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002360
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002361 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002362 u16 ldt_selector = kvm_read_ldt();
2363
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002364 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002365 return 0;
2366
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002367 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002368 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002369 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002370 return v;
2371}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002372#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002373
Avi Kivity04d2cc72007-09-10 18:10:54 +03002374static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002375{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002376 struct vcpu_vmx *vmx = to_vmx(vcpu);
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002377#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002378 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02002379#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03002380 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002381
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002382 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002383 return;
2384
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002385 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002386 /*
2387 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2388 * allow segment selectors with cpl > 0 or ti == 1.
2389 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002390 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002391 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002392
2393#ifdef CONFIG_X86_64
2394 save_fsgs_for_kvm();
2395 vmx->host_state.fs_sel = current->thread.fsindex;
2396 vmx->host_state.gs_sel = current->thread.gsindex;
2397#else
Avi Kivity9581d442010-10-19 16:46:55 +02002398 savesegment(fs, vmx->host_state.fs_sel);
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002399 savesegment(gs, vmx->host_state.gs_sel);
2400#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002401 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002402 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002403 vmx->host_state.fs_reload_needed = 0;
2404 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002405 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002406 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002407 }
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002408 if (!(vmx->host_state.gs_sel & 7))
2409 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002410 else {
2411 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002412 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002413 }
2414
2415#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002416 savesegment(ds, vmx->host_state.ds_sel);
2417 savesegment(es, vmx->host_state.es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002418
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002419 vmcs_writel(HOST_FS_BASE, current->thread.fsbase);
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01002420 vmcs_writel(HOST_GS_BASE, cpu_kernelmode_gs_base(cpu));
Avi Kivity707c0872007-05-02 17:33:43 +03002421
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01002422 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Avi Kivityc8770e72010-11-11 12:37:26 +02002423 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002424 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03002425#else
2426 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2427 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
2428#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002429 if (boot_cpu_has(X86_FEATURE_MPX))
2430 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002431 for (i = 0; i < vmx->save_nmsrs; ++i)
2432 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002433 vmx->guest_msrs[i].data,
2434 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002435}
2436
Avi Kivitya9b21b62008-06-24 11:48:49 +03002437static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002438{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002439 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002440 return;
2441
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002442 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002443 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002444#ifdef CONFIG_X86_64
2445 if (is_long_mode(&vmx->vcpu))
2446 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2447#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002448 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002449 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002450#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002451 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002452#else
2453 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002454#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002455 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002456 if (vmx->host_state.fs_reload_needed)
2457 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002458#ifdef CONFIG_X86_64
2459 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2460 loadsegment(ds, vmx->host_state.ds_sel);
2461 loadsegment(es, vmx->host_state.es_sel);
2462 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002463#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002464 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002465#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002466 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002467#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002468 if (vmx->host_state.msr_host_bndcfgs)
2469 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002470 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002471}
2472
Avi Kivitya9b21b62008-06-24 11:48:49 +03002473static void vmx_load_host_state(struct vcpu_vmx *vmx)
2474{
2475 preempt_disable();
2476 __vmx_load_host_state(vmx);
2477 preempt_enable();
2478}
2479
Feng Wu28b835d2015-09-18 22:29:54 +08002480static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2481{
2482 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2483 struct pi_desc old, new;
2484 unsigned int dest;
2485
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002486 /*
2487 * In case of hot-plug or hot-unplug, we may have to undo
2488 * vmx_vcpu_pi_put even if there is no assigned device. And we
2489 * always keep PI.NDST up to date for simplicity: it makes the
2490 * code easier, and CPU migration is not a fast path.
2491 */
2492 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08002493 return;
2494
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002495 /*
2496 * First handle the simple case where no cmpxchg is necessary; just
2497 * allow posting non-urgent interrupts.
2498 *
2499 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
2500 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
2501 * expects the VCPU to be on the blocked_vcpu_list that matches
2502 * PI.NDST.
2503 */
2504 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
2505 vcpu->cpu == cpu) {
2506 pi_clear_sn(pi_desc);
2507 return;
2508 }
2509
2510 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08002511 do {
2512 old.control = new.control = pi_desc->control;
2513
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002514 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08002515
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02002516 if (x2apic_enabled())
2517 new.ndst = dest;
2518 else
2519 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08002520
Feng Wu28b835d2015-09-18 22:29:54 +08002521 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02002522 } while (cmpxchg64(&pi_desc->control, old.control,
2523 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08002524}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002525
Peter Feinerc95ba922016-08-17 09:36:47 -07002526static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2527{
2528 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2529 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2530}
2531
Avi Kivity6aa8b732006-12-10 02:21:36 -08002532/*
2533 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2534 * vcpu mutex is already taken.
2535 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002536static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002537{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002538 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002539 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002540
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002541 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002542 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002543 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002544 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002545
2546 /*
2547 * Read loaded_vmcs->cpu should be before fetching
2548 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2549 * See the comments in __loaded_vmcs_clear().
2550 */
2551 smp_rmb();
2552
Nadav Har'Eld462b812011-05-24 15:26:10 +03002553 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2554 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002555 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002556 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002557 }
2558
2559 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2560 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2561 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01002562 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002563 }
2564
2565 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002566 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002567 unsigned long sysenter_esp;
2568
2569 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002570
Avi Kivity6aa8b732006-12-10 02:21:36 -08002571 /*
2572 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002573 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002574 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002575 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01002576 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002577 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002578
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002579 /*
2580 * VM exits change the host TR limit to 0x67 after a VM
2581 * exit. This is okay, since 0x67 covers everything except
2582 * the IO bitmap and have have code to handle the IO bitmap
2583 * being lost after a VM exit.
2584 */
2585 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2586
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2588 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002589
Nadav Har'Eld462b812011-05-24 15:26:10 +03002590 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002591 }
Feng Wu28b835d2015-09-18 22:29:54 +08002592
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002593 /* Setup TSC multiplier */
2594 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002595 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2596 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002597
Feng Wu28b835d2015-09-18 22:29:54 +08002598 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002599 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08002600 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08002601}
2602
2603static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2604{
2605 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2606
2607 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002608 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2609 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002610 return;
2611
2612 /* Set SN when the vCPU is preempted */
2613 if (vcpu->preempted)
2614 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615}
2616
2617static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2618{
Feng Wu28b835d2015-09-18 22:29:54 +08002619 vmx_vcpu_pi_put(vcpu);
2620
Avi Kivitya9b21b62008-06-24 11:48:49 +03002621 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622}
2623
Wanpeng Lif244dee2017-07-20 01:11:54 -07002624static bool emulation_required(struct kvm_vcpu *vcpu)
2625{
2626 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2627}
2628
Avi Kivityedcafe32009-12-30 18:07:40 +02002629static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2630
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002631/*
2632 * Return the cr0 value that a nested guest would read. This is a combination
2633 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2634 * its hypervisor (cr0_read_shadow).
2635 */
2636static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2637{
2638 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2639 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2640}
2641static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2642{
2643 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2644 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2645}
2646
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2648{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002649 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002650
Avi Kivity6de12732011-03-07 12:51:22 +02002651 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2652 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2653 rflags = vmcs_readl(GUEST_RFLAGS);
2654 if (to_vmx(vcpu)->rmode.vm86_active) {
2655 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2656 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2657 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2658 }
2659 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002660 }
Avi Kivity6de12732011-03-07 12:51:22 +02002661 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002662}
2663
2664static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2665{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002666 unsigned long old_rflags = vmx_get_rflags(vcpu);
2667
Avi Kivity6de12732011-03-07 12:51:22 +02002668 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2669 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002670 if (to_vmx(vcpu)->rmode.vm86_active) {
2671 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002672 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002673 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002675
2676 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2677 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678}
2679
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002680static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002681{
2682 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2683 int ret = 0;
2684
2685 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002686 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002687 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002688 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002689
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002690 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002691}
2692
2693static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2694{
2695 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2696 u32 interruptibility = interruptibility_old;
2697
2698 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2699
Jan Kiszka48005f62010-02-19 19:38:07 +01002700 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002701 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002702 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002703 interruptibility |= GUEST_INTR_STATE_STI;
2704
2705 if ((interruptibility != interruptibility_old))
2706 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2707}
2708
Avi Kivity6aa8b732006-12-10 02:21:36 -08002709static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2710{
2711 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002713 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002714 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002715 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002716
Glauber Costa2809f5d2009-05-12 16:21:05 -04002717 /* skipping an emulated instruction also counts */
2718 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002719}
2720
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002721static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2722 unsigned long exit_qual)
2723{
2724 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2725 unsigned int nr = vcpu->arch.exception.nr;
2726 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2727
2728 if (vcpu->arch.exception.has_error_code) {
2729 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2730 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2731 }
2732
2733 if (kvm_exception_is_soft(nr))
2734 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2735 else
2736 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2737
2738 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2739 vmx_get_nmi_mask(vcpu))
2740 intr_info |= INTR_INFO_UNBLOCK_NMI;
2741
2742 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2743}
2744
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002745/*
2746 * KVM wants to inject page-faults which it got to the guest. This function
2747 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002748 */
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002749static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned long *exit_qual)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002750{
2751 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002752 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002753
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002754 if (nr == PF_VECTOR) {
2755 if (vcpu->arch.exception.nested_apf) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002756 *exit_qual = vcpu->arch.apf.nested_apf_token;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002757 return 1;
2758 }
2759 /*
2760 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2761 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2762 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2763 * can be written only when inject_pending_event runs. This should be
2764 * conditional on a new capability---if the capability is disabled,
2765 * kvm_multiple_exception would write the ancillary information to
2766 * CR2 or DR6, for backwards ABI-compatibility.
2767 */
2768 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2769 vcpu->arch.exception.error_code)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002770 *exit_qual = vcpu->arch.cr2;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002771 return 1;
2772 }
2773 } else {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002774 if (vmcs12->exception_bitmap & (1u << nr)) {
Wanpeng Libfcf83b2017-08-24 03:35:11 -07002775 if (nr == DB_VECTOR)
2776 *exit_qual = vcpu->arch.dr6;
2777 else
2778 *exit_qual = 0;
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002779 return 1;
2780 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002781 }
2782
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002783 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002784}
2785
Wanpeng Licaa057a2018-03-12 04:53:03 -07002786static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
2787{
2788 /*
2789 * Ensure that we clear the HLT state in the VMCS. We don't need to
2790 * explicitly skip the instruction because if the HLT state is set,
2791 * then the instruction is already executing and RIP has already been
2792 * advanced.
2793 */
2794 if (kvm_hlt_in_guest(vcpu->kvm) &&
2795 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
2796 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
2797}
2798
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002799static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002800{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002801 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002802 unsigned nr = vcpu->arch.exception.nr;
2803 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002804 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002805 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002806
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002807 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002808 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002809 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2810 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002811
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002812 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002813 int inc_eip = 0;
2814 if (kvm_exception_is_soft(nr))
2815 inc_eip = vcpu->arch.event_exit_inst_len;
2816 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002817 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002818 return;
2819 }
2820
Sean Christophersonadd5ff72018-03-23 09:34:00 -07002821 WARN_ON_ONCE(vmx->emulation_required);
2822
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002823 if (kvm_exception_is_soft(nr)) {
2824 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2825 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002826 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2827 } else
2828 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2829
2830 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07002831
2832 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02002833}
2834
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002835static bool vmx_rdtscp_supported(void)
2836{
2837 return cpu_has_vmx_rdtscp();
2838}
2839
Mao, Junjiead756a12012-07-02 01:18:48 +00002840static bool vmx_invpcid_supported(void)
2841{
2842 return cpu_has_vmx_invpcid() && enable_ept;
2843}
2844
Avi Kivity6aa8b732006-12-10 02:21:36 -08002845/*
Eddie Donga75beee2007-05-17 18:55:15 +03002846 * Swap MSR entry in host/guest MSR entry array.
2847 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002848static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002849{
Avi Kivity26bb0982009-09-07 11:14:12 +03002850 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002851
2852 tmp = vmx->guest_msrs[to];
2853 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2854 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002855}
2856
2857/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002858 * Set up the vmcs to automatically save and restore system
2859 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2860 * mode, as fiddling with msrs is very expensive.
2861 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002862static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002863{
Avi Kivity26bb0982009-09-07 11:14:12 +03002864 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002865
Eddie Donga75beee2007-05-17 18:55:15 +03002866 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002867#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002868 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002869 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002870 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002871 move_msr_up(vmx, index, save_nmsrs++);
2872 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002873 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002874 move_msr_up(vmx, index, save_nmsrs++);
2875 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002876 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002877 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002878 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02002879 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002880 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002881 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002882 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002883 * if efer.sce is enabled.
2884 */
Brian Gerst8c065852010-07-17 09:03:26 -04002885 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002886 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002887 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002888 }
Eddie Donga75beee2007-05-17 18:55:15 +03002889#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002890 index = __find_msr_index(vmx, MSR_EFER);
2891 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002892 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002893
Avi Kivity26bb0982009-09-07 11:14:12 +03002894 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002895
Yang Zhang8d146952013-01-25 10:18:50 +08002896 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002897 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002898}
2899
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02002900static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002901{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02002902 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002903
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02002904 if (is_guest_mode(vcpu) &&
2905 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
2906 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
2907
2908 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909}
2910
2911/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002912 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002913 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002914static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002915{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002916 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002917 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002918 * We're here if L1 chose not to trap WRMSR to TSC. According
2919 * to the spec, this should set L1's TSC; The offset that L1
2920 * set for L2 remains unchanged, and still needs to be added
2921 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002922 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002923 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002924 /* recalculate vmcs02.TSC_OFFSET: */
2925 vmcs12 = get_vmcs12(vcpu);
2926 vmcs_write64(TSC_OFFSET, offset +
2927 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2928 vmcs12->tsc_offset : 0));
2929 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002930 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2931 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002932 vmcs_write64(TSC_OFFSET, offset);
2933 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002934}
2935
Nadav Har'El801d3422011-05-25 23:02:23 +03002936/*
2937 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2938 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2939 * all guests if the "nested" module option is off, and can also be disabled
2940 * for a single guest by disabling its VMX cpuid bit.
2941 */
2942static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2943{
Radim Krčmářd6321d42017-08-05 00:12:49 +02002944 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03002945}
2946
Avi Kivity6aa8b732006-12-10 02:21:36 -08002947/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002948 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2949 * returned for the various VMX controls MSRs when nested VMX is enabled.
2950 * The same values should also be used to verify that vmcs12 control fields are
2951 * valid during nested entry from L1 to L2.
2952 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2953 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2954 * bit in the high half is on if the corresponding bit in the control field
2955 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002956 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002957static void nested_vmx_setup_ctls_msrs(struct nested_vmx_msrs *msrs, bool apicv)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002958{
Paolo Bonzini13893092018-02-26 13:40:09 +01002959 if (!nested) {
2960 memset(msrs, 0, sizeof(*msrs));
2961 return;
2962 }
2963
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002964 /*
2965 * Note that as a general rule, the high half of the MSRs (bits in
2966 * the control fields which may be 1) should be initialized by the
2967 * intersection of the underlying hardware's MSR (i.e., features which
2968 * can be supported) and the list of features we want to expose -
2969 * because they are known to be properly supported in our code.
2970 * Also, usually, the low half of the MSRs (bits which must be 1) can
2971 * be set to 0, meaning that L1 may turn off any of these bits. The
2972 * reason is that if one of these bits is necessary, it will appear
2973 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2974 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002975 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002976 * These rules have exceptions below.
2977 */
2978
2979 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002980 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002981 msrs->pinbased_ctls_low,
2982 msrs->pinbased_ctls_high);
2983 msrs->pinbased_ctls_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08002984 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002985 msrs->pinbased_ctls_high &=
Wincy Vanb9c237b2015-02-03 23:56:30 +08002986 PIN_BASED_EXT_INTR_MASK |
2987 PIN_BASED_NMI_EXITING |
Paolo Bonzini13893092018-02-26 13:40:09 +01002988 PIN_BASED_VIRTUAL_NMIS |
2989 (apicv ? PIN_BASED_POSTED_INTR : 0);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002990 msrs->pinbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08002991 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002992 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002993
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002994 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002995 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01002996 msrs->exit_ctls_low,
2997 msrs->exit_ctls_high);
2998 msrs->exit_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08002999 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04003000
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003001 msrs->exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003002#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08003003 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003004#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01003005 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003006 msrs->exit_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003007 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003008 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04003009 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
3010
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003011 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003012 msrs->exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003013
Jan Kiszka2996fca2014-06-16 13:59:43 +02003014 /* We support free control of debug control saving. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003015 msrs->exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003016
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003017 /* entry controls */
3018 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003019 msrs->entry_ctls_low,
3020 msrs->entry_ctls_high);
3021 msrs->entry_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003022 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003023 msrs->entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02003024#ifdef CONFIG_X86_64
3025 VM_ENTRY_IA32E_MODE |
3026#endif
3027 VM_ENTRY_LOAD_IA32_PAT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003028 msrs->entry_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003029 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003030 if (kvm_mpx_supported())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003031 msrs->entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02003032
Jan Kiszka2996fca2014-06-16 13:59:43 +02003033 /* We support free control of debug control loading. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003034 msrs->entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02003035
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003036 /* cpu-based controls */
3037 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003038 msrs->procbased_ctls_low,
3039 msrs->procbased_ctls_high);
3040 msrs->procbased_ctls_low =
Wincy Vanb9c237b2015-02-03 23:56:30 +08003041 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003042 msrs->procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01003043 CPU_BASED_VIRTUAL_INTR_PENDING |
3044 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003045 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
3046 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
3047 CPU_BASED_CR3_STORE_EXITING |
3048#ifdef CONFIG_X86_64
3049 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
3050#endif
3051 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03003052 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
3053 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
3054 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
3055 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003056 /*
3057 * We can allow some features even when not supported by the
3058 * hardware. For example, L1 can specify an MSR bitmap - and we
3059 * can use it to avoid exits to L1 - even when L0 runs L2
3060 * without MSR bitmaps.
3061 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003062 msrs->procbased_ctls_high |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003063 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02003064 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003065
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003066 /* We support free control of CR3 access interception. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003067 msrs->procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02003068 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
3069
Paolo Bonzini80154d72017-08-24 13:55:35 +02003070 /*
3071 * secondary cpu-based controls. Do not include those that
3072 * depend on CPUID bits, they are added later by vmx_cpuid_update.
3073 */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003074 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003075 msrs->secondary_ctls_low,
3076 msrs->secondary_ctls_high);
3077 msrs->secondary_ctls_low = 0;
3078 msrs->secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01003079 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini1b073042016-10-25 16:06:30 +02003080 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08003081 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08003082 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08003083 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Paolo Bonzini3db13482017-08-24 14:48:03 +02003084 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01003085
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003086 if (enable_ept) {
3087 /* nested EPT: emulate EPT also to L1 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003088 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003089 SECONDARY_EXEC_ENABLE_EPT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003090 msrs->ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003091 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04003092 if (cpu_has_vmx_ept_execute_only())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003093 msrs->ept_caps |=
Bandan Das02120c42016-07-12 18:18:52 -04003094 VMX_EPT_EXECUTE_ONLY_BIT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003095 msrs->ept_caps &= vmx_capability.ept;
3096 msrs->ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01003097 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
3098 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003099 if (enable_ept_ad_bits) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003100 msrs->secondary_ctls_high |=
Bandan Das03efce62017-05-05 15:25:15 -04003101 SECONDARY_EXEC_ENABLE_PML;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003102 msrs->ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04003103 }
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003104 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02003105
Bandan Das27c42a12017-08-03 15:54:42 -04003106 if (cpu_has_vmx_vmfunc()) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003107 msrs->secondary_ctls_high |=
Bandan Das27c42a12017-08-03 15:54:42 -04003108 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04003109 /*
3110 * Advertise EPTP switching unconditionally
3111 * since we emulate it
3112 */
Wanpeng Li575b3a22017-10-19 07:00:34 +08003113 if (enable_ept)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003114 msrs->vmfunc_controls =
Wanpeng Li575b3a22017-10-19 07:00:34 +08003115 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04003116 }
3117
Paolo Bonzinief697a72016-03-18 16:58:38 +01003118 /*
3119 * Old versions of KVM use the single-context version without
3120 * checking for support, so declare that it is supported even
3121 * though it is treated as global context. The alternative is
3122 * not failing the single-context invvpid, and it is worse.
3123 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003124 if (enable_vpid) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003125 msrs->secondary_ctls_high |=
Wanpeng Li63cb6d52017-03-20 21:18:53 -07003126 SECONDARY_EXEC_ENABLE_VPID;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003127 msrs->vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03003128 VMX_VPID_EXTENT_SUPPORTED_MASK;
David Hildenbrand1c13bff2017-08-24 20:51:33 +02003129 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07003130
Radim Krčmář0790ec12015-03-17 14:02:32 +01003131 if (enable_unrestricted_guest)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003132 msrs->secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01003133 SECONDARY_EXEC_UNRESTRICTED_GUEST;
3134
Jan Kiszkac18911a2013-03-13 16:06:41 +01003135 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08003136 rdmsr(MSR_IA32_VMX_MISC,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003137 msrs->misc_low,
3138 msrs->misc_high);
3139 msrs->misc_low &= VMX_MISC_SAVE_EFER_LMA;
3140 msrs->misc_low |=
Wincy Vanb9c237b2015-02-03 23:56:30 +08003141 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01003142 VMX_MISC_ACTIVITY_HLT;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003143 msrs->misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003144
3145 /*
3146 * This MSR reports some information about VMX support. We
3147 * should return information about the VMX we emulate for the
3148 * guest, and the VMCS structure we give it - not about the
3149 * VMX support of the underlying hardware.
3150 */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003151 msrs->basic =
David Matlack62cc6b9d2016-11-29 18:14:07 -08003152 VMCS12_REVISION |
3153 VMX_BASIC_TRUE_CTLS |
3154 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
3155 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
3156
3157 if (cpu_has_vmx_basic_inout())
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003158 msrs->basic |= VMX_BASIC_INOUT;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003159
3160 /*
David Matlack8322ebb2016-11-29 18:14:09 -08003161 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08003162 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
3163 * We picked the standard core2 setting.
3164 */
3165#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
3166#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003167 msrs->cr0_fixed0 = VMXON_CR0_ALWAYSON;
3168 msrs->cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08003169
3170 /* These MSRs specify bits which the guest must keep fixed off. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003171 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, msrs->cr0_fixed1);
3172 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, msrs->cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003173
3174 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003175 msrs->vmcs_enum = VMCS12_MAX_FIELD_INDEX << 1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003176}
3177
David Matlack38991522016-11-29 18:14:08 -08003178/*
3179 * if fixed0[i] == 1: val[i] must be 1
3180 * if fixed1[i] == 0: val[i] must be 0
3181 */
3182static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
3183{
3184 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003185}
3186
3187static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
3188{
David Matlack38991522016-11-29 18:14:08 -08003189 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003190}
3191
3192static inline u64 vmx_control_msr(u32 low, u32 high)
3193{
3194 return low | ((u64)high << 32);
3195}
3196
David Matlack62cc6b9d2016-11-29 18:14:07 -08003197static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
3198{
3199 superset &= mask;
3200 subset &= mask;
3201
3202 return (superset | subset) == superset;
3203}
3204
3205static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
3206{
3207 const u64 feature_and_reserved =
3208 /* feature (except bit 48; see below) */
3209 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
3210 /* reserved */
3211 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003212 u64 vmx_basic = vmx->nested.msrs.basic;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003213
3214 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
3215 return -EINVAL;
3216
3217 /*
3218 * KVM does not emulate a version of VMX that constrains physical
3219 * addresses of VMX structures (e.g. VMCS) to 32-bits.
3220 */
3221 if (data & BIT_ULL(48))
3222 return -EINVAL;
3223
3224 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
3225 vmx_basic_vmcs_revision_id(data))
3226 return -EINVAL;
3227
3228 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
3229 return -EINVAL;
3230
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003231 vmx->nested.msrs.basic = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003232 return 0;
3233}
3234
3235static int
3236vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3237{
3238 u64 supported;
3239 u32 *lowp, *highp;
3240
3241 switch (msr_index) {
3242 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003243 lowp = &vmx->nested.msrs.pinbased_ctls_low;
3244 highp = &vmx->nested.msrs.pinbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003245 break;
3246 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003247 lowp = &vmx->nested.msrs.procbased_ctls_low;
3248 highp = &vmx->nested.msrs.procbased_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003249 break;
3250 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003251 lowp = &vmx->nested.msrs.exit_ctls_low;
3252 highp = &vmx->nested.msrs.exit_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003253 break;
3254 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003255 lowp = &vmx->nested.msrs.entry_ctls_low;
3256 highp = &vmx->nested.msrs.entry_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003257 break;
3258 case MSR_IA32_VMX_PROCBASED_CTLS2:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003259 lowp = &vmx->nested.msrs.secondary_ctls_low;
3260 highp = &vmx->nested.msrs.secondary_ctls_high;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003261 break;
3262 default:
3263 BUG();
3264 }
3265
3266 supported = vmx_control_msr(*lowp, *highp);
3267
3268 /* Check must-be-1 bits are still 1. */
3269 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3270 return -EINVAL;
3271
3272 /* Check must-be-0 bits are still 0. */
3273 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3274 return -EINVAL;
3275
3276 *lowp = data;
3277 *highp = data >> 32;
3278 return 0;
3279}
3280
3281static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3282{
3283 const u64 feature_and_reserved_bits =
3284 /* feature */
3285 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3286 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3287 /* reserved */
3288 GENMASK_ULL(13, 9) | BIT_ULL(31);
3289 u64 vmx_misc;
3290
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003291 vmx_misc = vmx_control_msr(vmx->nested.msrs.misc_low,
3292 vmx->nested.msrs.misc_high);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003293
3294 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3295 return -EINVAL;
3296
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003297 if ((vmx->nested.msrs.pinbased_ctls_high &
David Matlack62cc6b9d2016-11-29 18:14:07 -08003298 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3299 vmx_misc_preemption_timer_rate(data) !=
3300 vmx_misc_preemption_timer_rate(vmx_misc))
3301 return -EINVAL;
3302
3303 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3304 return -EINVAL;
3305
3306 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3307 return -EINVAL;
3308
3309 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3310 return -EINVAL;
3311
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003312 vmx->nested.msrs.misc_low = data;
3313 vmx->nested.msrs.misc_high = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003314 return 0;
3315}
3316
3317static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3318{
3319 u64 vmx_ept_vpid_cap;
3320
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003321 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.msrs.ept_caps,
3322 vmx->nested.msrs.vpid_caps);
David Matlack62cc6b9d2016-11-29 18:14:07 -08003323
3324 /* Every bit is either reserved or a feature bit. */
3325 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3326 return -EINVAL;
3327
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003328 vmx->nested.msrs.ept_caps = data;
3329 vmx->nested.msrs.vpid_caps = data >> 32;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003330 return 0;
3331}
3332
3333static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3334{
3335 u64 *msr;
3336
3337 switch (msr_index) {
3338 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003339 msr = &vmx->nested.msrs.cr0_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003340 break;
3341 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003342 msr = &vmx->nested.msrs.cr4_fixed0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003343 break;
3344 default:
3345 BUG();
3346 }
3347
3348 /*
3349 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3350 * must be 1 in the restored value.
3351 */
3352 if (!is_bitwise_subset(data, *msr, -1ULL))
3353 return -EINVAL;
3354
3355 *msr = data;
3356 return 0;
3357}
3358
3359/*
3360 * Called when userspace is restoring VMX MSRs.
3361 *
3362 * Returns 0 on success, non-0 otherwise.
3363 */
3364static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3365{
3366 struct vcpu_vmx *vmx = to_vmx(vcpu);
3367
3368 switch (msr_index) {
3369 case MSR_IA32_VMX_BASIC:
3370 return vmx_restore_vmx_basic(vmx, data);
3371 case MSR_IA32_VMX_PINBASED_CTLS:
3372 case MSR_IA32_VMX_PROCBASED_CTLS:
3373 case MSR_IA32_VMX_EXIT_CTLS:
3374 case MSR_IA32_VMX_ENTRY_CTLS:
3375 /*
3376 * The "non-true" VMX capability MSRs are generated from the
3377 * "true" MSRs, so we do not support restoring them directly.
3378 *
3379 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3380 * should restore the "true" MSRs with the must-be-1 bits
3381 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3382 * DEFAULT SETTINGS".
3383 */
3384 return -EINVAL;
3385 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3386 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3387 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3388 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3389 case MSR_IA32_VMX_PROCBASED_CTLS2:
3390 return vmx_restore_control_msr(vmx, msr_index, data);
3391 case MSR_IA32_VMX_MISC:
3392 return vmx_restore_vmx_misc(vmx, data);
3393 case MSR_IA32_VMX_CR0_FIXED0:
3394 case MSR_IA32_VMX_CR4_FIXED0:
3395 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3396 case MSR_IA32_VMX_CR0_FIXED1:
3397 case MSR_IA32_VMX_CR4_FIXED1:
3398 /*
3399 * These MSRs are generated based on the vCPU's CPUID, so we
3400 * do not support restoring them directly.
3401 */
3402 return -EINVAL;
3403 case MSR_IA32_VMX_EPT_VPID_CAP:
3404 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3405 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003406 vmx->nested.msrs.vmcs_enum = data;
David Matlack62cc6b9d2016-11-29 18:14:07 -08003407 return 0;
3408 default:
3409 /*
3410 * The rest of the VMX capability MSRs do not support restore.
3411 */
3412 return -EINVAL;
3413 }
3414}
3415
Jan Kiszkacae50132014-01-04 18:47:22 +01003416/* Returns 0 on success, non-0 otherwise. */
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003417static int vmx_get_vmx_msr(struct nested_vmx_msrs *msrs, u32 msr_index, u64 *pdata)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003418{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003419 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003420 case MSR_IA32_VMX_BASIC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003421 *pdata = msrs->basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003422 break;
3423 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3424 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003425 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003426 msrs->pinbased_ctls_low,
3427 msrs->pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003428 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3429 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003430 break;
3431 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3432 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003433 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003434 msrs->procbased_ctls_low,
3435 msrs->procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003436 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3437 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003438 break;
3439 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3440 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003441 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003442 msrs->exit_ctls_low,
3443 msrs->exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003444 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3445 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003446 break;
3447 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3448 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003449 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003450 msrs->entry_ctls_low,
3451 msrs->entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003452 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3453 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003454 break;
3455 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003456 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003457 msrs->misc_low,
3458 msrs->misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003459 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003460 case MSR_IA32_VMX_CR0_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003461 *pdata = msrs->cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003462 break;
3463 case MSR_IA32_VMX_CR0_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003464 *pdata = msrs->cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003465 break;
3466 case MSR_IA32_VMX_CR4_FIXED0:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003467 *pdata = msrs->cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003468 break;
3469 case MSR_IA32_VMX_CR4_FIXED1:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003470 *pdata = msrs->cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003471 break;
3472 case MSR_IA32_VMX_VMCS_ENUM:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003473 *pdata = msrs->vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003474 break;
3475 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003476 *pdata = vmx_control_msr(
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003477 msrs->secondary_ctls_low,
3478 msrs->secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003479 break;
3480 case MSR_IA32_VMX_EPT_VPID_CAP:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003481 *pdata = msrs->ept_caps |
3482 ((u64)msrs->vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003483 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003484 case MSR_IA32_VMX_VMFUNC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003485 *pdata = msrs->vmfunc_controls;
Bandan Das27c42a12017-08-03 15:54:42 -04003486 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003487 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003488 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003489 }
3490
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003491 return 0;
3492}
3493
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003494static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3495 uint64_t val)
3496{
3497 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3498
3499 return !(val & ~valid_bits);
3500}
3501
Tom Lendacky801e4592018-02-21 13:39:51 -06003502static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
3503{
Paolo Bonzini13893092018-02-26 13:40:09 +01003504 switch (msr->index) {
3505 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3506 if (!nested)
3507 return 1;
3508 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
3509 default:
3510 return 1;
3511 }
3512
3513 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06003514}
3515
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003516/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517 * Reads an msr value (of 'msr_index') into 'pdata'.
3518 * Returns 0 on success, non-0 otherwise.
3519 * Assumes vcpu_load() was already called.
3520 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003521static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522{
Borislav Petkova6cb0992017-12-20 12:50:28 +01003523 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003524 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003525
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003526 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003527#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003529 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530 break;
3531 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003532 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003533 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003534 case MSR_KERNEL_GS_BASE:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003535 vmx_load_host_state(vmx);
3536 msr_info->data = vmx->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003537 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003538#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003540 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003541 case MSR_IA32_SPEC_CTRL:
3542 if (!msr_info->host_initiated &&
3543 !guest_cpuid_has(vcpu, X86_FEATURE_IBRS) &&
3544 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3545 return 1;
3546
3547 msr_info->data = to_vmx(vcpu)->spec_ctrl;
3548 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003549 case MSR_IA32_ARCH_CAPABILITIES:
3550 if (!msr_info->host_initiated &&
3551 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3552 return 1;
3553 msr_info->data = to_vmx(vcpu)->arch_capabilities;
3554 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003556 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003557 break;
3558 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003559 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560 break;
3561 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003562 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003564 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003565 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003566 (!msr_info->host_initiated &&
3567 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003568 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003569 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003570 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003571 case MSR_IA32_MCG_EXT_CTL:
3572 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01003573 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08003574 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003575 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003576 msr_info->data = vcpu->arch.mcg_ext_ctl;
3577 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003578 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003579 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003580 break;
3581 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3582 if (!nested_vmx_allowed(vcpu))
3583 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003584 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
3585 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003586 case MSR_IA32_XSS:
3587 if (!vmx_xsaves_supported())
3588 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003589 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003590 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003591 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003592 if (!msr_info->host_initiated &&
3593 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003594 return 1;
3595 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003596 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01003597 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003598 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003599 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003600 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003601 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003602 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003603 }
3604
Avi Kivity6aa8b732006-12-10 02:21:36 -08003605 return 0;
3606}
3607
Jan Kiszkacae50132014-01-04 18:47:22 +01003608static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3609
Avi Kivity6aa8b732006-12-10 02:21:36 -08003610/*
3611 * Writes msr value into into the appropriate "register".
3612 * Returns 0 on success, non-0 otherwise.
3613 * Assumes vcpu_load() was already called.
3614 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003615static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003616{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003617 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003618 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003619 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003620 u32 msr_index = msr_info->index;
3621 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003622
Avi Kivity6aa8b732006-12-10 02:21:36 -08003623 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003624 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003625 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003626 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003627#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003628 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003629 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003630 vmcs_writel(GUEST_FS_BASE, data);
3631 break;
3632 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003633 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634 vmcs_writel(GUEST_GS_BASE, data);
3635 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003636 case MSR_KERNEL_GS_BASE:
3637 vmx_load_host_state(vmx);
3638 vmx->msr_guest_kernel_gs_base = data;
3639 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640#endif
3641 case MSR_IA32_SYSENTER_CS:
3642 vmcs_write32(GUEST_SYSENTER_CS, data);
3643 break;
3644 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003645 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003646 break;
3647 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003648 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003649 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003650 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003651 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003652 (!msr_info->host_initiated &&
3653 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003654 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08003655 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07003656 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003657 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003658 vmcs_write64(GUEST_BNDCFGS, data);
3659 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01003660 case MSR_IA32_SPEC_CTRL:
3661 if (!msr_info->host_initiated &&
3662 !guest_cpuid_has(vcpu, X86_FEATURE_IBRS) &&
3663 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3664 return 1;
3665
3666 /* The STIBP bit doesn't fault even if it's not advertised */
3667 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP))
3668 return 1;
3669
3670 vmx->spec_ctrl = data;
3671
3672 if (!data)
3673 break;
3674
3675 /*
3676 * For non-nested:
3677 * When it's written (to non-zero) for the first time, pass
3678 * it through.
3679 *
3680 * For nested:
3681 * The handling of the MSR bitmap for L2 guests is done in
3682 * nested_vmx_merge_msr_bitmap. We should not touch the
3683 * vmcs02.msr_bitmap here since it gets completely overwritten
3684 * in the merging. We update the vmcs01 here for L1 as well
3685 * since it will end up touching the MSR anyway now.
3686 */
3687 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
3688 MSR_IA32_SPEC_CTRL,
3689 MSR_TYPE_RW);
3690 break;
Ashok Raj15d45072018-02-01 22:59:43 +01003691 case MSR_IA32_PRED_CMD:
3692 if (!msr_info->host_initiated &&
3693 !guest_cpuid_has(vcpu, X86_FEATURE_IBPB) &&
3694 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
3695 return 1;
3696
3697 if (data & ~PRED_CMD_IBPB)
3698 return 1;
3699
3700 if (!data)
3701 break;
3702
3703 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
3704
3705 /*
3706 * For non-nested:
3707 * When it's written (to non-zero) for the first time, pass
3708 * it through.
3709 *
3710 * For nested:
3711 * The handling of the MSR bitmap for L2 guests is done in
3712 * nested_vmx_merge_msr_bitmap. We should not touch the
3713 * vmcs02.msr_bitmap here since it gets completely overwritten
3714 * in the merging.
3715 */
3716 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
3717 MSR_TYPE_W);
3718 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01003719 case MSR_IA32_ARCH_CAPABILITIES:
3720 if (!msr_info->host_initiated)
3721 return 1;
3722 vmx->arch_capabilities = data;
3723 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003724 case MSR_IA32_CR_PAT:
3725 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003726 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3727 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003728 vmcs_write64(GUEST_IA32_PAT, data);
3729 vcpu->arch.pat = data;
3730 break;
3731 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003732 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003733 break;
Will Auldba904632012-11-29 12:42:50 -08003734 case MSR_IA32_TSC_ADJUST:
3735 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003736 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003737 case MSR_IA32_MCG_EXT_CTL:
3738 if ((!msr_info->host_initiated &&
3739 !(to_vmx(vcpu)->msr_ia32_feature_control &
3740 FEATURE_CONTROL_LMCE)) ||
3741 (data & ~MCG_EXT_CTL_LMCE_EN))
3742 return 1;
3743 vcpu->arch.mcg_ext_ctl = data;
3744 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003745 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003746 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003747 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003748 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3749 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003750 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003751 if (msr_info->host_initiated && data == 0)
3752 vmx_leave_nested(vcpu);
3753 break;
3754 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003755 if (!msr_info->host_initiated)
3756 return 1; /* they are read-only */
3757 if (!nested_vmx_allowed(vcpu))
3758 return 1;
3759 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003760 case MSR_IA32_XSS:
3761 if (!vmx_xsaves_supported())
3762 return 1;
3763 /*
3764 * The only supported bit as of Skylake is bit 8, but
3765 * it is not supported on KVM.
3766 */
3767 if (data != 0)
3768 return 1;
3769 vcpu->arch.ia32_xss = data;
3770 if (vcpu->arch.ia32_xss != host_xss)
3771 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3772 vcpu->arch.ia32_xss, host_xss);
3773 else
3774 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3775 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003776 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003777 if (!msr_info->host_initiated &&
3778 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003779 return 1;
3780 /* Check reserved bit, higher 32 bits should be zero */
3781 if ((data >> 32) != 0)
3782 return 1;
3783 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003784 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003785 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003786 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003787 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003788 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003789 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3790 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003791 ret = kvm_set_shared_msr(msr->index, msr->data,
3792 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003793 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003794 if (ret)
3795 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003796 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003797 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003799 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003800 }
3801
Eddie Dong2cc51562007-05-21 07:28:09 +03003802 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803}
3804
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003805static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003806{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003807 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3808 switch (reg) {
3809 case VCPU_REGS_RSP:
3810 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3811 break;
3812 case VCPU_REGS_RIP:
3813 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3814 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003815 case VCPU_EXREG_PDPTR:
3816 if (enable_ept)
3817 ept_save_pdptrs(vcpu);
3818 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003819 default:
3820 break;
3821 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003822}
3823
Avi Kivity6aa8b732006-12-10 02:21:36 -08003824static __init int cpu_has_kvm_support(void)
3825{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003826 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003827}
3828
3829static __init int vmx_disabled_by_bios(void)
3830{
3831 u64 msr;
3832
3833 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003834 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003835 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003836 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3837 && tboot_enabled())
3838 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003839 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003840 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003841 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003842 && !tboot_enabled()) {
3843 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003844 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003845 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003846 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003847 /* launched w/o TXT and VMX disabled */
3848 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3849 && !tboot_enabled())
3850 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003851 }
3852
3853 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003854}
3855
Dongxiao Xu7725b892010-05-11 18:29:38 +08003856static void kvm_cpu_vmxon(u64 addr)
3857{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003858 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003859 intel_pt_handle_vmx(1);
3860
Dongxiao Xu7725b892010-05-11 18:29:38 +08003861 asm volatile (ASM_VMX_VMXON_RAX
3862 : : "a"(&addr), "m"(addr)
3863 : "memory", "cc");
3864}
3865
Radim Krčmář13a34e02014-08-28 15:13:03 +02003866static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003867{
3868 int cpu = raw_smp_processor_id();
3869 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003870 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003871
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003872 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003873 return -EBUSY;
3874
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01003875 /*
3876 * This can happen if we hot-added a CPU but failed to allocate
3877 * VP assist page for it.
3878 */
3879 if (static_branch_unlikely(&enable_evmcs) &&
3880 !hv_get_vp_assist_page(cpu))
3881 return -EFAULT;
3882
Nadav Har'Eld462b812011-05-24 15:26:10 +03003883 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003884 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3885 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003886
3887 /*
3888 * Now we can enable the vmclear operation in kdump
3889 * since the loaded_vmcss_on_cpu list on this cpu
3890 * has been initialized.
3891 *
3892 * Though the cpu is not in VMX operation now, there
3893 * is no problem to enable the vmclear operation
3894 * for the loaded_vmcss_on_cpu list is empty!
3895 */
3896 crash_enable_local_vmclear(cpu);
3897
Avi Kivity6aa8b732006-12-10 02:21:36 -08003898 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003899
3900 test_bits = FEATURE_CONTROL_LOCKED;
3901 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3902 if (tboot_enabled())
3903 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3904
3905 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003906 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003907 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3908 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003909 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02003910 if (enable_ept)
3911 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003912
3913 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003914}
3915
Nadav Har'Eld462b812011-05-24 15:26:10 +03003916static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003917{
3918 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003919 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003920
Nadav Har'Eld462b812011-05-24 15:26:10 +03003921 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3922 loaded_vmcss_on_cpu_link)
3923 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003924}
3925
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003926
3927/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3928 * tricks.
3929 */
3930static void kvm_cpu_vmxoff(void)
3931{
3932 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003933
3934 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003935 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003936}
3937
Radim Krčmář13a34e02014-08-28 15:13:03 +02003938static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003939{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003940 vmclear_local_loaded_vmcss();
3941 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003942}
3943
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003944static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003945 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003946{
3947 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003948 u32 ctl = ctl_min | ctl_opt;
3949
3950 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3951
3952 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3953 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3954
3955 /* Ensure minimum (required) set of control bits are supported. */
3956 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003957 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003958
3959 *result = ctl;
3960 return 0;
3961}
3962
Avi Kivity110312c2010-12-21 12:54:20 +02003963static __init bool allow_1_setting(u32 msr, u32 ctl)
3964{
3965 u32 vmx_msr_low, vmx_msr_high;
3966
3967 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3968 return vmx_msr_high & ctl;
3969}
3970
Yang, Sheng002c7f72007-07-31 14:23:01 +03003971static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003972{
3973 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003974 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003975 u32 _pin_based_exec_control = 0;
3976 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003977 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003978 u32 _vmexit_control = 0;
3979 u32 _vmentry_control = 0;
3980
Paolo Bonzini13893092018-02-26 13:40:09 +01003981 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05303982 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003983#ifdef CONFIG_X86_64
3984 CPU_BASED_CR8_LOAD_EXITING |
3985 CPU_BASED_CR8_STORE_EXITING |
3986#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003987 CPU_BASED_CR3_LOAD_EXITING |
3988 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e22017-12-12 16:44:21 +08003989 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003990 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003991 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07003992 CPU_BASED_MWAIT_EXITING |
3993 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003994 CPU_BASED_INVLPG_EXITING |
3995 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003996
Sheng Yangf78e0e22007-10-29 09:40:42 +08003997 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003998 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003999 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004000 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
4001 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004002 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004003#ifdef CONFIG_X86_64
4004 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4005 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
4006 ~CPU_BASED_CR8_STORE_EXITING;
4007#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08004008 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08004009 min2 = 0;
4010 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08004011 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08004012 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08004013 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004014 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004015 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004016 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02004017 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00004018 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08004019 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004020 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03004021 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08004022 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08004023 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02004024 SECONDARY_EXEC_RDSEED_EXITING |
4025 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004026 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04004027 SECONDARY_EXEC_TSC_SCALING |
4028 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08004029 if (adjust_vmx_controls(min2, opt2,
4030 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08004031 &_cpu_based_2nd_exec_control) < 0)
4032 return -EIO;
4033 }
4034#ifndef CONFIG_X86_64
4035 if (!(_cpu_based_2nd_exec_control &
4036 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
4037 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
4038#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08004039
4040 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
4041 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08004042 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08004043 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
4044 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08004045
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004046 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
4047 &vmx_capability.ept, &vmx_capability.vpid);
4048
Sheng Yangd56f5462008-04-25 10:13:16 +08004049 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03004050 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
4051 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03004052 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
4053 CPU_BASED_CR3_STORE_EXITING |
4054 CPU_BASED_INVLPG_EXITING);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07004055 } else if (vmx_capability.ept) {
4056 vmx_capability.ept = 0;
4057 pr_warn_once("EPT CAP should not exist if not support "
4058 "1-setting enable EPT VM-execution control\n");
4059 }
4060 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
4061 vmx_capability.vpid) {
4062 vmx_capability.vpid = 0;
4063 pr_warn_once("VPID CAP should not exist if not support "
4064 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08004065 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004066
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004067 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004068#ifdef CONFIG_X86_64
4069 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
4070#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08004071 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004072 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004073 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
4074 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004075 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004076
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004077 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
4078 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
4079 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004080 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
4081 &_pin_based_exec_control) < 0)
4082 return -EIO;
4083
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02004084 if (cpu_has_broken_vmx_preemption_timer())
4085 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004086 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02004087 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08004088 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
4089
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01004090 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00004091 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004092 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
4093 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004094 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004095
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004096 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004097
4098 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
4099 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004100 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004101
4102#ifdef CONFIG_X86_64
4103 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
4104 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03004105 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004106#endif
4107
4108 /* Require Write-Back (WB) memory type for VMCS accesses. */
4109 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03004110 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004111
Yang, Sheng002c7f72007-07-31 14:23:01 +03004112 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02004113 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03004114 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004115
4116 /* KVM supports Enlightened VMCS v1 only */
4117 if (static_branch_unlikely(&enable_evmcs))
4118 vmcs_conf->revision_id = KVM_EVMCS_VERSION;
4119 else
4120 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004121
Yang, Sheng002c7f72007-07-31 14:23:01 +03004122 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
4123 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004124 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03004125 vmcs_conf->vmexit_ctrl = _vmexit_control;
4126 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004127
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01004128 if (static_branch_unlikely(&enable_evmcs))
4129 evmcs_sanitize_exec_ctrls(vmcs_conf);
4130
Avi Kivity110312c2010-12-21 12:54:20 +02004131 cpu_has_load_ia32_efer =
4132 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4133 VM_ENTRY_LOAD_IA32_EFER)
4134 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4135 VM_EXIT_LOAD_IA32_EFER);
4136
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004137 cpu_has_load_perf_global_ctrl =
4138 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
4139 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
4140 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
4141 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
4142
4143 /*
4144 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02004145 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02004146 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
4147 *
4148 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
4149 *
4150 * AAK155 (model 26)
4151 * AAP115 (model 30)
4152 * AAT100 (model 37)
4153 * BC86,AAY89,BD102 (model 44)
4154 * BA97 (model 46)
4155 *
4156 */
4157 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
4158 switch (boot_cpu_data.x86_model) {
4159 case 26:
4160 case 30:
4161 case 37:
4162 case 44:
4163 case 46:
4164 cpu_has_load_perf_global_ctrl = false;
4165 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
4166 "does not work properly. Using workaround\n");
4167 break;
4168 default:
4169 break;
4170 }
4171 }
4172
Borislav Petkov782511b2016-04-04 22:25:03 +02004173 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08004174 rdmsrl(MSR_IA32_XSS, host_xss);
4175
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004176 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08004177}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004178
4179static struct vmcs *alloc_vmcs_cpu(int cpu)
4180{
4181 int node = cpu_to_node(cpu);
4182 struct page *pages;
4183 struct vmcs *vmcs;
4184
Vlastimil Babka96db8002015-09-08 15:03:50 -07004185 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004186 if (!pages)
4187 return NULL;
4188 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004189 memset(vmcs, 0, vmcs_config.size);
4190 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191 return vmcs;
4192}
4193
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194static void free_vmcs(struct vmcs *vmcs)
4195{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004196 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197}
4198
Nadav Har'Eld462b812011-05-24 15:26:10 +03004199/*
4200 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
4201 */
4202static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4203{
4204 if (!loaded_vmcs->vmcs)
4205 return;
4206 loaded_vmcs_clear(loaded_vmcs);
4207 free_vmcs(loaded_vmcs->vmcs);
4208 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004209 if (loaded_vmcs->msr_bitmap)
4210 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07004211 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03004212}
4213
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004214static struct vmcs *alloc_vmcs(void)
4215{
4216 return alloc_vmcs_cpu(raw_smp_processor_id());
4217}
4218
4219static int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
4220{
4221 loaded_vmcs->vmcs = alloc_vmcs();
4222 if (!loaded_vmcs->vmcs)
4223 return -ENOMEM;
4224
4225 loaded_vmcs->shadow_vmcs = NULL;
4226 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004227
4228 if (cpu_has_vmx_msr_bitmap()) {
4229 loaded_vmcs->msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
4230 if (!loaded_vmcs->msr_bitmap)
4231 goto out_vmcs;
4232 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02004233
4234 if (static_branch_unlikely(&enable_evmcs) &&
4235 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
4236 struct hv_enlightened_vmcs *evmcs =
4237 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
4238
4239 evmcs->hv_enlightenments_control.msr_bitmap = 1;
4240 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004241 }
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004242 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004243
4244out_vmcs:
4245 free_loaded_vmcs(loaded_vmcs);
4246 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01004247}
4248
Sam Ravnborg39959582007-06-01 00:47:13 -07004249static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004250{
4251 int cpu;
4252
Zachary Amsden3230bb42009-09-29 11:38:37 -10004253 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004254 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10004255 per_cpu(vmxarea, cpu) = NULL;
4256 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004257}
4258
Jim Mattsond37f4262017-12-22 12:12:16 -08004259enum vmcs_field_width {
4260 VMCS_FIELD_WIDTH_U16 = 0,
4261 VMCS_FIELD_WIDTH_U64 = 1,
4262 VMCS_FIELD_WIDTH_U32 = 2,
4263 VMCS_FIELD_WIDTH_NATURAL_WIDTH = 3
Jim Mattson85fd5142017-07-07 12:51:41 -07004264};
4265
Jim Mattsond37f4262017-12-22 12:12:16 -08004266static inline int vmcs_field_width(unsigned long field)
Jim Mattson85fd5142017-07-07 12:51:41 -07004267{
4268 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
Jim Mattsond37f4262017-12-22 12:12:16 -08004269 return VMCS_FIELD_WIDTH_U32;
Jim Mattson85fd5142017-07-07 12:51:41 -07004270 return (field >> 13) & 0x3 ;
4271}
4272
4273static inline int vmcs_field_readonly(unsigned long field)
4274{
4275 return (((field >> 10) & 0x3) == 1);
4276}
4277
Bandan Dasfe2b2012014-04-21 15:20:14 -04004278static void init_vmcs_shadow_fields(void)
4279{
4280 int i, j;
4281
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004282 for (i = j = 0; i < max_shadow_read_only_fields; i++) {
4283 u16 field = shadow_read_only_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004284 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004285 (i + 1 == max_shadow_read_only_fields ||
4286 shadow_read_only_fields[i + 1] != field + 1))
4287 pr_err("Missing field from shadow_read_only_field %x\n",
4288 field + 1);
4289
4290 clear_bit(field, vmx_vmread_bitmap);
4291#ifdef CONFIG_X86_64
4292 if (field & 1)
4293 continue;
4294#endif
4295 if (j < i)
4296 shadow_read_only_fields[j] = field;
4297 j++;
4298 }
4299 max_shadow_read_only_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004300
4301 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004302 u16 field = shadow_read_write_fields[i];
Jim Mattsond37f4262017-12-22 12:12:16 -08004303 if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004304 (i + 1 == max_shadow_read_write_fields ||
4305 shadow_read_write_fields[i + 1] != field + 1))
4306 pr_err("Missing field from shadow_read_write_field %x\n",
4307 field + 1);
4308
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004309 /*
4310 * PML and the preemption timer can be emulated, but the
4311 * processor cannot vmwrite to fields that don't exist
4312 * on bare metal.
4313 */
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004314 switch (field) {
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01004315 case GUEST_PML_INDEX:
4316 if (!cpu_has_vmx_pml())
4317 continue;
4318 break;
4319 case VMX_PREEMPTION_TIMER_VALUE:
4320 if (!cpu_has_vmx_preemption_timer())
4321 continue;
4322 break;
4323 case GUEST_INTR_STATUS:
4324 if (!cpu_has_vmx_apicv())
Bandan Dasfe2b2012014-04-21 15:20:14 -04004325 continue;
4326 break;
4327 default:
4328 break;
4329 }
4330
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004331 clear_bit(field, vmx_vmwrite_bitmap);
4332 clear_bit(field, vmx_vmread_bitmap);
4333#ifdef CONFIG_X86_64
4334 if (field & 1)
4335 continue;
4336#endif
Bandan Dasfe2b2012014-04-21 15:20:14 -04004337 if (j < i)
Paolo Bonzini44900ba2017-12-13 12:58:02 +01004338 shadow_read_write_fields[j] = field;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004339 j++;
4340 }
4341 max_shadow_read_write_fields = j;
Bandan Dasfe2b2012014-04-21 15:20:14 -04004342}
4343
Avi Kivity6aa8b732006-12-10 02:21:36 -08004344static __init int alloc_kvm_area(void)
4345{
4346 int cpu;
4347
Zachary Amsden3230bb42009-09-29 11:38:37 -10004348 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349 struct vmcs *vmcs;
4350
4351 vmcs = alloc_vmcs_cpu(cpu);
4352 if (!vmcs) {
4353 free_kvm_area();
4354 return -ENOMEM;
4355 }
4356
4357 per_cpu(vmxarea, cpu) = vmcs;
4358 }
4359 return 0;
4360}
4361
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004362static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02004363 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004364{
Gleb Natapovd99e4152012-12-20 16:57:45 +02004365 if (!emulate_invalid_guest_state) {
4366 /*
4367 * CS and SS RPL should be equal during guest entry according
4368 * to VMX spec, but in reality it is not always so. Since vcpu
4369 * is in the middle of the transition from real mode to
4370 * protected mode it is safe to assume that RPL 0 is a good
4371 * default value.
4372 */
4373 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03004374 save->selector &= ~SEGMENT_RPL_MASK;
4375 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02004376 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004377 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02004378 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004379}
4380
4381static void enter_pmode(struct kvm_vcpu *vcpu)
4382{
4383 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004384 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004385
Gleb Natapovd99e4152012-12-20 16:57:45 +02004386 /*
4387 * Update real mode segment cache. It may be not up-to-date if sement
4388 * register was written while vcpu was in a guest mode.
4389 */
4390 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4391 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4392 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4393 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
4394 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4395 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
4396
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004397 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004398
Avi Kivity2fb92db2011-04-27 19:42:18 +03004399 vmx_segment_cache_clear(vmx);
4400
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004401 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402
4403 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004404 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
4405 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406 vmcs_writel(GUEST_RFLAGS, flags);
4407
Rusty Russell66aee912007-07-17 23:34:16 +10004408 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
4409 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410
4411 update_exception_bitmap(vcpu);
4412
Gleb Natapov91b0aa22013-01-21 15:36:47 +02004413 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4414 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4415 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4416 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4417 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
4418 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004419}
4420
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004421static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004422{
Mathias Krause772e0312012-08-30 01:30:19 +02004423 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02004424 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004425
Gleb Natapovd99e4152012-12-20 16:57:45 +02004426 var.dpl = 0x3;
4427 if (seg == VCPU_SREG_CS)
4428 var.type = 0x3;
4429
4430 if (!emulate_invalid_guest_state) {
4431 var.selector = var.base >> 4;
4432 var.base = var.base & 0xffff0;
4433 var.limit = 0xffff;
4434 var.g = 0;
4435 var.db = 0;
4436 var.present = 1;
4437 var.s = 1;
4438 var.l = 0;
4439 var.unusable = 0;
4440 var.type = 0x3;
4441 var.avl = 0;
4442 if (save->base & 0xf)
4443 printk_once(KERN_WARNING "kvm: segment base is not "
4444 "paragraph aligned when entering "
4445 "protected mode (seg=%d)", seg);
4446 }
4447
4448 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004449 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004450 vmcs_write32(sf->limit, var.limit);
4451 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004452}
4453
4454static void enter_rmode(struct kvm_vcpu *vcpu)
4455{
4456 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004457 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004458 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004460 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4461 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4462 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4463 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4464 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004465 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4466 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004467
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004468 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004469
Gleb Natapov776e58e2011-03-13 12:34:27 +02004470 /*
4471 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004472 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004473 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004474 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004475 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4476 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004477
Avi Kivity2fb92db2011-04-27 19:42:18 +03004478 vmx_segment_cache_clear(vmx);
4479
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004480 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004481 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004482 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4483
4484 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004485 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004486
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004487 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004488
4489 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004490 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004491 update_exception_bitmap(vcpu);
4492
Gleb Natapovd99e4152012-12-20 16:57:45 +02004493 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4494 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4495 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4496 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4497 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4498 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004499
Eddie Dong8668a3c2007-10-10 14:26:45 +08004500 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004501}
4502
Amit Shah401d10d2009-02-20 22:53:37 +05304503static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4504{
4505 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004506 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4507
4508 if (!msr)
4509 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304510
Avi Kivity44ea2b12009-09-06 15:55:37 +03004511 /*
4512 * Force kernel_gs_base reloading before EFER changes, as control
4513 * of this msr depends on is_long_mode().
4514 */
4515 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004516 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304517 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004518 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304519 msr->data = efer;
4520 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004521 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304522
4523 msr->data = efer & ~EFER_LME;
4524 }
4525 setup_msrs(vmx);
4526}
4527
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004528#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004529
4530static void enter_lmode(struct kvm_vcpu *vcpu)
4531{
4532 u32 guest_tr_ar;
4533
Avi Kivity2fb92db2011-04-27 19:42:18 +03004534 vmx_segment_cache_clear(to_vmx(vcpu));
4535
Avi Kivity6aa8b732006-12-10 02:21:36 -08004536 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004537 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004538 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4539 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004540 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004541 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4542 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004543 }
Avi Kivityda38f432010-07-06 11:30:49 +03004544 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004545}
4546
4547static void exit_lmode(struct kvm_vcpu *vcpu)
4548{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004549 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004550 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004551}
4552
4553#endif
4554
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004555static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid,
4556 bool invalidate_gpa)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004557{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004558 if (enable_ept && (invalidate_gpa || !enable_vpid)) {
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004559 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4560 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004561 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004562 } else {
4563 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004564 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004565}
4566
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004567static void vmx_flush_tlb(struct kvm_vcpu *vcpu, bool invalidate_gpa)
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004568{
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004569 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid, invalidate_gpa);
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004570}
4571
Avi Kivitye8467fd2009-12-29 18:43:06 +02004572static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4573{
4574 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4575
4576 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4577 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4578}
4579
Avi Kivityaff48ba2010-12-05 18:56:11 +02004580static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4581{
Sean Christophersonb4d18512018-03-05 12:04:40 -08004582 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02004583 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4584 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4585}
4586
Anthony Liguori25c4c272007-04-27 09:29:21 +03004587static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004588{
Avi Kivityfc78f512009-12-07 12:16:48 +02004589 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4590
4591 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4592 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004593}
4594
Sheng Yang14394422008-04-28 12:24:45 +08004595static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4596{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004597 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4598
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004599 if (!test_bit(VCPU_EXREG_PDPTR,
4600 (unsigned long *)&vcpu->arch.regs_dirty))
4601 return;
4602
Sheng Yang14394422008-04-28 12:24:45 +08004603 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004604 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4605 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4606 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4607 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004608 }
4609}
4610
Avi Kivity8f5d5492009-05-31 18:41:29 +03004611static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4612{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004613 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4614
Avi Kivity8f5d5492009-05-31 18:41:29 +03004615 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004616 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4617 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4618 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4619 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004620 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004621
4622 __set_bit(VCPU_EXREG_PDPTR,
4623 (unsigned long *)&vcpu->arch.regs_avail);
4624 __set_bit(VCPU_EXREG_PDPTR,
4625 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004626}
4627
David Matlack38991522016-11-29 18:14:08 -08004628static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4629{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004630 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4631 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004632 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4633
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004634 if (to_vmx(vcpu)->nested.msrs.secondary_ctls_high &
David Matlack38991522016-11-29 18:14:08 -08004635 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4636 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4637 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4638
4639 return fixed_bits_valid(val, fixed0, fixed1);
4640}
4641
4642static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4643{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004644 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr0_fixed0;
4645 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr0_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004646
4647 return fixed_bits_valid(val, fixed0, fixed1);
4648}
4649
4650static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4651{
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004652 u64 fixed0 = to_vmx(vcpu)->nested.msrs.cr4_fixed0;
4653 u64 fixed1 = to_vmx(vcpu)->nested.msrs.cr4_fixed1;
David Matlack38991522016-11-29 18:14:08 -08004654
4655 return fixed_bits_valid(val, fixed0, fixed1);
4656}
4657
4658/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4659#define nested_guest_cr4_valid nested_cr4_valid
4660#define nested_host_cr4_valid nested_cr4_valid
4661
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004662static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004663
4664static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4665 unsigned long cr0,
4666 struct kvm_vcpu *vcpu)
4667{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004668 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4669 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004670 if (!(cr0 & X86_CR0_PG)) {
4671 /* From paging/starting to nonpaging */
4672 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004673 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004674 (CPU_BASED_CR3_LOAD_EXITING |
4675 CPU_BASED_CR3_STORE_EXITING));
4676 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004677 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004678 } else if (!is_paging(vcpu)) {
4679 /* From nonpaging to paging */
4680 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004681 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004682 ~(CPU_BASED_CR3_LOAD_EXITING |
4683 CPU_BASED_CR3_STORE_EXITING));
4684 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004685 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004686 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004687
4688 if (!(cr0 & X86_CR0_WP))
4689 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004690}
4691
Avi Kivity6aa8b732006-12-10 02:21:36 -08004692static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4693{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004694 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004695 unsigned long hw_cr0;
4696
Gleb Natapov50378782013-02-04 16:00:28 +02004697 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004698 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004699 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004700 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004701 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004702
Gleb Natapov218e7632013-01-21 15:36:45 +02004703 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4704 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004705
Gleb Natapov218e7632013-01-21 15:36:45 +02004706 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4707 enter_rmode(vcpu);
4708 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004709
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004710#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004711 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004712 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004714 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004715 exit_lmode(vcpu);
4716 }
4717#endif
4718
Sean Christophersonb4d18512018-03-05 12:04:40 -08004719 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08004720 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4721
Avi Kivity6aa8b732006-12-10 02:21:36 -08004722 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004723 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004724 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004725
4726 /* depends on vcpu->arch.cr0 to be set to a new value */
4727 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004728}
4729
Yu Zhang855feb62017-08-24 20:27:55 +08004730static int get_ept_level(struct kvm_vcpu *vcpu)
4731{
4732 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
4733 return 5;
4734 return 4;
4735}
4736
Peter Feiner995f00a2017-06-30 17:26:32 -07004737static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004738{
Yu Zhang855feb62017-08-24 20:27:55 +08004739 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08004740
Yu Zhang855feb62017-08-24 20:27:55 +08004741 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08004742
Peter Feiner995f00a2017-06-30 17:26:32 -07004743 if (enable_ept_ad_bits &&
4744 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02004745 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004746 eptp |= (root_hpa & PAGE_MASK);
4747
4748 return eptp;
4749}
4750
Avi Kivity6aa8b732006-12-10 02:21:36 -08004751static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4752{
Sheng Yang14394422008-04-28 12:24:45 +08004753 unsigned long guest_cr3;
4754 u64 eptp;
4755
4756 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004757 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004758 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004759 vmcs_write64(EPT_POINTER, eptp);
Sean Christophersone90008d2018-03-05 12:04:37 -08004760 if (enable_unrestricted_guest || is_paging(vcpu) ||
4761 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004762 guest_cr3 = kvm_read_cr3(vcpu);
4763 else
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004764 guest_cr3 = to_kvm_vmx(vcpu->kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004765 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004766 }
4767
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08004768 vmx_flush_tlb(vcpu, true);
Sheng Yang14394422008-04-28 12:24:45 +08004769 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004770}
4771
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004772static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004774 /*
4775 * Pass through host's Machine Check Enable value to hw_cr4, which
4776 * is in force while we are in guest mode. Do not let guests control
4777 * this bit, even if host CR4.MCE == 0.
4778 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004779 unsigned long hw_cr4;
4780
4781 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
4782 if (enable_unrestricted_guest)
4783 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
4784 else if (to_vmx(vcpu)->rmode.vm86_active)
4785 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
4786 else
4787 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004788
Sean Christopherson64f7a112018-04-30 10:01:06 -07004789 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
4790 if (cr4 & X86_CR4_UMIP) {
4791 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02004792 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07004793 hw_cr4 &= ~X86_CR4_UMIP;
4794 } else if (!is_guest_mode(vcpu) ||
4795 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
4796 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4797 SECONDARY_EXEC_DESC);
4798 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02004799
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004800 if (cr4 & X86_CR4_VMXE) {
4801 /*
4802 * To use VMXON (and later other VMX instructions), a guest
4803 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4804 * So basically the check on whether to allow nested VMX
4805 * is here.
4806 */
4807 if (!nested_vmx_allowed(vcpu))
4808 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004809 }
David Matlack38991522016-11-29 18:14:08 -08004810
4811 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004812 return 1;
4813
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004814 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08004815
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004816 if (!enable_unrestricted_guest) {
4817 if (enable_ept) {
4818 if (!is_paging(vcpu)) {
4819 hw_cr4 &= ~X86_CR4_PAE;
4820 hw_cr4 |= X86_CR4_PSE;
4821 } else if (!(cr4 & X86_CR4_PAE)) {
4822 hw_cr4 &= ~X86_CR4_PAE;
4823 }
4824 }
4825
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004826 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004827 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4828 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4829 * to be manually disabled when guest switches to non-paging
4830 * mode.
4831 *
4832 * If !enable_unrestricted_guest, the CPU is always running
4833 * with CR0.PG=1 and CR4 needs to be modified.
4834 * If enable_unrestricted_guest, the CPU automatically
4835 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004836 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08004837 if (!is_paging(vcpu))
4838 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
4839 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004840
Sheng Yang14394422008-04-28 12:24:45 +08004841 vmcs_writel(CR4_READ_SHADOW, cr4);
4842 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004843 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844}
4845
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846static void vmx_get_segment(struct kvm_vcpu *vcpu,
4847 struct kvm_segment *var, int seg)
4848{
Avi Kivitya9179492011-01-03 14:28:52 +02004849 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004850 u32 ar;
4851
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004852 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004853 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004854 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004855 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004856 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004857 var->base = vmx_read_guest_seg_base(vmx, seg);
4858 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4859 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004860 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004861 var->base = vmx_read_guest_seg_base(vmx, seg);
4862 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4863 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4864 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004865 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004866 var->type = ar & 15;
4867 var->s = (ar >> 4) & 1;
4868 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004869 /*
4870 * Some userspaces do not preserve unusable property. Since usable
4871 * segment has to be present according to VMX spec we can use present
4872 * property to amend userspace bug by making unusable segment always
4873 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4874 * segment as unusable.
4875 */
4876 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877 var->avl = (ar >> 12) & 1;
4878 var->l = (ar >> 13) & 1;
4879 var->db = (ar >> 14) & 1;
4880 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004881}
4882
Avi Kivitya9179492011-01-03 14:28:52 +02004883static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4884{
Avi Kivitya9179492011-01-03 14:28:52 +02004885 struct kvm_segment s;
4886
4887 if (to_vmx(vcpu)->rmode.vm86_active) {
4888 vmx_get_segment(vcpu, &s, seg);
4889 return s.base;
4890 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004891 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004892}
4893
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004894static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004895{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004896 struct vcpu_vmx *vmx = to_vmx(vcpu);
4897
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004898 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004899 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004900 else {
4901 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004902 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004903 }
Avi Kivity69c73022011-03-07 15:26:44 +02004904}
4905
Avi Kivity653e3102007-05-07 10:55:37 +03004906static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004907{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004908 u32 ar;
4909
Avi Kivityf0495f92012-06-07 17:06:10 +03004910 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004911 ar = 1 << 16;
4912 else {
4913 ar = var->type & 15;
4914 ar |= (var->s & 1) << 4;
4915 ar |= (var->dpl & 3) << 5;
4916 ar |= (var->present & 1) << 7;
4917 ar |= (var->avl & 1) << 12;
4918 ar |= (var->l & 1) << 13;
4919 ar |= (var->db & 1) << 14;
4920 ar |= (var->g & 1) << 15;
4921 }
Avi Kivity653e3102007-05-07 10:55:37 +03004922
4923 return ar;
4924}
4925
4926static void vmx_set_segment(struct kvm_vcpu *vcpu,
4927 struct kvm_segment *var, int seg)
4928{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004929 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004930 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004931
Avi Kivity2fb92db2011-04-27 19:42:18 +03004932 vmx_segment_cache_clear(vmx);
4933
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004934 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4935 vmx->rmode.segs[seg] = *var;
4936 if (seg == VCPU_SREG_TR)
4937 vmcs_write16(sf->selector, var->selector);
4938 else if (var->s)
4939 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004940 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004941 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004942
Avi Kivity653e3102007-05-07 10:55:37 +03004943 vmcs_writel(sf->base, var->base);
4944 vmcs_write32(sf->limit, var->limit);
4945 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004946
4947 /*
4948 * Fix the "Accessed" bit in AR field of segment registers for older
4949 * qemu binaries.
4950 * IA32 arch specifies that at the time of processor reset the
4951 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004952 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004953 * state vmexit when "unrestricted guest" mode is turned on.
4954 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4955 * tree. Newer qemu binaries with that qemu fix would not need this
4956 * kvm hack.
4957 */
4958 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004959 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004960
Gleb Natapovf924d662012-12-12 19:10:55 +02004961 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004962
4963out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004964 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004965}
4966
Avi Kivity6aa8b732006-12-10 02:21:36 -08004967static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4968{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004969 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004970
4971 *db = (ar >> 14) & 1;
4972 *l = (ar >> 13) & 1;
4973}
4974
Gleb Natapov89a27f42010-02-16 10:51:48 +02004975static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004976{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004977 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4978 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979}
4980
Gleb Natapov89a27f42010-02-16 10:51:48 +02004981static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004982{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004983 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4984 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004985}
4986
Gleb Natapov89a27f42010-02-16 10:51:48 +02004987static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004988{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004989 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4990 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004991}
4992
Gleb Natapov89a27f42010-02-16 10:51:48 +02004993static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004995 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4996 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997}
4998
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004999static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
5000{
5001 struct kvm_segment var;
5002 u32 ar;
5003
5004 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02005005 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02005006 if (seg == VCPU_SREG_CS)
5007 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005008 ar = vmx_segment_access_rights(&var);
5009
5010 if (var.base != (var.selector << 4))
5011 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02005012 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005013 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02005014 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005015 return false;
5016
5017 return true;
5018}
5019
5020static bool code_segment_valid(struct kvm_vcpu *vcpu)
5021{
5022 struct kvm_segment cs;
5023 unsigned int cs_rpl;
5024
5025 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005026 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005027
Avi Kivity1872a3f2009-01-04 23:26:52 +02005028 if (cs.unusable)
5029 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005030 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005031 return false;
5032 if (!cs.s)
5033 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005034 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005035 if (cs.dpl > cs_rpl)
5036 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005037 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005038 if (cs.dpl != cs_rpl)
5039 return false;
5040 }
5041 if (!cs.present)
5042 return false;
5043
5044 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
5045 return true;
5046}
5047
5048static bool stack_segment_valid(struct kvm_vcpu *vcpu)
5049{
5050 struct kvm_segment ss;
5051 unsigned int ss_rpl;
5052
5053 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03005054 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005055
Avi Kivity1872a3f2009-01-04 23:26:52 +02005056 if (ss.unusable)
5057 return true;
5058 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005059 return false;
5060 if (!ss.s)
5061 return false;
5062 if (ss.dpl != ss_rpl) /* DPL != RPL */
5063 return false;
5064 if (!ss.present)
5065 return false;
5066
5067 return true;
5068}
5069
5070static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
5071{
5072 struct kvm_segment var;
5073 unsigned int rpl;
5074
5075 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03005076 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005077
Avi Kivity1872a3f2009-01-04 23:26:52 +02005078 if (var.unusable)
5079 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005080 if (!var.s)
5081 return false;
5082 if (!var.present)
5083 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07005084 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005085 if (var.dpl < rpl) /* DPL < RPL */
5086 return false;
5087 }
5088
5089 /* TODO: Add other members to kvm_segment_field to allow checking for other access
5090 * rights flags
5091 */
5092 return true;
5093}
5094
5095static bool tr_valid(struct kvm_vcpu *vcpu)
5096{
5097 struct kvm_segment tr;
5098
5099 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
5100
Avi Kivity1872a3f2009-01-04 23:26:52 +02005101 if (tr.unusable)
5102 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03005103 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005104 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02005105 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005106 return false;
5107 if (!tr.present)
5108 return false;
5109
5110 return true;
5111}
5112
5113static bool ldtr_valid(struct kvm_vcpu *vcpu)
5114{
5115 struct kvm_segment ldtr;
5116
5117 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
5118
Avi Kivity1872a3f2009-01-04 23:26:52 +02005119 if (ldtr.unusable)
5120 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03005121 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005122 return false;
5123 if (ldtr.type != 2)
5124 return false;
5125 if (!ldtr.present)
5126 return false;
5127
5128 return true;
5129}
5130
5131static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
5132{
5133 struct kvm_segment cs, ss;
5134
5135 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5136 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
5137
Nadav Amitb32a9912015-03-29 16:33:04 +03005138 return ((cs.selector & SEGMENT_RPL_MASK) ==
5139 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005140}
5141
5142/*
5143 * Check if guest state is valid. Returns true if valid, false if
5144 * not.
5145 * We assume that registers are always usable
5146 */
5147static bool guest_state_valid(struct kvm_vcpu *vcpu)
5148{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02005149 if (enable_unrestricted_guest)
5150 return true;
5151
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005152 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03005153 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03005154 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
5155 return false;
5156 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
5157 return false;
5158 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
5159 return false;
5160 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
5161 return false;
5162 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
5163 return false;
5164 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
5165 return false;
5166 } else {
5167 /* protected mode guest state checks */
5168 if (!cs_ss_rpl_check(vcpu))
5169 return false;
5170 if (!code_segment_valid(vcpu))
5171 return false;
5172 if (!stack_segment_valid(vcpu))
5173 return false;
5174 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
5175 return false;
5176 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
5177 return false;
5178 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
5179 return false;
5180 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
5181 return false;
5182 if (!tr_valid(vcpu))
5183 return false;
5184 if (!ldtr_valid(vcpu))
5185 return false;
5186 }
5187 /* TODO:
5188 * - Add checks on RIP
5189 * - Add checks on RFLAGS
5190 */
5191
5192 return true;
5193}
5194
Jim Mattson5fa99cb2017-07-06 16:33:07 -07005195static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
5196{
5197 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
5198}
5199
Mike Dayd77c26f2007-10-08 09:02:08 -04005200static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005201{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005202 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02005203 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005204 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005205
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005206 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005207 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02005208 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5209 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005210 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005211 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08005212 r = kvm_write_guest_page(kvm, fn++, &data,
5213 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02005214 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005215 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005216 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
5217 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005218 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005219 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
5220 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005221 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02005222 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005223 r = kvm_write_guest_page(kvm, fn, &data,
5224 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
5225 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05005226out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005227 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005228 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005229}
5230
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005231static int init_rmode_identity_map(struct kvm *kvm)
5232{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005233 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08005234 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08005235 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005236 u32 tmp;
5237
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005238 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08005239 mutex_lock(&kvm->slots_lock);
5240
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005241 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08005242 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08005243
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005244 if (!kvm_vmx->ept_identity_map_addr)
5245 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
5246 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08005247
David Hildenbrandd8a6e362017-08-24 20:51:34 +02005248 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005249 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08005250 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08005251 goto out2;
5252
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005253 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005254 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
5255 if (r < 0)
5256 goto out;
5257 /* Set up identity-mapping pagetable for EPT in real mode */
5258 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
5259 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
5260 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
5261 r = kvm_write_guest_page(kvm, identity_map_pfn,
5262 &tmp, i * sizeof(tmp), sizeof(tmp));
5263 if (r < 0)
5264 goto out;
5265 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07005266 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08005267
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005268out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08005269 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08005270
5271out2:
5272 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08005273 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08005274}
5275
Avi Kivity6aa8b732006-12-10 02:21:36 -08005276static void seg_setup(int seg)
5277{
Mathias Krause772e0312012-08-30 01:30:19 +02005278 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005279 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005280
5281 vmcs_write16(sf->selector, 0);
5282 vmcs_writel(sf->base, 0);
5283 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02005284 ar = 0x93;
5285 if (seg == VCPU_SREG_CS)
5286 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07005287
5288 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005289}
5290
Sheng Yangf78e0e22007-10-29 09:40:42 +08005291static int alloc_apic_access_page(struct kvm *kvm)
5292{
Xiao Guangrong44841412012-09-07 14:14:20 +08005293 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005294 int r = 0;
5295
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005296 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08005297 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005298 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005299 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
5300 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005301 if (r)
5302 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02005303
Tang Chen73a6d942014-09-11 13:38:00 +08005304 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08005305 if (is_error_page(page)) {
5306 r = -EFAULT;
5307 goto out;
5308 }
5309
Tang Chenc24ae0d2014-09-24 15:57:58 +08005310 /*
5311 * Do not pin the page in memory, so that memory hot-unplug
5312 * is able to migrate it.
5313 */
5314 put_page(page);
5315 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005316out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02005317 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08005318 return r;
5319}
5320
Wanpeng Li991e7a02015-09-16 17:30:05 +08005321static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005322{
5323 int vpid;
5324
Avi Kivity919818a2009-03-23 18:01:29 +02005325 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08005326 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005327 spin_lock(&vmx_vpid_lock);
5328 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005329 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08005330 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005331 else
5332 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005333 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005334 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08005335}
5336
Wanpeng Li991e7a02015-09-16 17:30:05 +08005337static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005338{
Wanpeng Li991e7a02015-09-16 17:30:05 +08005339 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005340 return;
5341 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08005342 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08005343 spin_unlock(&vmx_vpid_lock);
5344}
5345
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005346static void __always_inline vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
5347 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08005348{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005349 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08005350
5351 if (!cpu_has_vmx_msr_bitmap())
5352 return;
5353
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005354 if (static_branch_unlikely(&enable_evmcs))
5355 evmcs_touch_msr_bitmap();
5356
Sheng Yang25c5f222008-03-28 13:18:56 +08005357 /*
5358 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5359 * have the write-low and read-high bitmap offsets the wrong way round.
5360 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5361 */
Sheng Yang25c5f222008-03-28 13:18:56 +08005362 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08005363 if (type & MSR_TYPE_R)
5364 /* read-low */
5365 __clear_bit(msr, msr_bitmap + 0x000 / f);
5366
5367 if (type & MSR_TYPE_W)
5368 /* write-low */
5369 __clear_bit(msr, msr_bitmap + 0x800 / f);
5370
Sheng Yang25c5f222008-03-28 13:18:56 +08005371 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5372 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08005373 if (type & MSR_TYPE_R)
5374 /* read-high */
5375 __clear_bit(msr, msr_bitmap + 0x400 / f);
5376
5377 if (type & MSR_TYPE_W)
5378 /* write-high */
5379 __clear_bit(msr, msr_bitmap + 0xc00 / f);
5380
5381 }
5382}
5383
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005384static void __always_inline vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
5385 u32 msr, int type)
5386{
5387 int f = sizeof(unsigned long);
5388
5389 if (!cpu_has_vmx_msr_bitmap())
5390 return;
5391
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02005392 if (static_branch_unlikely(&enable_evmcs))
5393 evmcs_touch_msr_bitmap();
5394
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005395 /*
5396 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5397 * have the write-low and read-high bitmap offsets the wrong way round.
5398 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5399 */
5400 if (msr <= 0x1fff) {
5401 if (type & MSR_TYPE_R)
5402 /* read-low */
5403 __set_bit(msr, msr_bitmap + 0x000 / f);
5404
5405 if (type & MSR_TYPE_W)
5406 /* write-low */
5407 __set_bit(msr, msr_bitmap + 0x800 / f);
5408
5409 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5410 msr &= 0x1fff;
5411 if (type & MSR_TYPE_R)
5412 /* read-high */
5413 __set_bit(msr, msr_bitmap + 0x400 / f);
5414
5415 if (type & MSR_TYPE_W)
5416 /* write-high */
5417 __set_bit(msr, msr_bitmap + 0xc00 / f);
5418
5419 }
5420}
5421
5422static void __always_inline vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
5423 u32 msr, int type, bool value)
5424{
5425 if (value)
5426 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
5427 else
5428 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
5429}
5430
Wincy Vanf2b93282015-02-03 23:56:03 +08005431/*
5432 * If a msr is allowed by L0, we should check whether it is allowed by L1.
5433 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
5434 */
5435static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
5436 unsigned long *msr_bitmap_nested,
5437 u32 msr, int type)
5438{
5439 int f = sizeof(unsigned long);
5440
Wincy Vanf2b93282015-02-03 23:56:03 +08005441 /*
5442 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
5443 * have the write-low and read-high bitmap offsets the wrong way round.
5444 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
5445 */
5446 if (msr <= 0x1fff) {
5447 if (type & MSR_TYPE_R &&
5448 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
5449 /* read-low */
5450 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
5451
5452 if (type & MSR_TYPE_W &&
5453 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
5454 /* write-low */
5455 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
5456
5457 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
5458 msr &= 0x1fff;
5459 if (type & MSR_TYPE_R &&
5460 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
5461 /* read-high */
5462 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
5463
5464 if (type & MSR_TYPE_W &&
5465 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
5466 /* write-high */
5467 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
5468
5469 }
5470}
5471
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005472static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02005473{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005474 u8 mode = 0;
5475
5476 if (cpu_has_secondary_exec_ctrls() &&
5477 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
5478 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
5479 mode |= MSR_BITMAP_MODE_X2APIC;
5480 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
5481 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
5482 }
5483
5484 if (is_long_mode(vcpu))
5485 mode |= MSR_BITMAP_MODE_LM;
5486
5487 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08005488}
5489
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005490#define X2APIC_MSR(r) (APIC_BASE_MSR + ((r) >> 4))
5491
5492static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
5493 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08005494{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005495 int msr;
5496
5497 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
5498 unsigned word = msr / BITS_PER_LONG;
5499 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
5500 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005501 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005502
5503 if (mode & MSR_BITMAP_MODE_X2APIC) {
5504 /*
5505 * TPR reads and writes can be virtualized even if virtual interrupt
5506 * delivery is not in use.
5507 */
5508 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
5509 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
5510 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
5511 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
5512 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
5513 }
5514 }
5515}
5516
5517static void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
5518{
5519 struct vcpu_vmx *vmx = to_vmx(vcpu);
5520 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
5521 u8 mode = vmx_msr_bitmap_mode(vcpu);
5522 u8 changed = mode ^ vmx->msr_bitmap_mode;
5523
5524 if (!changed)
5525 return;
5526
5527 vmx_set_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW,
5528 !(mode & MSR_BITMAP_MODE_LM));
5529
5530 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
5531 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
5532
5533 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02005534}
5535
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05005536static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005537{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005538 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005539}
5540
David Matlackc9f04402017-08-01 14:00:40 -07005541static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5542{
5543 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5544 gfn_t gfn;
5545
5546 /*
5547 * Don't need to mark the APIC access page dirty; it is never
5548 * written to by the CPU during APIC virtualization.
5549 */
5550
5551 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5552 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5553 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5554 }
5555
5556 if (nested_cpu_has_posted_intr(vmcs12)) {
5557 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5558 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5559 }
5560}
5561
5562
David Hildenbrand6342c502017-01-25 11:58:58 +01005563static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005564{
5565 struct vcpu_vmx *vmx = to_vmx(vcpu);
5566 int max_irr;
5567 void *vapic_page;
5568 u16 status;
5569
David Matlackc9f04402017-08-01 14:00:40 -07005570 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5571 return;
Wincy Van705699a2015-02-03 23:58:17 +08005572
David Matlackc9f04402017-08-01 14:00:40 -07005573 vmx->nested.pi_pending = false;
5574 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5575 return;
Wincy Van705699a2015-02-03 23:58:17 +08005576
David Matlackc9f04402017-08-01 14:00:40 -07005577 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5578 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005579 vapic_page = kmap(vmx->nested.virtual_apic_page);
Liran Alone7387b02017-12-24 18:12:54 +02005580 __kvm_apic_update_irr(vmx->nested.pi_desc->pir,
5581 vapic_page, &max_irr);
Wincy Van705699a2015-02-03 23:58:17 +08005582 kunmap(vmx->nested.virtual_apic_page);
5583
5584 status = vmcs_read16(GUEST_INTR_STATUS);
5585 if ((u8)max_irr > ((u8)status & 0xff)) {
5586 status &= ~0xff;
5587 status |= (u8)max_irr;
5588 vmcs_write16(GUEST_INTR_STATUS, status);
5589 }
5590 }
David Matlackc9f04402017-08-01 14:00:40 -07005591
5592 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005593}
5594
Wincy Van06a55242017-04-28 13:13:59 +08005595static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5596 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005597{
5598#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005599 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5600
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005601 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005602 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005603 * The vector of interrupt to be delivered to vcpu had
5604 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08005605 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08005606 * Following cases will be reached in this block, and
5607 * we always send a notification event in all cases as
5608 * explained below.
5609 *
5610 * Case 1: vcpu keeps in non-root mode. Sending a
5611 * notification event posts the interrupt to vcpu.
5612 *
5613 * Case 2: vcpu exits to root mode and is still
5614 * runnable. PIR will be synced to vIRR before the
5615 * next vcpu entry. Sending a notification event in
5616 * this case has no effect, as vcpu is not in root
5617 * mode.
5618 *
5619 * Case 3: vcpu exits to root mode and is blocked.
5620 * vcpu_block() has already synced PIR to vIRR and
5621 * never blocks vcpu if vIRR is not cleared. Therefore,
5622 * a blocked vcpu here does not wait for any requested
5623 * interrupts in PIR, and sending a notification event
5624 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08005625 */
Feng Wu28b835d2015-09-18 22:29:54 +08005626
Wincy Van06a55242017-04-28 13:13:59 +08005627 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005628 return true;
5629 }
5630#endif
5631 return false;
5632}
5633
Wincy Van705699a2015-02-03 23:58:17 +08005634static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5635 int vector)
5636{
5637 struct vcpu_vmx *vmx = to_vmx(vcpu);
5638
5639 if (is_guest_mode(vcpu) &&
5640 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08005641 /*
5642 * If a posted intr is not recognized by hardware,
5643 * we will accomplish it in the next vmentry.
5644 */
5645 vmx->nested.pi_pending = true;
5646 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02005647 /* the PIR and ON have been set by L1. */
5648 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
5649 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005650 return 0;
5651 }
5652 return -1;
5653}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005654/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005655 * Send interrupt to vcpu via posted interrupt way.
5656 * 1. If target vcpu is running(non-root mode), send posted interrupt
5657 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5658 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5659 * interrupt from PIR in next vmentry.
5660 */
5661static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5662{
5663 struct vcpu_vmx *vmx = to_vmx(vcpu);
5664 int r;
5665
Wincy Van705699a2015-02-03 23:58:17 +08005666 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5667 if (!r)
5668 return;
5669
Yang Zhanga20ed542013-04-11 19:25:15 +08005670 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5671 return;
5672
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005673 /* If a previous notification has sent the IPI, nothing to do. */
5674 if (pi_test_and_set_on(&vmx->pi_desc))
5675 return;
5676
Wincy Van06a55242017-04-28 13:13:59 +08005677 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005678 kvm_vcpu_kick(vcpu);
5679}
5680
Avi Kivity6aa8b732006-12-10 02:21:36 -08005681/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005682 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5683 * will not change in the lifetime of the guest.
5684 * Note that host-state that does change is set elsewhere. E.g., host-state
5685 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5686 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005687static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005688{
5689 u32 low32, high32;
5690 unsigned long tmpl;
5691 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005692 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005693
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005694 cr0 = read_cr0();
5695 WARN_ON(cr0 & X86_CR0_TS);
5696 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005697
5698 /*
5699 * Save the most likely value for this task's CR3 in the VMCS.
5700 * We can't use __get_current_cr3_fast() because we're not atomic.
5701 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005702 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005703 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Ladi Prosek44889942017-09-22 07:53:15 +02005704 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005705
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005706 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005707 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005708 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Ladi Prosek44889942017-09-22 07:53:15 +02005709 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005710
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005711 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005712#ifdef CONFIG_X86_64
5713 /*
5714 * Load null selectors, so we can avoid reloading them in
5715 * __vmx_load_host_state(), in case userspace uses the null selectors
5716 * too (the expected case).
5717 */
5718 vmcs_write16(HOST_DS_SELECTOR, 0);
5719 vmcs_write16(HOST_ES_SELECTOR, 0);
5720#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005721 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5722 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005723#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005724 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5725 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5726
Juergen Gross87930012017-09-04 12:25:27 +02005727 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005728 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005729 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005730
Avi Kivity83287ea422012-09-16 15:10:57 +03005731 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005732
5733 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5734 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5735 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5736 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5737
5738 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5739 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5740 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5741 }
5742}
5743
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005744static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5745{
5746 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5747 if (enable_ept)
5748 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005749 if (is_guest_mode(&vmx->vcpu))
5750 vmx->vcpu.arch.cr4_guest_owned_bits &=
5751 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005752 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5753}
5754
Yang Zhang01e439b2013-04-11 19:25:12 +08005755static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5756{
5757 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5758
Andrey Smetanind62caab2015-11-10 15:36:33 +03005759 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005760 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005761
5762 if (!enable_vnmi)
5763 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
5764
Yunhong Jiang64672c92016-06-13 14:19:59 -07005765 /* Enable the preemption timer dynamically */
5766 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005767 return pin_based_exec_ctrl;
5768}
5769
Andrey Smetanind62caab2015-11-10 15:36:33 +03005770static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5771{
5772 struct vcpu_vmx *vmx = to_vmx(vcpu);
5773
5774 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005775 if (cpu_has_secondary_exec_ctrls()) {
5776 if (kvm_vcpu_apicv_active(vcpu))
5777 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5778 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5779 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5780 else
5781 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5782 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5783 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5784 }
5785
5786 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005787 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005788}
5789
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005790static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5791{
5792 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005793
5794 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5795 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5796
Paolo Bonzini35754c92015-07-29 12:05:37 +02005797 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005798 exec_control &= ~CPU_BASED_TPR_SHADOW;
5799#ifdef CONFIG_X86_64
5800 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5801 CPU_BASED_CR8_LOAD_EXITING;
5802#endif
5803 }
5804 if (!enable_ept)
5805 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5806 CPU_BASED_CR3_LOAD_EXITING |
5807 CPU_BASED_INVLPG_EXITING;
Wanpeng Li4d5422c2018-03-12 04:53:02 -07005808 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
5809 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
5810 CPU_BASED_MONITOR_EXITING);
Wanpeng Licaa057a2018-03-12 04:53:03 -07005811 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
5812 exec_control &= ~CPU_BASED_HLT_EXITING;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005813 return exec_control;
5814}
5815
Jim Mattson45ec3682017-08-23 16:32:04 -07005816static bool vmx_rdrand_supported(void)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005817{
Jim Mattson45ec3682017-08-23 16:32:04 -07005818 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005819 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005820}
5821
Jim Mattson75f4fc82017-08-23 16:32:03 -07005822static bool vmx_rdseed_supported(void)
5823{
5824 return vmcs_config.cpu_based_2nd_exec_ctrl &
David Hildenbrand736fdf72017-08-24 20:51:37 +02005825 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005826}
5827
Paolo Bonzini80154d72017-08-24 13:55:35 +02005828static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005829{
Paolo Bonzini80154d72017-08-24 13:55:35 +02005830 struct kvm_vcpu *vcpu = &vmx->vcpu;
5831
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005832 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02005833
Paolo Bonzini80154d72017-08-24 13:55:35 +02005834 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005835 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5836 if (vmx->vpid == 0)
5837 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5838 if (!enable_ept) {
5839 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5840 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005841 /* Enable INVPCID for non-ept guests may cause performance regression. */
5842 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005843 }
5844 if (!enable_unrestricted_guest)
5845 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07005846 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005847 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02005848 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005849 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5850 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005851 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02005852
5853 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
5854 * in vmx_set_cr4. */
5855 exec_control &= ~SECONDARY_EXEC_DESC;
5856
Abel Gordonabc4fc52013-04-18 14:35:25 +03005857 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5858 (handle_vmptrld).
5859 We can NOT enable shadow_vmcs here because we don't have yet
5860 a current VMCS12
5861 */
5862 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005863
5864 if (!enable_pml)
5865 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005866
Paolo Bonzini3db13482017-08-24 14:48:03 +02005867 if (vmx_xsaves_supported()) {
5868 /* Exposing XSAVES only when XSAVE is exposed */
5869 bool xsaves_enabled =
5870 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
5871 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
5872
5873 if (!xsaves_enabled)
5874 exec_control &= ~SECONDARY_EXEC_XSAVES;
5875
5876 if (nested) {
5877 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005878 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02005879 SECONDARY_EXEC_XSAVES;
5880 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005881 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02005882 ~SECONDARY_EXEC_XSAVES;
5883 }
5884 }
5885
Paolo Bonzini80154d72017-08-24 13:55:35 +02005886 if (vmx_rdtscp_supported()) {
5887 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
5888 if (!rdtscp_enabled)
5889 exec_control &= ~SECONDARY_EXEC_RDTSCP;
5890
5891 if (nested) {
5892 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005893 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005894 SECONDARY_EXEC_RDTSCP;
5895 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005896 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005897 ~SECONDARY_EXEC_RDTSCP;
5898 }
5899 }
5900
5901 if (vmx_invpcid_supported()) {
5902 /* Exposing INVPCID only when PCID is exposed */
5903 bool invpcid_enabled =
5904 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
5905 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
5906
5907 if (!invpcid_enabled) {
5908 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
5909 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
5910 }
5911
5912 if (nested) {
5913 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005914 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005915 SECONDARY_EXEC_ENABLE_INVPCID;
5916 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005917 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02005918 ~SECONDARY_EXEC_ENABLE_INVPCID;
5919 }
5920 }
5921
Jim Mattson45ec3682017-08-23 16:32:04 -07005922 if (vmx_rdrand_supported()) {
5923 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
5924 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02005925 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005926
5927 if (nested) {
5928 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005929 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005930 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005931 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005932 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005933 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07005934 }
5935 }
5936
Jim Mattson75f4fc82017-08-23 16:32:03 -07005937 if (vmx_rdseed_supported()) {
5938 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
5939 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02005940 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005941
5942 if (nested) {
5943 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005944 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005945 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005946 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01005947 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02005948 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07005949 }
5950 }
5951
Paolo Bonzini80154d72017-08-24 13:55:35 +02005952 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005953}
5954
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005955static void ept_set_mmio_spte_mask(void)
5956{
5957 /*
5958 * EPT Misconfigurations can be generated if the value of bits 2:0
5959 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005960 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005961 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5962 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005963}
5964
Wanpeng Lif53cd632014-12-02 19:14:58 +08005965#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005966/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005967 * Sets up the vmcs for emulated real mode.
5968 */
David Hildenbrand12d79912017-08-24 20:51:26 +02005969static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005970{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005971#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005972 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005973#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005974 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005975
Abel Gordon4607c2d2013-04-18 14:35:55 +03005976 if (enable_shadow_vmcs) {
5977 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5978 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5979 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005980 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005981 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08005982
Avi Kivity6aa8b732006-12-10 02:21:36 -08005983 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5984
Avi Kivity6aa8b732006-12-10 02:21:36 -08005985 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005986 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005987 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005988
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005989 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005990
Dan Williamsdfa169b2016-06-02 11:17:24 -07005991 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02005992 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005993 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02005994 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07005995 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005996
Andrey Smetanind62caab2015-11-10 15:36:33 +03005997 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005998 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5999 vmcs_write64(EOI_EXIT_BITMAP1, 0);
6000 vmcs_write64(EOI_EXIT_BITMAP2, 0);
6001 vmcs_write64(EOI_EXIT_BITMAP3, 0);
6002
6003 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08006004
Li RongQing0bcf2612015-12-03 13:29:34 +08006005 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08006006 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08006007 }
6008
Wanpeng Lib31c1142018-03-12 04:53:04 -07006009 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006010 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02006011 vmx->ple_window = ple_window;
6012 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006013 }
6014
Xiao Guangrongc3707952011-07-12 03:28:04 +08006015 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
6016 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006017 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
6018
Avi Kivity9581d442010-10-19 16:46:55 +02006019 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
6020 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08006021 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006022#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08006023 rdmsrl(MSR_FS_BASE, a);
6024 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
6025 rdmsrl(MSR_GS_BASE, a);
6026 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
6027#else
6028 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
6029 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
6030#endif
6031
Bandan Das2a499e42017-08-03 15:54:41 -04006032 if (cpu_has_vmx_vmfunc())
6033 vmcs_write64(VM_FUNCTION_CONTROL, 0);
6034
Eddie Dong2cc51562007-05-21 07:28:09 +03006035 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
6036 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006037 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03006038 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03006039 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08006040
Radim Krčmář74545702015-04-27 15:11:25 +02006041 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6042 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08006043
Paolo Bonzini03916db2014-07-24 14:21:57 +02006044 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006045 u32 index = vmx_msr_index[i];
6046 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006047 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006048
6049 if (rdmsr_safe(index, &data_low, &data_high) < 0)
6050 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08006051 if (wrmsr_safe(index, data_low, data_high) < 0)
6052 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03006053 vmx->guest_msrs[j].index = i;
6054 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02006055 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006056 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006057 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006058
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01006059 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
6060 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, vmx->arch_capabilities);
Gleb Natapov2961e8762013-11-25 15:37:13 +02006061
6062 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006063
6064 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02006065 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03006066
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006067 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
6068 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
6069
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03006070 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006071
Wanpeng Lif53cd632014-12-02 19:14:58 +08006072 if (vmx_xsaves_supported())
6073 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
6074
Peter Feiner4e595162016-07-07 14:49:58 -07006075 if (enable_pml) {
6076 ASSERT(vmx->pml_pg);
6077 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
6078 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
6079 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006080}
6081
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006082static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006083{
6084 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01006085 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006086 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006087
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006088 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006089 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006090
Wanpeng Li518e7b92018-02-28 14:03:31 +08006091 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006092 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006093 kvm_set_cr8(vcpu, 0);
6094
6095 if (!init_event) {
6096 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
6097 MSR_IA32_APICBASE_ENABLE;
6098 if (kvm_vcpu_is_reset_bsp(vcpu))
6099 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
6100 apic_base_msr.host_initiated = true;
6101 kvm_set_apic_base(vcpu, &apic_base_msr);
6102 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006103
Avi Kivity2fb92db2011-04-27 19:42:18 +03006104 vmx_segment_cache_clear(vmx);
6105
Avi Kivity5706be02008-08-20 15:07:31 +03006106 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01006107 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006108 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006109
6110 seg_setup(VCPU_SREG_DS);
6111 seg_setup(VCPU_SREG_ES);
6112 seg_setup(VCPU_SREG_FS);
6113 seg_setup(VCPU_SREG_GS);
6114 seg_setup(VCPU_SREG_SS);
6115
6116 vmcs_write16(GUEST_TR_SELECTOR, 0);
6117 vmcs_writel(GUEST_TR_BASE, 0);
6118 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
6119 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
6120
6121 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
6122 vmcs_writel(GUEST_LDTR_BASE, 0);
6123 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
6124 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
6125
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006126 if (!init_event) {
6127 vmcs_write32(GUEST_SYSENTER_CS, 0);
6128 vmcs_writel(GUEST_SYSENTER_ESP, 0);
6129 vmcs_writel(GUEST_SYSENTER_EIP, 0);
6130 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
6131 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006132
Wanpeng Lic37c2872017-11-20 14:52:21 -08006133 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01006134 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006135
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006136 vmcs_writel(GUEST_GDTR_BASE, 0);
6137 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
6138
6139 vmcs_writel(GUEST_IDTR_BASE, 0);
6140 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
6141
Anthony Liguori443381a2010-12-06 10:53:38 -06006142 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006143 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01006144 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07006145 if (kvm_mpx_supported())
6146 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006147
Avi Kivitye00c8cf2007-10-21 11:00:39 +02006148 setup_msrs(vmx);
6149
Avi Kivity6aa8b732006-12-10 02:21:36 -08006150 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
6151
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006152 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08006153 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006154 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08006155 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006156 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08006157 vmcs_write32(TPR_THRESHOLD, 0);
6158 }
6159
Paolo Bonzinia73896c2014-11-02 07:54:30 +01006160 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006161
Sheng Yang2384d2b2008-01-17 15:14:33 +08006162 if (vmx->vpid != 0)
6163 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6164
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006165 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006166 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06006167 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006168 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02006169 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006170
Nadav Amitd28bc9d2015-04-13 14:34:08 +03006171 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006172
Wanpeng Lidd5f5342015-09-23 18:26:57 +08006173 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006174 if (init_event)
6175 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006176}
6177
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006178/*
6179 * In nested virtualization, check if L1 asked to exit on external interrupts.
6180 * For most existing hypervisors, this will always return true.
6181 */
6182static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
6183{
6184 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
6185 PIN_BASED_EXT_INTR_MASK;
6186}
6187
Bandan Das77b0f5d2014-04-19 18:17:45 -04006188/*
6189 * In nested virtualization, check if L1 has set
6190 * VM_EXIT_ACK_INTR_ON_EXIT
6191 */
6192static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
6193{
6194 return get_vmcs12(vcpu)->vm_exit_controls &
6195 VM_EXIT_ACK_INTR_ON_EXIT;
6196}
6197
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006198static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
6199{
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -05006200 return nested_cpu_has_nmi_exiting(get_vmcs12(vcpu));
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006201}
6202
Jan Kiszkac9a79532014-03-07 20:03:15 +01006203static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006204{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006205 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6206 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006207}
6208
Jan Kiszkac9a79532014-03-07 20:03:15 +01006209static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006210{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006211 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006212 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01006213 enable_irq_window(vcpu);
6214 return;
6215 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02006216
Paolo Bonzini47c01522016-12-19 11:44:07 +01006217 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
6218 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006219}
6220
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006221static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03006222{
Avi Kivity9c8cba32007-11-22 11:42:59 +02006223 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006224 uint32_t intr;
6225 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02006226
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006227 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006228
Avi Kivityfa89a812008-09-01 15:57:51 +03006229 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006230 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006231 int inc_eip = 0;
6232 if (vcpu->arch.interrupt.soft)
6233 inc_eip = vcpu->arch.event_exit_inst_len;
6234 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006235 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006236 return;
6237 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006238 intr = irq | INTR_INFO_VALID_MASK;
6239 if (vcpu->arch.interrupt.soft) {
6240 intr |= INTR_TYPE_SOFT_INTR;
6241 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6242 vmx->vcpu.arch.event_exit_inst_len);
6243 } else
6244 intr |= INTR_TYPE_EXT_INTR;
6245 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006246
6247 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03006248}
6249
Sheng Yangf08864b2008-05-15 18:23:25 +08006250static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
6251{
Jan Kiszka66a5a342008-09-26 09:30:51 +02006252 struct vcpu_vmx *vmx = to_vmx(vcpu);
6253
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006254 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006255 /*
6256 * Tracking the NMI-blocked state in software is built upon
6257 * finding the next open IRQ window. This, in turn, depends on
6258 * well-behaving guests: They have to keep IRQs disabled at
6259 * least as long as the NMI handler runs. Otherwise we may
6260 * cause NMI nesting, maybe breaking the guest. But as this is
6261 * highly unlikely, we can live with the residual risk.
6262 */
6263 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
6264 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6265 }
6266
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006267 ++vcpu->stat.nmi_injections;
6268 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006269
Avi Kivity7ffd92c2009-06-09 14:10:45 +03006270 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05006271 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02006272 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02006273 return;
6274 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08006275
Sheng Yangf08864b2008-05-15 18:23:25 +08006276 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6277 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07006278
6279 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006280}
6281
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006282static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
6283{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006284 struct vcpu_vmx *vmx = to_vmx(vcpu);
6285 bool masked;
6286
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006287 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006288 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006289 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02006290 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02006291 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
6292 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6293 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006294}
6295
6296static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
6297{
6298 struct vcpu_vmx *vmx = to_vmx(vcpu);
6299
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006300 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006301 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
6302 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
6303 vmx->loaded_vmcs->vnmi_blocked_time = 0;
6304 }
6305 } else {
6306 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
6307 if (masked)
6308 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6309 GUEST_INTR_STATE_NMI);
6310 else
6311 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
6312 GUEST_INTR_STATE_NMI);
6313 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01006314}
6315
Jan Kiszka2505dc92013-04-14 12:12:47 +02006316static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
6317{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006318 if (to_vmx(vcpu)->nested.nested_run_pending)
6319 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02006320
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006321 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006322 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
6323 return 0;
6324
Jan Kiszka2505dc92013-04-14 12:12:47 +02006325 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6326 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
6327 | GUEST_INTR_STATE_NMI));
6328}
6329
Gleb Natapov78646122009-03-23 12:12:11 +02006330static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
6331{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01006332 return (!to_vmx(vcpu)->nested.nested_run_pending &&
6333 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03006334 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
6335 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02006336}
6337
Izik Eiduscbc94022007-10-25 00:29:55 +02006338static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
6339{
6340 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02006341
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08006342 if (enable_unrestricted_guest)
6343 return 0;
6344
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02006345 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
6346 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02006347 if (ret)
6348 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006349 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02006350 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02006351}
6352
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006353static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
6354{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006355 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07006356 return 0;
6357}
6358
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006359static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006360{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006361 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006362 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01006363 /*
6364 * Update instruction length as we may reinject the exception
6365 * from user space while in guest debugging mode.
6366 */
6367 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
6368 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006369 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006370 return false;
6371 /* fall through */
6372 case DB_VECTOR:
6373 if (vcpu->guest_debug &
6374 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
6375 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006376 /* fall through */
6377 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006378 case OF_VECTOR:
6379 case BR_VECTOR:
6380 case UD_VECTOR:
6381 case DF_VECTOR:
6382 case SS_VECTOR:
6383 case GP_VECTOR:
6384 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006385 return true;
6386 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02006387 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006388 return false;
6389}
6390
6391static int handle_rmode_exception(struct kvm_vcpu *vcpu,
6392 int vec, u32 err_code)
6393{
6394 /*
6395 * Instruction with address size override prefix opcode 0x67
6396 * Cause the #SS fault with 0 error code in VM86 mode.
6397 */
6398 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
6399 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
6400 if (vcpu->arch.halt_request) {
6401 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006402 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006403 }
6404 return 1;
6405 }
6406 return 0;
6407 }
6408
6409 /*
6410 * Forward all other exceptions that are valid in real mode.
6411 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
6412 * the required debugging infrastructure rework.
6413 */
6414 kvm_queue_exception(vcpu, vec);
6415 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006416}
6417
Andi Kleena0861c02009-06-08 17:37:09 +08006418/*
6419 * Trigger machine check on the host. We assume all the MSRs are already set up
6420 * by the CPU and that we still run on the same CPU as the MCE occurred on.
6421 * We pass a fake environment to the machine check handler because we want
6422 * the guest to be always treated like user space, no matter what context
6423 * it used internally.
6424 */
6425static void kvm_machine_check(void)
6426{
6427#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
6428 struct pt_regs regs = {
6429 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
6430 .flags = X86_EFLAGS_IF,
6431 };
6432
6433 do_machine_check(&regs, 0);
6434#endif
6435}
6436
Avi Kivity851ba692009-08-24 11:10:17 +03006437static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08006438{
6439 /* already handled by vcpu_run */
6440 return 1;
6441}
6442
Avi Kivity851ba692009-08-24 11:10:17 +03006443static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006444{
Avi Kivity1155f762007-11-22 11:30:47 +02006445 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006446 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006447 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006448 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006449 u32 vect_info;
6450 enum emulation_result er;
6451
Avi Kivity1155f762007-11-22 11:30:47 +02006452 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02006453 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006454
Andi Kleena0861c02009-06-08 17:37:09 +08006455 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03006456 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006457
Jim Mattsonef85b672016-12-12 11:01:37 -08006458 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02006459 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03006460
Wanpeng Li082d06e2018-04-03 16:28:48 -07006461 if (is_invalid_opcode(intr_info))
6462 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05006463
Avi Kivity6aa8b732006-12-10 02:21:36 -08006464 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06006465 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006466 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006467
Liran Alon9e869482018-03-12 13:12:51 +02006468 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
6469 WARN_ON_ONCE(!enable_vmware_backdoor);
6470 er = emulate_instruction(vcpu,
6471 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
6472 if (er == EMULATE_USER_EXIT)
6473 return 0;
6474 else if (er != EMULATE_DONE)
6475 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
6476 return 1;
6477 }
6478
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006479 /*
6480 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
6481 * MMIO, it is better to report an internal error.
6482 * See the comments in vmx_handle_exit.
6483 */
6484 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
6485 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
6486 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6487 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006488 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006489 vcpu->run->internal.data[0] = vect_info;
6490 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02006491 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08006492 return 0;
6493 }
6494
Avi Kivity6aa8b732006-12-10 02:21:36 -08006495 if (is_page_fault(intr_info)) {
6496 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006497 /* EPT won't cause page fault directly */
6498 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02006499 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006500 }
6501
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006502 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02006503
6504 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
6505 return handle_rmode_exception(vcpu, ex_no, error_code);
6506
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006507 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01006508 case AC_VECTOR:
6509 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
6510 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006511 case DB_VECTOR:
6512 dr6 = vmcs_readl(EXIT_QUALIFICATION);
6513 if (!(vcpu->guest_debug &
6514 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01006515 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006516 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07006517 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01006518 skip_emulated_instruction(vcpu);
6519
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006520 kvm_queue_exception(vcpu, DB_VECTOR);
6521 return 1;
6522 }
6523 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
6524 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
6525 /* fall through */
6526 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01006527 /*
6528 * Update instruction length as we may reinject #BP from
6529 * user space while in guest debugging mode. Reading it for
6530 * #DB as well causes no harm, it is not used in that case.
6531 */
6532 vmx->vcpu.arch.event_exit_inst_len =
6533 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006534 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03006535 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006536 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
6537 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006538 break;
6539 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01006540 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
6541 kvm_run->ex.exception = ex_no;
6542 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006543 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006544 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006545 return 0;
6546}
6547
Avi Kivity851ba692009-08-24 11:10:17 +03006548static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006549{
Avi Kivity1165f5f2007-04-19 17:27:43 +03006550 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006551 return 1;
6552}
6553
Avi Kivity851ba692009-08-24 11:10:17 +03006554static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08006555{
Avi Kivity851ba692009-08-24 11:10:17 +03006556 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07006557 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08006558 return 0;
6559}
Avi Kivity6aa8b732006-12-10 02:21:36 -08006560
Avi Kivity851ba692009-08-24 11:10:17 +03006561static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006562{
He, Qingbfdaab02007-09-12 14:18:28 +08006563 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08006564 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02006565 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006566
He, Qingbfdaab02007-09-12 14:18:28 +08006567 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02006568 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03006569
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006570 ++vcpu->stat.io_exits;
6571
Sean Christopherson432baf62018-03-08 08:57:26 -08006572 if (string)
Andre Przywara51d8b662010-12-21 11:12:02 +01006573 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006574
6575 port = exit_qualification >> 16;
6576 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08006577 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02006578
Sean Christophersondca7f122018-03-08 08:57:27 -08006579 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006580}
6581
Ingo Molnar102d8322007-02-19 14:37:47 +02006582static void
6583vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
6584{
6585 /*
6586 * Patch in the VMCALL instruction:
6587 */
6588 hypercall[0] = 0x0f;
6589 hypercall[1] = 0x01;
6590 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02006591}
6592
Guo Chao0fa06072012-06-28 15:16:19 +08006593/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006594static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
6595{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006596 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006597 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6598 unsigned long orig_val = val;
6599
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006600 /*
6601 * We get here when L2 changed cr0 in a way that did not change
6602 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006603 * but did change L0 shadowed bits. So we first calculate the
6604 * effective cr0 value that L1 would like to write into the
6605 * hardware. It consists of the L2-owned bits from the new
6606 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006607 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006608 val = (val & ~vmcs12->cr0_guest_host_mask) |
6609 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
6610
David Matlack38991522016-11-29 18:14:08 -08006611 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006612 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006613
6614 if (kvm_set_cr0(vcpu, val))
6615 return 1;
6616 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006617 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006618 } else {
6619 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08006620 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006621 return 1;
David Matlack38991522016-11-29 18:14:08 -08006622
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006623 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006624 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006625}
6626
6627static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
6628{
6629 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006630 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6631 unsigned long orig_val = val;
6632
6633 /* analogously to handle_set_cr0 */
6634 val = (val & ~vmcs12->cr4_guest_host_mask) |
6635 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
6636 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006637 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01006638 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006639 return 0;
6640 } else
6641 return kvm_set_cr4(vcpu, val);
6642}
6643
Paolo Bonzini0367f202016-07-12 10:44:55 +02006644static int handle_desc(struct kvm_vcpu *vcpu)
6645{
6646 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
6647 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6648}
6649
Avi Kivity851ba692009-08-24 11:10:17 +03006650static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006651{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006652 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006653 int cr;
6654 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03006655 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006656 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006657
He, Qingbfdaab02007-09-12 14:18:28 +08006658 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006659 cr = exit_qualification & 15;
6660 reg = (exit_qualification >> 8) & 15;
6661 switch ((exit_qualification >> 4) & 3) {
6662 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03006663 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006664 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006665 switch (cr) {
6666 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006667 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006668 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006669 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006670 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03006671 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006672 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006673 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03006674 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006675 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006676 case 8: {
6677 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03006678 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01006679 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006680 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02006681 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08006682 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006683 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006684 return ret;
6685 /*
6686 * TODO: we might be squashing a
6687 * KVM_GUESTDBG_SINGLESTEP-triggered
6688 * KVM_EXIT_DEBUG here.
6689 */
Avi Kivity851ba692009-08-24 11:10:17 +03006690 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03006691 return 0;
6692 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006693 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006694 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006695 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006696 WARN_ONCE(1, "Guest should always own CR0.TS");
6697 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006698 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006699 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006700 case 1: /*mov from cr*/
6701 switch (cr) {
6702 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08006703 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02006704 val = kvm_read_cr3(vcpu);
6705 kvm_register_write(vcpu, reg, val);
6706 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006707 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006708 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006709 val = kvm_get_cr8(vcpu);
6710 kvm_register_write(vcpu, reg, val);
6711 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006712 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006713 }
6714 break;
6715 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006716 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006717 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006718 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006719
Kyle Huey6affcbe2016-11-29 12:40:40 -08006720 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006721 default:
6722 break;
6723 }
Avi Kivity851ba692009-08-24 11:10:17 +03006724 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006725 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006726 (int)(exit_qualification >> 4) & 3, cr);
6727 return 0;
6728}
6729
Avi Kivity851ba692009-08-24 11:10:17 +03006730static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006731{
He, Qingbfdaab02007-09-12 14:18:28 +08006732 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006733 int dr, dr7, reg;
6734
6735 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6736 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6737
6738 /* First, if DR does not exist, trigger UD */
6739 if (!kvm_require_dr(vcpu, dr))
6740 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006741
Jan Kiszkaf2483412010-01-20 18:20:20 +01006742 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006743 if (!kvm_require_cpl(vcpu, 0))
6744 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006745 dr7 = vmcs_readl(GUEST_DR7);
6746 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006747 /*
6748 * As the vm-exit takes precedence over the debug trap, we
6749 * need to emulate the latter, either for the host or the
6750 * guest debugging itself.
6751 */
6752 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006753 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006754 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006755 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006756 vcpu->run->debug.arch.exception = DB_VECTOR;
6757 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006758 return 0;
6759 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006760 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006761 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006762 kvm_queue_exception(vcpu, DB_VECTOR);
6763 return 1;
6764 }
6765 }
6766
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006767 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006768 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6769 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006770
6771 /*
6772 * No more DR vmexits; force a reload of the debug registers
6773 * and reenter on this instruction. The next vmexit will
6774 * retrieve the full state of the debug registers.
6775 */
6776 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6777 return 1;
6778 }
6779
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006780 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6781 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006782 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006783
6784 if (kvm_get_dr(vcpu, dr, &val))
6785 return 1;
6786 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006787 } else
Nadav Amit57773922014-06-18 17:19:23 +03006788 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006789 return 1;
6790
Kyle Huey6affcbe2016-11-29 12:40:40 -08006791 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006792}
6793
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006794static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6795{
6796 return vcpu->arch.dr6;
6797}
6798
6799static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6800{
6801}
6802
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006803static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6804{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006805 get_debugreg(vcpu->arch.db[0], 0);
6806 get_debugreg(vcpu->arch.db[1], 1);
6807 get_debugreg(vcpu->arch.db[2], 2);
6808 get_debugreg(vcpu->arch.db[3], 3);
6809 get_debugreg(vcpu->arch.dr6, 6);
6810 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6811
6812 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006813 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006814}
6815
Gleb Natapov020df072010-04-13 10:05:23 +03006816static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6817{
6818 vmcs_writel(GUEST_DR7, val);
6819}
6820
Avi Kivity851ba692009-08-24 11:10:17 +03006821static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006822{
Kyle Huey6a908b62016-11-29 12:40:37 -08006823 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006824}
6825
Avi Kivity851ba692009-08-24 11:10:17 +03006826static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006827{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006828 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006829 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006830
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006831 msr_info.index = ecx;
6832 msr_info.host_initiated = false;
6833 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006834 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006835 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006836 return 1;
6837 }
6838
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006839 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006840
Avi Kivity6aa8b732006-12-10 02:21:36 -08006841 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006842 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6843 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006844 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006845}
6846
Avi Kivity851ba692009-08-24 11:10:17 +03006847static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006848{
Will Auld8fe8ab42012-11-29 12:42:12 -08006849 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006850 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6851 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6852 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006853
Will Auld8fe8ab42012-11-29 12:42:12 -08006854 msr.data = data;
6855 msr.index = ecx;
6856 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006857 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006858 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006859 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006860 return 1;
6861 }
6862
Avi Kivity59200272010-01-25 19:47:02 +02006863 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006864 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006865}
6866
Avi Kivity851ba692009-08-24 11:10:17 +03006867static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006868{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006869 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006870 return 1;
6871}
6872
Avi Kivity851ba692009-08-24 11:10:17 +03006873static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006874{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006875 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6876 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006877
Avi Kivity3842d132010-07-27 12:30:24 +03006878 kvm_make_request(KVM_REQ_EVENT, vcpu);
6879
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006880 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006881 return 1;
6882}
6883
Avi Kivity851ba692009-08-24 11:10:17 +03006884static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006885{
Avi Kivityd3bef152007-06-05 15:53:05 +03006886 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006887}
6888
Avi Kivity851ba692009-08-24 11:10:17 +03006889static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006890{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006891 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006892}
6893
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006894static int handle_invd(struct kvm_vcpu *vcpu)
6895{
Andre Przywara51d8b662010-12-21 11:12:02 +01006896 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006897}
6898
Avi Kivity851ba692009-08-24 11:10:17 +03006899static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006900{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006901 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006902
6903 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006904 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006905}
6906
Avi Kivityfee84b02011-11-10 14:57:25 +02006907static int handle_rdpmc(struct kvm_vcpu *vcpu)
6908{
6909 int err;
6910
6911 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006912 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006913}
6914
Avi Kivity851ba692009-08-24 11:10:17 +03006915static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006916{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006917 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006918}
6919
Dexuan Cui2acf9232010-06-10 11:27:12 +08006920static int handle_xsetbv(struct kvm_vcpu *vcpu)
6921{
6922 u64 new_bv = kvm_read_edx_eax(vcpu);
6923 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6924
6925 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006926 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006927 return 1;
6928}
6929
Wanpeng Lif53cd632014-12-02 19:14:58 +08006930static int handle_xsaves(struct kvm_vcpu *vcpu)
6931{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006932 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006933 WARN(1, "this should never happen\n");
6934 return 1;
6935}
6936
6937static int handle_xrstors(struct kvm_vcpu *vcpu)
6938{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006939 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006940 WARN(1, "this should never happen\n");
6941 return 1;
6942}
6943
Avi Kivity851ba692009-08-24 11:10:17 +03006944static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006945{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006946 if (likely(fasteoi)) {
6947 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6948 int access_type, offset;
6949
6950 access_type = exit_qualification & APIC_ACCESS_TYPE;
6951 offset = exit_qualification & APIC_ACCESS_OFFSET;
6952 /*
6953 * Sane guest uses MOV to write EOI, with written value
6954 * not cared. So make a short-circuit here by avoiding
6955 * heavy instruction emulation.
6956 */
6957 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6958 (offset == APIC_EOI)) {
6959 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006960 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006961 }
6962 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006963 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006964}
6965
Yang Zhangc7c9c562013-01-25 10:18:51 +08006966static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6967{
6968 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6969 int vector = exit_qualification & 0xff;
6970
6971 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6972 kvm_apic_set_eoi_accelerated(vcpu, vector);
6973 return 1;
6974}
6975
Yang Zhang83d4c282013-01-25 10:18:49 +08006976static int handle_apic_write(struct kvm_vcpu *vcpu)
6977{
6978 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6979 u32 offset = exit_qualification & 0xfff;
6980
6981 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6982 kvm_apic_write_nodecode(vcpu, offset);
6983 return 1;
6984}
6985
Avi Kivity851ba692009-08-24 11:10:17 +03006986static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006987{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006988 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006989 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006990 bool has_error_code = false;
6991 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006992 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006993 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006994
6995 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006996 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006997 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006998
6999 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7000
7001 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007002 if (reason == TASK_SWITCH_GATE && idt_v) {
7003 switch (type) {
7004 case INTR_TYPE_NMI_INTR:
7005 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02007006 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007007 break;
7008 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007009 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007010 kvm_clear_interrupt_queue(vcpu);
7011 break;
7012 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02007013 if (vmx->idt_vectoring_info &
7014 VECTORING_INFO_DELIVER_CODE_MASK) {
7015 has_error_code = true;
7016 error_code =
7017 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7018 }
7019 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007020 case INTR_TYPE_SOFT_EXCEPTION:
7021 kvm_clear_exception_queue(vcpu);
7022 break;
7023 default:
7024 break;
7025 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02007026 }
Izik Eidus37817f22008-03-24 23:14:53 +02007027 tss_selector = exit_qualification;
7028
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007029 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
7030 type != INTR_TYPE_EXT_INTR &&
7031 type != INTR_TYPE_NMI_INTR))
7032 skip_emulated_instruction(vcpu);
7033
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01007034 if (kvm_task_switch(vcpu, tss_selector,
7035 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
7036 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03007037 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7038 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7039 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007040 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03007041 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007042
Jan Kiszka42dbaa52008-12-15 13:52:10 +01007043 /*
7044 * TODO: What about debug traps on tss switch?
7045 * Are we supposed to inject them and update dr6?
7046 */
7047
7048 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02007049}
7050
Avi Kivity851ba692009-08-24 11:10:17 +03007051static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08007052{
Sheng Yangf9c617f2009-03-25 10:08:52 +08007053 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08007054 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01007055 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08007056
Sheng Yangf9c617f2009-03-25 10:08:52 +08007057 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08007058
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007059 /*
7060 * EPT violation happened while executing iret from NMI,
7061 * "blocked by NMI" bit has to be set before next VM entry.
7062 * There are errata that may cause this bit to not be set:
7063 * AAK134, BY25.
7064 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007065 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007066 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03007067 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03007068 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
7069
Sheng Yang14394422008-04-28 12:24:45 +08007070 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007071 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007072
Junaid Shahid27959a42016-12-06 16:46:10 -08007073 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007074 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08007075 ? PFERR_USER_MASK : 0;
7076 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007077 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08007078 ? PFERR_WRITE_MASK : 0;
7079 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08007080 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08007081 ? PFERR_FETCH_MASK : 0;
7082 /* ept page table entry is present? */
7083 error_code |= (exit_qualification &
7084 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
7085 EPT_VIOLATION_EXECUTABLE))
7086 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007087
Paolo Bonzinieebed242016-11-28 14:39:58 +01007088 error_code |= (exit_qualification & 0x100) != 0 ?
7089 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03007090
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007091 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08007092 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08007093}
7094
Avi Kivity851ba692009-08-24 11:10:17 +03007095static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007096{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007097 gpa_t gpa;
7098
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007099 /*
7100 * A nested guest cannot optimize MMIO vmexits, because we have an
7101 * nGPA here instead of the required GPA.
7102 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007103 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02007104 if (!is_guest_mode(vcpu) &&
7105 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08007106 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01007107 /*
7108 * Doing kvm_skip_emulated_instruction() depends on undefined
7109 * behavior: Intel's manual doesn't mandate
7110 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
7111 * occurs and while on real hardware it was observed to be set,
7112 * other hypervisors (namely Hyper-V) don't set it, we end up
7113 * advancing IP with some random value. Disable fast mmio when
7114 * running nested and keep it for real hardware in hope that
7115 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
7116 */
7117 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
7118 return kvm_skip_emulated_instruction(vcpu);
7119 else
7120 return x86_emulate_instruction(vcpu, gpa, EMULTYPE_SKIP,
7121 NULL, 0) == EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03007122 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007123
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07007124 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007125}
7126
Avi Kivity851ba692009-08-24 11:10:17 +03007127static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08007128{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007129 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01007130 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
7131 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08007132 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03007133 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08007134
7135 return 1;
7136}
7137
Mohammed Gamal80ced182009-09-01 12:48:18 +02007138static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007139{
Avi Kivity8b3079a2009-01-05 12:10:54 +02007140 struct vcpu_vmx *vmx = to_vmx(vcpu);
7141 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007142 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02007143 u32 cpu_exec_ctrl;
7144 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03007145 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02007146
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07007147 /*
7148 * We should never reach the point where we are emulating L2
7149 * due to invalid guest state as that means we incorrectly
7150 * allowed a nested VMEntry with an invalid vmcs12.
7151 */
7152 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
7153
Avi Kivity49e9d552010-09-19 14:34:08 +02007154 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7155 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007156
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01007157 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03007158 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02007159 return handle_interrupt_window(&vmx->vcpu);
7160
Radim Krčmář72875d82017-04-26 22:32:19 +02007161 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03007162 return 1;
7163
Liran Alon9b8ae632017-11-05 16:56:34 +02007164 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007165
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02007166 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02007167 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02007168 ret = 0;
7169 goto out;
7170 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007171
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007172 if (err != EMULATE_DONE)
7173 goto emulation_error;
7174
7175 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
7176 vcpu->arch.exception.pending)
7177 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007178
Gleb Natapov8d76c492013-05-08 18:38:44 +03007179 if (vcpu->arch.halt_request) {
7180 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06007181 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03007182 goto out;
7183 }
7184
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007185 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02007186 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007187 if (need_resched())
7188 schedule();
7189 }
7190
Mohammed Gamal80ced182009-09-01 12:48:18 +02007191out:
7192 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03007193
Sean Christophersonadd5ff72018-03-23 09:34:00 -07007194emulation_error:
7195 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7196 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7197 vcpu->run->internal.ndata = 0;
7198 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007199}
7200
7201static void grow_ple_window(struct kvm_vcpu *vcpu)
7202{
7203 struct vcpu_vmx *vmx = to_vmx(vcpu);
7204 int old = vmx->ple_window;
7205
Babu Mogerc8e88712018-03-16 16:37:24 -04007206 vmx->ple_window = __grow_ple_window(old, ple_window,
7207 ple_window_grow,
7208 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007209
7210 if (vmx->ple_window != old)
7211 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007212
7213 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007214}
7215
7216static void shrink_ple_window(struct kvm_vcpu *vcpu)
7217{
7218 struct vcpu_vmx *vmx = to_vmx(vcpu);
7219 int old = vmx->ple_window;
7220
Babu Mogerc8e88712018-03-16 16:37:24 -04007221 vmx->ple_window = __shrink_ple_window(old, ple_window,
7222 ple_window_shrink,
7223 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007224
7225 if (vmx->ple_window != old)
7226 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02007227
7228 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007229}
7230
7231/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007232 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
7233 */
7234static void wakeup_handler(void)
7235{
7236 struct kvm_vcpu *vcpu;
7237 int cpu = smp_processor_id();
7238
7239 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7240 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
7241 blocked_vcpu_list) {
7242 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7243
7244 if (pi_test_on(pi_desc) == 1)
7245 kvm_vcpu_kick(vcpu);
7246 }
7247 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
7248}
7249
Peng Haoe01bca22018-04-07 05:47:32 +08007250static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007251{
7252 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
7253 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
7254 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
7255 0ull, VMX_EPT_EXECUTABLE_MASK,
7256 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05007257 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007258
7259 ept_set_mmio_spte_mask();
7260 kvm_enable_tdp();
7261}
7262
Tiejun Chenf2c76482014-10-28 10:14:47 +08007263static __init int hardware_setup(void)
7264{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01007265 int r = -ENOMEM, i;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007266
7267 rdmsrl_safe(MSR_EFER, &host_efer);
7268
7269 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7270 kvm_define_shared_msr(i, vmx_msr_index[i]);
7271
Radim Krčmář23611332016-09-29 22:41:33 +02007272 for (i = 0; i < VMX_BITMAP_NR; i++) {
7273 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
7274 if (!vmx_bitmap[i])
7275 goto out;
7276 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007277
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007278 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
7279 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
7280
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007281 if (setup_vmcs_config(&vmcs_config) < 0) {
7282 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02007283 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08007284 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007285
7286 if (boot_cpu_has(X86_FEATURE_NX))
7287 kvm_enable_efer_bits(EFER_NX);
7288
Wanpeng Li08d839c2017-03-23 05:30:08 -07007289 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7290 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08007291 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07007292
Tiejun Chenf2c76482014-10-28 10:14:47 +08007293 if (!cpu_has_vmx_ept() ||
David Hildenbrand42aa53b2017-08-10 23:15:29 +02007294 !cpu_has_vmx_ept_4levels() ||
David Hildenbrandf5f51582017-08-24 20:51:30 +02007295 !cpu_has_vmx_ept_mt_wb() ||
Wanpeng Li8ad81822017-10-09 15:51:53 -07007296 !cpu_has_vmx_invept_global())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007297 enable_ept = 0;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007298
Wanpeng Lifce6ac42017-05-11 02:58:56 -07007299 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007300 enable_ept_ad_bits = 0;
7301
Wanpeng Li8ad81822017-10-09 15:51:53 -07007302 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007303 enable_unrestricted_guest = 0;
7304
Paolo Bonziniad15a292015-01-30 16:18:49 +01007305 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08007306 flexpriority_enabled = 0;
7307
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01007308 if (!cpu_has_virtual_nmis())
7309 enable_vnmi = 0;
7310
Paolo Bonziniad15a292015-01-30 16:18:49 +01007311 /*
7312 * set_apic_access_page_addr() is used to reload apic access
7313 * page upon invalidation. No need to do anything if not
7314 * using the APIC_ACCESS_ADDR VMCS field.
7315 */
7316 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08007317 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007318
7319 if (!cpu_has_vmx_tpr_shadow())
7320 kvm_x86_ops->update_cr8_intercept = NULL;
7321
7322 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7323 kvm_disable_largepages();
7324
Wanpeng Li0f107682017-09-28 18:06:24 -07007325 if (!cpu_has_vmx_ple()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007326 ple_gap = 0;
Wanpeng Li0f107682017-09-28 18:06:24 -07007327 ple_window = 0;
7328 ple_window_grow = 0;
7329 ple_window_max = 0;
7330 ple_window_shrink = 0;
7331 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007332
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007333 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08007334 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01007335 kvm_x86_ops->sync_pir_to_irr = NULL;
7336 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08007337
Haozhong Zhang64903d62015-10-20 15:39:09 +08007338 if (cpu_has_vmx_tsc_scaling()) {
7339 kvm_has_tsc_control = true;
7340 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7341 kvm_tsc_scaling_ratio_frac_bits = 48;
7342 }
7343
Wanpeng Li04bb92e2015-09-16 19:31:11 +08007344 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7345
Junaid Shahidf160c7b2016-12-06 16:46:16 -08007346 if (enable_ept)
7347 vmx_enable_tdp();
7348 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08007349 kvm_disable_tdp();
7350
Kai Huang843e4332015-01-28 10:54:28 +08007351 /*
7352 * Only enable PML when hardware supports PML feature, and both EPT
7353 * and EPT A/D bit features are enabled -- PML depends on them to work.
7354 */
7355 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7356 enable_pml = 0;
7357
7358 if (!enable_pml) {
7359 kvm_x86_ops->slot_enable_log_dirty = NULL;
7360 kvm_x86_ops->slot_disable_log_dirty = NULL;
7361 kvm_x86_ops->flush_log_dirty = NULL;
7362 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7363 }
7364
Yunhong Jiang64672c92016-06-13 14:19:59 -07007365 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7366 u64 vmx_msr;
7367
7368 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7369 cpu_preemption_timer_multi =
7370 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7371 } else {
7372 kvm_x86_ops->set_hv_timer = NULL;
7373 kvm_x86_ops->cancel_hv_timer = NULL;
7374 }
7375
Paolo Bonzinic5d167b2017-12-13 11:05:19 +01007376 if (!cpu_has_vmx_shadow_vmcs())
7377 enable_shadow_vmcs = 0;
7378 if (enable_shadow_vmcs)
7379 init_vmcs_shadow_fields();
7380
Feng Wubf9f6ac2015-09-18 22:29:55 +08007381 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Paolo Bonzini13893092018-02-26 13:40:09 +01007382 nested_vmx_setup_ctls_msrs(&vmcs_config.nested, enable_apicv);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007383
Ashok Rajc45dcc72016-06-22 14:59:56 +08007384 kvm_mce_cap_supported |= MCG_LMCE_P;
7385
Tiejun Chenf2c76482014-10-28 10:14:47 +08007386 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007387
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007388out:
Radim Krčmář23611332016-09-29 22:41:33 +02007389 for (i = 0; i < VMX_BITMAP_NR; i++)
7390 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007391
7392 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08007393}
7394
7395static __exit void hardware_unsetup(void)
7396{
Radim Krčmář23611332016-09-29 22:41:33 +02007397 int i;
7398
7399 for (i = 0; i < VMX_BITMAP_NR; i++)
7400 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007401
Tiejun Chenf2c76482014-10-28 10:14:47 +08007402 free_kvm_area();
7403}
7404
Avi Kivity6aa8b732006-12-10 02:21:36 -08007405/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007406 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
7407 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
7408 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03007409static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007410{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007411 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007412 grow_ple_window(vcpu);
7413
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08007414 /*
7415 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
7416 * VM-execution control is ignored if CPL > 0. OTOH, KVM
7417 * never set PAUSE_EXITING and just set PLE if supported,
7418 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
7419 */
7420 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007421 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007422}
7423
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007424static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08007425{
Kyle Huey6affcbe2016-11-29 12:40:40 -08007426 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08007427}
7428
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007429static int handle_mwait(struct kvm_vcpu *vcpu)
7430{
7431 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
7432 return handle_nop(vcpu);
7433}
7434
Jim Mattson45ec3682017-08-23 16:32:04 -07007435static int handle_invalid_op(struct kvm_vcpu *vcpu)
7436{
7437 kvm_queue_exception(vcpu, UD_VECTOR);
7438 return 1;
7439}
7440
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007441static int handle_monitor_trap(struct kvm_vcpu *vcpu)
7442{
7443 return 1;
7444}
7445
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007446static int handle_monitor(struct kvm_vcpu *vcpu)
7447{
7448 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
7449 return handle_nop(vcpu);
7450}
7451
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007452/*
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007453 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
7454 * set the success or error code of an emulated VMX instruction, as specified
7455 * by Vol 2B, VMX Instruction Reference, "Conventions".
7456 */
7457static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
7458{
7459 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
7460 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7461 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
7462}
7463
7464static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
7465{
7466 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7467 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
7468 X86_EFLAGS_SF | X86_EFLAGS_OF))
7469 | X86_EFLAGS_CF);
7470}
7471
Abel Gordon145c28d2013-04-18 14:36:55 +03007472static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08007473 u32 vm_instruction_error)
7474{
7475 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
7476 /*
7477 * failValid writes the error number to the current VMCS, which
7478 * can't be done there isn't a current VMCS.
7479 */
7480 nested_vmx_failInvalid(vcpu);
7481 return;
7482 }
7483 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
7484 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
7485 X86_EFLAGS_SF | X86_EFLAGS_OF))
7486 | X86_EFLAGS_ZF);
7487 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
7488 /*
7489 * We don't need to force a shadow sync because
7490 * VM_INSTRUCTION_ERROR is not shadowed
7491 */
7492}
Abel Gordon145c28d2013-04-18 14:36:55 +03007493
Wincy Vanff651cb2014-12-11 08:52:58 +03007494static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
7495{
7496 /* TODO: not to reset guest simply here. */
7497 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02007498 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03007499}
7500
Jan Kiszkaf4124502014-03-07 20:03:13 +01007501static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
7502{
7503 struct vcpu_vmx *vmx =
7504 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
7505
7506 vmx->nested.preemption_timer_expired = true;
7507 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
7508 kvm_vcpu_kick(&vmx->vcpu);
7509
7510 return HRTIMER_NORESTART;
7511}
7512
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007513/*
Bandan Das19677e32014-05-06 02:19:15 -04007514 * Decode the memory-address operand of a vmx instruction, as recorded on an
7515 * exit caused by such an instruction (run by a guest hypervisor).
7516 * On success, returns 0. When the operand is invalid, returns 1 and throws
7517 * #UD or #GP.
7518 */
7519static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
7520 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007521 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04007522{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007523 gva_t off;
7524 bool exn;
7525 struct kvm_segment s;
7526
Bandan Das19677e32014-05-06 02:19:15 -04007527 /*
7528 * According to Vol. 3B, "Information for VM Exits Due to Instruction
7529 * Execution", on an exit, vmx_instruction_info holds most of the
7530 * addressing components of the operand. Only the displacement part
7531 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
7532 * For how an actual address is calculated from all these components,
7533 * refer to Vol. 1, "Operand Addressing".
7534 */
7535 int scaling = vmx_instruction_info & 3;
7536 int addr_size = (vmx_instruction_info >> 7) & 7;
7537 bool is_reg = vmx_instruction_info & (1u << 10);
7538 int seg_reg = (vmx_instruction_info >> 15) & 7;
7539 int index_reg = (vmx_instruction_info >> 18) & 0xf;
7540 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
7541 int base_reg = (vmx_instruction_info >> 23) & 0xf;
7542 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
7543
7544 if (is_reg) {
7545 kvm_queue_exception(vcpu, UD_VECTOR);
7546 return 1;
7547 }
7548
7549 /* Addr = segment_base + offset */
7550 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007551 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007552 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007553 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007554 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007555 off += kvm_register_read(vcpu, index_reg)<<scaling;
7556 vmx_get_segment(vcpu, &s, seg_reg);
7557 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007558
7559 if (addr_size == 1) /* 32 bit */
7560 *ret &= 0xffffffff;
7561
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007562 /* Checks for #GP/#SS exceptions. */
7563 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007564 if (is_long_mode(vcpu)) {
7565 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7566 * non-canonical form. This is the only check on the memory
7567 * destination for long mode!
7568 */
Yu Zhangfd8cb432017-08-24 20:27:56 +08007569 exn = is_noncanonical_address(*ret, vcpu);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007570 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007571 /* Protected mode: apply checks for segment validity in the
7572 * following order:
7573 * - segment type check (#GP(0) may be thrown)
7574 * - usability check (#GP(0)/#SS(0))
7575 * - limit check (#GP(0)/#SS(0))
7576 */
7577 if (wr)
7578 /* #GP(0) if the destination operand is located in a
7579 * read-only data segment or any code segment.
7580 */
7581 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7582 else
7583 /* #GP(0) if the source operand is located in an
7584 * execute-only code segment
7585 */
7586 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007587 if (exn) {
7588 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7589 return 1;
7590 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007591 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7592 */
7593 exn = (s.unusable != 0);
7594 /* Protected mode: #GP(0)/#SS(0) if the memory
7595 * operand is outside the segment limit.
7596 */
7597 exn = exn || (off + sizeof(u64) > s.limit);
7598 }
7599 if (exn) {
7600 kvm_queue_exception_e(vcpu,
7601 seg_reg == VCPU_SREG_SS ?
7602 SS_VECTOR : GP_VECTOR,
7603 0);
7604 return 1;
7605 }
7606
Bandan Das19677e32014-05-06 02:19:15 -04007607 return 0;
7608}
7609
Radim Krčmářcbf71272017-05-19 15:48:51 +02007610static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007611{
7612 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007613 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007614
7615 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007616 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007617 return 1;
7618
Radim Krčmářcbf71272017-05-19 15:48:51 +02007619 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7620 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007621 kvm_inject_page_fault(vcpu, &e);
7622 return 1;
7623 }
7624
Bandan Das3573e222014-05-06 02:19:16 -04007625 return 0;
7626}
7627
Jim Mattsone29acc52016-11-30 12:03:43 -08007628static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7629{
7630 struct vcpu_vmx *vmx = to_vmx(vcpu);
7631 struct vmcs *shadow_vmcs;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007632 int r;
Jim Mattsone29acc52016-11-30 12:03:43 -08007633
Paolo Bonzinif21f1652018-01-11 12:16:15 +01007634 r = alloc_loaded_vmcs(&vmx->nested.vmcs02);
7635 if (r < 0)
Jim Mattsonde3a0022017-11-27 17:22:25 -06007636 goto out_vmcs02;
Jim Mattsone29acc52016-11-30 12:03:43 -08007637
7638 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7639 if (!vmx->nested.cached_vmcs12)
7640 goto out_cached_vmcs12;
7641
7642 if (enable_shadow_vmcs) {
7643 shadow_vmcs = alloc_vmcs();
7644 if (!shadow_vmcs)
7645 goto out_shadow_vmcs;
7646 /* mark vmcs as shadow */
7647 shadow_vmcs->revision_id |= (1u << 31);
7648 /* init shadow vmcs */
7649 vmcs_clear(shadow_vmcs);
7650 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7651 }
7652
Jim Mattsone29acc52016-11-30 12:03:43 -08007653 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7654 HRTIMER_MODE_REL_PINNED);
7655 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7656
7657 vmx->nested.vmxon = true;
7658 return 0;
7659
7660out_shadow_vmcs:
7661 kfree(vmx->nested.cached_vmcs12);
7662
7663out_cached_vmcs12:
Jim Mattsonde3a0022017-11-27 17:22:25 -06007664 free_loaded_vmcs(&vmx->nested.vmcs02);
Jim Mattsone29acc52016-11-30 12:03:43 -08007665
Jim Mattsonde3a0022017-11-27 17:22:25 -06007666out_vmcs02:
Jim Mattsone29acc52016-11-30 12:03:43 -08007667 return -ENOMEM;
7668}
7669
Bandan Das3573e222014-05-06 02:19:16 -04007670/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007671 * Emulate the VMXON instruction.
7672 * Currently, we just remember that VMX is active, and do not save or even
7673 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7674 * do not currently need to store anything in that guest-allocated memory
7675 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7676 * argument is different from the VMXON pointer (which the spec says they do).
7677 */
7678static int handle_vmon(struct kvm_vcpu *vcpu)
7679{
Jim Mattsone29acc52016-11-30 12:03:43 -08007680 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007681 gpa_t vmptr;
7682 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007683 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007684 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7685 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007686
Jim Mattson70f3aac2017-04-26 08:53:46 -07007687 /*
7688 * The Intel VMX Instruction Reference lists a bunch of bits that are
7689 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7690 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7691 * Otherwise, we should fail with #UD. But most faulting conditions
7692 * have already been checked by hardware, prior to the VM-exit for
7693 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7694 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007695 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007696 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007697 kvm_queue_exception(vcpu, UD_VECTOR);
7698 return 1;
7699 }
7700
Abel Gordon145c28d2013-04-18 14:36:55 +03007701 if (vmx->nested.vmxon) {
7702 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007703 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007704 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007705
Haozhong Zhang3b840802016-06-22 14:59:54 +08007706 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007707 != VMXON_NEEDED_FEATURES) {
7708 kvm_inject_gp(vcpu, 0);
7709 return 1;
7710 }
7711
Radim Krčmářcbf71272017-05-19 15:48:51 +02007712 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007713 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007714
7715 /*
7716 * SDM 3: 24.11.5
7717 * The first 4 bytes of VMXON region contain the supported
7718 * VMCS revision identifier
7719 *
7720 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7721 * which replaces physical address width with 32
7722 */
7723 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7724 nested_vmx_failInvalid(vcpu);
7725 return kvm_skip_emulated_instruction(vcpu);
7726 }
7727
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007728 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7729 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007730 nested_vmx_failInvalid(vcpu);
7731 return kvm_skip_emulated_instruction(vcpu);
7732 }
7733 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7734 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007735 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007736 nested_vmx_failInvalid(vcpu);
7737 return kvm_skip_emulated_instruction(vcpu);
7738 }
7739 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007740 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007741
7742 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007743 ret = enter_vmx_operation(vcpu);
7744 if (ret)
7745 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007746
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007747 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007748 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007749}
7750
7751/*
7752 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7753 * for running VMX instructions (except VMXON, whose prerequisites are
7754 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007755 * Note that many of these exceptions have priority over VM exits, so they
7756 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007757 */
7758static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7759{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007760 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007761 kvm_queue_exception(vcpu, UD_VECTOR);
7762 return 0;
7763 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007764 return 1;
7765}
7766
David Matlack8ca44e82017-08-01 14:00:39 -07007767static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7768{
7769 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7770 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7771}
7772
Abel Gordone7953d72013-04-18 14:37:55 +03007773static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7774{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007775 if (vmx->nested.current_vmptr == -1ull)
7776 return;
7777
Abel Gordon012f83c2013-04-18 14:39:25 +03007778 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007779 /* copy to memory all shadowed fields in case
7780 they were modified */
7781 copy_shadow_to_vmcs12(vmx);
7782 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007783 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007784 }
Wincy Van705699a2015-02-03 23:58:17 +08007785 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007786
7787 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007788 kvm_vcpu_write_guest_page(&vmx->vcpu,
7789 vmx->nested.current_vmptr >> PAGE_SHIFT,
7790 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007791
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007792 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007793}
7794
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007795/*
7796 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7797 * just stops using VMX.
7798 */
7799static void free_nested(struct vcpu_vmx *vmx)
7800{
Wanpeng Lib7455822017-11-22 14:04:00 -08007801 if (!vmx->nested.vmxon && !vmx->nested.smm.vmxon)
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007802 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007803
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007804 vmx->nested.vmxon = false;
Wanpeng Lib7455822017-11-22 14:04:00 -08007805 vmx->nested.smm.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007806 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007807 vmx->nested.posted_intr_nv = -1;
7808 vmx->nested.current_vmptr = -1ull;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007809 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007810 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007811 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7812 free_vmcs(vmx->vmcs01.shadow_vmcs);
7813 vmx->vmcs01.shadow_vmcs = NULL;
7814 }
David Matlack4f2777b2016-07-13 17:16:37 -07007815 kfree(vmx->nested.cached_vmcs12);
Jim Mattsonde3a0022017-11-27 17:22:25 -06007816 /* Unpin physical memory we referred to in the vmcs02 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007817 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007818 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007819 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007820 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007821 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007822 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007823 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007824 }
Wincy Van705699a2015-02-03 23:58:17 +08007825 if (vmx->nested.pi_desc_page) {
7826 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007827 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08007828 vmx->nested.pi_desc_page = NULL;
7829 vmx->nested.pi_desc = NULL;
7830 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007831
Jim Mattsonde3a0022017-11-27 17:22:25 -06007832 free_loaded_vmcs(&vmx->nested.vmcs02);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007833}
7834
7835/* Emulate the VMXOFF instruction */
7836static int handle_vmoff(struct kvm_vcpu *vcpu)
7837{
7838 if (!nested_vmx_check_permission(vcpu))
7839 return 1;
7840 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007841 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007842 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007843}
7844
Nadav Har'El27d6c862011-05-25 23:06:59 +03007845/* Emulate the VMCLEAR instruction */
7846static int handle_vmclear(struct kvm_vcpu *vcpu)
7847{
7848 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007849 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007850 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007851
7852 if (!nested_vmx_check_permission(vcpu))
7853 return 1;
7854
Radim Krčmářcbf71272017-05-19 15:48:51 +02007855 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007856 return 1;
7857
Radim Krčmářcbf71272017-05-19 15:48:51 +02007858 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7859 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7860 return kvm_skip_emulated_instruction(vcpu);
7861 }
7862
7863 if (vmptr == vmx->nested.vmxon_ptr) {
7864 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7865 return kvm_skip_emulated_instruction(vcpu);
7866 }
7867
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007868 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007869 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007870
Jim Mattson587d7e722017-03-02 12:41:48 -08007871 kvm_vcpu_write_guest(vcpu,
7872 vmptr + offsetof(struct vmcs12, launch_state),
7873 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007874
Nadav Har'El27d6c862011-05-25 23:06:59 +03007875 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007876 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007877}
7878
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007879static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7880
7881/* Emulate the VMLAUNCH instruction */
7882static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7883{
7884 return nested_vmx_run(vcpu, true);
7885}
7886
7887/* Emulate the VMRESUME instruction */
7888static int handle_vmresume(struct kvm_vcpu *vcpu)
7889{
7890
7891 return nested_vmx_run(vcpu, false);
7892}
7893
Nadav Har'El49f705c2011-05-25 23:08:30 +03007894/*
7895 * Read a vmcs12 field. Since these can have varying lengths and we return
7896 * one type, we chose the biggest type (u64) and zero-extend the return value
7897 * to that size. Note that the caller, handle_vmread, might need to use only
7898 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7899 * 64-bit fields are to be returned).
7900 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007901static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7902 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007903{
7904 short offset = vmcs_field_to_offset(field);
7905 char *p;
7906
7907 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007908 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007909
7910 p = ((char *)(get_vmcs12(vcpu))) + offset;
7911
Jim Mattsond37f4262017-12-22 12:12:16 -08007912 switch (vmcs_field_width(field)) {
7913 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007914 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007915 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007916 case VMCS_FIELD_WIDTH_U16:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007917 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007918 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007919 case VMCS_FIELD_WIDTH_U32:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007920 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007921 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007922 case VMCS_FIELD_WIDTH_U64:
Nadav Har'El49f705c2011-05-25 23:08:30 +03007923 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007924 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007925 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007926 WARN_ON(1);
7927 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007928 }
7929}
7930
Abel Gordon20b97fe2013-04-18 14:36:25 +03007931
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007932static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7933 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007934 short offset = vmcs_field_to_offset(field);
7935 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7936 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007937 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007938
Jim Mattsond37f4262017-12-22 12:12:16 -08007939 switch (vmcs_field_width(field)) {
7940 case VMCS_FIELD_WIDTH_U16:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007941 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007942 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007943 case VMCS_FIELD_WIDTH_U32:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007944 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007945 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007946 case VMCS_FIELD_WIDTH_U64:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007947 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007948 return 0;
Jim Mattsond37f4262017-12-22 12:12:16 -08007949 case VMCS_FIELD_WIDTH_NATURAL_WIDTH:
Abel Gordon20b97fe2013-04-18 14:36:25 +03007950 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007951 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007952 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007953 WARN_ON(1);
7954 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007955 }
7956
7957}
7958
Abel Gordon16f5b902013-04-18 14:38:25 +03007959static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7960{
7961 int i;
7962 unsigned long field;
7963 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007964 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Paolo Bonzini44900ba2017-12-13 12:58:02 +01007965 const u16 *fields = shadow_read_write_fields;
Mathias Krausec2bae892013-06-26 20:36:21 +02007966 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007967
Jan Kiszka282da872014-10-08 18:05:39 +02007968 preempt_disable();
7969
Abel Gordon16f5b902013-04-18 14:38:25 +03007970 vmcs_load(shadow_vmcs);
7971
7972 for (i = 0; i < num_fields; i++) {
7973 field = fields[i];
Paolo Bonzini44900ba2017-12-13 12:58:02 +01007974 field_value = __vmcs_readl(field);
Abel Gordon16f5b902013-04-18 14:38:25 +03007975 vmcs12_write_any(&vmx->vcpu, field, field_value);
7976 }
7977
7978 vmcs_clear(shadow_vmcs);
7979 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007980
7981 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007982}
7983
Abel Gordonc3114422013-04-18 14:38:55 +03007984static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7985{
Paolo Bonzini44900ba2017-12-13 12:58:02 +01007986 const u16 *fields[] = {
Mathias Krausec2bae892013-06-26 20:36:21 +02007987 shadow_read_write_fields,
7988 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007989 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007990 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007991 max_shadow_read_write_fields,
7992 max_shadow_read_only_fields
7993 };
7994 int i, q;
7995 unsigned long field;
7996 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007997 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007998
7999 vmcs_load(shadow_vmcs);
8000
Mathias Krausec2bae892013-06-26 20:36:21 +02008001 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03008002 for (i = 0; i < max_fields[q]; i++) {
8003 field = fields[q][i];
8004 vmcs12_read_any(&vmx->vcpu, field, &field_value);
Paolo Bonzini44900ba2017-12-13 12:58:02 +01008005 __vmcs_writel(field, field_value);
Abel Gordonc3114422013-04-18 14:38:55 +03008006 }
8007 }
8008
8009 vmcs_clear(shadow_vmcs);
8010 vmcs_load(vmx->loaded_vmcs->vmcs);
8011}
8012
Nadav Har'El49f705c2011-05-25 23:08:30 +03008013/*
8014 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
8015 * used before) all generate the same failure when it is missing.
8016 */
8017static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
8018{
8019 struct vcpu_vmx *vmx = to_vmx(vcpu);
8020 if (vmx->nested.current_vmptr == -1ull) {
8021 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008022 return 0;
8023 }
8024 return 1;
8025}
8026
8027static int handle_vmread(struct kvm_vcpu *vcpu)
8028{
8029 unsigned long field;
8030 u64 field_value;
8031 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8032 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8033 gva_t gva = 0;
8034
Kyle Hueyeb277562016-11-29 12:40:39 -08008035 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008036 return 1;
8037
Kyle Huey6affcbe2016-11-29 12:40:40 -08008038 if (!nested_vmx_check_vmcs12(vcpu))
8039 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008040
Nadav Har'El49f705c2011-05-25 23:08:30 +03008041 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03008042 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008043 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008044 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008045 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008046 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008047 }
8048 /*
8049 * Now copy part of this value to register or memory, as requested.
8050 * Note that the number of bits actually copied is 32 or 64 depending
8051 * on the guest's mode (32 or 64 bit), not on the given field's length.
8052 */
8053 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03008054 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03008055 field_value);
8056 } else {
8057 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008058 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008059 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07008060 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03008061 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
8062 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
8063 }
8064
8065 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008066 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008067}
8068
8069
8070static int handle_vmwrite(struct kvm_vcpu *vcpu)
8071{
8072 unsigned long field;
8073 gva_t gva;
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008074 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008075 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8076 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008077
Nadav Har'El49f705c2011-05-25 23:08:30 +03008078 /* The value to write might be 32 or 64 bits, depending on L1's long
8079 * mode, and eventually we need to write that into a field of several
8080 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08008081 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03008082 * bits into the vmcs12 field.
8083 */
8084 u64 field_value = 0;
8085 struct x86_exception e;
8086
Kyle Hueyeb277562016-11-29 12:40:39 -08008087 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008088 return 1;
8089
Kyle Huey6affcbe2016-11-29 12:40:40 -08008090 if (!nested_vmx_check_vmcs12(vcpu))
8091 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08008092
Nadav Har'El49f705c2011-05-25 23:08:30 +03008093 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03008094 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008095 (((vmx_instruction_info) >> 3) & 0xf));
8096 else {
8097 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008098 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03008099 return 1;
8100 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03008101 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008102 kvm_inject_page_fault(vcpu, &e);
8103 return 1;
8104 }
8105 }
8106
8107
Nadav Amit27e6fb52014-06-18 17:19:26 +03008108 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03008109 if (vmcs_field_readonly(field)) {
8110 nested_vmx_failValid(vcpu,
8111 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008112 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008113 }
8114
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01008115 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03008116 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008117 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008118 }
8119
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008120 switch (field) {
8121#define SHADOW_FIELD_RW(x) case x:
8122#include "vmx_shadow_fields.h"
8123 /*
8124 * The fields that can be updated by L1 without a vmexit are
8125 * always updated in the vmcs02, the others go down the slow
8126 * path of prepare_vmcs02.
8127 */
8128 break;
8129 default:
8130 vmx->nested.dirty_vmcs12 = true;
8131 break;
8132 }
8133
Nadav Har'El49f705c2011-05-25 23:08:30 +03008134 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008135 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03008136}
8137
Jim Mattsona8bc2842016-11-30 12:03:44 -08008138static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
8139{
8140 vmx->nested.current_vmptr = vmptr;
8141 if (enable_shadow_vmcs) {
8142 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
8143 SECONDARY_EXEC_SHADOW_VMCS);
8144 vmcs_write64(VMCS_LINK_POINTER,
8145 __pa(vmx->vmcs01.shadow_vmcs));
8146 vmx->nested.sync_shadow_vmcs = true;
8147 }
Paolo Bonzini74a497f2017-12-20 13:55:39 +01008148 vmx->nested.dirty_vmcs12 = true;
Jim Mattsona8bc2842016-11-30 12:03:44 -08008149}
8150
Nadav Har'El63846662011-05-25 23:07:29 +03008151/* Emulate the VMPTRLD instruction */
8152static int handle_vmptrld(struct kvm_vcpu *vcpu)
8153{
8154 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008155 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03008156
8157 if (!nested_vmx_check_permission(vcpu))
8158 return 1;
8159
Radim Krčmářcbf71272017-05-19 15:48:51 +02008160 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03008161 return 1;
8162
Radim Krčmářcbf71272017-05-19 15:48:51 +02008163 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
8164 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
8165 return kvm_skip_emulated_instruction(vcpu);
8166 }
8167
8168 if (vmptr == vmx->nested.vmxon_ptr) {
8169 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
8170 return kvm_skip_emulated_instruction(vcpu);
8171 }
8172
Nadav Har'El63846662011-05-25 23:07:29 +03008173 if (vmx->nested.current_vmptr != vmptr) {
8174 struct vmcs12 *new_vmcs12;
8175 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02008176 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
8177 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03008178 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008179 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008180 }
8181 new_vmcs12 = kmap(page);
8182 if (new_vmcs12->revision_id != VMCS12_REVISION) {
8183 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008184 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03008185 nested_vmx_failValid(vcpu,
8186 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008187 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008188 }
Nadav Har'El63846662011-05-25 23:07:29 +03008189
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02008190 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07008191 /*
8192 * Load VMCS12 from guest memory since it is not already
8193 * cached.
8194 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008195 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
8196 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02008197 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02008198
Jim Mattsona8bc2842016-11-30 12:03:44 -08008199 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03008200 }
8201
8202 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008203 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03008204}
8205
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008206/* Emulate the VMPTRST instruction */
8207static int handle_vmptrst(struct kvm_vcpu *vcpu)
8208{
8209 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8210 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8211 gva_t vmcs_gva;
8212 struct x86_exception e;
8213
8214 if (!nested_vmx_check_permission(vcpu))
8215 return 1;
8216
8217 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008218 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008219 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07008220 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008221 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
8222 (void *)&to_vmx(vcpu)->nested.current_vmptr,
8223 sizeof(u64), &e)) {
8224 kvm_inject_page_fault(vcpu, &e);
8225 return 1;
8226 }
8227 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008228 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008229}
8230
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008231/* Emulate the INVEPT instruction */
8232static int handle_invept(struct kvm_vcpu *vcpu)
8233{
Wincy Vanb9c237b2015-02-03 23:56:30 +08008234 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008235 u32 vmx_instruction_info, types;
8236 unsigned long type;
8237 gva_t gva;
8238 struct x86_exception e;
8239 struct {
8240 u64 eptp, gpa;
8241 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008242
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008243 if (!(vmx->nested.msrs.secondary_ctls_high &
Wincy Vanb9c237b2015-02-03 23:56:30 +08008244 SECONDARY_EXEC_ENABLE_EPT) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008245 !(vmx->nested.msrs.ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008246 kvm_queue_exception(vcpu, UD_VECTOR);
8247 return 1;
8248 }
8249
8250 if (!nested_vmx_check_permission(vcpu))
8251 return 1;
8252
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008253 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03008254 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008255
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008256 types = (vmx->nested.msrs.ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008257
Jim Mattson85c856b2016-10-26 08:38:38 -07008258 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008259 nested_vmx_failValid(vcpu,
8260 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008261 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008262 }
8263
8264 /* According to the Intel VMX instruction reference, the memory
8265 * operand is read even if it isn't needed (e.g., for type==global)
8266 */
8267 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00008268 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008269 return 1;
8270 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
8271 sizeof(operand), &e)) {
8272 kvm_inject_page_fault(vcpu, &e);
8273 return 1;
8274 }
8275
8276 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008277 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04008278 /*
8279 * TODO: track mappings and invalidate
8280 * single context requests appropriately
8281 */
8282 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008283 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04008284 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008285 nested_vmx_succeed(vcpu);
8286 break;
8287 default:
8288 BUG_ON(1);
8289 break;
8290 }
8291
Kyle Huey6affcbe2016-11-29 12:40:40 -08008292 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008293}
8294
Petr Matouseka642fc32014-09-23 20:22:30 +02008295static int handle_invvpid(struct kvm_vcpu *vcpu)
8296{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008297 struct vcpu_vmx *vmx = to_vmx(vcpu);
8298 u32 vmx_instruction_info;
8299 unsigned long type, types;
8300 gva_t gva;
8301 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07008302 struct {
8303 u64 vpid;
8304 u64 gla;
8305 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008306
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008307 if (!(vmx->nested.msrs.secondary_ctls_high &
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008308 SECONDARY_EXEC_ENABLE_VPID) ||
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008309 !(vmx->nested.msrs.vpid_caps & VMX_VPID_INVVPID_BIT)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008310 kvm_queue_exception(vcpu, UD_VECTOR);
8311 return 1;
8312 }
8313
8314 if (!nested_vmx_check_permission(vcpu))
8315 return 1;
8316
8317 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8318 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
8319
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008320 types = (vmx->nested.msrs.vpid_caps &
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008321 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008322
Jim Mattson85c856b2016-10-26 08:38:38 -07008323 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008324 nested_vmx_failValid(vcpu,
8325 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008326 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008327 }
8328
8329 /* according to the intel vmx instruction reference, the memory
8330 * operand is read even if it isn't needed (e.g., for type==global)
8331 */
8332 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
8333 vmx_instruction_info, false, &gva))
8334 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07008335 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
8336 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008337 kvm_inject_page_fault(vcpu, &e);
8338 return 1;
8339 }
Jim Mattson40352602017-06-28 09:37:37 -07008340 if (operand.vpid >> 16) {
8341 nested_vmx_failValid(vcpu,
8342 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8343 return kvm_skip_emulated_instruction(vcpu);
8344 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008345
8346 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008347 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Yu Zhangfd8cb432017-08-24 20:27:56 +08008348 if (is_noncanonical_address(operand.gla, vcpu)) {
Jim Mattson40352602017-06-28 09:37:37 -07008349 nested_vmx_failValid(vcpu,
8350 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
8351 return kvm_skip_emulated_instruction(vcpu);
8352 }
8353 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01008354 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008355 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07008356 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008357 nested_vmx_failValid(vcpu,
8358 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008359 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008360 }
8361 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008362 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008363 break;
8364 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008365 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08008366 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07008367 }
8368
Wanpeng Lic2ba05c2017-12-12 17:33:03 -08008369 __vmx_flush_tlb(vcpu, vmx->nested.vpid02, true);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03008370 nested_vmx_succeed(vcpu);
8371
Kyle Huey6affcbe2016-11-29 12:40:40 -08008372 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02008373}
8374
Kai Huang843e4332015-01-28 10:54:28 +08008375static int handle_pml_full(struct kvm_vcpu *vcpu)
8376{
8377 unsigned long exit_qualification;
8378
8379 trace_kvm_pml_full(vcpu->vcpu_id);
8380
8381 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8382
8383 /*
8384 * PML buffer FULL happened while executing iret from NMI,
8385 * "blocked by NMI" bit has to be set before next VM entry.
8386 */
8387 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01008388 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08008389 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
8390 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8391 GUEST_INTR_STATE_NMI);
8392
8393 /*
8394 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
8395 * here.., and there's no userspace involvement needed for PML.
8396 */
8397 return 1;
8398}
8399
Yunhong Jiang64672c92016-06-13 14:19:59 -07008400static int handle_preemption_timer(struct kvm_vcpu *vcpu)
8401{
8402 kvm_lapic_expired_hv_timer(vcpu);
8403 return 1;
8404}
8405
Bandan Das41ab9372017-08-03 15:54:43 -04008406static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
8407{
8408 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das41ab9372017-08-03 15:54:43 -04008409 int maxphyaddr = cpuid_maxphyaddr(vcpu);
8410
8411 /* Check for memory type validity */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008412 switch (address & VMX_EPTP_MT_MASK) {
8413 case VMX_EPTP_MT_UC:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008414 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_UC_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008415 return false;
8416 break;
David Hildenbrandbb97a012017-08-10 23:15:28 +02008417 case VMX_EPTP_MT_WB:
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008418 if (!(vmx->nested.msrs.ept_caps & VMX_EPTP_WB_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008419 return false;
8420 break;
8421 default:
8422 return false;
8423 }
8424
David Hildenbrandbb97a012017-08-10 23:15:28 +02008425 /* only 4 levels page-walk length are valid */
8426 if ((address & VMX_EPTP_PWL_MASK) != VMX_EPTP_PWL_4)
Bandan Das41ab9372017-08-03 15:54:43 -04008427 return false;
8428
8429 /* Reserved bits should not be set */
8430 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
8431 return false;
8432
8433 /* AD, if set, should be supported */
David Hildenbrandbb97a012017-08-10 23:15:28 +02008434 if (address & VMX_EPTP_AD_ENABLE_BIT) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01008435 if (!(vmx->nested.msrs.ept_caps & VMX_EPT_AD_BIT))
Bandan Das41ab9372017-08-03 15:54:43 -04008436 return false;
8437 }
8438
8439 return true;
8440}
8441
8442static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
8443 struct vmcs12 *vmcs12)
8444{
8445 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
8446 u64 address;
8447 bool accessed_dirty;
8448 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
8449
8450 if (!nested_cpu_has_eptp_switching(vmcs12) ||
8451 !nested_cpu_has_ept(vmcs12))
8452 return 1;
8453
8454 if (index >= VMFUNC_EPTP_ENTRIES)
8455 return 1;
8456
8457
8458 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
8459 &address, index * 8, 8))
8460 return 1;
8461
David Hildenbrandbb97a012017-08-10 23:15:28 +02008462 accessed_dirty = !!(address & VMX_EPTP_AD_ENABLE_BIT);
Bandan Das41ab9372017-08-03 15:54:43 -04008463
8464 /*
8465 * If the (L2) guest does a vmfunc to the currently
8466 * active ept pointer, we don't have to do anything else
8467 */
8468 if (vmcs12->ept_pointer != address) {
8469 if (!valid_ept_address(vcpu, address))
8470 return 1;
8471
8472 kvm_mmu_unload(vcpu);
8473 mmu->ept_ad = accessed_dirty;
8474 mmu->base_role.ad_disabled = !accessed_dirty;
8475 vmcs12->ept_pointer = address;
8476 /*
8477 * TODO: Check what's the correct approach in case
8478 * mmu reload fails. Currently, we just let the next
8479 * reload potentially fail
8480 */
8481 kvm_mmu_reload(vcpu);
8482 }
8483
8484 return 0;
8485}
8486
Bandan Das2a499e42017-08-03 15:54:41 -04008487static int handle_vmfunc(struct kvm_vcpu *vcpu)
8488{
Bandan Das27c42a12017-08-03 15:54:42 -04008489 struct vcpu_vmx *vmx = to_vmx(vcpu);
8490 struct vmcs12 *vmcs12;
8491 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
8492
8493 /*
8494 * VMFUNC is only supported for nested guests, but we always enable the
8495 * secondary control for simplicity; for non-nested mode, fake that we
8496 * didn't by injecting #UD.
8497 */
8498 if (!is_guest_mode(vcpu)) {
8499 kvm_queue_exception(vcpu, UD_VECTOR);
8500 return 1;
8501 }
8502
8503 vmcs12 = get_vmcs12(vcpu);
8504 if ((vmcs12->vm_function_control & (1 << function)) == 0)
8505 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04008506
8507 switch (function) {
8508 case 0:
8509 if (nested_vmx_eptp_switching(vcpu, vmcs12))
8510 goto fail;
8511 break;
8512 default:
8513 goto fail;
8514 }
8515 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04008516
8517fail:
8518 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8519 vmcs_read32(VM_EXIT_INTR_INFO),
8520 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008521 return 1;
8522}
8523
Nadav Har'El0140cae2011-05-25 23:06:28 +03008524/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008525 * The exit handlers return 1 if the exit was handled fully and guest execution
8526 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8527 * to be done to userspace and return 0.
8528 */
Mathias Krause772e0312012-08-30 01:30:19 +02008529static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008530 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8531 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008532 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008533 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008534 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008535 [EXIT_REASON_CR_ACCESS] = handle_cr,
8536 [EXIT_REASON_DR_ACCESS] = handle_dr,
8537 [EXIT_REASON_CPUID] = handle_cpuid,
8538 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8539 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8540 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8541 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008542 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008543 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008544 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008545 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008546 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008547 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008548 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008549 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008550 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008551 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008552 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008553 [EXIT_REASON_VMOFF] = handle_vmoff,
8554 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008555 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8556 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008557 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008558 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008559 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008560 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008561 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008562 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02008563 [EXIT_REASON_GDTR_IDTR] = handle_desc,
8564 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008565 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8566 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008567 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008568 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008569 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008570 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008571 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008572 [EXIT_REASON_INVVPID] = handle_invvpid,
Jim Mattson45ec3682017-08-23 16:32:04 -07008573 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07008574 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008575 [EXIT_REASON_XSAVES] = handle_xsaves,
8576 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008577 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008578 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008579 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008580};
8581
8582static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008583 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008584
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008585static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8586 struct vmcs12 *vmcs12)
8587{
8588 unsigned long exit_qualification;
8589 gpa_t bitmap, last_bitmap;
8590 unsigned int port;
8591 int size;
8592 u8 b;
8593
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008594 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008595 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008596
8597 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8598
8599 port = exit_qualification >> 16;
8600 size = (exit_qualification & 7) + 1;
8601
8602 last_bitmap = (gpa_t)-1;
8603 b = -1;
8604
8605 while (size > 0) {
8606 if (port < 0x8000)
8607 bitmap = vmcs12->io_bitmap_a;
8608 else if (port < 0x10000)
8609 bitmap = vmcs12->io_bitmap_b;
8610 else
Joe Perches1d804d02015-03-30 16:46:09 -07008611 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008612 bitmap += (port & 0x7fff) / 8;
8613
8614 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008615 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008616 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008617 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008618 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008619
8620 port++;
8621 size--;
8622 last_bitmap = bitmap;
8623 }
8624
Joe Perches1d804d02015-03-30 16:46:09 -07008625 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008626}
8627
Nadav Har'El644d7112011-05-25 23:12:35 +03008628/*
8629 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8630 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8631 * disinterest in the current event (read or write a specific MSR) by using an
8632 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8633 */
8634static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8635 struct vmcs12 *vmcs12, u32 exit_reason)
8636{
8637 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8638 gpa_t bitmap;
8639
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008640 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008641 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008642
8643 /*
8644 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8645 * for the four combinations of read/write and low/high MSR numbers.
8646 * First we need to figure out which of the four to use:
8647 */
8648 bitmap = vmcs12->msr_bitmap;
8649 if (exit_reason == EXIT_REASON_MSR_WRITE)
8650 bitmap += 2048;
8651 if (msr_index >= 0xc0000000) {
8652 msr_index -= 0xc0000000;
8653 bitmap += 1024;
8654 }
8655
8656 /* Then read the msr_index'th bit from this bitmap: */
8657 if (msr_index < 1024*8) {
8658 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008659 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008660 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008661 return 1 & (b >> (msr_index & 7));
8662 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008663 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008664}
8665
8666/*
8667 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8668 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8669 * intercept (via guest_host_mask etc.) the current event.
8670 */
8671static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8672 struct vmcs12 *vmcs12)
8673{
8674 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8675 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008676 int reg;
8677 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008678
8679 switch ((exit_qualification >> 4) & 3) {
8680 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008681 reg = (exit_qualification >> 8) & 15;
8682 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008683 switch (cr) {
8684 case 0:
8685 if (vmcs12->cr0_guest_host_mask &
8686 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008687 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008688 break;
8689 case 3:
8690 if ((vmcs12->cr3_target_count >= 1 &&
8691 vmcs12->cr3_target_value0 == val) ||
8692 (vmcs12->cr3_target_count >= 2 &&
8693 vmcs12->cr3_target_value1 == val) ||
8694 (vmcs12->cr3_target_count >= 3 &&
8695 vmcs12->cr3_target_value2 == val) ||
8696 (vmcs12->cr3_target_count >= 4 &&
8697 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008698 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008699 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008700 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008701 break;
8702 case 4:
8703 if (vmcs12->cr4_guest_host_mask &
8704 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008705 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008706 break;
8707 case 8:
8708 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008709 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008710 break;
8711 }
8712 break;
8713 case 2: /* clts */
8714 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8715 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008716 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008717 break;
8718 case 1: /* mov from cr */
8719 switch (cr) {
8720 case 3:
8721 if (vmcs12->cpu_based_vm_exec_control &
8722 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008723 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008724 break;
8725 case 8:
8726 if (vmcs12->cpu_based_vm_exec_control &
8727 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008728 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008729 break;
8730 }
8731 break;
8732 case 3: /* lmsw */
8733 /*
8734 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8735 * cr0. Other attempted changes are ignored, with no exit.
8736 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008737 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008738 if (vmcs12->cr0_guest_host_mask & 0xe &
8739 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008740 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008741 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8742 !(vmcs12->cr0_read_shadow & 0x1) &&
8743 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008744 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008745 break;
8746 }
Joe Perches1d804d02015-03-30 16:46:09 -07008747 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008748}
8749
8750/*
8751 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8752 * should handle it ourselves in L0 (and then continue L2). Only call this
8753 * when in is_guest_mode (L2).
8754 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008755static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008756{
Nadav Har'El644d7112011-05-25 23:12:35 +03008757 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8758 struct vcpu_vmx *vmx = to_vmx(vcpu);
8759 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8760
Jim Mattson4f350c62017-09-14 16:31:44 -07008761 if (vmx->nested.nested_run_pending)
8762 return false;
8763
8764 if (unlikely(vmx->fail)) {
8765 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8766 vmcs_read32(VM_INSTRUCTION_ERROR));
8767 return true;
8768 }
Jan Kiszka542060e2014-01-04 18:47:21 +01008769
David Matlackc9f04402017-08-01 14:00:40 -07008770 /*
8771 * The host physical addresses of some pages of guest memory
Jim Mattsonde3a0022017-11-27 17:22:25 -06008772 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
8773 * Page). The CPU may write to these pages via their host
8774 * physical address while L2 is running, bypassing any
8775 * address-translation-based dirty tracking (e.g. EPT write
8776 * protection).
David Matlackc9f04402017-08-01 14:00:40 -07008777 *
8778 * Mark them dirty on every exit from L2 to prevent them from
8779 * getting out of sync with dirty tracking.
8780 */
8781 nested_mark_vmcs12_pages_dirty(vcpu);
8782
Jim Mattson4f350c62017-09-14 16:31:44 -07008783 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8784 vmcs_readl(EXIT_QUALIFICATION),
8785 vmx->idt_vectoring_info,
8786 intr_info,
8787 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8788 KVM_ISA_VMX);
Nadav Har'El644d7112011-05-25 23:12:35 +03008789
8790 switch (exit_reason) {
8791 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008792 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008793 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008794 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008795 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008796 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008797 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008798 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008799 else if (is_debug(intr_info) &&
8800 vcpu->guest_debug &
8801 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8802 return false;
8803 else if (is_breakpoint(intr_info) &&
8804 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8805 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008806 return vmcs12->exception_bitmap &
8807 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8808 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008809 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008810 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008811 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008812 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008813 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008814 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008815 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008816 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008817 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008818 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008819 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008820 case EXIT_REASON_HLT:
8821 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8822 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008823 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008824 case EXIT_REASON_INVLPG:
8825 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8826 case EXIT_REASON_RDPMC:
8827 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008828 case EXIT_REASON_RDRAND:
David Hildenbrand736fdf72017-08-24 20:51:37 +02008829 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008830 case EXIT_REASON_RDSEED:
David Hildenbrand736fdf72017-08-24 20:51:37 +02008831 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008832 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008833 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8834 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8835 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8836 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8837 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8838 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008839 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008840 /*
8841 * VMX instructions trap unconditionally. This allows L1 to
8842 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8843 */
Joe Perches1d804d02015-03-30 16:46:09 -07008844 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008845 case EXIT_REASON_CR_ACCESS:
8846 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8847 case EXIT_REASON_DR_ACCESS:
8848 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8849 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008850 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008851 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8852 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008853 case EXIT_REASON_MSR_READ:
8854 case EXIT_REASON_MSR_WRITE:
8855 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8856 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008857 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008858 case EXIT_REASON_MWAIT_INSTRUCTION:
8859 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008860 case EXIT_REASON_MONITOR_TRAP_FLAG:
8861 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008862 case EXIT_REASON_MONITOR_INSTRUCTION:
8863 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8864 case EXIT_REASON_PAUSE_INSTRUCTION:
8865 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8866 nested_cpu_has2(vmcs12,
8867 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8868 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008869 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008870 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008871 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008872 case EXIT_REASON_APIC_ACCESS:
8873 return nested_cpu_has2(vmcs12,
8874 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008875 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008876 case EXIT_REASON_EOI_INDUCED:
8877 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008878 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008879 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008880 /*
8881 * L0 always deals with the EPT violation. If nested EPT is
8882 * used, and the nested mmu code discovers that the address is
8883 * missing in the guest EPT table (EPT12), the EPT violation
8884 * will be injected with nested_ept_inject_page_fault()
8885 */
Joe Perches1d804d02015-03-30 16:46:09 -07008886 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008887 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008888 /*
8889 * L2 never uses directly L1's EPT, but rather L0's own EPT
8890 * table (shadow on EPT) or a merged EPT table that L0 built
8891 * (EPT on EPT). So any problems with the structure of the
8892 * table is L0's fault.
8893 */
Joe Perches1d804d02015-03-30 16:46:09 -07008894 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008895 case EXIT_REASON_INVPCID:
8896 return
8897 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8898 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008899 case EXIT_REASON_WBINVD:
8900 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8901 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008902 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008903 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8904 /*
8905 * This should never happen, since it is not possible to
8906 * set XSS to a non-zero value---neither in L1 nor in L2.
8907 * If if it were, XSS would have to be checked against
8908 * the XSS exit bitmap in vmcs12.
8909 */
8910 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008911 case EXIT_REASON_PREEMPTION_TIMER:
8912 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008913 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008914 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008915 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04008916 case EXIT_REASON_VMFUNC:
8917 /* VM functions are emulated through L2->L0 vmexits. */
8918 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008919 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008920 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008921 }
8922}
8923
Paolo Bonzini7313c692017-07-27 10:31:25 +02008924static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8925{
8926 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8927
8928 /*
8929 * At this point, the exit interruption info in exit_intr_info
8930 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8931 * we need to query the in-kernel LAPIC.
8932 */
8933 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8934 if ((exit_intr_info &
8935 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8936 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8937 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8938 vmcs12->vm_exit_intr_error_code =
8939 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8940 }
8941
8942 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8943 vmcs_readl(EXIT_QUALIFICATION));
8944 return 1;
8945}
8946
Avi Kivity586f9602010-11-18 13:09:54 +02008947static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8948{
8949 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8950 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8951}
8952
Kai Huanga3eaa862015-11-04 13:46:05 +08008953static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008954{
Kai Huanga3eaa862015-11-04 13:46:05 +08008955 if (vmx->pml_pg) {
8956 __free_page(vmx->pml_pg);
8957 vmx->pml_pg = NULL;
8958 }
Kai Huang843e4332015-01-28 10:54:28 +08008959}
8960
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008961static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008962{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008963 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008964 u64 *pml_buf;
8965 u16 pml_idx;
8966
8967 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8968
8969 /* Do nothing if PML buffer is empty */
8970 if (pml_idx == (PML_ENTITY_NUM - 1))
8971 return;
8972
8973 /* PML index always points to next available PML buffer entity */
8974 if (pml_idx >= PML_ENTITY_NUM)
8975 pml_idx = 0;
8976 else
8977 pml_idx++;
8978
8979 pml_buf = page_address(vmx->pml_pg);
8980 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8981 u64 gpa;
8982
8983 gpa = pml_buf[pml_idx];
8984 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008985 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008986 }
8987
8988 /* reset PML index */
8989 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8990}
8991
8992/*
8993 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8994 * Called before reporting dirty_bitmap to userspace.
8995 */
8996static void kvm_flush_pml_buffers(struct kvm *kvm)
8997{
8998 int i;
8999 struct kvm_vcpu *vcpu;
9000 /*
9001 * We only need to kick vcpu out of guest mode here, as PML buffer
9002 * is flushed at beginning of all VMEXITs, and it's obvious that only
9003 * vcpus running in guest are possible to have unflushed GPAs in PML
9004 * buffer.
9005 */
9006 kvm_for_each_vcpu(i, vcpu, kvm)
9007 kvm_vcpu_kick(vcpu);
9008}
9009
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009010static void vmx_dump_sel(char *name, uint32_t sel)
9011{
9012 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05009013 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009014 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
9015 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
9016 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
9017}
9018
9019static void vmx_dump_dtsel(char *name, uint32_t limit)
9020{
9021 pr_err("%s limit=0x%08x, base=0x%016lx\n",
9022 name, vmcs_read32(limit),
9023 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
9024}
9025
9026static void dump_vmcs(void)
9027{
9028 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
9029 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
9030 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
9031 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
9032 u32 secondary_exec_control = 0;
9033 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01009034 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009035 int i, n;
9036
9037 if (cpu_has_secondary_exec_ctrls())
9038 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9039
9040 pr_err("*** Guest State ***\n");
9041 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9042 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
9043 vmcs_readl(CR0_GUEST_HOST_MASK));
9044 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
9045 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
9046 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
9047 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
9048 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
9049 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009050 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
9051 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
9052 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
9053 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009054 }
9055 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
9056 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
9057 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
9058 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
9059 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9060 vmcs_readl(GUEST_SYSENTER_ESP),
9061 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
9062 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
9063 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
9064 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
9065 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
9066 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
9067 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
9068 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
9069 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
9070 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
9071 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
9072 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
9073 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009074 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9075 efer, vmcs_read64(GUEST_IA32_PAT));
9076 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
9077 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009078 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009079 if (cpu_has_load_perf_global_ctrl &&
9080 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009081 pr_err("PerfGlobCtl = 0x%016llx\n",
9082 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009083 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009084 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009085 pr_err("Interruptibility = %08x ActivityState = %08x\n",
9086 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
9087 vmcs_read32(GUEST_ACTIVITY_STATE));
9088 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
9089 pr_err("InterruptStatus = %04x\n",
9090 vmcs_read16(GUEST_INTR_STATUS));
9091
9092 pr_err("*** Host State ***\n");
9093 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
9094 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
9095 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
9096 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
9097 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
9098 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
9099 vmcs_read16(HOST_TR_SELECTOR));
9100 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
9101 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
9102 vmcs_readl(HOST_TR_BASE));
9103 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
9104 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
9105 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
9106 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
9107 vmcs_readl(HOST_CR4));
9108 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
9109 vmcs_readl(HOST_IA32_SYSENTER_ESP),
9110 vmcs_read32(HOST_IA32_SYSENTER_CS),
9111 vmcs_readl(HOST_IA32_SYSENTER_EIP));
9112 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009113 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
9114 vmcs_read64(HOST_IA32_EFER),
9115 vmcs_read64(HOST_IA32_PAT));
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009116 if (cpu_has_load_perf_global_ctrl &&
9117 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009118 pr_err("PerfGlobCtl = 0x%016llx\n",
9119 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009120
9121 pr_err("*** Control State ***\n");
9122 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
9123 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
9124 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
9125 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
9126 vmcs_read32(EXCEPTION_BITMAP),
9127 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
9128 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
9129 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
9130 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9131 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
9132 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
9133 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
9134 vmcs_read32(VM_EXIT_INTR_INFO),
9135 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
9136 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
9137 pr_err(" reason=%08x qualification=%016lx\n",
9138 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
9139 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
9140 vmcs_read32(IDT_VECTORING_INFO_FIELD),
9141 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009142 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08009143 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009144 pr_err("TSC Multiplier = 0x%016llx\n",
9145 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009146 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
9147 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
9148 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
9149 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
9150 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01009151 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009152 n = vmcs_read32(CR3_TARGET_COUNT);
9153 for (i = 0; i + 1 < n; i += 4)
9154 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
9155 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
9156 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
9157 if (i < n)
9158 pr_err("CR3 target%u=%016lx\n",
9159 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
9160 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
9161 pr_err("PLE Gap=%08x Window=%08x\n",
9162 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
9163 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
9164 pr_err("Virtual processor ID = 0x%04x\n",
9165 vmcs_read16(VIRTUAL_PROCESSOR_ID));
9166}
9167
Avi Kivity6aa8b732006-12-10 02:21:36 -08009168/*
9169 * The guest has exited. See if we can fix it or if we need userspace
9170 * assistance.
9171 */
Avi Kivity851ba692009-08-24 11:10:17 +03009172static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009173{
Avi Kivity29bd8a72007-09-10 17:27:03 +03009174 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08009175 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02009176 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03009177
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01009178 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
9179
Kai Huang843e4332015-01-28 10:54:28 +08009180 /*
9181 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
9182 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
9183 * querying dirty_bitmap, we only need to kick all vcpus out of guest
9184 * mode as if vcpus is in root mode, the PML buffer must has been
9185 * flushed already.
9186 */
9187 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009188 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08009189
Mohammed Gamal80ced182009-09-01 12:48:18 +02009190 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02009191 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02009192 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01009193
Paolo Bonzini7313c692017-07-27 10:31:25 +02009194 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
9195 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03009196
Mohammed Gamal51207022010-05-31 22:40:54 +03009197 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02009198 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03009199 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9200 vcpu->run->fail_entry.hardware_entry_failure_reason
9201 = exit_reason;
9202 return 0;
9203 }
9204
Avi Kivity29bd8a72007-09-10 17:27:03 +03009205 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03009206 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
9207 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03009208 = vmcs_read32(VM_INSTRUCTION_ERROR);
9209 return 0;
9210 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009211
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009212 /*
9213 * Note:
9214 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
9215 * delivery event since it indicates guest is accessing MMIO.
9216 * The vm-exit can be triggered again after return to guest that
9217 * will cause infinite loop.
9218 */
Mike Dayd77c26f2007-10-08 09:02:08 -04009219 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08009220 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02009221 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00009222 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009223 exit_reason != EXIT_REASON_TASK_SWITCH)) {
9224 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
9225 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009226 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009227 vcpu->run->internal.data[0] = vectoring_info;
9228 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02009229 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
9230 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
9231 vcpu->run->internal.ndata++;
9232 vcpu->run->internal.data[3] =
9233 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
9234 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08009235 return 0;
9236 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02009237
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009238 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009239 vmx->loaded_vmcs->soft_vnmi_blocked)) {
9240 if (vmx_interrupt_allowed(vcpu)) {
9241 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9242 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
9243 vcpu->arch.nmi_pending) {
9244 /*
9245 * This CPU don't support us in finding the end of an
9246 * NMI-blocked window if the guest runs with IRQs
9247 * disabled. So we pull the trigger after 1 s of
9248 * futile waiting, but inform the user about this.
9249 */
9250 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
9251 "state on VCPU %d after 1 s timeout\n",
9252 __func__, vcpu->vcpu_id);
9253 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
9254 }
9255 }
9256
Avi Kivity6aa8b732006-12-10 02:21:36 -08009257 if (exit_reason < kvm_vmx_max_exit_handlers
9258 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03009259 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009260 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01009261 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
9262 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03009263 kvm_queue_exception(vcpu, UD_VECTOR);
9264 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009265 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08009266}
9267
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009268static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009269{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009270 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9271
9272 if (is_guest_mode(vcpu) &&
9273 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9274 return;
9275
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009276 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009277 vmcs_write32(TPR_THRESHOLD, 0);
9278 return;
9279 }
9280
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009281 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08009282}
9283
Yang Zhang8d146952013-01-25 10:18:50 +08009284static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
9285{
9286 u32 sec_exec_control;
9287
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02009288 /* Postpone execution until vmcs01 is the current VMCS. */
9289 if (is_guest_mode(vcpu)) {
9290 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
9291 return;
9292 }
9293
Wanpeng Lif6e90f92016-09-22 07:43:25 +08009294 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08009295 return;
9296
Paolo Bonzini35754c92015-07-29 12:05:37 +02009297 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08009298 return;
9299
9300 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9301
9302 if (set) {
9303 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9304 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
9305 } else {
9306 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
9307 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Junaid Shahida468f2d2018-04-26 13:09:50 -07009308 vmx_flush_tlb(vcpu, true);
Yang Zhang8d146952013-01-25 10:18:50 +08009309 }
9310 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
9311
Paolo Bonzini904e14f2018-01-16 16:51:18 +01009312 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08009313}
9314
Tang Chen38b99172014-09-24 15:57:54 +08009315static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
9316{
9317 struct vcpu_vmx *vmx = to_vmx(vcpu);
9318
9319 /*
9320 * Currently we do not handle the nested case where L2 has an
9321 * APIC access page of its own; that page is still pinned.
9322 * Hence, we skip the case where the VCPU is in guest mode _and_
9323 * L1 prepared an APIC access page for L2.
9324 *
9325 * For the case where L1 and L2 share the same APIC access page
9326 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
9327 * in the vmcs12), this function will only update either the vmcs01
9328 * or the vmcs02. If the former, the vmcs02 will be updated by
9329 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
9330 * the next L2->L1 exit.
9331 */
9332 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07009333 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07009334 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08009335 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07009336 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07009337 }
Tang Chen38b99172014-09-24 15:57:54 +08009338}
9339
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009340static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009341{
9342 u16 status;
9343 u8 old;
9344
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009345 if (max_isr == -1)
9346 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009347
9348 status = vmcs_read16(GUEST_INTR_STATUS);
9349 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009350 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08009351 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02009352 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08009353 vmcs_write16(GUEST_INTR_STATUS, status);
9354 }
9355}
9356
9357static void vmx_set_rvi(int vector)
9358{
9359 u16 status;
9360 u8 old;
9361
Wei Wang4114c272014-11-05 10:53:43 +08009362 if (vector == -1)
9363 vector = 0;
9364
Yang Zhangc7c9c562013-01-25 10:18:51 +08009365 status = vmcs_read16(GUEST_INTR_STATUS);
9366 old = (u8)status & 0xff;
9367 if ((u8)vector != old) {
9368 status &= ~0xff;
9369 status |= (u8)vector;
9370 vmcs_write16(GUEST_INTR_STATUS, status);
9371 }
9372}
9373
9374static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
9375{
Liran Alon851c1a182017-12-24 18:12:56 +02009376 /*
9377 * When running L2, updating RVI is only relevant when
9378 * vmcs12 virtual-interrupt-delivery enabled.
9379 * However, it can be enabled only when L1 also
9380 * intercepts external-interrupts and in that case
9381 * we should not update vmcs02 RVI but instead intercept
9382 * interrupt. Therefore, do nothing when running L2.
9383 */
9384 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08009385 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009386}
9387
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009388static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009389{
9390 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009391 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02009392 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009393
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009394 WARN_ON(!vcpu->arch.apicv_active);
9395 if (pi_test_on(&vmx->pi_desc)) {
9396 pi_clear_on(&vmx->pi_desc);
9397 /*
9398 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
9399 * But on x86 this is just a compiler barrier anyway.
9400 */
9401 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02009402 max_irr_updated =
9403 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
9404
9405 /*
9406 * If we are running L2 and L1 has a new pending interrupt
9407 * which can be injected, we should re-evaluate
9408 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02009409 * If L1 intercepts external-interrupts, we should
9410 * exit from L2 to L1. Otherwise, interrupt should be
9411 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02009412 */
Liran Alon851c1a182017-12-24 18:12:56 +02009413 if (is_guest_mode(vcpu) && max_irr_updated) {
9414 if (nested_exit_on_intr(vcpu))
9415 kvm_vcpu_exiting_guest_mode(vcpu);
9416 else
9417 kvm_make_request(KVM_REQ_EVENT, vcpu);
9418 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01009419 } else {
9420 max_irr = kvm_lapic_find_highest_irr(vcpu);
9421 }
9422 vmx_hwapic_irr_update(vcpu, max_irr);
9423 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01009424}
9425
Andrey Smetanin63086302015-11-10 15:36:32 +03009426static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08009427{
Andrey Smetanind62caab2015-11-10 15:36:33 +03009428 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08009429 return;
9430
Yang Zhangc7c9c562013-01-25 10:18:51 +08009431 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
9432 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
9433 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
9434 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
9435}
9436
Paolo Bonzini967235d2016-12-19 14:03:45 +01009437static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
9438{
9439 struct vcpu_vmx *vmx = to_vmx(vcpu);
9440
9441 pi_clear_on(&vmx->pi_desc);
9442 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
9443}
9444
Avi Kivity51aa01d2010-07-20 14:31:20 +03009445static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03009446{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009447 u32 exit_intr_info = 0;
9448 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02009449
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009450 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
9451 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02009452 return;
9453
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009454 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9455 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9456 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08009457
Wanpeng Li1261bfa2017-07-13 18:30:40 -07009458 /* if exit due to PF check for async PF */
9459 if (is_page_fault(exit_intr_info))
9460 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
9461
Andi Kleena0861c02009-06-08 17:37:09 +08009462 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07009463 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
9464 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08009465 kvm_machine_check();
9466
Gleb Natapov20f65982009-05-11 13:35:55 +03009467 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08009468 if (is_nmi(exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07009469 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03009470 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07009471 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08009472 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03009473}
Gleb Natapov20f65982009-05-11 13:35:55 +03009474
Yang Zhanga547c6d2013-04-11 19:25:10 +08009475static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
9476{
9477 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9478
Yang Zhanga547c6d2013-04-11 19:25:10 +08009479 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
9480 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
9481 unsigned int vector;
9482 unsigned long entry;
9483 gate_desc *desc;
9484 struct vcpu_vmx *vmx = to_vmx(vcpu);
9485#ifdef CONFIG_X86_64
9486 unsigned long tmp;
9487#endif
9488
9489 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9490 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02009491 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009492 asm volatile(
9493#ifdef CONFIG_X86_64
9494 "mov %%" _ASM_SP ", %[sp]\n\t"
9495 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
9496 "push $%c[ss]\n\t"
9497 "push %[sp]\n\t"
9498#endif
9499 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08009500 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009501 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +08009502 :
9503#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06009504 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009505#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05009506 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08009507 :
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01009508 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +08009509 [ss]"i"(__KERNEL_DS),
9510 [cs]"i"(__KERNEL_CS)
9511 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02009512 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08009513}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009514STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08009515
Paolo Bonzini6d396b52015-04-01 14:25:33 +02009516static bool vmx_has_high_real_mode_segbase(void)
9517{
9518 return enable_unrestricted_guest || emulate_invalid_guest_state;
9519}
9520
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009521static bool vmx_mpx_supported(void)
9522{
9523 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
9524 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
9525}
9526
Wanpeng Li55412b22014-12-02 19:21:30 +08009527static bool vmx_xsaves_supported(void)
9528{
9529 return vmcs_config.cpu_based_2nd_exec_ctrl &
9530 SECONDARY_EXEC_XSAVES;
9531}
9532
Avi Kivity51aa01d2010-07-20 14:31:20 +03009533static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
9534{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02009535 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03009536 bool unblock_nmi;
9537 u8 vector;
9538 bool idtv_info_valid;
9539
9540 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03009541
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009542 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009543 if (vmx->loaded_vmcs->nmi_known_unmasked)
9544 return;
9545 /*
9546 * Can't use vmx->exit_intr_info since we're not sure what
9547 * the exit reason is.
9548 */
9549 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9550 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9551 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9552 /*
9553 * SDM 3: 27.7.1.2 (September 2008)
9554 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9555 * a guest IRET fault.
9556 * SDM 3: 23.2.2 (September 2008)
9557 * Bit 12 is undefined in any of the following cases:
9558 * If the VM exit sets the valid bit in the IDT-vectoring
9559 * information field.
9560 * If the VM exit is due to a double fault.
9561 */
9562 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9563 vector != DF_VECTOR && !idtv_info_valid)
9564 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9565 GUEST_INTR_STATE_NMI);
9566 else
9567 vmx->loaded_vmcs->nmi_known_unmasked =
9568 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9569 & GUEST_INTR_STATE_NMI);
9570 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
9571 vmx->loaded_vmcs->vnmi_blocked_time +=
9572 ktime_to_ns(ktime_sub(ktime_get(),
9573 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03009574}
9575
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009576static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009577 u32 idt_vectoring_info,
9578 int instr_len_field,
9579 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009580{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009581 u8 vector;
9582 int type;
9583 bool idtv_info_valid;
9584
9585 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009586
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009587 vcpu->arch.nmi_injected = false;
9588 kvm_clear_exception_queue(vcpu);
9589 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009590
9591 if (!idtv_info_valid)
9592 return;
9593
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009594 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009595
Avi Kivity668f6122008-07-02 09:28:55 +03009596 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9597 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009598
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009599 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009600 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009601 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009602 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009603 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009604 * Clear bit "block by NMI" before VM entry if a NMI
9605 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009606 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009607 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009608 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009609 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009610 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009611 /* fall through */
9612 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009613 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009614 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009615 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009616 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009617 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009618 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009619 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009620 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009621 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009622 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009623 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009624 break;
9625 default:
9626 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009627 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009628}
9629
Avi Kivity83422e12010-07-20 14:43:23 +03009630static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9631{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009632 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009633 VM_EXIT_INSTRUCTION_LEN,
9634 IDT_VECTORING_ERROR_CODE);
9635}
9636
Avi Kivityb463a6f2010-07-20 15:06:17 +03009637static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9638{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009639 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009640 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9641 VM_ENTRY_INSTRUCTION_LEN,
9642 VM_ENTRY_EXCEPTION_ERROR_CODE);
9643
9644 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9645}
9646
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009647static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9648{
9649 int i, nr_msrs;
9650 struct perf_guest_switch_msr *msrs;
9651
9652 msrs = perf_guest_get_msrs(&nr_msrs);
9653
9654 if (!msrs)
9655 return;
9656
9657 for (i = 0; i < nr_msrs; i++)
9658 if (msrs[i].host == msrs[i].guest)
9659 clear_atomic_switch_msr(vmx, msrs[i].msr);
9660 else
9661 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9662 msrs[i].host);
9663}
9664
Jiang Biao33365e72016-11-03 15:03:37 +08009665static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009666{
9667 struct vcpu_vmx *vmx = to_vmx(vcpu);
9668 u64 tscl;
9669 u32 delta_tsc;
9670
9671 if (vmx->hv_deadline_tsc == -1)
9672 return;
9673
9674 tscl = rdtsc();
9675 if (vmx->hv_deadline_tsc > tscl)
9676 /* sure to be 32 bit only because checked on set_hv_timer */
9677 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9678 cpu_preemption_timer_multi);
9679 else
9680 delta_tsc = 0;
9681
9682 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9683}
9684
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009685static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009686{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009687 struct vcpu_vmx *vmx = to_vmx(vcpu);
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009688 unsigned long cr3, cr4, evmcs_rsp;
Avi Kivity104f2262010-11-18 13:12:52 +02009689
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009690 /* Record the guest's net vcpu time for enforced NMI injections. */
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01009691 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01009692 vmx->loaded_vmcs->soft_vnmi_blocked))
9693 vmx->loaded_vmcs->entry_time = ktime_get();
9694
Avi Kivity104f2262010-11-18 13:12:52 +02009695 /* Don't enter VMX if guest state is invalid, let the exit handler
9696 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009697 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009698 return;
9699
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009700 if (vmx->ple_window_dirty) {
9701 vmx->ple_window_dirty = false;
9702 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9703 }
9704
Abel Gordon012f83c2013-04-18 14:39:25 +03009705 if (vmx->nested.sync_shadow_vmcs) {
9706 copy_vmcs12_to_shadow(vmx);
9707 vmx->nested.sync_shadow_vmcs = false;
9708 }
9709
Avi Kivity104f2262010-11-18 13:12:52 +02009710 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9711 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9712 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9713 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9714
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009715 cr3 = __get_current_cr3_fast();
Ladi Prosek44889942017-09-22 07:53:15 +02009716 if (unlikely(cr3 != vmx->loaded_vmcs->vmcs_host_cr3)) {
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009717 vmcs_writel(HOST_CR3, cr3);
Ladi Prosek44889942017-09-22 07:53:15 +02009718 vmx->loaded_vmcs->vmcs_host_cr3 = cr3;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009719 }
9720
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009721 cr4 = cr4_read_shadow();
Ladi Prosek44889942017-09-22 07:53:15 +02009722 if (unlikely(cr4 != vmx->loaded_vmcs->vmcs_host_cr4)) {
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009723 vmcs_writel(HOST_CR4, cr4);
Ladi Prosek44889942017-09-22 07:53:15 +02009724 vmx->loaded_vmcs->vmcs_host_cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009725 }
9726
Avi Kivity104f2262010-11-18 13:12:52 +02009727 /* When single-stepping over STI and MOV SS, we must clear the
9728 * corresponding interruptibility bits in the guest state. Otherwise
9729 * vmentry fails as it then expects bit 14 (BS) in pending debug
9730 * exceptions being set, but that's not correct for the guest debugging
9731 * case. */
9732 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9733 vmx_set_interrupt_shadow(vcpu, 0);
9734
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009735 if (static_cpu_has(X86_FEATURE_PKU) &&
9736 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
9737 vcpu->arch.pkru != vmx->host_pkru)
9738 __write_pkru(vcpu->arch.pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009739
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009740 atomic_switch_perf_msrs(vmx);
9741
Yunhong Jiang64672c92016-06-13 14:19:59 -07009742 vmx_arm_hv_timer(vcpu);
9743
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009744 /*
9745 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
9746 * it's non-zero. Since vmentry is serialising on affected CPUs, there
9747 * is no need to worry about the conditional branch over the wrmsr
9748 * being speculatively taken.
9749 */
9750 if (vmx->spec_ctrl)
Paolo Bonziniecb586b2018-02-22 16:43:17 +01009751 native_wrmsrl(MSR_IA32_SPEC_CTRL, vmx->spec_ctrl);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009752
Nadav Har'Eld462b812011-05-24 15:26:10 +03009753 vmx->__launched = vmx->loaded_vmcs->launched;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009754
9755 evmcs_rsp = static_branch_unlikely(&enable_evmcs) ?
9756 (unsigned long)&current_evmcs->host_rsp : 0;
9757
Avi Kivity104f2262010-11-18 13:12:52 +02009758 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009759 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009760 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9761 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9762 "push %%" _ASM_CX " \n\t"
9763 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009764 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009765 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009766 /* Avoid VMWRITE when Enlightened VMCS is in use */
9767 "test %%" _ASM_SI ", %%" _ASM_SI " \n\t"
9768 "jz 2f \n\t"
9769 "mov %%" _ASM_SP ", (%%" _ASM_SI ") \n\t"
9770 "jmp 1f \n\t"
9771 "2: \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009772 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009773 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009774 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009775 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9776 "mov %%cr2, %%" _ASM_DX " \n\t"
9777 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009778 "je 3f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009779 "mov %%" _ASM_AX", %%cr2 \n\t"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009780 "3: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009781 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009782 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009783 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009784 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9785 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9786 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9787 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9788 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9789 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009790#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009791 "mov %c[r8](%0), %%r8 \n\t"
9792 "mov %c[r9](%0), %%r9 \n\t"
9793 "mov %c[r10](%0), %%r10 \n\t"
9794 "mov %c[r11](%0), %%r11 \n\t"
9795 "mov %c[r12](%0), %%r12 \n\t"
9796 "mov %c[r13](%0), %%r13 \n\t"
9797 "mov %c[r14](%0), %%r14 \n\t"
9798 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009799#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009800 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009801
Avi Kivity6aa8b732006-12-10 02:21:36 -08009802 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009803 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009804 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009805 "jmp 2f \n\t"
9806 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9807 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009808 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009809 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009810 "pop %0 \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -08009811 "setbe %c[fail](%0)\n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009812 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9813 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9814 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9815 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9816 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9817 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9818 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009819#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009820 "mov %%r8, %c[r8](%0) \n\t"
9821 "mov %%r9, %c[r9](%0) \n\t"
9822 "mov %%r10, %c[r10](%0) \n\t"
9823 "mov %%r11, %c[r11](%0) \n\t"
9824 "mov %%r12, %c[r12](%0) \n\t"
9825 "mov %%r13, %c[r13](%0) \n\t"
9826 "mov %%r14, %c[r14](%0) \n\t"
9827 "mov %%r15, %c[r15](%0) \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -08009828 "xor %%r8d, %%r8d \n\t"
9829 "xor %%r9d, %%r9d \n\t"
9830 "xor %%r10d, %%r10d \n\t"
9831 "xor %%r11d, %%r11d \n\t"
9832 "xor %%r12d, %%r12d \n\t"
9833 "xor %%r13d, %%r13d \n\t"
9834 "xor %%r14d, %%r14d \n\t"
9835 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009836#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009837 "mov %%cr2, %%" _ASM_AX " \n\t"
9838 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009839
Jim Mattson0cb5b302018-01-03 14:31:38 -08009840 "xor %%eax, %%eax \n\t"
9841 "xor %%ebx, %%ebx \n\t"
9842 "xor %%esi, %%esi \n\t"
9843 "xor %%edi, %%edi \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009844 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009845 ".pushsection .rodata \n\t"
9846 ".global vmx_return \n\t"
9847 "vmx_return: " _ASM_PTR " 2b \n\t"
9848 ".popsection"
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009849 : : "c"(vmx), "d"((unsigned long)HOST_RSP), "S"(evmcs_rsp),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009850 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009851 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03009852 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009853 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9854 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9855 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9856 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9857 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9858 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9859 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009860#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009861 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9862 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9863 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9864 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9865 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9866 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9867 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9868 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009869#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009870 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9871 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009872 : "cc", "memory"
9873#ifdef CONFIG_X86_64
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009874 , "rax", "rbx", "rdi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009875 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009876#else
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009877 , "eax", "ebx", "edi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009878#endif
9879 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009880
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009881 /*
9882 * We do not use IBRS in the kernel. If this vCPU has used the
9883 * SPEC_CTRL MSR it may have left it on; save the value and
9884 * turn it off. This is much more efficient than blindly adding
9885 * it to the atomic save/restore list. Especially as the former
9886 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
9887 *
9888 * For non-nested case:
9889 * If the L01 MSR bitmap does not intercept the MSR, then we need to
9890 * save it.
9891 *
9892 * For nested case:
9893 * If the L02 MSR bitmap does not intercept the MSR, then we need to
9894 * save it.
9895 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01009896 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01009897 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009898
9899 if (vmx->spec_ctrl)
Paolo Bonziniecb586b2018-02-22 16:43:17 +01009900 native_wrmsrl(MSR_IA32_SPEC_CTRL, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01009901
David Woodhouse117cc7a2018-01-12 11:11:27 +00009902 /* Eliminate branch target predictions from guest mode */
9903 vmexit_fill_RSB();
9904
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01009905 /* All fields are clean at this point */
9906 if (static_branch_unlikely(&enable_evmcs))
9907 current_evmcs->hv_clean_fields |=
9908 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
9909
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009910 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08009911 if (vmx->host_debugctlmsr)
9912 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009913
Avi Kivityaa67f602012-08-01 16:48:03 +03009914#ifndef CONFIG_X86_64
9915 /*
9916 * The sysexit path does not restore ds/es, so we must set them to
9917 * a reasonable value ourselves.
9918 *
9919 * We can't defer this to vmx_load_host_state() since that function
9920 * may be executed in interrupt context, which saves and restore segments
9921 * around it, nullifying its effect.
9922 */
9923 loadsegment(ds, __USER_DS);
9924 loadsegment(es, __USER_DS);
9925#endif
9926
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009927 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009928 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009929 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009930 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009931 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009932 vcpu->arch.regs_dirty = 0;
9933
Gleb Natapove0b890d2013-09-25 12:51:33 +03009934 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009935 * eager fpu is enabled if PKEY is supported and CR4 is switched
9936 * back on host, so it is safe to read guest PKRU from current
9937 * XSAVE.
9938 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02009939 if (static_cpu_has(X86_FEATURE_PKU) &&
9940 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
9941 vcpu->arch.pkru = __read_pkru();
9942 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009943 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009944 }
9945
Gleb Natapove0b890d2013-09-25 12:51:33 +03009946 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07009947 vmx->idt_vectoring_info = 0;
9948
9949 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
9950 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
9951 return;
9952
9953 vmx->loaded_vmcs->launched = 1;
9954 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03009955
Avi Kivity51aa01d2010-07-20 14:31:20 +03009956 vmx_complete_atomic_exit(vmx);
9957 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009958 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009959}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009960STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009961
Sean Christopherson434a1e92018-03-20 12:17:18 -07009962static struct kvm *vmx_vm_alloc(void)
9963{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07009964 struct kvm_vmx *kvm_vmx = kzalloc(sizeof(struct kvm_vmx), GFP_KERNEL);
9965 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07009966}
9967
9968static void vmx_vm_free(struct kvm *kvm)
9969{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07009970 kfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07009971}
9972
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009973static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009974{
9975 struct vcpu_vmx *vmx = to_vmx(vcpu);
9976 int cpu;
9977
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009978 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009979 return;
9980
9981 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009982 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009983 vmx_vcpu_put(vcpu);
9984 vmx_vcpu_load(vcpu, cpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009985 put_cpu();
9986}
9987
Jim Mattson2f1fe812016-07-08 15:36:06 -07009988/*
9989 * Ensure that the current vmcs of the logical processor is the
9990 * vmcs01 of the vcpu before calling free_nested().
9991 */
9992static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9993{
9994 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009995
Christoffer Dallec7660c2017-12-04 21:35:23 +01009996 vcpu_load(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009997 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009998 free_nested(vmx);
9999 vcpu_put(vcpu);
10000}
10001
Avi Kivity6aa8b732006-12-10 02:21:36 -080010002static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
10003{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010004 struct vcpu_vmx *vmx = to_vmx(vcpu);
10005
Kai Huang843e4332015-01-28 10:54:28 +080010006 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +080010007 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +080010008 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010009 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -070010010 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +020010011 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010012 kfree(vmx->guest_msrs);
10013 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +100010014 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010015}
10016
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010017static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -080010018{
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010019 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +100010020 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010021 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +030010022 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010023
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010024 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010025 return ERR_PTR(-ENOMEM);
10026
Wanpeng Li991e7a02015-09-16 17:30:05 +080010027 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +080010028
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010029 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
10030 if (err)
10031 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010032
Peter Feiner4e595162016-07-07 14:49:58 -070010033 err = -ENOMEM;
10034
10035 /*
10036 * If PML is turned on, failure on enabling PML just results in failure
10037 * of creating the vcpu, therefore we can simplify PML logic (by
10038 * avoiding dealing with cases, such as enabling PML partially on vcpus
10039 * for the guest, etc.
10040 */
10041 if (enable_pml) {
10042 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
10043 if (!vmx->pml_pg)
10044 goto uninit_vcpu;
10045 }
10046
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010047 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +020010048 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
10049 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +030010050
Peter Feiner4e595162016-07-07 14:49:58 -070010051 if (!vmx->guest_msrs)
10052 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010053
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010054 err = alloc_loaded_vmcs(&vmx->vmcs01);
10055 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010056 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -040010057
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010058 msr_bitmap = vmx->vmcs01.msr_bitmap;
10059 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
10060 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
10061 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
10062 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
10063 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
10064 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
10065 vmx->msr_bitmap_mode = 0;
10066
Paolo Bonzinif21f1652018-01-11 12:16:15 +010010067 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +030010068 cpu = get_cpu();
10069 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -100010070 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +020010071 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010072 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +030010073 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +020010074 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +020010075 err = alloc_apic_access_page(kvm);
10076 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -020010077 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +020010078 }
Ingo Molnar965b58a2007-01-05 16:36:23 -080010079
Sean Christophersone90008d2018-03-05 12:04:37 -080010080 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +080010081 err = init_rmode_identity_map(kvm);
10082 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +020010083 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +080010084 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +080010085
Wanpeng Li5c614b32015-10-13 09:18:36 -070010086 if (nested) {
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010087 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
10088 kvm_vcpu_apicv_active(&vmx->vcpu));
Wanpeng Li5c614b32015-10-13 09:18:36 -070010089 vmx->nested.vpid02 = allocate_vpid();
10090 }
Wincy Vanb9c237b2015-02-03 23:56:30 +080010091
Wincy Van705699a2015-02-03 23:58:17 +080010092 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010093 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +030010094
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010095 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
10096
Paolo Bonzini31afb2e2017-06-06 12:57:06 +020010097 /*
10098 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
10099 * or POSTED_INTR_WAKEUP_VECTOR.
10100 */
10101 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
10102 vmx->pi_desc.sn = 1;
10103
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010104 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -080010105
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010106free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -070010107 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +080010108 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010109free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010110 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -070010111free_pml:
10112 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010113uninit_vcpu:
10114 kvm_vcpu_uninit(&vmx->vcpu);
10115free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +080010116 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +100010117 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +100010118 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -080010119}
10120
Wanpeng Lib31c1142018-03-12 04:53:04 -070010121static int vmx_vm_init(struct kvm *kvm)
10122{
10123 if (!ple_gap)
10124 kvm->arch.pause_in_guest = true;
10125 return 0;
10126}
10127
Yang, Sheng002c7f72007-07-31 14:23:01 +030010128static void __init vmx_check_processor_compat(void *rtn)
10129{
10130 struct vmcs_config vmcs_conf;
10131
10132 *(int *)rtn = 0;
10133 if (setup_vmcs_config(&vmcs_conf) < 0)
10134 *(int *)rtn = -EIO;
Paolo Bonzini13893092018-02-26 13:40:09 +010010135 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +030010136 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
10137 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
10138 smp_processor_id());
10139 *(int *)rtn = -EIO;
10140 }
10141}
10142
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010143static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +080010144{
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010145 u8 cache;
10146 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010147
Sheng Yang522c68c2009-04-27 20:35:43 +080010148 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +020010149 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +080010150 * 2. EPT with VT-d:
10151 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +020010152 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +080010153 * b. VT-d with snooping control feature: snooping control feature of
10154 * VT-d engine can guarantee the cache correctness. Just set it
10155 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +080010156 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +080010157 * consistent with host MTRR
10158 */
Paolo Bonzini606decd2015-10-01 13:12:47 +020010159 if (is_mmio) {
10160 cache = MTRR_TYPE_UNCACHABLE;
10161 goto exit;
10162 }
10163
10164 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010165 ipat = VMX_EPT_IPAT_BIT;
10166 cache = MTRR_TYPE_WRBACK;
10167 goto exit;
10168 }
10169
10170 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
10171 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +020010172 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +080010173 cache = MTRR_TYPE_WRBACK;
10174 else
10175 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010176 goto exit;
10177 }
10178
Xiao Guangrongff536042015-06-15 16:55:22 +080010179 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +080010180
10181exit:
10182 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +080010183}
10184
Sheng Yang17cc3932010-01-05 19:02:27 +080010185static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +020010186{
Sheng Yang878403b2010-01-05 19:02:29 +080010187 if (enable_ept && !cpu_has_vmx_ept_1g_page())
10188 return PT_DIRECTORY_LEVEL;
10189 else
10190 /* For shadow and EPT supported 1GB page */
10191 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +020010192}
10193
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010194static void vmcs_set_secondary_exec_control(u32 new_ctl)
10195{
10196 /*
10197 * These bits in the secondary execution controls field
10198 * are dynamic, the others are mostly based on the hypervisor
10199 * architecture and the guest's CPUID. Do not touch the
10200 * dynamic bits.
10201 */
10202 u32 mask =
10203 SECONDARY_EXEC_SHADOW_VMCS |
10204 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +020010205 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
10206 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +080010207
10208 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
10209
10210 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
10211 (new_ctl & ~mask) | (cur_ctl & mask));
10212}
10213
David Matlack8322ebb2016-11-29 18:14:09 -080010214/*
10215 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
10216 * (indicating "allowed-1") if they are supported in the guest's CPUID.
10217 */
10218static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
10219{
10220 struct vcpu_vmx *vmx = to_vmx(vcpu);
10221 struct kvm_cpuid_entry2 *entry;
10222
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010223 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
10224 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -080010225
10226#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
10227 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010228 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -080010229} while (0)
10230
10231 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
10232 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
10233 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
10234 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
10235 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
10236 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
10237 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
10238 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
10239 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
10240 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
10241 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
10242 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
10243 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
10244 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
10245 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
10246
10247 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
10248 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
10249 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
10250 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
10251 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +010010252 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -080010253
10254#undef cr4_fixed1_update
10255}
10256
Sheng Yang0e851882009-12-18 16:48:46 +080010257static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
10258{
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010259 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010260
Paolo Bonzini80154d72017-08-24 13:55:35 +020010261 if (cpu_has_secondary_exec_ctrls()) {
10262 vmx_compute_secondary_exec_control(vmx);
10263 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010264 }
Mao, Junjiead756a12012-07-02 01:18:48 +000010265
Haozhong Zhang37e4c992016-06-22 14:59:55 +080010266 if (nested_vmx_allowed(vcpu))
10267 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
10268 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
10269 else
10270 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
10271 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -080010272
10273 if (nested_vmx_allowed(vcpu))
10274 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +080010275}
10276
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010277static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
10278{
Nadav Har'El7b8050f2011-05-25 23:16:10 +030010279 if (func == 1 && nested)
10280 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010281}
10282
Yang Zhang25d92082013-08-06 12:00:32 +030010283static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
10284 struct x86_exception *fault)
10285{
Jan Kiszka533558b2014-01-04 18:47:20 +010010286 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -040010287 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010288 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010289 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +030010290
Bandan Dasc5f983f2017-05-05 15:25:14 -040010291 if (vmx->nested.pml_full) {
10292 exit_reason = EXIT_REASON_PML_FULL;
10293 vmx->nested.pml_full = false;
10294 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
10295 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +010010296 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +030010297 else
Jan Kiszka533558b2014-01-04 18:47:20 +010010298 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -040010299
10300 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +030010301 vmcs12->guest_physical_address = fault->address;
10302}
10303
Peter Feiner995f00a2017-06-30 17:26:32 -070010304static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
10305{
David Hildenbrandbb97a012017-08-10 23:15:28 +020010306 return nested_ept_get_cr3(vcpu) & VMX_EPTP_AD_ENABLE_BIT;
Peter Feiner995f00a2017-06-30 17:26:32 -070010307}
10308
Nadav Har'El155a97a2013-08-05 11:07:16 +030010309/* Callbacks for nested_ept_init_mmu_context: */
10310
10311static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
10312{
10313 /* return the page table to be shadowed - in our case, EPT12 */
10314 return get_vmcs12(vcpu)->ept_pointer;
10315}
10316
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010317static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +030010318{
Paolo Bonziniad896af2013-10-02 16:56:14 +020010319 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +020010320 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010321 return 1;
10322
10323 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +020010324 kvm_init_shadow_ept_mmu(vcpu,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010010325 to_vmx(vcpu)->nested.msrs.ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010326 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +020010327 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +030010328 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
10329 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
10330 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
10331
10332 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010333 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +030010334}
10335
10336static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
10337{
10338 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
10339}
10340
Eugene Korenevsky19d5f102014-12-16 22:35:53 +030010341static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
10342 u16 error_code)
10343{
10344 bool inequality, bit;
10345
10346 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
10347 inequality =
10348 (error_code & vmcs12->page_fault_error_code_mask) !=
10349 vmcs12->page_fault_error_code_match;
10350 return inequality ^ bit;
10351}
10352
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010353static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
10354 struct x86_exception *fault)
10355{
10356 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10357
10358 WARN_ON(!is_guest_mode(vcpu));
10359
Wanpeng Li305d0ab2017-09-28 18:16:44 -070010360 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code) &&
10361 !to_vmx(vcpu)->nested.nested_run_pending) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +020010362 vmcs12->vm_exit_intr_error_code = fault->error_code;
10363 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10364 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
10365 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
10366 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010367 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010368 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +020010369 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010370}
10371
Paolo Bonzinic9923842017-12-13 14:16:30 +010010372static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10373 struct vmcs12 *vmcs12);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010374
10375static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010376 struct vmcs12 *vmcs12)
10377{
10378 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010379 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010380 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010381
10382 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010383 /*
10384 * Translate L1 physical address to host physical
10385 * address for vmcs02. Keep the page pinned, so this
10386 * physical address remains valid. We keep a reference
10387 * to it so we can release it later.
10388 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010389 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010390 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010391 vmx->nested.apic_access_page = NULL;
10392 }
10393 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010394 /*
10395 * If translation failed, no matter: This feature asks
10396 * to exit when accessing the given address, and if it
10397 * can never be accessed, this feature won't do
10398 * anything anyway.
10399 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010400 if (!is_error_page(page)) {
10401 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010402 hpa = page_to_phys(vmx->nested.apic_access_page);
10403 vmcs_write64(APIC_ACCESS_ADDR, hpa);
10404 } else {
10405 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
10406 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
10407 }
10408 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
10409 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
10410 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
10411 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
10412 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010413 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010414
10415 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010416 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +020010417 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010418 vmx->nested.virtual_apic_page = NULL;
10419 }
10420 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010421
10422 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010423 * If translation failed, VM entry will fail because
10424 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
10425 * Failing the vm entry is _not_ what the processor
10426 * does but it's basically the only possibility we
10427 * have. We could still enter the guest if CR8 load
10428 * exits are enabled, CR8 store exits are enabled, and
10429 * virtualize APIC access is disabled; in this case
10430 * the processor would never use the TPR shadow and we
10431 * could simply clear the bit from the execution
10432 * control. But such a configuration is useless, so
10433 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010434 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010435 if (!is_error_page(page)) {
10436 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010437 hpa = page_to_phys(vmx->nested.virtual_apic_page);
10438 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
10439 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010440 }
10441
Wincy Van705699a2015-02-03 23:58:17 +080010442 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010443 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
10444 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010445 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010446 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +080010447 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010448 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
10449 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010450 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010451 vmx->nested.pi_desc_page = page;
10452 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080010453 vmx->nested.pi_desc =
10454 (struct pi_desc *)((void *)vmx->nested.pi_desc +
10455 (unsigned long)(vmcs12->posted_intr_desc_addr &
10456 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010457 vmcs_write64(POSTED_INTR_DESC_ADDR,
10458 page_to_phys(vmx->nested.pi_desc_page) +
10459 (unsigned long)(vmcs12->posted_intr_desc_addr &
10460 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +080010461 }
Linus Torvaldsd4667ca2018-02-14 17:02:15 -080010462 if (nested_vmx_prepare_msr_bitmap(vcpu, vmcs12))
KarimAllah Ahmed3712caeb2018-02-10 23:39:26 +000010463 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
10464 CPU_BASED_USE_MSR_BITMAPS);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010465 else
10466 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
10467 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +080010468}
10469
Jan Kiszkaf4124502014-03-07 20:03:13 +010010470static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
10471{
10472 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
10473 struct vcpu_vmx *vmx = to_vmx(vcpu);
10474
10475 if (vcpu->arch.virtual_tsc_khz == 0)
10476 return;
10477
10478 /* Make sure short timeouts reliably trigger an immediate vmexit.
10479 * hrtimer_start does not guarantee this. */
10480 if (preemption_timeout <= 1) {
10481 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
10482 return;
10483 }
10484
10485 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10486 preemption_timeout *= 1000000;
10487 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
10488 hrtimer_start(&vmx->nested.preemption_timer,
10489 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
10490}
10491
Jim Mattson56a20512017-07-06 16:33:06 -070010492static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
10493 struct vmcs12 *vmcs12)
10494{
10495 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
10496 return 0;
10497
10498 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
10499 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
10500 return -EINVAL;
10501
10502 return 0;
10503}
10504
Wincy Van3af18d92015-02-03 23:49:31 +080010505static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
10506 struct vmcs12 *vmcs12)
10507{
Wincy Van3af18d92015-02-03 23:49:31 +080010508 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10509 return 0;
10510
Jim Mattson5fa99cb2017-07-06 16:33:07 -070010511 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +080010512 return -EINVAL;
10513
10514 return 0;
10515}
10516
Jim Mattson712b12d2017-08-24 13:24:47 -070010517static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
10518 struct vmcs12 *vmcs12)
10519{
10520 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10521 return 0;
10522
10523 if (!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr))
10524 return -EINVAL;
10525
10526 return 0;
10527}
10528
Wincy Van3af18d92015-02-03 23:49:31 +080010529/*
10530 * Merge L0's and L1's MSR bitmap, return false to indicate that
10531 * we do not use the hardware.
10532 */
Paolo Bonzinic9923842017-12-13 14:16:30 +010010533static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
10534 struct vmcs12 *vmcs12)
Wincy Van3af18d92015-02-03 23:49:31 +080010535{
Wincy Van82f0dd42015-02-03 23:57:18 +080010536 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +080010537 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +020010538 unsigned long *msr_bitmap_l1;
Paolo Bonzini904e14f2018-01-16 16:51:18 +010010539 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.vmcs02.msr_bitmap;
Ashok Raj15d45072018-02-01 22:59:43 +010010540 /*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010541 * pred_cmd & spec_ctrl are trying to verify two things:
Ashok Raj15d45072018-02-01 22:59:43 +010010542 *
10543 * 1. L0 gave a permission to L1 to actually passthrough the MSR. This
10544 * ensures that we do not accidentally generate an L02 MSR bitmap
10545 * from the L12 MSR bitmap that is too permissive.
10546 * 2. That L1 or L2s have actually used the MSR. This avoids
10547 * unnecessarily merging of the bitmap if the MSR is unused. This
10548 * works properly because we only update the L01 MSR bitmap lazily.
10549 * So even if L0 should pass L1 these MSRs, the L01 bitmap is only
10550 * updated to reflect this when L1 (or its L2s) actually write to
10551 * the MSR.
10552 */
KarimAllah Ahmed206587a2018-02-10 23:39:25 +000010553 bool pred_cmd = !msr_write_intercepted_l01(vcpu, MSR_IA32_PRED_CMD);
10554 bool spec_ctrl = !msr_write_intercepted_l01(vcpu, MSR_IA32_SPEC_CTRL);
Wincy Vanf2b93282015-02-03 23:56:03 +080010555
Paolo Bonzinic9923842017-12-13 14:16:30 +010010556 /* Nothing to do if the MSR bitmap is not in use. */
10557 if (!cpu_has_vmx_msr_bitmap() ||
10558 !nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
10559 return false;
10560
Ashok Raj15d45072018-02-01 22:59:43 +010010561 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010562 !pred_cmd && !spec_ctrl)
Wincy Vanf2b93282015-02-03 23:56:03 +080010563 return false;
10564
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020010565 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
10566 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +080010567 return false;
Paolo Bonzinic9923842017-12-13 14:16:30 +010010568
Radim Krčmářd048c092016-08-08 20:16:22 +020010569 msr_bitmap_l1 = (unsigned long *)kmap(page);
Paolo Bonzinic9923842017-12-13 14:16:30 +010010570 if (nested_cpu_has_apic_reg_virt(vmcs12)) {
10571 /*
10572 * L0 need not intercept reads for MSRs between 0x800 and 0x8ff, it
10573 * just lets the processor take the value from the virtual-APIC page;
10574 * take those 256 bits directly from the L1 bitmap.
10575 */
10576 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10577 unsigned word = msr / BITS_PER_LONG;
10578 msr_bitmap_l0[word] = msr_bitmap_l1[word];
10579 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
Wincy Van608406e2015-02-03 23:57:51 +080010580 }
Paolo Bonzinic9923842017-12-13 14:16:30 +010010581 } else {
10582 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
10583 unsigned word = msr / BITS_PER_LONG;
10584 msr_bitmap_l0[word] = ~0;
10585 msr_bitmap_l0[word + (0x800 / sizeof(long))] = ~0;
10586 }
10587 }
10588
10589 nested_vmx_disable_intercept_for_msr(
10590 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010591 X2APIC_MSR(APIC_TASKPRI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010592 MSR_TYPE_W);
10593
10594 if (nested_cpu_has_vid(vmcs12)) {
10595 nested_vmx_disable_intercept_for_msr(
10596 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010597 X2APIC_MSR(APIC_EOI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010598 MSR_TYPE_W);
10599 nested_vmx_disable_intercept_for_msr(
10600 msr_bitmap_l1, msr_bitmap_l0,
Paolo Bonzinid7231e72017-12-21 00:47:55 +010010601 X2APIC_MSR(APIC_SELF_IPI),
Paolo Bonzinic9923842017-12-13 14:16:30 +010010602 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +080010603 }
Ashok Raj15d45072018-02-01 22:59:43 +010010604
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +010010605 if (spec_ctrl)
10606 nested_vmx_disable_intercept_for_msr(
10607 msr_bitmap_l1, msr_bitmap_l0,
10608 MSR_IA32_SPEC_CTRL,
10609 MSR_TYPE_R | MSR_TYPE_W);
10610
Ashok Raj15d45072018-02-01 22:59:43 +010010611 if (pred_cmd)
10612 nested_vmx_disable_intercept_for_msr(
10613 msr_bitmap_l1, msr_bitmap_l0,
10614 MSR_IA32_PRED_CMD,
10615 MSR_TYPE_W);
10616
Wincy Vanf2b93282015-02-03 23:56:03 +080010617 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020010618 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +080010619
10620 return true;
10621}
10622
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040010623static int nested_vmx_check_apic_access_controls(struct kvm_vcpu *vcpu,
10624 struct vmcs12 *vmcs12)
10625{
10626 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
10627 !page_address_valid(vcpu, vmcs12->apic_access_addr))
10628 return -EINVAL;
10629 else
10630 return 0;
10631}
10632
Wincy Vanf2b93282015-02-03 23:56:03 +080010633static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
10634 struct vmcs12 *vmcs12)
10635{
Wincy Van82f0dd42015-02-03 23:57:18 +080010636 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +080010637 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +080010638 !nested_cpu_has_vid(vmcs12) &&
10639 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +080010640 return 0;
10641
10642 /*
10643 * If virtualize x2apic mode is enabled,
10644 * virtualize apic access must be disabled.
10645 */
Wincy Van82f0dd42015-02-03 23:57:18 +080010646 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
10647 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +080010648 return -EINVAL;
10649
Wincy Van608406e2015-02-03 23:57:51 +080010650 /*
10651 * If virtual interrupt delivery is enabled,
10652 * we must exit on external interrupts.
10653 */
10654 if (nested_cpu_has_vid(vmcs12) &&
10655 !nested_exit_on_intr(vcpu))
10656 return -EINVAL;
10657
Wincy Van705699a2015-02-03 23:58:17 +080010658 /*
10659 * bits 15:8 should be zero in posted_intr_nv,
10660 * the descriptor address has been already checked
10661 * in nested_get_vmcs12_pages.
10662 */
10663 if (nested_cpu_has_posted_intr(vmcs12) &&
10664 (!nested_cpu_has_vid(vmcs12) ||
10665 !nested_exit_intr_ack_set(vcpu) ||
10666 vmcs12->posted_intr_nv & 0xff00))
10667 return -EINVAL;
10668
Wincy Vanf2b93282015-02-03 23:56:03 +080010669 /* tpr shadow is needed by all apicv features. */
10670 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10671 return -EINVAL;
10672
10673 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010674}
10675
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010676static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10677 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010678 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010679{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010680 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010681 u64 count, addr;
10682
10683 if (vmcs12_read_any(vcpu, count_field, &count) ||
10684 vmcs12_read_any(vcpu, addr_field, &addr)) {
10685 WARN_ON(1);
10686 return -EINVAL;
10687 }
10688 if (count == 0)
10689 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010690 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010691 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10692 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010693 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010694 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10695 addr_field, maxphyaddr, count, addr);
10696 return -EINVAL;
10697 }
10698 return 0;
10699}
10700
10701static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10702 struct vmcs12 *vmcs12)
10703{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010704 if (vmcs12->vm_exit_msr_load_count == 0 &&
10705 vmcs12->vm_exit_msr_store_count == 0 &&
10706 vmcs12->vm_entry_msr_load_count == 0)
10707 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010708 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010709 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010710 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010711 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010712 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010713 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010714 return -EINVAL;
10715 return 0;
10716}
10717
Bandan Dasc5f983f2017-05-05 15:25:14 -040010718static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10719 struct vmcs12 *vmcs12)
10720{
10721 u64 address = vmcs12->pml_address;
10722 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10723
10724 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10725 if (!nested_cpu_has_ept(vmcs12) ||
10726 !IS_ALIGNED(address, 4096) ||
10727 address >> maxphyaddr)
10728 return -EINVAL;
10729 }
10730
10731 return 0;
10732}
10733
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010734static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10735 struct vmx_msr_entry *e)
10736{
10737 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010738 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010739 return -EINVAL;
10740 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10741 e->index == MSR_IA32_UCODE_REV)
10742 return -EINVAL;
10743 if (e->reserved != 0)
10744 return -EINVAL;
10745 return 0;
10746}
10747
10748static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10749 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010750{
10751 if (e->index == MSR_FS_BASE ||
10752 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010753 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10754 nested_vmx_msr_check_common(vcpu, e))
10755 return -EINVAL;
10756 return 0;
10757}
10758
10759static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10760 struct vmx_msr_entry *e)
10761{
10762 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10763 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010764 return -EINVAL;
10765 return 0;
10766}
10767
10768/*
10769 * Load guest's/host's msr at nested entry/exit.
10770 * return 0 for success, entry index for failure.
10771 */
10772static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10773{
10774 u32 i;
10775 struct vmx_msr_entry e;
10776 struct msr_data msr;
10777
10778 msr.host_initiated = false;
10779 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010780 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10781 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010782 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010783 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10784 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010785 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010786 }
10787 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010788 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010789 "%s check failed (%u, 0x%x, 0x%x)\n",
10790 __func__, i, e.index, e.reserved);
10791 goto fail;
10792 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010793 msr.index = e.index;
10794 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010795 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010796 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010797 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10798 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010799 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010800 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010801 }
10802 return 0;
10803fail:
10804 return i + 1;
10805}
10806
10807static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10808{
10809 u32 i;
10810 struct vmx_msr_entry e;
10811
10812 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010813 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010814 if (kvm_vcpu_read_guest(vcpu,
10815 gpa + i * sizeof(e),
10816 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010817 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010818 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10819 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010820 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010821 }
10822 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010823 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010824 "%s check failed (%u, 0x%x, 0x%x)\n",
10825 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010826 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010827 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010828 msr_info.host_initiated = false;
10829 msr_info.index = e.index;
10830 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010831 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010832 "%s cannot read MSR (%u, 0x%x)\n",
10833 __func__, i, e.index);
10834 return -EINVAL;
10835 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010836 if (kvm_vcpu_write_guest(vcpu,
10837 gpa + i * sizeof(e) +
10838 offsetof(struct vmx_msr_entry, value),
10839 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010840 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010841 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010842 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010843 return -EINVAL;
10844 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010845 }
10846 return 0;
10847}
10848
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010849static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10850{
10851 unsigned long invalid_mask;
10852
10853 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10854 return (val & invalid_mask) == 0;
10855}
10856
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010857/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010858 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10859 * emulating VM entry into a guest with EPT enabled.
10860 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10861 * is assigned to entry_failure_code on failure.
10862 */
10863static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010864 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010865{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010866 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010867 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010868 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10869 return 1;
10870 }
10871
10872 /*
10873 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10874 * must not be dereferenced.
10875 */
10876 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10877 !nested_ept) {
10878 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10879 *entry_failure_code = ENTRY_FAIL_PDPTE;
10880 return 1;
10881 }
10882 }
10883
10884 vcpu->arch.cr3 = cr3;
10885 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10886 }
10887
10888 kvm_mmu_reset_context(vcpu);
10889 return 0;
10890}
10891
Paolo Bonzini74a497f2017-12-20 13:55:39 +010010892static void prepare_vmcs02_full(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10893 bool from_vmentry)
10894{
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010010895 struct vcpu_vmx *vmx = to_vmx(vcpu);
10896
10897 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10898 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10899 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10900 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10901 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10902 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10903 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10904 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10905 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10906 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10907 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10908 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10909 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10910 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10911 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10912 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10913 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10914 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10915 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10916 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10917 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10918 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10919 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10920 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10921 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10922 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10923 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10924 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10925 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10926 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10927 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010010928
10929 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
10930 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10931 vmcs12->guest_pending_dbg_exceptions);
10932 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10933 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10934
10935 if (nested_cpu_has_xsaves(vmcs12))
10936 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
10937 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10938
10939 if (cpu_has_vmx_posted_intr())
10940 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
10941
10942 /*
10943 * Whether page-faults are trapped is determined by a combination of
10944 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10945 * If enable_ept, L0 doesn't care about page faults and we should
10946 * set all of these to L1's desires. However, if !enable_ept, L0 does
10947 * care about (at least some) page faults, and because it is not easy
10948 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10949 * to exit on each and every L2 page fault. This is done by setting
10950 * MASK=MATCH=0 and (see below) EB.PF=1.
10951 * Note that below we don't need special code to set EB.PF beyond the
10952 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10953 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10954 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10955 */
10956 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10957 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10958 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10959 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10960
10961 /* All VMFUNCs are currently emulated through L0 vmexits. */
10962 if (cpu_has_vmx_vmfunc())
10963 vmcs_write64(VM_FUNCTION_CONTROL, 0);
10964
10965 if (cpu_has_vmx_apicv()) {
10966 vmcs_write64(EOI_EXIT_BITMAP0, vmcs12->eoi_exit_bitmap0);
10967 vmcs_write64(EOI_EXIT_BITMAP1, vmcs12->eoi_exit_bitmap1);
10968 vmcs_write64(EOI_EXIT_BITMAP2, vmcs12->eoi_exit_bitmap2);
10969 vmcs_write64(EOI_EXIT_BITMAP3, vmcs12->eoi_exit_bitmap3);
10970 }
10971
10972 /*
10973 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10974 * Some constant fields are set here by vmx_set_constant_host_state().
10975 * Other fields are different per CPU, and will be set later when
10976 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10977 */
10978 vmx_set_constant_host_state(vmx);
10979
10980 /*
10981 * Set the MSR load/store lists to match L0's settings.
10982 */
10983 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10984 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10985 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10986 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10987 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10988
10989 set_cr4_guest_host_mask(vmx);
10990
10991 if (vmx_mpx_supported())
10992 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10993
10994 if (enable_vpid) {
10995 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02)
10996 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10997 else
10998 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10999 }
11000
11001 /*
11002 * L1 may access the L2's PDPTR, so save them to construct vmcs12
11003 */
11004 if (enable_ept) {
11005 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
11006 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
11007 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
11008 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
11009 }
Radim Krčmář80132f42018-02-02 18:26:58 +010011010
11011 if (cpu_has_vmx_msr_bitmap())
11012 vmcs_write64(MSR_BITMAP, __pa(vmx->nested.vmcs02.msr_bitmap));
Paolo Bonzini74a497f2017-12-20 13:55:39 +010011013}
11014
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011015/*
11016 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
11017 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080011018 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011019 * guest in a way that will both be appropriate to L1's requests, and our
11020 * needs. In addition to modifying the active vmcs (which is vmcs02), this
11021 * function also has additional necessary side-effects, like setting various
11022 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010011023 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
11024 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011025 */
Ladi Prosekee146c12016-11-30 16:03:09 +010011026static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080011027 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011028{
11029 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040011030 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011031
Sean Christopherson9d1887e2018-03-05 09:33:27 -080011032 if (vmx->nested.dirty_vmcs12) {
11033 prepare_vmcs02_full(vcpu, vmcs12, from_vmentry);
11034 vmx->nested.dirty_vmcs12 = false;
11035 }
11036
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011037 /*
11038 * First, the fields that are shadowed. This must be kept in sync
11039 * with vmx_shadow_fields.h.
11040 */
11041
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011042 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011043 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011044 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011045 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
11046 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
Paolo Bonzini8665c3f2017-12-20 13:56:53 +010011047
11048 /*
11049 * Not in vmcs02: GUEST_PML_INDEX, HOST_FS_SELECTOR, HOST_GS_SELECTOR,
11050 * HOST_FS_BASE, HOST_GS_BASE.
11051 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011052
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011053 if (from_vmentry &&
11054 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020011055 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
11056 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
11057 } else {
11058 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
11059 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
11060 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011061 if (from_vmentry) {
11062 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
11063 vmcs12->vm_entry_intr_info_field);
11064 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
11065 vmcs12->vm_entry_exception_error_code);
11066 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
11067 vmcs12->vm_entry_instruction_len);
11068 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
11069 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070011070 vmx->loaded_vmcs->nmi_known_unmasked =
11071 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011072 } else {
11073 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
11074 }
Gleb Natapov63fbf592013-07-28 18:31:06 +030011075 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011076
Jan Kiszkaf4124502014-03-07 20:03:13 +010011077 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080011078
Paolo Bonzini93140062016-07-06 13:23:51 +020011079 /* Preemption timer setting is only taken from vmcs01. */
11080 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11081 exec_control |= vmcs_config.pin_based_exec_ctrl;
11082 if (vmx->hv_deadline_tsc == -1)
11083 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
11084
11085 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080011086 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080011087 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
11088 vmx->nested.pi_pending = false;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011089 } else {
Wincy Van705699a2015-02-03 23:58:17 +080011090 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011091 }
Wincy Van705699a2015-02-03 23:58:17 +080011092
Jan Kiszkaf4124502014-03-07 20:03:13 +010011093 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011094
Jan Kiszkaf4124502014-03-07 20:03:13 +010011095 vmx->nested.preemption_timer_expired = false;
11096 if (nested_cpu_has_preemption_timer(vmcs12))
11097 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010011098
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011099 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +020011100 exec_control = vmx->secondary_exec_control;
Xiao Guangronge2821622015-09-09 14:05:52 +080011101
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011102 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011103 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020011104 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010011105 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini3db13482017-08-24 14:48:03 +020011106 SECONDARY_EXEC_XSAVES |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020011107 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040011108 SECONDARY_EXEC_APIC_REGISTER_VIRT |
11109 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011110 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040011111 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
11112 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
11113 ~SECONDARY_EXEC_ENABLE_PML;
11114 exec_control |= vmcs12_exec_ctrl;
11115 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011116
Paolo Bonzini25a2e4f2017-12-20 14:05:21 +010011117 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
Wincy Van608406e2015-02-03 23:57:51 +080011118 vmcs_write16(GUEST_INTR_STATUS,
11119 vmcs12->guest_intr_status);
Wincy Van608406e2015-02-03 23:57:51 +080011120
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011121 /*
11122 * Write an illegal value to APIC_ACCESS_ADDR. Later,
11123 * nested_get_vmcs12_pages will either fix it up or
11124 * remove the VM execution control.
11125 */
11126 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
11127 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
11128
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011129 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
11130 }
11131
Jim Mattson83bafef2016-10-04 10:48:38 -070011132 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011133 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
11134 * entry, but only if the current (host) sp changed from the value
11135 * we wrote last (vmx->host_rsp). This cache is no longer relevant
11136 * if we switch vmcs, and rather than hold a separate cache per vmcs,
11137 * here we just force the write to happen on entry.
11138 */
11139 vmx->host_rsp = 0;
11140
11141 exec_control = vmx_exec_control(vmx); /* L0's desires */
11142 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
11143 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
11144 exec_control &= ~CPU_BASED_TPR_SHADOW;
11145 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011146
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011147 /*
11148 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
11149 * nested_get_vmcs12_pages can't fix it up, the illegal value
11150 * will result in a VM entry failure.
11151 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011152 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080011153 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011154 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
Jim Mattson51aa68e2017-09-12 13:02:54 -070011155 } else {
11156#ifdef CONFIG_X86_64
11157 exec_control |= CPU_BASED_CR8_LOAD_EXITING |
11158 CPU_BASED_CR8_STORE_EXITING;
11159#endif
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011160 }
11161
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011162 /*
Quan Xu8eb73e22017-12-12 16:44:21 +080011163 * A vmexit (to either L1 hypervisor or L0 userspace) is always needed
11164 * for I/O port accesses.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011165 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011166 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
11167 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
11168
11169 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
11170
11171 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
11172 * bitwise-or of what L1 wants to trap for L2, and what we want to
11173 * trap. Note that CR0.TS also needs updating - we do this later.
11174 */
11175 update_exception_bitmap(vcpu);
11176 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
11177 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
11178
Nadav Har'El8049d652013-08-05 11:07:06 +030011179 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
11180 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
11181 * bits are further modified by vmx_set_efer() below.
11182 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010011183 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030011184
11185 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
11186 * emulated by vmx_set_efer(), below.
11187 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020011188 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030011189 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
11190 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011191 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
11192
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011193 if (from_vmentry &&
11194 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011195 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011196 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011197 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011198 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011199 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011200
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011201 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
11202
Peter Feinerc95ba922016-08-17 09:36:47 -070011203 if (kvm_has_tsc_control)
11204 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011205
11206 if (enable_vpid) {
11207 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070011208 * There is no direct mapping between vpid02 and vpid12, the
11209 * vpid02 is per-vCPU for L0 and reused while the value of
11210 * vpid12 is changed w/ one invvpid during nested vmentry.
11211 * The vpid12 is allocated by L1 for L2, so it will not
11212 * influence global bitmap(for vpid01 and vpid02 allocation)
11213 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011214 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070011215 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
Wanpeng Li5c614b32015-10-13 09:18:36 -070011216 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
11217 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011218 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011219 }
11220 } else {
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011221 vmx_flush_tlb(vcpu, true);
Wanpeng Li5c614b32015-10-13 09:18:36 -070011222 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011223 }
11224
Ladi Prosek1fb883b2017-04-04 14:18:53 +020011225 if (enable_pml) {
11226 /*
11227 * Conceptually we want to copy the PML address and index from
11228 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
11229 * since we always flush the log on each vmexit, this happens
11230 * to be equivalent to simply resetting the fields in vmcs02.
11231 */
11232 ASSERT(vmx->pml_pg);
11233 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
11234 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
11235 }
11236
Nadav Har'El155a97a2013-08-05 11:07:16 +030011237 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020011238 if (nested_ept_init_mmu_context(vcpu)) {
11239 *entry_failure_code = ENTRY_FAIL_DEFAULT;
11240 return 1;
11241 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011242 } else if (nested_cpu_has2(vmcs12,
11243 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070011244 vmx_flush_tlb(vcpu, true);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011245 }
11246
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011247 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011248 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
11249 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011250 * The CR0_READ_SHADOW is what L2 should have expected to read given
11251 * the specifications by L1; It's not enough to take
11252 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
11253 * have more bits than L1 expected.
11254 */
11255 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
11256 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
11257
11258 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
11259 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
11260
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011261 if (from_vmentry &&
11262 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080011263 vcpu->arch.efer = vmcs12->guest_ia32_efer;
11264 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
11265 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11266 else
11267 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11268 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
11269 vmx_set_efer(vcpu, vcpu->arch.efer);
11270
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011271 /*
11272 * Guest state is invalid and unrestricted guest is disabled,
11273 * which means L1 attempted VMEntry to L2 with invalid state.
11274 * Fail the VMEntry.
11275 */
Paolo Bonzini3184a992018-03-21 14:20:18 +010011276 if (vmx->emulation_required) {
11277 *entry_failure_code = ENTRY_FAIL_DEFAULT;
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011278 return 1;
Paolo Bonzini3184a992018-03-21 14:20:18 +010011279 }
Sean Christopherson2bb8caf2018-03-12 10:56:13 -070011280
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011281 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010011282 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010011283 entry_failure_code))
11284 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010011285
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011286 if (!enable_ept)
11287 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
11288
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011289 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
11290 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010011291 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030011292}
11293
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011294static int nested_vmx_check_nmi_controls(struct vmcs12 *vmcs12)
11295{
11296 if (!nested_cpu_has_nmi_exiting(vmcs12) &&
11297 nested_cpu_has_virtual_nmis(vmcs12))
11298 return -EINVAL;
11299
11300 if (!nested_cpu_has_virtual_nmis(vmcs12) &&
11301 nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING))
11302 return -EINVAL;
11303
11304 return 0;
11305}
11306
Jim Mattsonca0bde22016-11-30 12:03:46 -080011307static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11308{
11309 struct vcpu_vmx *vmx = to_vmx(vcpu);
11310
11311 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
11312 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
11313 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11314
Jim Mattson56a20512017-07-06 16:33:06 -070011315 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
11316 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11317
Jim Mattsonca0bde22016-11-30 12:03:46 -080011318 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
11319 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11320
Krish Sadhukhanf0f4cf52018-04-11 01:10:16 -040011321 if (nested_vmx_check_apic_access_controls(vcpu, vmcs12))
11322 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11323
Jim Mattson712b12d2017-08-24 13:24:47 -070011324 if (nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12))
11325 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11326
Jim Mattsonca0bde22016-11-30 12:03:46 -080011327 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
11328 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11329
11330 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
11331 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11332
Bandan Dasc5f983f2017-05-05 15:25:14 -040011333 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
11334 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11335
Jim Mattsonca0bde22016-11-30 12:03:46 -080011336 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011337 vmx->nested.msrs.procbased_ctls_low,
11338 vmx->nested.msrs.procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070011339 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
11340 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011341 vmx->nested.msrs.secondary_ctls_low,
11342 vmx->nested.msrs.secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011343 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011344 vmx->nested.msrs.pinbased_ctls_low,
11345 vmx->nested.msrs.pinbased_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011346 !vmx_control_verify(vmcs12->vm_exit_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011347 vmx->nested.msrs.exit_ctls_low,
11348 vmx->nested.msrs.exit_ctls_high) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080011349 !vmx_control_verify(vmcs12->vm_entry_controls,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011350 vmx->nested.msrs.entry_ctls_low,
11351 vmx->nested.msrs.entry_ctls_high))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011352 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11353
Krish Sadhukhan0c7f6502018-02-20 21:24:39 -050011354 if (nested_vmx_check_nmi_controls(vmcs12))
Jim Mattsonca0bde22016-11-30 12:03:46 -080011355 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11356
Bandan Das41ab9372017-08-03 15:54:43 -040011357 if (nested_cpu_has_vmfunc(vmcs12)) {
11358 if (vmcs12->vm_function_control &
Paolo Bonzini6677f3d2018-02-26 13:40:08 +010011359 ~vmx->nested.msrs.vmfunc_controls)
Bandan Das41ab9372017-08-03 15:54:43 -040011360 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11361
11362 if (nested_cpu_has_eptp_switching(vmcs12)) {
11363 if (!nested_cpu_has_ept(vmcs12) ||
11364 !page_address_valid(vcpu, vmcs12->eptp_list_address))
11365 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11366 }
11367 }
Bandan Das27c42a12017-08-03 15:54:42 -040011368
Jim Mattsonc7c2c702017-05-05 11:28:09 -070011369 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
11370 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
11371
Jim Mattsonca0bde22016-11-30 12:03:46 -080011372 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
11373 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
11374 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
11375 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
11376
11377 return 0;
11378}
11379
11380static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11381 u32 *exit_qual)
11382{
11383 bool ia32e;
11384
11385 *exit_qual = ENTRY_FAIL_DEFAULT;
11386
11387 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
11388 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
11389 return 1;
11390
11391 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
11392 vmcs12->vmcs_link_pointer != -1ull) {
11393 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
11394 return 1;
11395 }
11396
11397 /*
11398 * If the load IA32_EFER VM-entry control is 1, the following checks
11399 * are performed on the field for the IA32_EFER MSR:
11400 * - Bits reserved in the IA32_EFER MSR must be 0.
11401 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
11402 * the IA-32e mode guest VM-exit control. It must also be identical
11403 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
11404 * CR0.PG) is 1.
11405 */
11406 if (to_vmx(vcpu)->nested.nested_run_pending &&
11407 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
11408 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
11409 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
11410 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
11411 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
11412 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
11413 return 1;
11414 }
11415
11416 /*
11417 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
11418 * IA32_EFER MSR must be 0 in the field for that register. In addition,
11419 * the values of the LMA and LME bits in the field must each be that of
11420 * the host address-space size VM-exit control.
11421 */
11422 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
11423 ia32e = (vmcs12->vm_exit_controls &
11424 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
11425 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
11426 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
11427 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
11428 return 1;
11429 }
11430
Wanpeng Lif1b026a2017-11-05 16:54:48 -080011431 if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS) &&
11432 (is_noncanonical_address(vmcs12->guest_bndcfgs & PAGE_MASK, vcpu) ||
11433 (vmcs12->guest_bndcfgs & MSR_IA32_BNDCFGS_RSVD)))
11434 return 1;
11435
Jim Mattsonca0bde22016-11-30 12:03:46 -080011436 return 0;
11437}
11438
Jim Mattson858e25c2016-11-30 12:03:47 -080011439static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
11440{
11441 struct vcpu_vmx *vmx = to_vmx(vcpu);
11442 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattson858e25c2016-11-30 12:03:47 -080011443 u32 msr_entry_idx;
11444 u32 exit_qual;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011445 int r;
Jim Mattson858e25c2016-11-30 12:03:47 -080011446
Jim Mattson858e25c2016-11-30 12:03:47 -080011447 enter_guest_mode(vcpu);
11448
11449 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
11450 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11451
Jim Mattsonde3a0022017-11-27 17:22:25 -060011452 vmx_switch_vmcs(vcpu, &vmx->nested.vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080011453 vmx_segment_cache_clear(vmx);
11454
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011455 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11456 vcpu->arch.tsc_offset += vmcs12->tsc_offset;
11457
11458 r = EXIT_REASON_INVALID_STATE;
11459 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual))
11460 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011461
11462 nested_get_vmcs12_pages(vcpu, vmcs12);
11463
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011464 r = EXIT_REASON_MSR_LOAD_FAIL;
Jim Mattson858e25c2016-11-30 12:03:47 -080011465 msr_entry_idx = nested_vmx_load_msr(vcpu,
11466 vmcs12->vm_entry_msr_load_addr,
11467 vmcs12->vm_entry_msr_load_count);
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011468 if (msr_entry_idx)
11469 goto fail;
Jim Mattson858e25c2016-11-30 12:03:47 -080011470
Jim Mattson858e25c2016-11-30 12:03:47 -080011471 /*
11472 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
11473 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
11474 * returned as far as L1 is concerned. It will only return (and set
11475 * the success flag) when L2 exits (see nested_vmx_vmexit()).
11476 */
11477 return 0;
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020011478
11479fail:
11480 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
11481 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
11482 leave_guest_mode(vcpu);
11483 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
11484 nested_vmx_entry_failure(vcpu, vmcs12, r, exit_qual);
11485 return 1;
Jim Mattson858e25c2016-11-30 12:03:47 -080011486}
11487
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011488/*
11489 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
11490 * for running an L2 nested guest.
11491 */
11492static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
11493{
11494 struct vmcs12 *vmcs12;
11495 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011496 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080011497 u32 exit_qual;
11498 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011499
Kyle Hueyeb277562016-11-29 12:40:39 -080011500 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011501 return 1;
11502
Kyle Hueyeb277562016-11-29 12:40:39 -080011503 if (!nested_vmx_check_vmcs12(vcpu))
11504 goto out;
11505
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011506 vmcs12 = get_vmcs12(vcpu);
11507
Abel Gordon012f83c2013-04-18 14:39:25 +030011508 if (enable_shadow_vmcs)
11509 copy_shadow_to_vmcs12(vmx);
11510
Nadav Har'El7c177932011-05-25 23:12:04 +030011511 /*
11512 * The nested entry process starts with enforcing various prerequisites
11513 * on vmcs12 as required by the Intel SDM, and act appropriately when
11514 * they fail: As the SDM explains, some conditions should cause the
11515 * instruction to fail, while others will cause the instruction to seem
11516 * to succeed, but return an EXIT_REASON_INVALID_STATE.
11517 * To speed up the normal (success) code path, we should avoid checking
11518 * for misconfigurations which will anyway be caught by the processor
11519 * when using the merged vmcs02.
11520 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070011521 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
11522 nested_vmx_failValid(vcpu,
11523 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
11524 goto out;
11525 }
11526
Nadav Har'El7c177932011-05-25 23:12:04 +030011527 if (vmcs12->launch_state == launch) {
11528 nested_vmx_failValid(vcpu,
11529 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
11530 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080011531 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030011532 }
11533
Jim Mattsonca0bde22016-11-30 12:03:46 -080011534 ret = check_vmentry_prereqs(vcpu, vmcs12);
11535 if (ret) {
11536 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080011537 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020011538 }
11539
Nadav Har'El7c177932011-05-25 23:12:04 +030011540 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080011541 * After this point, the trap flag no longer triggers a singlestep trap
11542 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
11543 * This is not 100% correct; for performance reasons, we delegate most
11544 * of the checks on host state to the processor. If those fail,
11545 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020011546 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080011547 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020011548
Jim Mattsonca0bde22016-11-30 12:03:46 -080011549 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
11550 if (ret) {
11551 nested_vmx_entry_failure(vcpu, vmcs12,
11552 EXIT_REASON_INVALID_STATE, exit_qual);
11553 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020011554 }
11555
11556 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030011557 * We're finally done with prerequisite checking, and can start with
11558 * the nested entry.
11559 */
11560
Jim Mattson858e25c2016-11-30 12:03:47 -080011561 ret = enter_vmx_non_root_mode(vcpu, true);
11562 if (ret)
11563 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030011564
Chao Gao135a06c2018-02-11 10:06:30 +080011565 /*
11566 * If we're entering a halted L2 vcpu and the L2 vcpu won't be woken
11567 * by event injection, halt vcpu.
11568 */
11569 if ((vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT) &&
11570 !(vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK))
Joel Schopp5cb56052015-03-02 13:43:31 -060011571 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010011572
Jan Kiszka7af40ad32014-01-04 18:47:23 +010011573 vmx->nested.nested_run_pending = 1;
11574
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011575 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080011576
11577out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080011578 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030011579}
11580
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011581/*
11582 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
11583 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
11584 * This function returns the new value we should put in vmcs12.guest_cr0.
11585 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
11586 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
11587 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
11588 * didn't trap the bit, because if L1 did, so would L0).
11589 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
11590 * been modified by L2, and L1 knows it. So just leave the old value of
11591 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
11592 * isn't relevant, because if L0 traps this bit it can set it to anything.
11593 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
11594 * changed these bits, and therefore they need to be updated, but L0
11595 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
11596 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
11597 */
11598static inline unsigned long
11599vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11600{
11601 return
11602 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
11603 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
11604 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
11605 vcpu->arch.cr0_guest_owned_bits));
11606}
11607
11608static inline unsigned long
11609vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
11610{
11611 return
11612 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
11613 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
11614 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
11615 vcpu->arch.cr4_guest_owned_bits));
11616}
11617
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011618static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
11619 struct vmcs12 *vmcs12)
11620{
11621 u32 idt_vectoring;
11622 unsigned int nr;
11623
Wanpeng Li664f8e22017-08-24 03:35:09 -070011624 if (vcpu->arch.exception.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011625 nr = vcpu->arch.exception.nr;
11626 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11627
11628 if (kvm_exception_is_soft(nr)) {
11629 vmcs12->vm_exit_instruction_len =
11630 vcpu->arch.event_exit_inst_len;
11631 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
11632 } else
11633 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
11634
11635 if (vcpu->arch.exception.has_error_code) {
11636 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
11637 vmcs12->idt_vectoring_error_code =
11638 vcpu->arch.exception.error_code;
11639 }
11640
11641 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010011642 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011643 vmcs12->idt_vectoring_info_field =
11644 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
Liran Alon04140b42018-03-23 03:01:31 +030011645 } else if (vcpu->arch.interrupt.injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011646 nr = vcpu->arch.interrupt.nr;
11647 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
11648
11649 if (vcpu->arch.interrupt.soft) {
11650 idt_vectoring |= INTR_TYPE_SOFT_INTR;
11651 vmcs12->vm_entry_instruction_len =
11652 vcpu->arch.event_exit_inst_len;
11653 } else
11654 idt_vectoring |= INTR_TYPE_EXT_INTR;
11655
11656 vmcs12->idt_vectoring_info_field = idt_vectoring;
11657 }
11658}
11659
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011660static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
11661{
11662 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011663 unsigned long exit_qual;
Liran Alon917dc602017-11-05 16:07:43 +020011664 bool block_nested_events =
11665 vmx->nested.nested_run_pending || kvm_event_needs_reinjection(vcpu);
Wanpeng Liacc9ab62017-02-27 04:24:39 -080011666
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011667 if (vcpu->arch.exception.pending &&
11668 nested_vmx_check_exception(vcpu, &exit_qual)) {
Liran Alon917dc602017-11-05 16:07:43 +020011669 if (block_nested_events)
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011670 return -EBUSY;
11671 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
Wanpeng Libfcf83b2017-08-24 03:35:11 -070011672 return 0;
11673 }
11674
Jan Kiszkaf4124502014-03-07 20:03:13 +010011675 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
11676 vmx->nested.preemption_timer_expired) {
Liran Alon917dc602017-11-05 16:07:43 +020011677 if (block_nested_events)
Jan Kiszkaf4124502014-03-07 20:03:13 +010011678 return -EBUSY;
11679 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
11680 return 0;
11681 }
11682
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011683 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011684 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011685 return -EBUSY;
11686 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
11687 NMI_VECTOR | INTR_TYPE_NMI_INTR |
11688 INTR_INFO_VALID_MASK, 0);
11689 /*
11690 * The NMI-triggered VM exit counts as injection:
11691 * clear this one and block further NMIs.
11692 */
11693 vcpu->arch.nmi_pending = 0;
11694 vmx_set_nmi_mask(vcpu, true);
11695 return 0;
11696 }
11697
11698 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
11699 nested_exit_on_intr(vcpu)) {
Liran Alon917dc602017-11-05 16:07:43 +020011700 if (block_nested_events)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011701 return -EBUSY;
11702 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080011703 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011704 }
11705
David Hildenbrand6342c502017-01-25 11:58:58 +010011706 vmx_complete_nested_posted_interrupt(vcpu);
11707 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011708}
11709
Jan Kiszkaf4124502014-03-07 20:03:13 +010011710static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
11711{
11712 ktime_t remaining =
11713 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
11714 u64 value;
11715
11716 if (ktime_to_ns(remaining) <= 0)
11717 return 0;
11718
11719 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
11720 do_div(value, 1000000);
11721 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
11722}
11723
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011724/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011725 * Update the guest state fields of vmcs12 to reflect changes that
11726 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
11727 * VM-entry controls is also updated, since this is really a guest
11728 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011729 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011730static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011731{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011732 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
11733 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
11734
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011735 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
11736 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11737 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11738
11739 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11740 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11741 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11742 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11743 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11744 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11745 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11746 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11747 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11748 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11749 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11750 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11751 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11752 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11753 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11754 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11755 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11756 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11757 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11758 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11759 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11760 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11761 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11762 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11763 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11764 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11765 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11766 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11767 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11768 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11769 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11770 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11771 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11772 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11773 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11774 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11775
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011776 vmcs12->guest_interruptibility_info =
11777 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11778 vmcs12->guest_pending_dbg_exceptions =
11779 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011780 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11781 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11782 else
11783 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011784
Jan Kiszkaf4124502014-03-07 20:03:13 +010011785 if (nested_cpu_has_preemption_timer(vmcs12)) {
11786 if (vmcs12->vm_exit_controls &
11787 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11788 vmcs12->vmx_preemption_timer_value =
11789 vmx_get_preemption_timer_value(vcpu);
11790 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11791 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011792
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011793 /*
11794 * In some cases (usually, nested EPT), L2 is allowed to change its
11795 * own CR3 without exiting. If it has changed it, we must keep it.
11796 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11797 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11798 *
11799 * Additionally, restore L2's PDPTR to vmcs12.
11800 */
11801 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011802 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011803 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11804 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11805 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11806 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11807 }
11808
Jim Mattsond281e132017-06-01 12:44:46 -070011809 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011810
Wincy Van608406e2015-02-03 23:57:51 +080011811 if (nested_cpu_has_vid(vmcs12))
11812 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11813
Jan Kiszkac18911a2013-03-13 16:06:41 +010011814 vmcs12->vm_entry_controls =
11815 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011816 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011817
Jan Kiszka2996fca2014-06-16 13:59:43 +020011818 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11819 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11820 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11821 }
11822
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011823 /* TODO: These cannot have changed unless we have MSR bitmaps and
11824 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011825 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011826 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020011827 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
11828 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011829 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
11830 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
11831 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010011832 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011833 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011834}
11835
11836/*
11837 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
11838 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
11839 * and this function updates it to reflect the changes to the guest state while
11840 * L2 was running (and perhaps made some exits which were handled directly by L0
11841 * without going back to L1), and to reflect the exit reason.
11842 * Note that we do not have to copy here all VMCS fields, just those that
11843 * could have changed by the L2 guest or the exit - i.e., the guest-state and
11844 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
11845 * which already writes to vmcs12 directly.
11846 */
11847static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11848 u32 exit_reason, u32 exit_intr_info,
11849 unsigned long exit_qualification)
11850{
11851 /* update guest state fields: */
11852 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011853
11854 /* update exit information fields: */
11855
Jan Kiszka533558b2014-01-04 18:47:20 +010011856 vmcs12->vm_exit_reason = exit_reason;
11857 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010011858 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020011859
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011860 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011861 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
11862 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
11863
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011864 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070011865 vmcs12->launch_state = 1;
11866
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011867 /* vm_entry_intr_info_field is cleared on exit. Emulate this
11868 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011869 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011870
11871 /*
11872 * Transfer the event that L0 or L1 may wanted to inject into
11873 * L2 to IDT_VECTORING_INFO_FIELD.
11874 */
11875 vmcs12_save_pending_event(vcpu, vmcs12);
11876 }
11877
11878 /*
11879 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
11880 * preserved above and would only end up incorrectly in L1.
11881 */
11882 vcpu->arch.nmi_injected = false;
11883 kvm_clear_exception_queue(vcpu);
11884 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011885}
11886
Wanpeng Li5af41572017-11-05 16:54:49 -080011887static void load_vmcs12_mmu_host_state(struct kvm_vcpu *vcpu,
11888 struct vmcs12 *vmcs12)
11889{
11890 u32 entry_failure_code;
11891
11892 nested_ept_uninit_mmu_context(vcpu);
11893
11894 /*
11895 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11896 * couldn't have changed.
11897 */
11898 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11899 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
11900
11901 if (!enable_ept)
11902 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11903}
11904
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011905/*
11906 * A part of what we need to when the nested L2 guest exits and we want to
11907 * run its L1 parent, is to reset L1's guest state to the host state specified
11908 * in vmcs12.
11909 * This function is to be called not only on normal nested exit, but also on
11910 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
11911 * Failures During or After Loading Guest State").
11912 * This function should be called when the active VMCS is L1's (vmcs01).
11913 */
Jan Kiszka733568f2013-02-23 15:07:47 +010011914static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
11915 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011916{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011917 struct kvm_segment seg;
11918
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011919 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
11920 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020011921 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011922 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11923 else
11924 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11925 vmx_set_efer(vcpu, vcpu->arch.efer);
11926
11927 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11928 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011929 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011930 /*
11931 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011932 * actually changed, because vmx_set_cr0 refers to efer set above.
11933 *
11934 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11935 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011936 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011937 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020011938 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011939
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011940 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011941 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
Haozhong Zhang8eb3f872017-10-10 15:01:22 +080011942 vmx_set_cr4(vcpu, vmcs12->host_cr4);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011943
Wanpeng Li5af41572017-11-05 16:54:49 -080011944 load_vmcs12_mmu_host_state(vcpu, vmcs12);
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011945
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011946 if (enable_vpid) {
11947 /*
11948 * Trivially support vpid by letting L2s share their parent
11949 * L1's vpid. TODO: move to a more elaborate solution, giving
11950 * each L2 its own vpid and exposing the vpid feature to L1.
11951 */
Wanpeng Lic2ba05c2017-12-12 17:33:03 -080011952 vmx_flush_tlb(vcpu, true);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011953 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011954
11955 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11956 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11957 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11958 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11959 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Ladi Prosek21f2d552017-10-11 16:54:42 +020011960 vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
11961 vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011962
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011963 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11964 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11965 vmcs_write64(GUEST_BNDCFGS, 0);
11966
Jan Kiszka44811c02013-08-04 17:17:27 +020011967 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011968 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011969 vcpu->arch.pat = vmcs12->host_ia32_pat;
11970 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011971 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11972 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11973 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011974
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011975 /* Set L1 segment info according to Intel SDM
11976 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11977 seg = (struct kvm_segment) {
11978 .base = 0,
11979 .limit = 0xFFFFFFFF,
11980 .selector = vmcs12->host_cs_selector,
11981 .type = 11,
11982 .present = 1,
11983 .s = 1,
11984 .g = 1
11985 };
11986 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11987 seg.l = 1;
11988 else
11989 seg.db = 1;
11990 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11991 seg = (struct kvm_segment) {
11992 .base = 0,
11993 .limit = 0xFFFFFFFF,
11994 .type = 3,
11995 .present = 1,
11996 .s = 1,
11997 .db = 1,
11998 .g = 1
11999 };
12000 seg.selector = vmcs12->host_ds_selector;
12001 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
12002 seg.selector = vmcs12->host_es_selector;
12003 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
12004 seg.selector = vmcs12->host_ss_selector;
12005 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
12006 seg.selector = vmcs12->host_fs_selector;
12007 seg.base = vmcs12->host_fs_base;
12008 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
12009 seg.selector = vmcs12->host_gs_selector;
12010 seg.base = vmcs12->host_gs_base;
12011 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
12012 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030012013 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080012014 .limit = 0x67,
12015 .selector = vmcs12->host_tr_selector,
12016 .type = 11,
12017 .present = 1
12018 };
12019 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
12020
Jan Kiszka503cd0c2013-03-03 13:05:44 +010012021 kvm_set_dr(vcpu, 7, 0x400);
12022 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030012023
Wincy Van3af18d92015-02-03 23:49:31 +080012024 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +010012025 vmx_update_msr_bitmap(vcpu);
Wincy Van3af18d92015-02-03 23:49:31 +080012026
Wincy Vanff651cb2014-12-11 08:52:58 +030012027 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
12028 vmcs12->vm_exit_msr_load_count))
12029 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012030}
12031
12032/*
12033 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
12034 * and modify vmcs12 to make it see what it would expect to see there if
12035 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
12036 */
Jan Kiszka533558b2014-01-04 18:47:20 +010012037static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
12038 u32 exit_intr_info,
12039 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012040{
12041 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012042 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12043
Jan Kiszka5f3d5792013-04-14 12:12:46 +020012044 /* trying to cancel vmlaunch/vmresume is a bug */
12045 WARN_ON_ONCE(vmx->nested.nested_run_pending);
12046
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012047 /*
Jim Mattson4f350c62017-09-14 16:31:44 -070012048 * The only expected VM-instruction error is "VM entry with
12049 * invalid control field(s)." Anything else indicates a
12050 * problem with L0.
Wanpeng Li6550c4d2017-07-31 19:25:27 -070012051 */
Jim Mattson4f350c62017-09-14 16:31:44 -070012052 WARN_ON_ONCE(vmx->fail && (vmcs_read32(VM_INSTRUCTION_ERROR) !=
12053 VMXERR_ENTRY_INVALID_CONTROL_FIELD));
12054
12055 leave_guest_mode(vcpu);
12056
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012057 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
12058 vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
12059
Jim Mattson4f350c62017-09-14 16:31:44 -070012060 if (likely(!vmx->fail)) {
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012061 if (exit_reason == -1)
12062 sync_vmcs12(vcpu, vmcs12);
12063 else
12064 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
12065 exit_qualification);
Jim Mattson4f350c62017-09-14 16:31:44 -070012066
12067 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
12068 vmcs12->vm_exit_msr_store_count))
12069 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
Bandan Das77b0f5d2014-04-19 18:17:45 -040012070 }
12071
Jim Mattson4f350c62017-09-14 16:31:44 -070012072 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Paolo Bonzini8391ce42016-07-07 14:58:33 +020012073 vm_entry_controls_reset_shadow(vmx);
12074 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010012075 vmx_segment_cache_clear(vmx);
12076
Paolo Bonzini93140062016-07-06 13:23:51 +020012077 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070012078 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
12079 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010012080 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020012081 if (vmx->hv_deadline_tsc == -1)
12082 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12083 PIN_BASED_VMX_PREEMPTION_TIMER);
12084 else
12085 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12086 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070012087 if (kvm_has_tsc_control)
12088 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012089
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020012090 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
12091 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
12092 vmx_set_virtual_x2apic_mode(vcpu,
12093 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070012094 } else if (!nested_cpu_has_ept(vmcs12) &&
12095 nested_cpu_has2(vmcs12,
12096 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Junaid Shahida468f2d2018-04-26 13:09:50 -070012097 vmx_flush_tlb(vcpu, true);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020012098 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012099
12100 /* This is needed for same reason as it was needed in prepare_vmcs02 */
12101 vmx->host_rsp = 0;
12102
12103 /* Unpin physical memory we referred to in vmcs02 */
12104 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012105 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012106 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012107 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012108 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020012109 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012110 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080012111 }
Wincy Van705699a2015-02-03 23:58:17 +080012112 if (vmx->nested.pi_desc_page) {
12113 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012114 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080012115 vmx->nested.pi_desc_page = NULL;
12116 vmx->nested.pi_desc = NULL;
12117 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012118
12119 /*
Tang Chen38b99172014-09-24 15:57:54 +080012120 * We are now running in L2, mmu_notifier will force to reload the
12121 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
12122 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080012123 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080012124
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012125 if (enable_shadow_vmcs && exit_reason != -1)
Abel Gordon012f83c2013-04-18 14:39:25 +030012126 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012127
12128 /* in case we halted in L2 */
12129 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Jim Mattson4f350c62017-09-14 16:31:44 -070012130
12131 if (likely(!vmx->fail)) {
12132 /*
12133 * TODO: SDM says that with acknowledge interrupt on
12134 * exit, bit 31 of the VM-exit interrupt information
12135 * (valid interrupt) is always set to 1 on
12136 * EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't
12137 * need kvm_cpu_has_interrupt(). See the commit
12138 * message for details.
12139 */
12140 if (nested_exit_intr_ack_set(vcpu) &&
12141 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
12142 kvm_cpu_has_interrupt(vcpu)) {
12143 int irq = kvm_cpu_get_interrupt(vcpu);
12144 WARN_ON(irq < 0);
12145 vmcs12->vm_exit_intr_info = irq |
12146 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
12147 }
12148
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012149 if (exit_reason != -1)
12150 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
12151 vmcs12->exit_qualification,
12152 vmcs12->idt_vectoring_info_field,
12153 vmcs12->vm_exit_intr_info,
12154 vmcs12->vm_exit_intr_error_code,
12155 KVM_ISA_VMX);
Jim Mattson4f350c62017-09-14 16:31:44 -070012156
12157 load_vmcs12_host_state(vcpu, vmcs12);
12158
12159 return;
12160 }
12161
12162 /*
12163 * After an early L2 VM-entry failure, we're now back
12164 * in L1 which thinks it just finished a VMLAUNCH or
12165 * VMRESUME instruction, so we need to set the failure
12166 * flag and the VM-instruction error field of the VMCS
12167 * accordingly.
12168 */
12169 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Wanpeng Li5af41572017-11-05 16:54:49 -080012170
12171 load_vmcs12_mmu_host_state(vcpu, vmcs12);
12172
Jim Mattson4f350c62017-09-14 16:31:44 -070012173 /*
12174 * The emulated instruction was already skipped in
12175 * nested_vmx_run, but the updated RIP was never
12176 * written back to the vmcs01.
12177 */
12178 skip_emulated_instruction(vcpu);
12179 vmx->fail = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030012180}
12181
Nadav Har'El7c177932011-05-25 23:12:04 +030012182/*
Jan Kiszka42124922014-01-04 18:47:19 +010012183 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
12184 */
12185static void vmx_leave_nested(struct kvm_vcpu *vcpu)
12186{
Wanpeng Li2f707d92017-03-06 04:03:28 -080012187 if (is_guest_mode(vcpu)) {
12188 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010012189 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080012190 }
Jan Kiszka42124922014-01-04 18:47:19 +010012191 free_nested(to_vmx(vcpu));
12192}
12193
12194/*
Nadav Har'El7c177932011-05-25 23:12:04 +030012195 * L1's failure to enter L2 is a subset of a normal exit, as explained in
12196 * 23.7 "VM-entry failures during or after loading guest state" (this also
12197 * lists the acceptable exit-reason and exit-qualification parameters).
12198 * It should only be called before L2 actually succeeded to run, and when
12199 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
12200 */
12201static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
12202 struct vmcs12 *vmcs12,
12203 u32 reason, unsigned long qualification)
12204{
12205 load_vmcs12_host_state(vcpu, vmcs12);
12206 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
12207 vmcs12->exit_qualification = qualification;
12208 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030012209 if (enable_shadow_vmcs)
12210 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030012211}
12212
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012213static int vmx_check_intercept(struct kvm_vcpu *vcpu,
12214 struct x86_instruction_info *info,
12215 enum x86_intercept_stage stage)
12216{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +020012217 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
12218 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
12219
12220 /*
12221 * RDPID causes #UD if disabled through secondary execution controls.
12222 * Because it is marked as EmulateOnUD, we need to intercept it here.
12223 */
12224 if (info->intercept == x86_intercept_rdtscp &&
12225 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
12226 ctxt->exception.vector = UD_VECTOR;
12227 ctxt->exception.error_code_valid = false;
12228 return X86EMUL_PROPAGATE_FAULT;
12229 }
12230
12231 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012232 return X86EMUL_CONTINUE;
12233}
12234
Yunhong Jiang64672c92016-06-13 14:19:59 -070012235#ifdef CONFIG_X86_64
12236/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
12237static inline int u64_shl_div_u64(u64 a, unsigned int shift,
12238 u64 divisor, u64 *result)
12239{
12240 u64 low = a << shift, high = a >> (64 - shift);
12241
12242 /* To avoid the overflow on divq */
12243 if (high >= divisor)
12244 return 1;
12245
12246 /* Low hold the result, high hold rem which is discarded */
12247 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
12248 "rm" (divisor), "0" (low), "1" (high));
12249 *result = low;
12250
12251 return 0;
12252}
12253
12254static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
12255{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +020012256 struct vcpu_vmx *vmx;
12257 u64 tscl, guest_tscl, delta_tsc;
12258
12259 if (kvm_mwait_in_guest(vcpu->kvm))
12260 return -EOPNOTSUPP;
12261
12262 vmx = to_vmx(vcpu);
12263 tscl = rdtsc();
12264 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
12265 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012266
12267 /* Convert to host delta tsc if tsc scaling is enabled */
12268 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
12269 u64_shl_div_u64(delta_tsc,
12270 kvm_tsc_scaling_ratio_frac_bits,
12271 vcpu->arch.tsc_scaling_ratio,
12272 &delta_tsc))
12273 return -ERANGE;
12274
12275 /*
12276 * If the delta tsc can't fit in the 32 bit after the multi shift,
12277 * we can't use the preemption timer.
12278 * It's possible that it fits on later vmentries, but checking
12279 * on every vmentry is costly so we just use an hrtimer.
12280 */
12281 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
12282 return -ERANGE;
12283
12284 vmx->hv_deadline_tsc = tscl + delta_tsc;
12285 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
12286 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070012287
12288 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070012289}
12290
12291static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
12292{
12293 struct vcpu_vmx *vmx = to_vmx(vcpu);
12294 vmx->hv_deadline_tsc = -1;
12295 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
12296 PIN_BASED_VMX_PREEMPTION_TIMER);
12297}
12298#endif
12299
Paolo Bonzini48d89b92014-08-26 13:27:46 +020012300static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012301{
Wanpeng Lib31c1142018-03-12 04:53:04 -070012302 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +020012303 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012304}
12305
Kai Huang843e4332015-01-28 10:54:28 +080012306static void vmx_slot_enable_log_dirty(struct kvm *kvm,
12307 struct kvm_memory_slot *slot)
12308{
12309 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
12310 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
12311}
12312
12313static void vmx_slot_disable_log_dirty(struct kvm *kvm,
12314 struct kvm_memory_slot *slot)
12315{
12316 kvm_mmu_slot_set_dirty(kvm, slot);
12317}
12318
12319static void vmx_flush_log_dirty(struct kvm *kvm)
12320{
12321 kvm_flush_pml_buffers(kvm);
12322}
12323
Bandan Dasc5f983f2017-05-05 15:25:14 -040012324static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
12325{
12326 struct vmcs12 *vmcs12;
12327 struct vcpu_vmx *vmx = to_vmx(vcpu);
12328 gpa_t gpa;
12329 struct page *page = NULL;
12330 u64 *pml_address;
12331
12332 if (is_guest_mode(vcpu)) {
12333 WARN_ON_ONCE(vmx->nested.pml_full);
12334
12335 /*
12336 * Check if PML is enabled for the nested guest.
12337 * Whether eptp bit 6 is set is already checked
12338 * as part of A/D emulation.
12339 */
12340 vmcs12 = get_vmcs12(vcpu);
12341 if (!nested_cpu_has_pml(vmcs12))
12342 return 0;
12343
Dan Carpenter47698862017-05-10 22:43:17 +030012344 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040012345 vmx->nested.pml_full = true;
12346 return 1;
12347 }
12348
12349 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
12350
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020012351 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
12352 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040012353 return 0;
12354
12355 pml_address = kmap(page);
12356 pml_address[vmcs12->guest_pml_index--] = gpa;
12357 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020012358 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040012359 }
12360
12361 return 0;
12362}
12363
Kai Huang843e4332015-01-28 10:54:28 +080012364static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
12365 struct kvm_memory_slot *memslot,
12366 gfn_t offset, unsigned long mask)
12367{
12368 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
12369}
12370
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012371static void __pi_post_block(struct kvm_vcpu *vcpu)
12372{
12373 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12374 struct pi_desc old, new;
12375 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012376
12377 do {
12378 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012379 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
12380 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012381
12382 dest = cpu_physical_id(vcpu->cpu);
12383
12384 if (x2apic_enabled())
12385 new.ndst = dest;
12386 else
12387 new.ndst = (dest << 8) & 0xFF00;
12388
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012389 /* set 'NV' to 'notification vector' */
12390 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012391 } while (cmpxchg64(&pi_desc->control, old.control,
12392 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012393
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012394 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
12395 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012396 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012397 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012398 vcpu->pre_pcpu = -1;
12399 }
12400}
12401
Feng Wuefc64402015-09-18 22:29:51 +080012402/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080012403 * This routine does the following things for vCPU which is going
12404 * to be blocked if VT-d PI is enabled.
12405 * - Store the vCPU to the wakeup list, so when interrupts happen
12406 * we can find the right vCPU to wake up.
12407 * - Change the Posted-interrupt descriptor as below:
12408 * 'NDST' <-- vcpu->pre_pcpu
12409 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
12410 * - If 'ON' is set during this process, which means at least one
12411 * interrupt is posted for this vCPU, we cannot block it, in
12412 * this case, return 1, otherwise, return 0.
12413 *
12414 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070012415static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012416{
Feng Wubf9f6ac2015-09-18 22:29:55 +080012417 unsigned int dest;
12418 struct pi_desc old, new;
12419 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
12420
12421 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012422 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12423 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080012424 return 0;
12425
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012426 WARN_ON(irqs_disabled());
12427 local_irq_disable();
12428 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
12429 vcpu->pre_pcpu = vcpu->cpu;
12430 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12431 list_add_tail(&vcpu->blocked_vcpu_list,
12432 &per_cpu(blocked_vcpu_on_cpu,
12433 vcpu->pre_pcpu));
12434 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
12435 }
Feng Wubf9f6ac2015-09-18 22:29:55 +080012436
12437 do {
12438 old.control = new.control = pi_desc->control;
12439
Feng Wubf9f6ac2015-09-18 22:29:55 +080012440 WARN((pi_desc->sn == 1),
12441 "Warning: SN field of posted-interrupts "
12442 "is set before blocking\n");
12443
12444 /*
12445 * Since vCPU can be preempted during this process,
12446 * vcpu->cpu could be different with pre_pcpu, we
12447 * need to set pre_pcpu as the destination of wakeup
12448 * notification event, then we can find the right vCPU
12449 * to wakeup in wakeup handler if interrupts happen
12450 * when the vCPU is in blocked state.
12451 */
12452 dest = cpu_physical_id(vcpu->pre_pcpu);
12453
12454 if (x2apic_enabled())
12455 new.ndst = dest;
12456 else
12457 new.ndst = (dest << 8) & 0xFF00;
12458
12459 /* set 'NV' to 'wakeup vector' */
12460 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +020012461 } while (cmpxchg64(&pi_desc->control, old.control,
12462 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012463
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012464 /* We should not block the vCPU if an interrupt is posted for it. */
12465 if (pi_test_on(pi_desc) == 1)
12466 __pi_post_block(vcpu);
12467
12468 local_irq_enable();
12469 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +080012470}
12471
Yunhong Jiangbc225122016-06-13 14:19:58 -070012472static int vmx_pre_block(struct kvm_vcpu *vcpu)
12473{
12474 if (pi_pre_block(vcpu))
12475 return 1;
12476
Yunhong Jiang64672c92016-06-13 14:19:59 -070012477 if (kvm_lapic_hv_timer_in_use(vcpu))
12478 kvm_lapic_switch_to_sw_timer(vcpu);
12479
Yunhong Jiangbc225122016-06-13 14:19:58 -070012480 return 0;
12481}
12482
12483static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012484{
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012485 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +080012486 return;
12487
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012488 WARN_ON(irqs_disabled());
12489 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +020012490 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +020012491 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +080012492}
12493
Yunhong Jiangbc225122016-06-13 14:19:58 -070012494static void vmx_post_block(struct kvm_vcpu *vcpu)
12495{
Yunhong Jiang64672c92016-06-13 14:19:59 -070012496 if (kvm_x86_ops->set_hv_timer)
12497 kvm_lapic_switch_to_hv_timer(vcpu);
12498
Yunhong Jiangbc225122016-06-13 14:19:58 -070012499 pi_post_block(vcpu);
12500}
12501
Feng Wubf9f6ac2015-09-18 22:29:55 +080012502/*
Feng Wuefc64402015-09-18 22:29:51 +080012503 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
12504 *
12505 * @kvm: kvm
12506 * @host_irq: host irq of the interrupt
12507 * @guest_irq: gsi of the interrupt
12508 * @set: set or unset PI
12509 * returns 0 on success, < 0 on failure
12510 */
12511static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
12512 uint32_t guest_irq, bool set)
12513{
12514 struct kvm_kernel_irq_routing_entry *e;
12515 struct kvm_irq_routing_table *irq_rt;
12516 struct kvm_lapic_irq irq;
12517 struct kvm_vcpu *vcpu;
12518 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012519 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +080012520
12521 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080012522 !irq_remapping_cap(IRQ_POSTING_CAP) ||
12523 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080012524 return 0;
12525
12526 idx = srcu_read_lock(&kvm->irq_srcu);
12527 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +010012528 if (guest_irq >= irq_rt->nr_rt_entries ||
12529 hlist_empty(&irq_rt->map[guest_irq])) {
12530 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
12531 guest_irq, irq_rt->nr_rt_entries);
12532 goto out;
12533 }
Feng Wuefc64402015-09-18 22:29:51 +080012534
12535 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
12536 if (e->type != KVM_IRQ_ROUTING_MSI)
12537 continue;
12538 /*
12539 * VT-d PI cannot support posting multicast/broadcast
12540 * interrupts to a vCPU, we still use interrupt remapping
12541 * for these kind of interrupts.
12542 *
12543 * For lowest-priority interrupts, we only support
12544 * those with single CPU as the destination, e.g. user
12545 * configures the interrupts via /proc/irq or uses
12546 * irqbalance to make the interrupts single-CPU.
12547 *
12548 * We will support full lowest-priority interrupt later.
12549 */
12550
Radim Krčmář371313132016-07-12 22:09:27 +020012551 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080012552 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
12553 /*
12554 * Make sure the IRTE is in remapped mode if
12555 * we don't handle it in posted mode.
12556 */
12557 ret = irq_set_vcpu_affinity(host_irq, NULL);
12558 if (ret < 0) {
12559 printk(KERN_INFO
12560 "failed to back to remapped mode, irq: %u\n",
12561 host_irq);
12562 goto out;
12563 }
12564
Feng Wuefc64402015-09-18 22:29:51 +080012565 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080012566 }
Feng Wuefc64402015-09-18 22:29:51 +080012567
12568 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
12569 vcpu_info.vector = irq.vector;
12570
hu huajun2698d822018-04-11 15:16:40 +080012571 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080012572 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
12573
12574 if (set)
12575 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2e2017-09-18 09:56:49 +080012576 else
Feng Wuefc64402015-09-18 22:29:51 +080012577 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +080012578
12579 if (ret < 0) {
12580 printk(KERN_INFO "%s: failed to update PI IRTE\n",
12581 __func__);
12582 goto out;
12583 }
12584 }
12585
12586 ret = 0;
12587out:
12588 srcu_read_unlock(&kvm->irq_srcu, idx);
12589 return ret;
12590}
12591
Ashok Rajc45dcc72016-06-22 14:59:56 +080012592static void vmx_setup_mce(struct kvm_vcpu *vcpu)
12593{
12594 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
12595 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
12596 FEATURE_CONTROL_LMCE;
12597 else
12598 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
12599 ~FEATURE_CONTROL_LMCE;
12600}
12601
Ladi Prosek72d7b372017-10-11 16:54:41 +020012602static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
12603{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012604 /* we need a nested vmexit to enter SMM, postpone if run is pending */
12605 if (to_vmx(vcpu)->nested.nested_run_pending)
12606 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +020012607 return 1;
12608}
12609
Ladi Prosek0234bf82017-10-11 16:54:40 +020012610static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
12611{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012612 struct vcpu_vmx *vmx = to_vmx(vcpu);
12613
12614 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
12615 if (vmx->nested.smm.guest_mode)
12616 nested_vmx_vmexit(vcpu, -1, 0, 0);
12617
12618 vmx->nested.smm.vmxon = vmx->nested.vmxon;
12619 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -070012620 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +020012621 return 0;
12622}
12623
12624static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, u64 smbase)
12625{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +020012626 struct vcpu_vmx *vmx = to_vmx(vcpu);
12627 int ret;
12628
12629 if (vmx->nested.smm.vmxon) {
12630 vmx->nested.vmxon = true;
12631 vmx->nested.smm.vmxon = false;
12632 }
12633
12634 if (vmx->nested.smm.guest_mode) {
12635 vcpu->arch.hflags &= ~HF_SMM_MASK;
12636 ret = enter_vmx_non_root_mode(vcpu, false);
12637 vcpu->arch.hflags |= HF_SMM_MASK;
12638 if (ret)
12639 return ret;
12640
12641 vmx->nested.smm.guest_mode = false;
12642 }
Ladi Prosek0234bf82017-10-11 16:54:40 +020012643 return 0;
12644}
12645
Ladi Prosekcc3d9672017-10-17 16:02:39 +020012646static int enable_smi_window(struct kvm_vcpu *vcpu)
12647{
12648 return 0;
12649}
12650
Kees Cook404f6aa2016-08-08 16:29:06 -070012651static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080012652 .cpu_has_kvm_support = cpu_has_kvm_support,
12653 .disabled_by_bios = vmx_disabled_by_bios,
12654 .hardware_setup = hardware_setup,
12655 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030012656 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012657 .hardware_enable = hardware_enable,
12658 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080012659 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020012660 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012661
Wanpeng Lib31c1142018-03-12 04:53:04 -070012662 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -070012663 .vm_alloc = vmx_vm_alloc,
12664 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -070012665
Avi Kivity6aa8b732006-12-10 02:21:36 -080012666 .vcpu_create = vmx_create_vcpu,
12667 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030012668 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012669
Avi Kivity04d2cc72007-09-10 18:10:54 +030012670 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012671 .vcpu_load = vmx_vcpu_load,
12672 .vcpu_put = vmx_vcpu_put,
12673
Paolo Bonzinia96036b2015-11-10 11:55:36 +010012674 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -060012675 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012676 .get_msr = vmx_get_msr,
12677 .set_msr = vmx_set_msr,
12678 .get_segment_base = vmx_get_segment_base,
12679 .get_segment = vmx_get_segment,
12680 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020012681 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012682 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020012683 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020012684 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030012685 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012686 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012687 .set_cr3 = vmx_set_cr3,
12688 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012689 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012690 .get_idt = vmx_get_idt,
12691 .set_idt = vmx_set_idt,
12692 .get_gdt = vmx_get_gdt,
12693 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010012694 .get_dr6 = vmx_get_dr6,
12695 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030012696 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010012697 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030012698 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012699 .get_rflags = vmx_get_rflags,
12700 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080012701
Avi Kivity6aa8b732006-12-10 02:21:36 -080012702 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012703
Avi Kivity6aa8b732006-12-10 02:21:36 -080012704 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020012705 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012706 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040012707 .set_interrupt_shadow = vmx_set_interrupt_shadow,
12708 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020012709 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030012710 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012711 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020012712 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030012713 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020012714 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012715 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010012716 .get_nmi_mask = vmx_get_nmi_mask,
12717 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012718 .enable_nmi_window = enable_nmi_window,
12719 .enable_irq_window = enable_irq_window,
12720 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080012721 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080012722 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030012723 .get_enable_apicv = vmx_get_enable_apicv,
12724 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012725 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010012726 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080012727 .hwapic_irr_update = vmx_hwapic_irr_update,
12728 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080012729 .sync_pir_to_irr = vmx_sync_pir_to_irr,
12730 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030012731
Izik Eiduscbc94022007-10-25 00:29:55 +020012732 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -070012733 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080012734 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080012735 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030012736
Avi Kivity586f9602010-11-18 13:09:54 +020012737 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020012738
Sheng Yang17cc3932010-01-05 19:02:27 +080012739 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080012740
12741 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080012742
12743 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000012744 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020012745
12746 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080012747
12748 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012749
KarimAllah Ahmede79f2452018-04-14 05:10:52 +020012750 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100012751 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020012752
12753 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020012754
12755 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080012756 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000012757 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080012758 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +020012759 .umip_emulated = vmx_umip_emulated,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010012760
12761 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020012762
12763 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080012764
12765 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
12766 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
12767 .flush_log_dirty = vmx_flush_log_dirty,
12768 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040012769 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020012770
Feng Wubf9f6ac2015-09-18 22:29:55 +080012771 .pre_block = vmx_pre_block,
12772 .post_block = vmx_post_block,
12773
Wei Huang25462f72015-06-19 15:45:05 +020012774 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080012775
12776 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070012777
12778#ifdef CONFIG_X86_64
12779 .set_hv_timer = vmx_set_hv_timer,
12780 .cancel_hv_timer = vmx_cancel_hv_timer,
12781#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080012782
12783 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +020012784
Ladi Prosek72d7b372017-10-11 16:54:41 +020012785 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +020012786 .pre_enter_smm = vmx_pre_enter_smm,
12787 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +020012788 .enable_smi_window = enable_smi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -080012789};
12790
12791static int __init vmx_init(void)
12792{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010012793 int r;
12794
12795#if IS_ENABLED(CONFIG_HYPERV)
12796 /*
12797 * Enlightened VMCS usage should be recommended and the host needs
12798 * to support eVMCS v1 or above. We can also disable eVMCS support
12799 * with module parameter.
12800 */
12801 if (enlightened_vmcs &&
12802 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
12803 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
12804 KVM_EVMCS_VERSION) {
12805 int cpu;
12806
12807 /* Check that we have assist pages on all online CPUs */
12808 for_each_online_cpu(cpu) {
12809 if (!hv_get_vp_assist_page(cpu)) {
12810 enlightened_vmcs = false;
12811 break;
12812 }
12813 }
12814
12815 if (enlightened_vmcs) {
12816 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
12817 static_branch_enable(&enable_evmcs);
12818 }
12819 } else {
12820 enlightened_vmcs = false;
12821 }
12822#endif
12823
12824 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012825 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030012826 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080012827 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080012828
Dave Young2965faa2015-09-09 15:38:55 -070012829#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012830 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
12831 crash_vmclear_local_loaded_vmcss);
12832#endif
12833
He, Qingfdef3ad2007-04-30 09:45:24 +030012834 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080012835}
12836
12837static void __exit vmx_exit(void)
12838{
Dave Young2965faa2015-09-09 15:38:55 -070012839#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053012840 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080012841 synchronize_rcu();
12842#endif
12843
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080012844 kvm_exit();
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010012845
12846#if IS_ENABLED(CONFIG_HYPERV)
12847 if (static_branch_unlikely(&enable_evmcs)) {
12848 int cpu;
12849 struct hv_vp_assist_page *vp_ap;
12850 /*
12851 * Reset everything to support using non-enlightened VMCS
12852 * access later (e.g. when we reload the module with
12853 * enlightened_vmcs=0)
12854 */
12855 for_each_online_cpu(cpu) {
12856 vp_ap = hv_get_vp_assist_page(cpu);
12857
12858 if (!vp_ap)
12859 continue;
12860
12861 vp_ap->current_nested_vmcs = 0;
12862 vp_ap->enlighten_vmentry = 0;
12863 }
12864
12865 static_branch_disable(&enable_evmcs);
12866 }
12867#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080012868}
12869
12870module_init(vmx_init)
12871module_exit(vmx_exit)