blob: e53107418adda98f5368282e8e8789951638077e [file] [log] [blame]
Maxime Ripard9026e0d2015-10-29 09:36:23 +01001/*
2 * Copyright (C) 2015 Free Electrons
3 * Copyright (C) 2015 NextThing Co
4 *
5 * Maxime Ripard <maxime.ripard@free-electrons.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 */
12
13#include <drm/drmP.h>
14#include <drm/drm_atomic_helper.h>
15#include <drm/drm_crtc.h>
16#include <drm/drm_crtc_helper.h>
17#include <drm/drm_fb_cma_helper.h>
18#include <drm/drm_gem_cma_helper.h>
19#include <drm/drm_plane_helper.h>
20
21#include <linux/component.h>
Chen-Yu Tsai80a58242017-04-21 16:38:50 +080022#include <linux/list.h>
Chen-Yu Tsaida3a1c32017-04-21 16:38:52 +080023#include <linux/of_graph.h>
Maxime Ripard9026e0d2015-10-29 09:36:23 +010024#include <linux/reset.h>
25
26#include "sun4i_backend.h"
27#include "sun4i_drv.h"
28
Chen-Yu Tsaia6fbffb2017-02-23 16:05:33 +080029static const u32 sunxi_rgb2yuv_coef[12] = {
Maxime Ripard9026e0d2015-10-29 09:36:23 +010030 0x00000107, 0x00000204, 0x00000064, 0x00000108,
31 0x00003f69, 0x00003ed6, 0x000001c1, 0x00000808,
32 0x000001c1, 0x00003e88, 0x00003fb8, 0x00000808
33};
34
35void sun4i_backend_apply_color_correction(struct sun4i_backend *backend)
36{
37 int i;
38
39 DRM_DEBUG_DRIVER("Applying RGB to YUV color correction\n");
40
41 /* Set color correction */
42 regmap_write(backend->regs, SUN4I_BACKEND_OCCTL_REG,
43 SUN4I_BACKEND_OCCTL_ENABLE);
44
45 for (i = 0; i < 12; i++)
46 regmap_write(backend->regs, SUN4I_BACKEND_OCRCOEF_REG(i),
47 sunxi_rgb2yuv_coef[i]);
48}
49EXPORT_SYMBOL(sun4i_backend_apply_color_correction);
50
51void sun4i_backend_disable_color_correction(struct sun4i_backend *backend)
52{
53 DRM_DEBUG_DRIVER("Disabling color correction\n");
54
55 /* Disable color correction */
56 regmap_update_bits(backend->regs, SUN4I_BACKEND_OCCTL_REG,
57 SUN4I_BACKEND_OCCTL_ENABLE, 0);
58}
59EXPORT_SYMBOL(sun4i_backend_disable_color_correction);
60
61void sun4i_backend_commit(struct sun4i_backend *backend)
62{
63 DRM_DEBUG_DRIVER("Committing changes\n");
64
65 regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
66 SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS |
67 SUN4I_BACKEND_REGBUFFCTL_LOADCTL);
68}
69EXPORT_SYMBOL(sun4i_backend_commit);
70
71void sun4i_backend_layer_enable(struct sun4i_backend *backend,
72 int layer, bool enable)
73{
74 u32 val;
75
Chen-Yu Tsaicf80aee2017-04-25 23:25:05 +080076 DRM_DEBUG_DRIVER("%sabling layer %d\n", enable ? "En" : "Dis",
77 layer);
Maxime Ripard9026e0d2015-10-29 09:36:23 +010078
79 if (enable)
80 val = SUN4I_BACKEND_MODCTL_LAY_EN(layer);
81 else
82 val = 0;
83
84 regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
85 SUN4I_BACKEND_MODCTL_LAY_EN(layer), val);
86}
87EXPORT_SYMBOL(sun4i_backend_layer_enable);
88
Maxime Ripardc222f392016-09-19 22:17:50 +020089static int sun4i_backend_drm_format_to_layer(struct drm_plane *plane,
90 u32 format, u32 *mode)
Maxime Ripard9026e0d2015-10-29 09:36:23 +010091{
Maxime Ripardc222f392016-09-19 22:17:50 +020092 if ((plane->type == DRM_PLANE_TYPE_PRIMARY) &&
93 (format == DRM_FORMAT_ARGB8888))
94 format = DRM_FORMAT_XRGB8888;
95
Maxime Ripard9026e0d2015-10-29 09:36:23 +010096 switch (format) {
97 case DRM_FORMAT_ARGB8888:
98 *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB8888;
99 break;
100
Maxime Ripard47d7fbb2016-10-18 10:46:14 +0200101 case DRM_FORMAT_ARGB4444:
102 *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB4444;
103 break;
104
105 case DRM_FORMAT_ARGB1555:
106 *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB1555;
107 break;
108
109 case DRM_FORMAT_RGBA5551:
110 *mode = SUN4I_BACKEND_LAY_FBFMT_RGBA5551;
111 break;
112
113 case DRM_FORMAT_RGBA4444:
114 *mode = SUN4I_BACKEND_LAY_FBFMT_RGBA4444;
115 break;
116
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100117 case DRM_FORMAT_XRGB8888:
118 *mode = SUN4I_BACKEND_LAY_FBFMT_XRGB8888;
119 break;
120
121 case DRM_FORMAT_RGB888:
122 *mode = SUN4I_BACKEND_LAY_FBFMT_RGB888;
123 break;
124
Maxime Ripard47d7fbb2016-10-18 10:46:14 +0200125 case DRM_FORMAT_RGB565:
126 *mode = SUN4I_BACKEND_LAY_FBFMT_RGB565;
127 break;
128
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100129 default:
130 return -EINVAL;
131 }
132
133 return 0;
134}
135
136int sun4i_backend_update_layer_coord(struct sun4i_backend *backend,
137 int layer, struct drm_plane *plane)
138{
139 struct drm_plane_state *state = plane->state;
140 struct drm_framebuffer *fb = state->fb;
141
142 DRM_DEBUG_DRIVER("Updating layer %d\n", layer);
143
144 if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
145 DRM_DEBUG_DRIVER("Primary layer, updating global size W: %u H: %u\n",
146 state->crtc_w, state->crtc_h);
147 regmap_write(backend->regs, SUN4I_BACKEND_DISSIZE_REG,
148 SUN4I_BACKEND_DISSIZE(state->crtc_w,
149 state->crtc_h));
150 }
151
152 /* Set the line width */
153 DRM_DEBUG_DRIVER("Layer line width: %d bits\n", fb->pitches[0] * 8);
154 regmap_write(backend->regs, SUN4I_BACKEND_LAYLINEWIDTH_REG(layer),
155 fb->pitches[0] * 8);
156
157 /* Set height and width */
158 DRM_DEBUG_DRIVER("Layer size W: %u H: %u\n",
159 state->crtc_w, state->crtc_h);
160 regmap_write(backend->regs, SUN4I_BACKEND_LAYSIZE_REG(layer),
161 SUN4I_BACKEND_LAYSIZE(state->crtc_w,
162 state->crtc_h));
163
164 /* Set base coordinates */
165 DRM_DEBUG_DRIVER("Layer coordinates X: %d Y: %d\n",
166 state->crtc_x, state->crtc_y);
167 regmap_write(backend->regs, SUN4I_BACKEND_LAYCOOR_REG(layer),
168 SUN4I_BACKEND_LAYCOOR(state->crtc_x,
169 state->crtc_y));
170
171 return 0;
172}
173EXPORT_SYMBOL(sun4i_backend_update_layer_coord);
174
175int sun4i_backend_update_layer_formats(struct sun4i_backend *backend,
176 int layer, struct drm_plane *plane)
177{
178 struct drm_plane_state *state = plane->state;
179 struct drm_framebuffer *fb = state->fb;
180 bool interlaced = false;
181 u32 val;
182 int ret;
183
184 if (plane->state->crtc)
185 interlaced = plane->state->crtc->state->adjusted_mode.flags
186 & DRM_MODE_FLAG_INTERLACE;
187
188 regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
189 SUN4I_BACKEND_MODCTL_ITLMOD_EN,
190 interlaced ? SUN4I_BACKEND_MODCTL_ITLMOD_EN : 0);
191
192 DRM_DEBUG_DRIVER("Switching display backend interlaced mode %s\n",
193 interlaced ? "on" : "off");
194
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200195 ret = sun4i_backend_drm_format_to_layer(plane, fb->format->format,
196 &val);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100197 if (ret) {
198 DRM_DEBUG_DRIVER("Invalid format\n");
Christophe JAILLET0f0861e2016-11-18 19:18:47 +0100199 return ret;
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100200 }
201
202 regmap_update_bits(backend->regs, SUN4I_BACKEND_ATTCTL_REG1(layer),
203 SUN4I_BACKEND_ATTCTL_REG1_LAY_FBFMT, val);
204
205 return 0;
206}
207EXPORT_SYMBOL(sun4i_backend_update_layer_formats);
208
209int sun4i_backend_update_layer_buffer(struct sun4i_backend *backend,
210 int layer, struct drm_plane *plane)
211{
212 struct drm_plane_state *state = plane->state;
213 struct drm_framebuffer *fb = state->fb;
214 struct drm_gem_cma_object *gem;
215 u32 lo_paddr, hi_paddr;
216 dma_addr_t paddr;
217 int bpp;
218
219 /* Get the physical address of the buffer in memory */
220 gem = drm_fb_cma_get_gem_obj(fb, 0);
221
Arnd Bergmannf1b78f02016-05-03 17:23:28 +0200222 DRM_DEBUG_DRIVER("Using GEM @ %pad\n", &gem->paddr);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100223
224 /* Compute the start of the displayed memory */
Ville Syrjälä353c8592016-12-14 23:30:57 +0200225 bpp = fb->format->cpp[0];
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100226 paddr = gem->paddr + fb->offsets[0];
227 paddr += (state->src_x >> 16) * bpp;
228 paddr += (state->src_y >> 16) * fb->pitches[0];
229
Arnd Bergmannf1b78f02016-05-03 17:23:28 +0200230 DRM_DEBUG_DRIVER("Setting buffer address to %pad\n", &paddr);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100231
232 /* Write the 32 lower bits of the address (in bits) */
233 lo_paddr = paddr << 3;
234 DRM_DEBUG_DRIVER("Setting address lower bits to 0x%x\n", lo_paddr);
235 regmap_write(backend->regs, SUN4I_BACKEND_LAYFB_L32ADD_REG(layer),
236 lo_paddr);
237
238 /* And the upper bits */
239 hi_paddr = paddr >> 29;
240 DRM_DEBUG_DRIVER("Setting address high bits to 0x%x\n", hi_paddr);
241 regmap_update_bits(backend->regs, SUN4I_BACKEND_LAYFB_H4ADD_REG,
242 SUN4I_BACKEND_LAYFB_H4ADD_MSK(layer),
243 SUN4I_BACKEND_LAYFB_H4ADD(layer, hi_paddr));
244
245 return 0;
246}
247EXPORT_SYMBOL(sun4i_backend_update_layer_buffer);
248
Maxime Ripard440d2c72016-09-06 15:23:03 +0200249static int sun4i_backend_init_sat(struct device *dev) {
250 struct sun4i_backend *backend = dev_get_drvdata(dev);
251 int ret;
252
253 backend->sat_reset = devm_reset_control_get(dev, "sat");
254 if (IS_ERR(backend->sat_reset)) {
255 dev_err(dev, "Couldn't get the SAT reset line\n");
256 return PTR_ERR(backend->sat_reset);
257 }
258
259 ret = reset_control_deassert(backend->sat_reset);
260 if (ret) {
261 dev_err(dev, "Couldn't deassert the SAT reset line\n");
262 return ret;
263 }
264
265 backend->sat_clk = devm_clk_get(dev, "sat");
266 if (IS_ERR(backend->sat_clk)) {
267 dev_err(dev, "Couldn't get our SAT clock\n");
268 ret = PTR_ERR(backend->sat_clk);
269 goto err_assert_reset;
270 }
271
272 ret = clk_prepare_enable(backend->sat_clk);
273 if (ret) {
274 dev_err(dev, "Couldn't enable the SAT clock\n");
275 return ret;
276 }
277
278 return 0;
279
280err_assert_reset:
281 reset_control_assert(backend->sat_reset);
282 return ret;
283}
284
285static int sun4i_backend_free_sat(struct device *dev) {
286 struct sun4i_backend *backend = dev_get_drvdata(dev);
287
288 clk_disable_unprepare(backend->sat_clk);
289 reset_control_assert(backend->sat_reset);
290
291 return 0;
292}
293
Chen-Yu Tsaida3a1c32017-04-21 16:38:52 +0800294/*
295 * The display backend can take video output from the display frontend, or
296 * the display enhancement unit on the A80, as input for one it its layers.
297 * This relationship within the display pipeline is encoded in the device
298 * tree with of_graph, and we use it here to figure out which backend, if
299 * there are 2 or more, we are currently probing. The number would be in
300 * the "reg" property of the upstream output port endpoint.
301 */
302static int sun4i_backend_of_get_id(struct device_node *node)
303{
304 struct device_node *port, *ep;
305 int ret = -EINVAL;
306
307 /* input is port 0 */
308 port = of_graph_get_port_by_id(node, 0);
309 if (!port)
310 return -EINVAL;
311
312 /* try finding an upstream endpoint */
313 for_each_available_child_of_node(port, ep) {
314 struct device_node *remote;
315 u32 reg;
316
317 remote = of_parse_phandle(ep, "remote-endpoint", 0);
318 if (!remote)
319 continue;
320
321 ret = of_property_read_u32(remote, "reg", &reg);
322 if (ret)
323 continue;
324
325 ret = reg;
326 }
327
328 of_node_put(port);
329
330 return ret;
331}
332
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100333static struct regmap_config sun4i_backend_regmap_config = {
334 .reg_bits = 32,
335 .val_bits = 32,
336 .reg_stride = 4,
337 .max_register = 0x5800,
338};
339
340static int sun4i_backend_bind(struct device *dev, struct device *master,
341 void *data)
342{
343 struct platform_device *pdev = to_platform_device(dev);
344 struct drm_device *drm = data;
345 struct sun4i_drv *drv = drm->dev_private;
346 struct sun4i_backend *backend;
347 struct resource *res;
348 void __iomem *regs;
349 int i, ret;
350
351 backend = devm_kzalloc(dev, sizeof(*backend), GFP_KERNEL);
352 if (!backend)
353 return -ENOMEM;
354 dev_set_drvdata(dev, backend);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100355
Chen-Yu Tsai2c03e2f2017-04-21 16:38:53 +0800356 backend->node = dev->of_node;
Chen-Yu Tsaida3a1c32017-04-21 16:38:52 +0800357 backend->id = sun4i_backend_of_get_id(dev->of_node);
358 if (backend->id < 0)
359 return backend->id;
360
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100361 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
362 regs = devm_ioremap_resource(dev, res);
Wei Yongjun9a8aa932016-09-15 03:25:58 +0000363 if (IS_ERR(regs))
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100364 return PTR_ERR(regs);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100365
366 backend->regs = devm_regmap_init_mmio(dev, regs,
367 &sun4i_backend_regmap_config);
368 if (IS_ERR(backend->regs)) {
Chen-Yu Tsaifdde6e72017-04-21 16:38:51 +0800369 dev_err(dev, "Couldn't create the backend regmap\n");
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100370 return PTR_ERR(backend->regs);
371 }
372
373 backend->reset = devm_reset_control_get(dev, NULL);
374 if (IS_ERR(backend->reset)) {
375 dev_err(dev, "Couldn't get our reset line\n");
376 return PTR_ERR(backend->reset);
377 }
378
379 ret = reset_control_deassert(backend->reset);
380 if (ret) {
381 dev_err(dev, "Couldn't deassert our reset line\n");
382 return ret;
383 }
384
385 backend->bus_clk = devm_clk_get(dev, "ahb");
386 if (IS_ERR(backend->bus_clk)) {
387 dev_err(dev, "Couldn't get the backend bus clock\n");
388 ret = PTR_ERR(backend->bus_clk);
389 goto err_assert_reset;
390 }
391 clk_prepare_enable(backend->bus_clk);
392
393 backend->mod_clk = devm_clk_get(dev, "mod");
394 if (IS_ERR(backend->mod_clk)) {
395 dev_err(dev, "Couldn't get the backend module clock\n");
396 ret = PTR_ERR(backend->mod_clk);
397 goto err_disable_bus_clk;
398 }
399 clk_prepare_enable(backend->mod_clk);
400
401 backend->ram_clk = devm_clk_get(dev, "ram");
402 if (IS_ERR(backend->ram_clk)) {
403 dev_err(dev, "Couldn't get the backend RAM clock\n");
404 ret = PTR_ERR(backend->ram_clk);
405 goto err_disable_mod_clk;
406 }
407 clk_prepare_enable(backend->ram_clk);
408
Maxime Ripard440d2c72016-09-06 15:23:03 +0200409 if (of_device_is_compatible(dev->of_node,
410 "allwinner,sun8i-a33-display-backend")) {
411 ret = sun4i_backend_init_sat(dev);
412 if (ret) {
413 dev_err(dev, "Couldn't init SAT resources\n");
414 goto err_disable_ram_clk;
415 }
416 }
417
Chen-Yu Tsai80a58242017-04-21 16:38:50 +0800418 list_add_tail(&backend->list, &drv->backend_list);
419
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100420 /* Reset the registers */
421 for (i = 0x800; i < 0x1000; i += 4)
422 regmap_write(backend->regs, i, 0);
423
424 /* Disable registers autoloading */
425 regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
426 SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS);
427
428 /* Enable the backend */
429 regmap_write(backend->regs, SUN4I_BACKEND_MODCTL_REG,
430 SUN4I_BACKEND_MODCTL_DEBE_EN |
431 SUN4I_BACKEND_MODCTL_START_CTL);
432
433 return 0;
434
Maxime Ripard440d2c72016-09-06 15:23:03 +0200435err_disable_ram_clk:
436 clk_disable_unprepare(backend->ram_clk);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100437err_disable_mod_clk:
438 clk_disable_unprepare(backend->mod_clk);
439err_disable_bus_clk:
440 clk_disable_unprepare(backend->bus_clk);
441err_assert_reset:
442 reset_control_assert(backend->reset);
443 return ret;
444}
445
446static void sun4i_backend_unbind(struct device *dev, struct device *master,
447 void *data)
448{
449 struct sun4i_backend *backend = dev_get_drvdata(dev);
450
Chen-Yu Tsai80a58242017-04-21 16:38:50 +0800451 list_del(&backend->list);
452
Maxime Ripard440d2c72016-09-06 15:23:03 +0200453 if (of_device_is_compatible(dev->of_node,
454 "allwinner,sun8i-a33-display-backend"))
455 sun4i_backend_free_sat(dev);
456
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100457 clk_disable_unprepare(backend->ram_clk);
458 clk_disable_unprepare(backend->mod_clk);
459 clk_disable_unprepare(backend->bus_clk);
460 reset_control_assert(backend->reset);
461}
462
Julia Lawalldfeb6932016-11-12 18:19:58 +0100463static const struct component_ops sun4i_backend_ops = {
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100464 .bind = sun4i_backend_bind,
465 .unbind = sun4i_backend_unbind,
466};
467
468static int sun4i_backend_probe(struct platform_device *pdev)
469{
470 return component_add(&pdev->dev, &sun4i_backend_ops);
471}
472
473static int sun4i_backend_remove(struct platform_device *pdev)
474{
475 component_del(&pdev->dev, &sun4i_backend_ops);
476
477 return 0;
478}
479
480static const struct of_device_id sun4i_backend_of_table[] = {
481 { .compatible = "allwinner,sun5i-a13-display-backend" },
Chen-Yu Tsai49c440e2016-10-20 11:43:41 +0800482 { .compatible = "allwinner,sun6i-a31-display-backend" },
Maxime Ripard4a408f12016-01-07 12:32:25 +0100483 { .compatible = "allwinner,sun8i-a33-display-backend" },
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100484 { }
485};
486MODULE_DEVICE_TABLE(of, sun4i_backend_of_table);
487
488static struct platform_driver sun4i_backend_platform_driver = {
489 .probe = sun4i_backend_probe,
490 .remove = sun4i_backend_remove,
491 .driver = {
492 .name = "sun4i-backend",
493 .of_match_table = sun4i_backend_of_table,
494 },
495};
496module_platform_driver(sun4i_backend_platform_driver);
497
498MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
499MODULE_DESCRIPTION("Allwinner A10 Display Backend Driver");
500MODULE_LICENSE("GPL");