blob: 4a372f805eb91774c0c5563c84f47621927f8485 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggs15907002018-05-08 20:39:47 +100024#include "disp.h"
25#include "atom.h"
26#include "core.h"
27#include "head.h"
28#include "wndw.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100029
Ben Skeggs51beb422011-07-05 10:33:08 +100030#include <linux/dma-mapping.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040031#include <linux/hdmi.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100032
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100036#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010037#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100038#include <drm/drm_plane_helper.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040039#include <drm/drm_edid.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100040
Ben Skeggsfdb751e2014-08-10 04:10:23 +100041#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100042#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100043#include <nvif/cl5070.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100044#include <nvif/cl507d.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100045#include <nvif/event.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100046
Ben Skeggs4dc28132016-05-20 09:22:55 +100047#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100048#include "nouveau_dma.h"
49#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100050#include "nouveau_connector.h"
51#include "nouveau_encoder.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100052#include "nouveau_fence.h"
Ben Skeggs839ca902016-11-04 17:20:36 +100053#include "nouveau_fbcon.h"
Ben Skeggs816af2f2011-11-16 15:48:48 +100054
Ben Skeggs34508f92018-05-08 20:39:47 +100055#include <subdev/bios/dp.h>
56
Ben Skeggsb5a794b2012-10-16 14:18:32 +100057/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100058 * Atomic state
59 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +100060
61struct nv50_outp_atom {
62 struct list_head head;
63
64 struct drm_encoder *encoder;
65 bool flush_disable;
66
Ben Skeggsf88bc9d32018-05-08 20:39:47 +100067 union nv50_outp_atom_mask {
Ben Skeggs839ca902016-11-04 17:20:36 +100068 struct {
69 bool ctrl:1;
70 };
71 u8 mask;
Ben Skeggsf88bc9d32018-05-08 20:39:47 +100072 } set, clr;
Ben Skeggs839ca902016-11-04 17:20:36 +100073};
74
Ben Skeggs3dbd0362016-11-04 17:20:36 +100075/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +100076 * EVO channel
77 *****************************************************************************/
78
Ben Skeggsb5a794b2012-10-16 14:18:32 +100079static int
Ben Skeggsa01ca782015-08-20 14:54:15 +100080nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +100081 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +100082 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100083{
Ben Skeggs41a63402015-08-20 14:54:16 +100084 struct nvif_sclass *sclass;
85 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +100086
Ben Skeggsa01ca782015-08-20 14:54:15 +100087 chan->device = device;
88
Ben Skeggs41a63402015-08-20 14:54:16 +100089 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100090 if (ret < 0)
91 return ret;
92
Ben Skeggs410f3ec2014-08-10 04:10:25 +100093 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +100094 for (i = 0; i < n; i++) {
95 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +100096 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +100097 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +100098 if (ret == 0)
Ben Skeggs01326052017-11-01 03:56:19 +100099 nvif_object_map(&chan->user, NULL, 0);
Ben Skeggs41a63402015-08-20 14:54:16 +1000100 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000101 return ret;
102 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000103 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000104 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000105 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000106
Ben Skeggs41a63402015-08-20 14:54:16 +1000107 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000108 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000109}
110
111static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000112nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000113{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000114 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000115}
116
117/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000118 * DMA EVO channel
119 *****************************************************************************/
120
Ben Skeggs15907002018-05-08 20:39:47 +1000121void
Ben Skeggsf5650472018-05-08 20:39:46 +1000122nv50_dmac_destroy(struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000123{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000124 nvif_object_fini(&dmac->vram);
125 nvif_object_fini(&dmac->sync);
126
127 nv50_chan_destroy(&dmac->base);
128
Ben Skeggsf5650472018-05-08 20:39:46 +1000129 nvif_mem_fini(&dmac->push);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000130}
131
Ben Skeggs15907002018-05-08 20:39:47 +1000132int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000133nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000134 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000135 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000136{
Ben Skeggsf5650472018-05-08 20:39:46 +1000137 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggs648d4df2014-08-10 04:10:27 +1000138 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000139 u8 type = NVIF_MEM_COHERENT;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000140 int ret;
141
Daniel Vetter59ad1462012-12-02 14:49:44 +0100142 mutex_init(&dmac->lock);
143
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000144 /* Pascal added support for 47-bit physical addresses, but some
145 * parts of EVO still only accept 40-bit PAs.
146 *
147 * To avoid issues on systems with large amounts of RAM, and on
148 * systems where an IOMMU maps pages at a high address, we need
149 * to allocate push buffers in VRAM instead.
150 *
151 * This appears to match NVIDIA's behaviour on Pascal.
152 */
153 if (device->info.family == NV_DEVICE_INFO_V0_PASCAL)
154 type |= NVIF_MEM_VRAM;
155
156 ret = nvif_mem_init_map(&cli->mmu, type, 0x1000, &dmac->push);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000157 if (ret)
158 return ret;
159
Ben Skeggsf5650472018-05-08 20:39:46 +1000160 dmac->ptr = dmac->push.object.map.ptr;
161
162 args->pushbuf = nvif_handle(&dmac->push.object);
Ben Skeggsbf81df92015-08-20 14:54:16 +1000163
Ben Skeggsa01ca782015-08-20 14:54:15 +1000164 ret = nv50_chan_create(device, disp, oclass, head, data, size,
165 &dmac->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000166 if (ret)
167 return ret;
168
Ben Skeggsfacaed62018-05-08 20:39:48 +1000169 if (!syncbuf)
170 return 0;
171
Ben Skeggsa01ca782015-08-20 14:54:15 +1000172 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000173 &(struct nv_dma_v0) {
174 .target = NV_DMA_V0_TARGET_VRAM,
175 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000176 .start = syncbuf + 0x0000,
177 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000178 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000179 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000180 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000181 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000182
Ben Skeggsa01ca782015-08-20 14:54:15 +1000183 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000184 &(struct nv_dma_v0) {
185 .target = NV_DMA_V0_TARGET_VRAM,
186 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000187 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000188 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000189 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000190 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000191 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000192 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000193
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000194 return ret;
195}
196
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000197/******************************************************************************
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000198 * EVO channel helpers
199 *****************************************************************************/
Ben Skeggs15907002018-05-08 20:39:47 +1000200u32 *
201evo_wait(struct nv50_dmac *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000202{
Ben Skeggse225f442012-11-21 14:40:21 +1000203 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000204 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000205 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000206
Daniel Vetter59ad1462012-12-02 14:49:44 +0100207 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000208 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000209 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000210
Ben Skeggs0ad72862014-08-10 04:10:22 +1000211 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000212 if (nvif_msec(device, 2000,
213 if (!nvif_rd32(&dmac->base.user, 0x0004))
214 break;
215 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100216 mutex_unlock(&dmac->lock);
Joe Perches8dfe1622017-02-28 04:55:54 -0800217 pr_err("nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000218 return NULL;
219 }
220
221 put = 0;
222 }
223
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000224 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000225}
226
Ben Skeggs15907002018-05-08 20:39:47 +1000227void
228evo_kick(u32 *push, struct nv50_dmac *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000229{
Ben Skeggse225f442012-11-21 14:40:21 +1000230 struct nv50_dmac *dmac = evoc;
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000231
232 /* Push buffer fetches are not coherent with BAR1, we need to ensure
233 * writes have been flushed right through to VRAM before writing PUT.
234 */
235 if (dmac->push.type & NVIF_MEM_VRAM) {
236 struct nvif_device *device = dmac->base.device;
237 nvif_wr32(&device->object, 0x070000, 0x00000001);
238 nvif_msec(device, 2000,
239 if (!(nvif_rd32(&device->object, 0x070000) & 0x00000002))
240 break;
241 );
242 }
243
Ben Skeggs0ad72862014-08-10 04:10:22 +1000244 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100245 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000246}
247
Ben Skeggs438d99e2011-07-05 16:48:06 +1000248/******************************************************************************
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000249 * Output path helpers
Ben Skeggsa91d3222014-12-22 16:30:13 +1000250 *****************************************************************************/
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000251static void
252nv50_outp_release(struct nouveau_encoder *nv_encoder)
253{
254 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
255 struct {
256 struct nv50_disp_mthd_v1 base;
257 } args = {
258 .base.version = 1,
259 .base.method = NV50_DISP_MTHD_V1_RELEASE,
260 .base.hasht = nv_encoder->dcb->hasht,
261 .base.hashm = nv_encoder->dcb->hashm,
262 };
263
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000264 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000265 nv_encoder->or = -1;
266 nv_encoder->link = 0;
267}
268
269static int
270nv50_outp_acquire(struct nouveau_encoder *nv_encoder)
271{
272 struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
273 struct nv50_disp *disp = nv50_disp(drm->dev);
274 struct {
275 struct nv50_disp_mthd_v1 base;
276 struct nv50_disp_acquire_v0 info;
277 } args = {
278 .base.version = 1,
279 .base.method = NV50_DISP_MTHD_V1_ACQUIRE,
280 .base.hasht = nv_encoder->dcb->hasht,
281 .base.hashm = nv_encoder->dcb->hashm,
282 };
283 int ret;
284
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000285 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000286 if (ret) {
287 NV_ERROR(drm, "error acquiring output path: %d\n", ret);
288 return ret;
289 }
290
291 nv_encoder->or = args.info.or;
292 nv_encoder->link = args.info.link;
293 return 0;
294}
295
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000296static int
297nv50_outp_atomic_check_view(struct drm_encoder *encoder,
298 struct drm_crtc_state *crtc_state,
299 struct drm_connector_state *conn_state,
300 struct drm_display_mode *native_mode)
301{
302 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
303 struct drm_display_mode *mode = &crtc_state->mode;
304 struct drm_connector *connector = conn_state->connector;
305 struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
306 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
307
308 NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
309 asyc->scaler.full = false;
310 if (!native_mode)
311 return 0;
312
313 if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
314 switch (connector->connector_type) {
315 case DRM_MODE_CONNECTOR_LVDS:
316 case DRM_MODE_CONNECTOR_eDP:
317 /* Force use of scaler for non-EDID modes. */
318 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
319 break;
320 mode = native_mode;
321 asyc->scaler.full = true;
322 break;
323 default:
324 break;
325 }
326 } else {
327 mode = native_mode;
328 }
329
330 if (!drm_mode_equal(adjusted_mode, mode)) {
331 drm_mode_copy(adjusted_mode, mode);
332 crtc_state->mode_changed = true;
333 }
334
335 return 0;
336}
337
Ben Skeggs839ca902016-11-04 17:20:36 +1000338static int
339nv50_outp_atomic_check(struct drm_encoder *encoder,
340 struct drm_crtc_state *crtc_state,
341 struct drm_connector_state *conn_state)
Ben Skeggsa91d3222014-12-22 16:30:13 +1000342{
Ben Skeggs839ca902016-11-04 17:20:36 +1000343 struct nouveau_connector *nv_connector =
344 nouveau_connector(conn_state->connector);
345 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
346 nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +1000347}
348
349/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +1000350 * DAC
351 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000352static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000353nv50_dac_disable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000354{
Ben Skeggsf20c6652016-11-04 17:20:36 +1000355 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +1000356 struct nv50_core *core = nv50_disp(encoder->dev)->core;
357 if (nv_encoder->crtc)
358 core->func->dac->ctrl(core, nv_encoder->or, 0x00000000, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000359 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000360 nv50_outp_release(nv_encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000361}
362
363static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000364nv50_dac_enable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000365{
366 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
367 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000368 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +1000369 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000370
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000371 nv50_outp_acquire(nv_encoder);
372
Ben Skeggs0a368772018-05-08 20:39:47 +1000373 core->func->dac->ctrl(core, nv_encoder->or, 1 << nv_crtc->index, asyh);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000374 asyh->or.depth = 0;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000375
376 nv_encoder->crtc = encoder->crtc;
377}
378
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000379static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +1000380nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000381{
Ben Skeggsc4abd312014-08-10 04:10:26 +1000382 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000383 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +1000384 struct {
385 struct nv50_disp_mthd_v1 base;
386 struct nv50_disp_dac_load_v0 load;
387 } args = {
388 .base.version = 1,
389 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
390 .base.hasht = nv_encoder->dcb->hasht,
391 .base.hashm = nv_encoder->dcb->hashm,
392 };
393 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +1000394
Ben Skeggsc4abd312014-08-10 04:10:26 +1000395 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
396 if (args.load.data == 0)
397 args.load.data = 340;
398
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000399 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggsc4abd312014-08-10 04:10:26 +1000400 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +1000401 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +1000402
Ben Skeggs35b21d32012-11-08 12:08:55 +1000403 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000404}
405
Ben Skeggsf20c6652016-11-04 17:20:36 +1000406static const struct drm_encoder_helper_funcs
407nv50_dac_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +1000408 .atomic_check = nv50_outp_atomic_check,
409 .enable = nv50_dac_enable,
410 .disable = nv50_dac_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000411 .detect = nv50_dac_detect
412};
413
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000414static void
Ben Skeggse225f442012-11-21 14:40:21 +1000415nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000416{
417 drm_encoder_cleanup(encoder);
418 kfree(encoder);
419}
420
Ben Skeggsf20c6652016-11-04 17:20:36 +1000421static const struct drm_encoder_funcs
422nv50_dac_func = {
Ben Skeggse225f442012-11-21 14:40:21 +1000423 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000424};
425
426static int
Ben Skeggse225f442012-11-21 14:40:21 +1000427nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000428{
Ben Skeggs5ed50202013-02-11 20:15:03 +1000429 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000430 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000431 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000432 struct nouveau_encoder *nv_encoder;
433 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +1000434 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000435
436 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
437 if (!nv_encoder)
438 return -ENOMEM;
439 nv_encoder->dcb = dcbe;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000440
441 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
442 if (bus)
443 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000444
445 encoder = to_drm_encoder(nv_encoder);
446 encoder->possible_crtcs = dcbe->heads;
447 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +1000448 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
449 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000450 drm_encoder_helper_add(encoder, &nv50_dac_help);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000451
452 drm_mode_connector_attach_encoder(connector, encoder);
453 return 0;
454}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000455
456/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +1000457 * Audio
458 *****************************************************************************/
459static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000460nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
461{
462 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
463 struct nv50_disp *disp = nv50_disp(encoder->dev);
464 struct {
465 struct nv50_disp_mthd_v1 base;
466 struct nv50_disp_sor_hda_eld_v0 eld;
467 } args = {
468 .base.version = 1,
469 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
470 .base.hasht = nv_encoder->dcb->hasht,
471 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
472 (0x0100 << nv_crtc->index),
473 };
474
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000475 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggsf20c6652016-11-04 17:20:36 +1000476}
477
478static void
479nv50_audio_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000480{
481 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +1000482 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +1000483 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +1000484 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +1000485 struct __packed {
486 struct {
487 struct nv50_disp_mthd_v1 mthd;
488 struct nv50_disp_sor_hda_eld_v0 eld;
489 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000490 u8 data[sizeof(nv_connector->base.eld)];
491 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +1000492 .base.mthd.version = 1,
493 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
494 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +1000495 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
496 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000497 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000498
499 nv_connector = nouveau_encoder_connector_get(nv_encoder);
500 if (!drm_detect_monitor_audio(nv_connector->edid))
501 return;
502
Ben Skeggs120b0c32014-08-10 04:10:26 +1000503 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +1000504
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000505 nvif_mthd(&disp->disp->object, 0, &args,
Jani Nikula938fd8a2014-10-28 16:20:48 +0200506 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +1000507}
508
Ben Skeggsf20c6652016-11-04 17:20:36 +1000509/******************************************************************************
510 * HDMI
511 *****************************************************************************/
Ben Skeggs78951d22011-11-11 18:13:13 +1000512static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000513nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +1000514{
515 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000516 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +1000517 struct {
518 struct nv50_disp_mthd_v1 base;
Ben Skeggsf20c6652016-11-04 17:20:36 +1000519 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000520 } args = {
521 .base.version = 1,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000522 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
523 .base.hasht = nv_encoder->dcb->hasht,
524 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
525 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000526 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000527
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000528 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +1000529}
530
Ben Skeggs78951d22011-11-11 18:13:13 +1000531static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000532nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000533{
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000534 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
535 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000536 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +1000537 struct {
538 struct nv50_disp_mthd_v1 base;
539 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400540 u8 infoframes[2 * 17]; /* two frames, up to 17 bytes each */
Ben Skeggse00f2232014-08-10 04:10:26 +1000541 } args = {
542 .base.version = 1,
543 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
544 .base.hasht = nv_encoder->dcb->hasht,
545 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
546 (0x0100 << nv_crtc->index),
547 .pwr.state = 1,
548 .pwr.rekey = 56, /* binary driver, and tegra, constant */
549 };
550 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000551 u32 max_ac_packet;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400552 union hdmi_infoframe avi_frame;
553 union hdmi_infoframe vendor_frame;
554 int ret;
555 int size;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000556
557 nv_connector = nouveau_encoder_connector_get(nv_encoder);
558 if (!drm_detect_hdmi_monitor(nv_connector->edid))
559 return;
560
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530561 ret = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame.avi, mode,
562 false);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400563 if (!ret) {
564 /* We have an AVI InfoFrame, populate it to the display */
565 args.pwr.avi_infoframe_length
566 = hdmi_infoframe_pack(&avi_frame, args.infoframes, 17);
567 }
568
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200569 ret = drm_hdmi_vendor_infoframe_from_display_mode(&vendor_frame.vendor.hdmi,
570 &nv_connector->base, mode);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400571 if (!ret) {
572 /* We have a Vendor InfoFrame, populate it to the display */
573 args.pwr.vendor_infoframe_length
574 = hdmi_infoframe_pack(&vendor_frame,
575 args.infoframes
576 + args.pwr.avi_infoframe_length,
577 17);
578 }
579
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000580 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +1000581 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000582 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +1000583 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000584
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400585 size = sizeof(args.base)
586 + sizeof(args.pwr)
587 + args.pwr.avi_infoframe_length
588 + args.pwr.vendor_infoframe_length;
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000589 nvif_mthd(&disp->disp->object, 0, &args, size);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000590 nv50_audio_enable(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +1000591}
592
593/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000594 * MST
595 *****************************************************************************/
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000596#define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
597#define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
598#define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
599
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000600struct nv50_mstm {
601 struct nouveau_encoder *outp;
602
603 struct drm_dp_mst_topology_mgr mgr;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000604 struct nv50_msto *msto[4];
605
606 bool modified;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000607 bool disabled;
608 int links;
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000609};
610
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000611struct nv50_mstc {
612 struct nv50_mstm *mstm;
613 struct drm_dp_mst_port *port;
614 struct drm_connector connector;
615
616 struct drm_display_mode *native;
617 struct edid *edid;
618
619 int pbn;
620};
621
622struct nv50_msto {
623 struct drm_encoder encoder;
624
625 struct nv50_head *head;
626 struct nv50_mstc *mstc;
627 bool disabled;
628};
629
630static struct drm_dp_payload *
631nv50_msto_payload(struct nv50_msto *msto)
632{
633 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
634 struct nv50_mstc *mstc = msto->mstc;
635 struct nv50_mstm *mstm = mstc->mstm;
636 int vcpi = mstc->port->vcpi.vcpi, i;
637
638 NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
639 for (i = 0; i < mstm->mgr.max_payloads; i++) {
640 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
641 NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
642 mstm->outp->base.base.name, i, payload->vcpi,
643 payload->start_slot, payload->num_slots);
644 }
645
646 for (i = 0; i < mstm->mgr.max_payloads; i++) {
647 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
648 if (payload->vcpi == vcpi)
649 return payload;
650 }
651
652 return NULL;
653}
654
655static void
656nv50_msto_cleanup(struct nv50_msto *msto)
657{
658 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
659 struct nv50_mstc *mstc = msto->mstc;
660 struct nv50_mstm *mstm = mstc->mstm;
661
662 NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
663 if (mstc->port && mstc->port->vcpi.vcpi > 0 && !nv50_msto_payload(msto))
664 drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
665 if (msto->disabled) {
666 msto->mstc = NULL;
667 msto->head = NULL;
668 msto->disabled = false;
669 }
670}
671
672static void
673nv50_msto_prepare(struct nv50_msto *msto)
674{
675 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
676 struct nv50_mstc *mstc = msto->mstc;
677 struct nv50_mstm *mstm = mstc->mstm;
678 struct {
679 struct nv50_disp_mthd_v1 base;
680 struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
681 } args = {
682 .base.version = 1,
683 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
684 .base.hasht = mstm->outp->dcb->hasht,
685 .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
686 (0x0100 << msto->head->base.index),
687 };
688
689 NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
690 if (mstc->port && mstc->port->vcpi.vcpi > 0) {
691 struct drm_dp_payload *payload = nv50_msto_payload(msto);
692 if (payload) {
693 args.vcpi.start_slot = payload->start_slot;
694 args.vcpi.num_slots = payload->num_slots;
695 args.vcpi.pbn = mstc->port->vcpi.pbn;
696 args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
697 }
698 }
699
700 NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
701 msto->encoder.name, msto->head->base.base.name,
702 args.vcpi.start_slot, args.vcpi.num_slots,
703 args.vcpi.pbn, args.vcpi.aligned_pbn);
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000704 nvif_mthd(&drm->display->disp.object, 0, &args, sizeof(args));
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000705}
706
707static int
708nv50_msto_atomic_check(struct drm_encoder *encoder,
709 struct drm_crtc_state *crtc_state,
710 struct drm_connector_state *conn_state)
711{
712 struct nv50_mstc *mstc = nv50_mstc(conn_state->connector);
713 struct nv50_mstm *mstm = mstc->mstm;
714 int bpp = conn_state->connector->display_info.bpc * 3;
715 int slots;
716
717 mstc->pbn = drm_dp_calc_pbn_mode(crtc_state->adjusted_mode.clock, bpp);
718
719 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
720 if (slots < 0)
721 return slots;
722
723 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
724 mstc->native);
725}
726
727static void
728nv50_msto_enable(struct drm_encoder *encoder)
729{
730 struct nv50_head *head = nv50_head(encoder->crtc);
731 struct nv50_msto *msto = nv50_msto(encoder);
732 struct nv50_mstc *mstc = NULL;
733 struct nv50_mstm *mstm = NULL;
734 struct drm_connector *connector;
Gustavo Padovan875dd622017-05-11 16:10:46 -0300735 struct drm_connector_list_iter conn_iter;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000736 u8 proto, depth;
737 int slots;
738 bool r;
739
Gustavo Padovan875dd622017-05-11 16:10:46 -0300740 drm_connector_list_iter_begin(encoder->dev, &conn_iter);
741 drm_for_each_connector_iter(connector, &conn_iter) {
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000742 if (connector->state->best_encoder == &msto->encoder) {
743 mstc = nv50_mstc(connector);
744 mstm = mstc->mstm;
745 break;
746 }
747 }
Gustavo Padovan875dd622017-05-11 16:10:46 -0300748 drm_connector_list_iter_end(&conn_iter);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000749
750 if (WARN_ON(!mstc))
751 return;
752
Pandiyan, Dhinakaran1e797f52017-03-16 00:10:26 -0700753 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
754 r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, mstc->pbn, slots);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000755 WARN_ON(!r);
756
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000757 if (!mstm->links++)
758 nv50_outp_acquire(mstm->outp);
759
760 if (mstm->outp->link & 1)
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000761 proto = 0x8;
762 else
763 proto = 0x9;
764
765 switch (mstc->connector.display_info.bpc) {
766 case 6: depth = 0x2; break;
767 case 8: depth = 0x5; break;
768 case 10:
769 default: depth = 0x6; break;
770 }
771
772 mstm->outp->update(mstm->outp, head->base.index,
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000773 nv50_head_atom(head->base.base.state), proto, depth);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000774
775 msto->head = head;
776 msto->mstc = mstc;
777 mstm->modified = true;
778}
779
780static void
781nv50_msto_disable(struct drm_encoder *encoder)
782{
783 struct nv50_msto *msto = nv50_msto(encoder);
784 struct nv50_mstc *mstc = msto->mstc;
785 struct nv50_mstm *mstm = mstc->mstm;
786
787 if (mstc->port)
788 drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
789
790 mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
791 mstm->modified = true;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000792 if (!--mstm->links)
793 mstm->disabled = true;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000794 msto->disabled = true;
795}
796
797static const struct drm_encoder_helper_funcs
798nv50_msto_help = {
799 .disable = nv50_msto_disable,
800 .enable = nv50_msto_enable,
801 .atomic_check = nv50_msto_atomic_check,
802};
803
804static void
805nv50_msto_destroy(struct drm_encoder *encoder)
806{
807 struct nv50_msto *msto = nv50_msto(encoder);
808 drm_encoder_cleanup(&msto->encoder);
809 kfree(msto);
810}
811
812static const struct drm_encoder_funcs
813nv50_msto = {
814 .destroy = nv50_msto_destroy,
815};
816
817static int
818nv50_msto_new(struct drm_device *dev, u32 heads, const char *name, int id,
819 struct nv50_msto **pmsto)
820{
821 struct nv50_msto *msto;
822 int ret;
823
824 if (!(msto = *pmsto = kzalloc(sizeof(*msto), GFP_KERNEL)))
825 return -ENOMEM;
826
827 ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
828 DRM_MODE_ENCODER_DPMST, "%s-mst-%d", name, id);
829 if (ret) {
830 kfree(*pmsto);
831 *pmsto = NULL;
832 return ret;
833 }
834
835 drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
836 msto->encoder.possible_crtcs = heads;
837 return 0;
838}
839
840static struct drm_encoder *
841nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
842 struct drm_connector_state *connector_state)
843{
844 struct nv50_head *head = nv50_head(connector_state->crtc);
845 struct nv50_mstc *mstc = nv50_mstc(connector);
846 if (mstc->port) {
847 struct nv50_mstm *mstm = mstc->mstm;
848 return &mstm->msto[head->base.index]->encoder;
849 }
850 return NULL;
851}
852
853static struct drm_encoder *
854nv50_mstc_best_encoder(struct drm_connector *connector)
855{
856 struct nv50_mstc *mstc = nv50_mstc(connector);
857 if (mstc->port) {
858 struct nv50_mstm *mstm = mstc->mstm;
859 return &mstm->msto[0]->encoder;
860 }
861 return NULL;
862}
863
864static enum drm_mode_status
865nv50_mstc_mode_valid(struct drm_connector *connector,
866 struct drm_display_mode *mode)
867{
868 return MODE_OK;
869}
870
871static int
872nv50_mstc_get_modes(struct drm_connector *connector)
873{
874 struct nv50_mstc *mstc = nv50_mstc(connector);
875 int ret = 0;
876
877 mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
878 drm_mode_connector_update_edid_property(&mstc->connector, mstc->edid);
Jani Nikulad471ed02017-11-01 16:21:02 +0200879 if (mstc->edid)
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000880 ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000881
882 if (!mstc->connector.display_info.bpc)
883 mstc->connector.display_info.bpc = 8;
884
885 if (mstc->native)
886 drm_mode_destroy(mstc->connector.dev, mstc->native);
887 mstc->native = nouveau_conn_native_mode(&mstc->connector);
888 return ret;
889}
890
891static const struct drm_connector_helper_funcs
892nv50_mstc_help = {
893 .get_modes = nv50_mstc_get_modes,
894 .mode_valid = nv50_mstc_mode_valid,
895 .best_encoder = nv50_mstc_best_encoder,
896 .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
897};
898
899static enum drm_connector_status
900nv50_mstc_detect(struct drm_connector *connector, bool force)
901{
902 struct nv50_mstc *mstc = nv50_mstc(connector);
903 if (!mstc->port)
904 return connector_status_disconnected;
905 return drm_dp_mst_detect_port(connector, mstc->port->mgr, mstc->port);
906}
907
908static void
909nv50_mstc_destroy(struct drm_connector *connector)
910{
911 struct nv50_mstc *mstc = nv50_mstc(connector);
912 drm_connector_cleanup(&mstc->connector);
913 kfree(mstc);
914}
915
916static const struct drm_connector_funcs
917nv50_mstc = {
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000918 .reset = nouveau_conn_reset,
919 .detect = nv50_mstc_detect,
920 .fill_modes = drm_helper_probe_single_connector_modes,
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000921 .destroy = nv50_mstc_destroy,
922 .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
923 .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
924 .atomic_set_property = nouveau_conn_atomic_set_property,
925 .atomic_get_property = nouveau_conn_atomic_get_property,
926};
927
928static int
929nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
930 const char *path, struct nv50_mstc **pmstc)
931{
932 struct drm_device *dev = mstm->outp->base.base.dev;
933 struct nv50_mstc *mstc;
934 int ret, i;
935
936 if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
937 return -ENOMEM;
938 mstc->mstm = mstm;
939 mstc->port = port;
940
941 ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
942 DRM_MODE_CONNECTOR_DisplayPort);
943 if (ret) {
944 kfree(*pmstc);
945 *pmstc = NULL;
946 return ret;
947 }
948
949 drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
950
951 mstc->connector.funcs->reset(&mstc->connector);
952 nouveau_conn_attach_properties(&mstc->connector);
953
Colin Ian King27a451e2017-08-17 23:03:23 +0100954 for (i = 0; i < ARRAY_SIZE(mstm->msto) && mstm->msto[i]; i++)
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000955 drm_mode_connector_attach_encoder(&mstc->connector, &mstm->msto[i]->encoder);
956
957 drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
958 drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
959 drm_mode_connector_set_path_property(&mstc->connector, path);
960 return 0;
961}
962
963static void
964nv50_mstm_cleanup(struct nv50_mstm *mstm)
965{
966 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
967 struct drm_encoder *encoder;
968 int ret;
969
970 NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
971 ret = drm_dp_check_act_status(&mstm->mgr);
972
973 ret = drm_dp_update_payload_part2(&mstm->mgr);
974
975 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
976 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
977 struct nv50_msto *msto = nv50_msto(encoder);
978 struct nv50_mstc *mstc = msto->mstc;
979 if (mstc && mstc->mstm == mstm)
980 nv50_msto_cleanup(msto);
981 }
982 }
983
984 mstm->modified = false;
985}
986
987static void
988nv50_mstm_prepare(struct nv50_mstm *mstm)
989{
990 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
991 struct drm_encoder *encoder;
992 int ret;
993
994 NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
995 ret = drm_dp_update_payload_part1(&mstm->mgr);
996
997 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
998 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
999 struct nv50_msto *msto = nv50_msto(encoder);
1000 struct nv50_mstc *mstc = msto->mstc;
1001 if (mstc && mstc->mstm == mstm)
1002 nv50_msto_prepare(msto);
1003 }
1004 }
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001005
1006 if (mstm->disabled) {
1007 if (!mstm->links)
1008 nv50_outp_release(mstm->outp);
1009 mstm->disabled = false;
1010 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001011}
1012
1013static void
1014nv50_mstm_hotplug(struct drm_dp_mst_topology_mgr *mgr)
1015{
1016 struct nv50_mstm *mstm = nv50_mstm(mgr);
1017 drm_kms_helper_hotplug_event(mstm->outp->base.base.dev);
1018}
1019
1020static void
1021nv50_mstm_destroy_connector(struct drm_dp_mst_topology_mgr *mgr,
1022 struct drm_connector *connector)
1023{
1024 struct nouveau_drm *drm = nouveau_drm(connector->dev);
1025 struct nv50_mstc *mstc = nv50_mstc(connector);
1026
1027 drm_connector_unregister(&mstc->connector);
1028
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001029 drm_fb_helper_remove_one_connector(&drm->fbcon->helper, &mstc->connector);
Lyude Paul352672d2018-05-02 19:38:48 -04001030
1031 drm_modeset_lock(&drm->dev->mode_config.connection_mutex, NULL);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001032 mstc->port = NULL;
Lyude Paul352672d2018-05-02 19:38:48 -04001033 drm_modeset_unlock(&drm->dev->mode_config.connection_mutex);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001034
kbuild test robot01981ae2018-05-18 18:51:32 +02001035 drm_connector_put(&mstc->connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001036}
1037
1038static void
1039nv50_mstm_register_connector(struct drm_connector *connector)
1040{
1041 struct nouveau_drm *drm = nouveau_drm(connector->dev);
1042
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001043 drm_fb_helper_add_one_connector(&drm->fbcon->helper, connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001044
1045 drm_connector_register(connector);
1046}
1047
1048static struct drm_connector *
1049nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
1050 struct drm_dp_mst_port *port, const char *path)
1051{
1052 struct nv50_mstm *mstm = nv50_mstm(mgr);
1053 struct nv50_mstc *mstc;
1054 int ret;
1055
1056 ret = nv50_mstc_new(mstm, port, path, &mstc);
1057 if (ret) {
1058 if (mstc)
1059 mstc->connector.funcs->destroy(&mstc->connector);
1060 return NULL;
1061 }
1062
1063 return &mstc->connector;
1064}
1065
1066static const struct drm_dp_mst_topology_cbs
1067nv50_mstm = {
1068 .add_connector = nv50_mstm_add_connector,
1069 .register_connector = nv50_mstm_register_connector,
1070 .destroy_connector = nv50_mstm_destroy_connector,
1071 .hotplug = nv50_mstm_hotplug,
1072};
1073
1074void
1075nv50_mstm_service(struct nv50_mstm *mstm)
1076{
Ben Skeggs227f66d2017-10-03 16:24:28 +10001077 struct drm_dp_aux *aux = mstm ? mstm->mgr.aux : NULL;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001078 bool handled = true;
1079 int ret;
1080 u8 esi[8] = {};
1081
Ben Skeggs227f66d2017-10-03 16:24:28 +10001082 if (!aux)
1083 return;
1084
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001085 while (handled) {
1086 ret = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
1087 if (ret != 8) {
1088 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
1089 return;
1090 }
1091
1092 drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
1093 if (!handled)
1094 break;
1095
1096 drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1], 3);
1097 }
1098}
1099
1100void
1101nv50_mstm_remove(struct nv50_mstm *mstm)
1102{
1103 if (mstm)
1104 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
1105}
1106
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001107static int
1108nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
1109{
1110 struct nouveau_encoder *outp = mstm->outp;
1111 struct {
1112 struct nv50_disp_mthd_v1 base;
1113 struct nv50_disp_sor_dp_mst_link_v0 mst;
1114 } args = {
1115 .base.version = 1,
1116 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
1117 .base.hasht = outp->dcb->hasht,
1118 .base.hashm = outp->dcb->hashm,
1119 .mst.state = state,
1120 };
1121 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001122 struct nvif_object *disp = &drm->display->disp.object;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001123 int ret;
1124
1125 if (dpcd >= 0x12) {
1126 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
1127 if (ret < 0)
1128 return ret;
1129
1130 dpcd &= ~DP_MST_EN;
1131 if (state)
1132 dpcd |= DP_MST_EN;
1133
1134 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
1135 if (ret < 0)
1136 return ret;
1137 }
1138
1139 return nvif_mthd(disp, 0, &args, sizeof(args));
1140}
1141
1142int
1143nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
1144{
1145 int ret, state = 0;
1146
1147 if (!mstm)
1148 return 0;
1149
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10001150 if (dpcd[0] >= 0x12) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001151 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
1152 if (ret < 0)
1153 return ret;
1154
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10001155 if (!(dpcd[1] & DP_MST_CAP))
1156 dpcd[0] = 0x11;
1157 else
1158 state = allow;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001159 }
1160
1161 ret = nv50_mstm_enable(mstm, dpcd[0], state);
1162 if (ret)
1163 return ret;
1164
1165 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
1166 if (ret)
1167 return nv50_mstm_enable(mstm, dpcd[0], 0);
1168
1169 return mstm->mgr.mst_state;
1170}
1171
1172static void
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001173nv50_mstm_fini(struct nv50_mstm *mstm)
1174{
1175 if (mstm && mstm->mgr.mst_state)
1176 drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
1177}
1178
1179static void
1180nv50_mstm_init(struct nv50_mstm *mstm)
1181{
1182 if (mstm && mstm->mgr.mst_state)
1183 drm_dp_mst_topology_mgr_resume(&mstm->mgr);
1184}
1185
1186static void
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001187nv50_mstm_del(struct nv50_mstm **pmstm)
1188{
1189 struct nv50_mstm *mstm = *pmstm;
1190 if (mstm) {
1191 kfree(*pmstm);
1192 *pmstm = NULL;
1193 }
1194}
1195
1196static int
1197nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
1198 int conn_base_id, struct nv50_mstm **pmstm)
1199{
1200 const int max_payloads = hweight8(outp->dcb->heads);
1201 struct drm_device *dev = outp->base.base.dev;
1202 struct nv50_mstm *mstm;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001203 int ret, i;
1204 u8 dpcd;
1205
1206 /* This is a workaround for some monitors not functioning
1207 * correctly in MST mode on initial module load. I think
1208 * some bad interaction with the VBIOS may be responsible.
1209 *
1210 * A good ol' off and on again seems to work here ;)
1211 */
1212 ret = drm_dp_dpcd_readb(aux, DP_DPCD_REV, &dpcd);
1213 if (ret >= 0 && dpcd >= 0x12)
1214 drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001215
1216 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
1217 return -ENOMEM;
1218 mstm->outp = outp;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001219 mstm->mgr.cbs = &nv50_mstm;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001220
Dhinakaran Pandiyan7b0a89a2017-01-24 15:49:29 -08001221 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001222 max_payloads, conn_base_id);
1223 if (ret)
1224 return ret;
1225
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001226 for (i = 0; i < max_payloads; i++) {
1227 ret = nv50_msto_new(dev, outp->dcb->heads, outp->base.base.name,
1228 i, &mstm->msto[i]);
1229 if (ret)
1230 return ret;
1231 }
1232
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001233 return 0;
1234}
1235
1236/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001237 * SOR
1238 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001239static void
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001240nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001241 struct nv50_head_atom *asyh, u8 proto, u8 depth)
Ben Skeggse84a35a2014-06-05 10:59:55 +10001242{
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10001243 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
Ben Skeggs0a368772018-05-08 20:39:47 +10001244 struct nv50_core *core = disp->core;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001245
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001246 if (!asyh) {
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001247 nv_encoder->ctrl &= ~BIT(head);
1248 if (!(nv_encoder->ctrl & 0x0000000f))
1249 nv_encoder->ctrl = 0;
1250 } else {
1251 nv_encoder->ctrl |= proto << 8;
1252 nv_encoder->ctrl |= BIT(head);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001253 asyh->or.depth = depth;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001254 }
1255
Ben Skeggs0a368772018-05-08 20:39:47 +10001256 core->func->sor->ctrl(core, nv_encoder->or, nv_encoder->ctrl, asyh);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001257}
1258
1259static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001260nv50_sor_disable(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001261{
1262 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001263 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001264
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001265 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001266
1267 if (nv_crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001268 struct nvkm_i2c_aux *aux = nv_encoder->aux;
1269 u8 pwr;
1270
1271 if (aux) {
1272 int ret = nvkm_rdaux(aux, DP_SET_POWER, &pwr, 1);
1273 if (ret == 0) {
1274 pwr &= ~DP_SET_POWER_MASK;
1275 pwr |= DP_SET_POWER_D3;
1276 nvkm_wraux(aux, DP_SET_POWER, &pwr, 1);
1277 }
1278 }
1279
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001280 nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001281 nv50_audio_disable(encoder, nv_crtc);
1282 nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001283 nv50_outp_release(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001284 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001285}
1286
1287static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001288nv50_sor_enable(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001289{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001290 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1291 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001292 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
1293 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001294 struct {
1295 struct nv50_disp_mthd_v1 base;
1296 struct nv50_disp_sor_lvds_script_v0 lvds;
1297 } lvds = {
1298 .base.version = 1,
1299 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1300 .base.hasht = nv_encoder->dcb->hasht,
1301 .base.hashm = nv_encoder->dcb->hashm,
1302 };
Ben Skeggse225f442012-11-21 14:40:21 +10001303 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001304 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001305 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001306 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001307 struct nvbios *bios = &drm->vbios;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001308 u8 proto = 0xf;
1309 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001310
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001311 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001312 nv_encoder->crtc = encoder->crtc;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001313 nv50_outp_acquire(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001314
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001315 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001316 case DCB_OUTPUT_TMDS:
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001317 if (nv_encoder->link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05001318 proto = 0x1;
1319 /* Only enable dual-link if:
1320 * - Need to (i.e. rate > 165MHz)
1321 * - DCB says we can
1322 * - Not an HDMI monitor, since there's no dual-link
1323 * on HDMI.
1324 */
1325 if (mode->clock >= 165000 &&
1326 nv_encoder->dcb->duallink_possible &&
1327 !drm_detect_hdmi_monitor(nv_connector->edid))
1328 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001329 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001330 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001331 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001332
Ben Skeggsf20c6652016-11-04 17:20:36 +10001333 nv50_hdmi_enable(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001334 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001335 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001336 proto = 0x0;
1337
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001338 if (bios->fp_no_ddc) {
1339 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001340 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001341 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001342 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001343 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001344 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001345 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001346 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001347 } else
1348 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001349 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001350 }
1351
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001352 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001353 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001354 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001355 } else {
1356 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001357 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001358 }
1359
1360 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001361 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001362 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001363
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001364 nvif_mthd(&disp->disp->object, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001365 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001366 case DCB_OUTPUT_DP:
Ben Skeggsf20c6652016-11-04 17:20:36 +10001367 if (nv_connector->base.display_info.bpc == 6)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001368 depth = 0x2;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001369 else
1370 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001371 depth = 0x5;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001372 else
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001373 depth = 0x6;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001374
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001375 if (nv_encoder->link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001376 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001377 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001378 proto = 0x9;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001379
1380 nv50_audio_enable(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001381 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001382 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001383 BUG();
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001384 break;
1385 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10001386
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001387 nv_encoder->update(nv_encoder, nv_crtc->index, asyh, proto, depth);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001388}
1389
Ben Skeggsf20c6652016-11-04 17:20:36 +10001390static const struct drm_encoder_helper_funcs
1391nv50_sor_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001392 .atomic_check = nv50_outp_atomic_check,
1393 .enable = nv50_sor_enable,
1394 .disable = nv50_sor_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001395};
1396
Ben Skeggs83fc0832011-07-05 13:08:40 +10001397static void
Ben Skeggse225f442012-11-21 14:40:21 +10001398nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001399{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001400 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1401 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001402 drm_encoder_cleanup(encoder);
1403 kfree(encoder);
1404}
1405
Ben Skeggsf20c6652016-11-04 17:20:36 +10001406static const struct drm_encoder_funcs
1407nv50_sor_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10001408 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10001409};
1410
1411static int
Ben Skeggse225f442012-11-21 14:40:21 +10001412nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001413{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001414 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10001415 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs34508f92018-05-08 20:39:47 +10001416 struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001417 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001418 struct nouveau_encoder *nv_encoder;
1419 struct drm_encoder *encoder;
Ben Skeggs34508f92018-05-08 20:39:47 +10001420 u8 ver, hdr, cnt, len;
1421 u32 data;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001422 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001423
1424 switch (dcbe->type) {
1425 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
1426 case DCB_OUTPUT_TMDS:
1427 case DCB_OUTPUT_DP:
1428 default:
1429 type = DRM_MODE_ENCODER_TMDS;
1430 break;
1431 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001432
1433 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1434 if (!nv_encoder)
1435 return -ENOMEM;
1436 nv_encoder->dcb = dcbe;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001437 nv_encoder->update = nv50_sor_update;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001438
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001439 encoder = to_drm_encoder(nv_encoder);
1440 encoder->possible_crtcs = dcbe->heads;
1441 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001442 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
1443 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001444 drm_encoder_helper_add(encoder, &nv50_sor_help);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001445
1446 drm_mode_connector_attach_encoder(connector, encoder);
1447
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001448 if (dcbe->type == DCB_OUTPUT_DP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10001449 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001450 struct nvkm_i2c_aux *aux =
1451 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
1452 if (aux) {
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001453 if (disp->disp->object.oclass < GF110_DISP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10001454 /* HW has no support for address-only
1455 * transactions, so we're required to
1456 * use custom I2C-over-AUX code.
1457 */
1458 nv_encoder->i2c = &aux->i2c;
1459 } else {
1460 nv_encoder->i2c = &nv_connector->aux.ddc;
1461 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001462 nv_encoder->aux = aux;
1463 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001464
Ben Skeggs34508f92018-05-08 20:39:47 +10001465 if ((data = nvbios_dp_table(bios, &ver, &hdr, &cnt, &len)) &&
1466 ver >= 0x40 && (nvbios_rd08(bios, data + 0x08) & 0x04)) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001467 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
1468 nv_connector->base.base.id,
1469 &nv_encoder->dp.mstm);
1470 if (ret)
1471 return ret;
1472 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001473 } else {
1474 struct nvkm_i2c_bus *bus =
1475 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
1476 if (bus)
1477 nv_encoder->i2c = &bus->i2c;
1478 }
1479
Ben Skeggs83fc0832011-07-05 13:08:40 +10001480 return 0;
1481}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001482
1483/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10001484 * PIOR
1485 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +10001486static int
1487nv50_pior_atomic_check(struct drm_encoder *encoder,
1488 struct drm_crtc_state *crtc_state,
1489 struct drm_connector_state *conn_state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001490{
Ben Skeggs839ca902016-11-04 17:20:36 +10001491 int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
1492 if (ret)
1493 return ret;
1494 crtc_state->adjusted_mode.clock *= 2;
1495 return 0;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001496}
1497
1498static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001499nv50_pior_disable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001500{
Ben Skeggsf20c6652016-11-04 17:20:36 +10001501 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +10001502 struct nv50_core *core = nv50_disp(encoder->dev)->core;
1503 if (nv_encoder->crtc)
1504 core->func->pior->ctrl(core, nv_encoder->or, 0x00000000, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001505 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001506 nv50_outp_release(nv_encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001507}
1508
1509static void
Ben Skeggs839ca902016-11-04 17:20:36 +10001510nv50_pior_enable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001511{
Ben Skeggseb6313a2013-02-11 09:52:58 +10001512 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1513 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1514 struct nouveau_connector *nv_connector;
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001515 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +10001516 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001517 u8 owner = 1 << nv_crtc->index;
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001518 u8 proto;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001519
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001520 nv50_outp_acquire(nv_encoder);
1521
Ben Skeggseb6313a2013-02-11 09:52:58 +10001522 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1523 switch (nv_connector->base.display_info.bpc) {
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001524 case 10: asyh->or.depth = 0x6; break;
1525 case 8: asyh->or.depth = 0x5; break;
1526 case 6: asyh->or.depth = 0x2; break;
1527 default: asyh->or.depth = 0x0; break;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001528 }
1529
1530 switch (nv_encoder->dcb->type) {
1531 case DCB_OUTPUT_TMDS:
1532 case DCB_OUTPUT_DP:
1533 proto = 0x0;
1534 break;
1535 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001536 BUG();
Ben Skeggseb6313a2013-02-11 09:52:58 +10001537 break;
1538 }
1539
Ben Skeggs0a368772018-05-08 20:39:47 +10001540 core->func->pior->ctrl(core, nv_encoder->or, (proto << 8) | owner, asyh);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001541 nv_encoder->crtc = encoder->crtc;
1542}
1543
Ben Skeggsf20c6652016-11-04 17:20:36 +10001544static const struct drm_encoder_helper_funcs
1545nv50_pior_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001546 .atomic_check = nv50_pior_atomic_check,
1547 .enable = nv50_pior_enable,
1548 .disable = nv50_pior_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001549};
Ben Skeggseb6313a2013-02-11 09:52:58 +10001550
1551static void
1552nv50_pior_destroy(struct drm_encoder *encoder)
1553{
1554 drm_encoder_cleanup(encoder);
1555 kfree(encoder);
1556}
1557
Ben Skeggsf20c6652016-11-04 17:20:36 +10001558static const struct drm_encoder_funcs
1559nv50_pior_func = {
Ben Skeggseb6313a2013-02-11 09:52:58 +10001560 .destroy = nv50_pior_destroy,
1561};
1562
1563static int
1564nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
1565{
1566 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001567 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001568 struct nvkm_i2c_bus *bus = NULL;
1569 struct nvkm_i2c_aux *aux = NULL;
1570 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001571 struct nouveau_encoder *nv_encoder;
1572 struct drm_encoder *encoder;
1573 int type;
1574
1575 switch (dcbe->type) {
1576 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001577 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
1578 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001579 type = DRM_MODE_ENCODER_TMDS;
1580 break;
1581 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001582 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
Ben Skeggs62b290f2018-05-08 20:39:47 +10001583 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001584 type = DRM_MODE_ENCODER_TMDS;
1585 break;
1586 default:
1587 return -ENODEV;
1588 }
1589
1590 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1591 if (!nv_encoder)
1592 return -ENOMEM;
1593 nv_encoder->dcb = dcbe;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001594 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001595 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001596
1597 encoder = to_drm_encoder(nv_encoder);
1598 encoder->possible_crtcs = dcbe->heads;
1599 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001600 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
1601 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001602 drm_encoder_helper_add(encoder, &nv50_pior_help);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001603
1604 drm_mode_connector_attach_encoder(connector, encoder);
1605 return 0;
1606}
1607
1608/******************************************************************************
Ben Skeggs839ca902016-11-04 17:20:36 +10001609 * Atomic
1610 *****************************************************************************/
1611
1612static void
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001613nv50_disp_atomic_commit_core(struct nouveau_drm *drm, u32 *interlock)
Ben Skeggs839ca902016-11-04 17:20:36 +10001614{
1615 struct nv50_disp *disp = nv50_disp(drm->dev);
Ben Skeggs09e1b782018-05-08 20:39:47 +10001616 struct nv50_core *core = disp->core;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001617 struct nv50_mstm *mstm;
1618 struct drm_encoder *encoder;
Ben Skeggs839ca902016-11-04 17:20:36 +10001619
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001620 NV_ATOMIC(drm, "commit core %08x\n", interlock[NV50_DISP_INTERLOCK_BASE]);
Ben Skeggs839ca902016-11-04 17:20:36 +10001621
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001622 drm_for_each_encoder(encoder, drm->dev) {
1623 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
1624 mstm = nouveau_encoder(encoder)->dp.mstm;
1625 if (mstm && mstm->modified)
1626 nv50_mstm_prepare(mstm);
1627 }
1628 }
1629
Ben Skeggs09e1b782018-05-08 20:39:47 +10001630 core->func->ntfy_init(disp->sync, NV50_DISP_CORE_NTFY);
1631 core->func->update(core, interlock, true);
1632 if (core->func->ntfy_wait_done(disp->sync, NV50_DISP_CORE_NTFY,
1633 disp->core->chan.base.device))
1634 NV_ERROR(drm, "core notifier timeout\n");
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001635
1636 drm_for_each_encoder(encoder, drm->dev) {
1637 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
1638 mstm = nouveau_encoder(encoder)->dp.mstm;
1639 if (mstm && mstm->modified)
1640 nv50_mstm_cleanup(mstm);
1641 }
1642 }
Ben Skeggs839ca902016-11-04 17:20:36 +10001643}
1644
1645static void
1646nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
1647{
1648 struct drm_device *dev = state->dev;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001649 struct drm_crtc_state *new_crtc_state, *old_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001650 struct drm_crtc *crtc;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001651 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001652 struct drm_plane *plane;
1653 struct nouveau_drm *drm = nouveau_drm(dev);
1654 struct nv50_disp *disp = nv50_disp(dev);
1655 struct nv50_atom *atom = nv50_atom(state);
1656 struct nv50_outp_atom *outp, *outt;
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001657 u32 interlock[NV50_DISP_INTERLOCK__SIZE] = {};
Ben Skeggs839ca902016-11-04 17:20:36 +10001658 int i;
1659
1660 NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
1661 drm_atomic_helper_wait_for_fences(dev, state, false);
1662 drm_atomic_helper_wait_for_dependencies(state);
1663 drm_atomic_helper_update_legacy_modeset_state(dev, state);
1664
1665 if (atom->lock_core)
1666 mutex_lock(&disp->mutex);
1667
1668 /* Disable head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001669 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001670 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001671 struct nv50_head *head = nv50_head(crtc);
1672
1673 NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
1674 asyh->clr.mask, asyh->set.mask);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001675 if (old_crtc_state->active && !new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001676 drm_crtc_vblank_off(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001677
1678 if (asyh->clr.mask) {
1679 nv50_head_flush_clr(head, asyh, atom->flush_disable);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001680 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001681 }
1682 }
1683
1684 /* Disable plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001685 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1686 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001687 struct nv50_wndw *wndw = nv50_wndw(plane);
1688
1689 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
1690 asyw->clr.mask, asyw->set.mask);
1691 if (!asyw->clr.mask)
1692 continue;
1693
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001694 nv50_wndw_flush_clr(wndw, interlock, atom->flush_disable, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001695 }
1696
1697 /* Disable output path(s). */
1698 list_for_each_entry(outp, &atom->outp, head) {
1699 const struct drm_encoder_helper_funcs *help;
1700 struct drm_encoder *encoder;
1701
1702 encoder = outp->encoder;
1703 help = encoder->helper_private;
1704
1705 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
1706 outp->clr.mask, outp->set.mask);
1707
1708 if (outp->clr.mask) {
1709 help->disable(encoder);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001710 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001711 if (outp->flush_disable) {
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001712 nv50_disp_atomic_commit_core(drm, interlock);
1713 memset(interlock, 0x00, sizeof(interlock));
Ben Skeggs839ca902016-11-04 17:20:36 +10001714 }
1715 }
1716 }
1717
1718 /* Flush disable. */
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001719 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001720 if (atom->flush_disable) {
Ben Skeggs04fc14b2018-05-08 20:39:47 +10001721 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1722 struct nv50_wndw *wndw = nv50_wndw(plane);
1723 if (interlock[wndw->interlock.type] & wndw->interlock.data) {
1724 if (wndw->func->update)
1725 wndw->func->update(wndw, interlock);
1726 }
1727 }
1728
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001729 nv50_disp_atomic_commit_core(drm, interlock);
1730 memset(interlock, 0x00, sizeof(interlock));
Ben Skeggs839ca902016-11-04 17:20:36 +10001731 }
1732 }
1733
1734 /* Update output path(s). */
1735 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
1736 const struct drm_encoder_helper_funcs *help;
1737 struct drm_encoder *encoder;
1738
1739 encoder = outp->encoder;
1740 help = encoder->helper_private;
1741
1742 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
1743 outp->set.mask, outp->clr.mask);
1744
1745 if (outp->set.mask) {
1746 help->enable(encoder);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001747 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001748 }
1749
1750 list_del(&outp->head);
1751 kfree(outp);
1752 }
1753
1754 /* Update head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001755 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001756 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001757 struct nv50_head *head = nv50_head(crtc);
1758
1759 NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
1760 asyh->set.mask, asyh->clr.mask);
1761
1762 if (asyh->set.mask) {
1763 nv50_head_flush_set(head, asyh);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001764 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10001765 }
Ben Skeggs839ca902016-11-04 17:20:36 +10001766
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001767 if (new_crtc_state->active) {
1768 if (!old_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001769 drm_crtc_vblank_on(crtc);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001770 if (new_crtc_state->event)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001771 drm_crtc_vblank_get(crtc);
1772 }
Ben Skeggs2b507892017-01-24 09:32:26 +10001773 }
1774
Ben Skeggs839ca902016-11-04 17:20:36 +10001775 /* Update plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001776 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1777 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001778 struct nv50_wndw *wndw = nv50_wndw(plane);
1779
1780 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
1781 asyw->set.mask, asyw->clr.mask);
1782 if ( !asyw->set.mask &&
1783 (!asyw->clr.mask || atom->flush_disable))
1784 continue;
1785
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001786 nv50_wndw_flush_set(wndw, interlock, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001787 }
1788
1789 /* Flush update. */
Ben Skeggs04fc14b2018-05-08 20:39:47 +10001790 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1791 struct nv50_wndw *wndw = nv50_wndw(plane);
1792 if (interlock[wndw->interlock.type] & wndw->interlock.data) {
1793 if (wndw->func->update)
1794 wndw->func->update(wndw, interlock);
1795 }
1796 }
1797
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001798 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
1799 if (interlock[NV50_DISP_INTERLOCK_BASE] ||
1800 !atom->state.legacy_cursor_update)
1801 nv50_disp_atomic_commit_core(drm, interlock);
Ben Skeggs09e1b782018-05-08 20:39:47 +10001802 else
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10001803 disp->core->func->update(disp->core, interlock, false);
Ben Skeggs839ca902016-11-04 17:20:36 +10001804 }
1805
1806 if (atom->lock_core)
1807 mutex_unlock(&disp->mutex);
1808
1809 /* Wait for HW to signal completion. */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001810 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1811 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001812 struct nv50_wndw *wndw = nv50_wndw(plane);
1813 int ret = nv50_wndw_wait_armed(wndw, asyw);
1814 if (ret)
1815 NV_ERROR(drm, "%s: timeout\n", plane->name);
1816 }
1817
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001818 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
1819 if (new_crtc_state->event) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001820 unsigned long flags;
Mario Kleinerbd9f6602016-11-23 07:58:54 +01001821 /* Get correct count/ts if racing with vblank irq */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001822 if (new_crtc_state->active)
Dave Airlie0c697fa2017-08-15 16:16:58 +10001823 drm_crtc_accurate_vblank_count(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001824 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001825 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Ben Skeggs839ca902016-11-04 17:20:36 +10001826 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001827
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001828 new_crtc_state->event = NULL;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02001829 if (new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10001830 drm_crtc_vblank_put(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10001831 }
1832 }
1833
1834 drm_atomic_helper_commit_hw_done(state);
1835 drm_atomic_helper_cleanup_planes(dev, state);
1836 drm_atomic_helper_commit_cleanup_done(state);
1837 drm_atomic_state_put(state);
1838}
1839
1840static void
1841nv50_disp_atomic_commit_work(struct work_struct *work)
1842{
1843 struct drm_atomic_state *state =
1844 container_of(work, typeof(*state), commit_work);
1845 nv50_disp_atomic_commit_tail(state);
1846}
1847
1848static int
1849nv50_disp_atomic_commit(struct drm_device *dev,
1850 struct drm_atomic_state *state, bool nonblock)
1851{
1852 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsd324c5b2017-11-01 09:12:25 +10001853 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001854 struct drm_plane *plane;
1855 struct drm_crtc *crtc;
1856 bool active = false;
1857 int ret, i;
1858
1859 ret = pm_runtime_get_sync(dev->dev);
1860 if (ret < 0 && ret != -EACCES)
1861 return ret;
1862
1863 ret = drm_atomic_helper_setup_commit(state, nonblock);
1864 if (ret)
1865 goto done;
1866
1867 INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
1868
1869 ret = drm_atomic_helper_prepare_planes(dev, state);
1870 if (ret)
1871 goto done;
1872
1873 if (!nonblock) {
1874 ret = drm_atomic_helper_wait_for_fences(dev, state, true);
1875 if (ret)
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001876 goto err_cleanup;
Ben Skeggs839ca902016-11-04 17:20:36 +10001877 }
1878
Maarten Lankhorst85726362017-07-11 16:33:05 +02001879 ret = drm_atomic_helper_swap_state(state, true);
1880 if (ret)
1881 goto err_cleanup;
1882
Ben Skeggsd324c5b2017-11-01 09:12:25 +10001883 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
1884 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001885 struct nv50_wndw *wndw = nv50_wndw(plane);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001886
Ben Skeggsccd27db2018-05-08 20:39:47 +10001887 if (asyw->set.image)
1888 nv50_wndw_ntfy_enable(wndw, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10001889 }
1890
Ben Skeggs839ca902016-11-04 17:20:36 +10001891 drm_atomic_state_get(state);
1892
1893 if (nonblock)
1894 queue_work(system_unbound_wq, &state->commit_work);
1895 else
1896 nv50_disp_atomic_commit_tail(state);
1897
1898 drm_for_each_crtc(crtc, dev) {
1899 if (crtc->state->enable) {
1900 if (!drm->have_disp_power_ref) {
1901 drm->have_disp_power_ref = true;
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001902 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +10001903 }
1904 active = true;
1905 break;
1906 }
1907 }
1908
1909 if (!active && drm->have_disp_power_ref) {
1910 pm_runtime_put_autosuspend(dev->dev);
1911 drm->have_disp_power_ref = false;
1912 }
1913
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02001914err_cleanup:
1915 if (ret)
1916 drm_atomic_helper_cleanup_planes(dev, state);
Ben Skeggs839ca902016-11-04 17:20:36 +10001917done:
1918 pm_runtime_put_autosuspend(dev->dev);
1919 return ret;
1920}
1921
1922static struct nv50_outp_atom *
1923nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
1924{
1925 struct nv50_outp_atom *outp;
1926
1927 list_for_each_entry(outp, &atom->outp, head) {
1928 if (outp->encoder == encoder)
1929 return outp;
1930 }
1931
1932 outp = kzalloc(sizeof(*outp), GFP_KERNEL);
1933 if (!outp)
1934 return ERR_PTR(-ENOMEM);
1935
1936 list_add(&outp->head, &atom->outp);
1937 outp->encoder = encoder;
1938 return outp;
1939}
1940
1941static int
1942nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001943 struct drm_connector_state *old_connector_state)
Ben Skeggs839ca902016-11-04 17:20:36 +10001944{
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001945 struct drm_encoder *encoder = old_connector_state->best_encoder;
1946 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001947 struct drm_crtc *crtc;
1948 struct nv50_outp_atom *outp;
1949
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001950 if (!(crtc = old_connector_state->crtc))
Ben Skeggs839ca902016-11-04 17:20:36 +10001951 return 0;
1952
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001953 old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
1954 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
1955 if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001956 outp = nv50_disp_outp_atomic_add(atom, encoder);
1957 if (IS_ERR(outp))
1958 return PTR_ERR(outp);
1959
1960 if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1961 outp->flush_disable = true;
1962 atom->flush_disable = true;
1963 }
1964 outp->clr.ctrl = true;
1965 atom->lock_core = true;
1966 }
1967
1968 return 0;
1969}
1970
1971static int
1972nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
1973 struct drm_connector_state *connector_state)
1974{
1975 struct drm_encoder *encoder = connector_state->best_encoder;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001976 struct drm_crtc_state *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10001977 struct drm_crtc *crtc;
1978 struct nv50_outp_atom *outp;
1979
1980 if (!(crtc = connector_state->crtc))
1981 return 0;
1982
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02001983 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
1984 if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10001985 outp = nv50_disp_outp_atomic_add(atom, encoder);
1986 if (IS_ERR(outp))
1987 return PTR_ERR(outp);
1988
1989 outp->set.ctrl = true;
1990 atom->lock_core = true;
1991 }
1992
1993 return 0;
1994}
1995
1996static int
1997nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
1998{
1999 struct nv50_atom *atom = nv50_atom(state);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002000 struct drm_connector_state *old_connector_state, *new_connector_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002001 struct drm_connector *connector;
Ben Skeggs119608a2018-05-08 20:39:47 +10002002 struct drm_crtc_state *new_crtc_state;
2003 struct drm_crtc *crtc;
Ben Skeggs839ca902016-11-04 17:20:36 +10002004 int ret, i;
2005
Ben Skeggs119608a2018-05-08 20:39:47 +10002006 /* We need to handle colour management on a per-plane basis. */
2007 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2008 if (new_crtc_state->color_mgmt_changed) {
2009 ret = drm_atomic_add_affected_planes(state, crtc);
2010 if (ret)
2011 return ret;
2012 }
2013 }
2014
Ben Skeggs839ca902016-11-04 17:20:36 +10002015 ret = drm_atomic_helper_check(dev, state);
2016 if (ret)
2017 return ret;
2018
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002019 for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
2020 ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002021 if (ret)
2022 return ret;
2023
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002024 ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002025 if (ret)
2026 return ret;
2027 }
2028
2029 return 0;
2030}
2031
2032static void
2033nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
2034{
2035 struct nv50_atom *atom = nv50_atom(state);
2036 struct nv50_outp_atom *outp, *outt;
2037
2038 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
2039 list_del(&outp->head);
2040 kfree(outp);
2041 }
2042
2043 drm_atomic_state_default_clear(state);
2044}
2045
2046static void
2047nv50_disp_atomic_state_free(struct drm_atomic_state *state)
2048{
2049 struct nv50_atom *atom = nv50_atom(state);
2050 drm_atomic_state_default_release(&atom->state);
2051 kfree(atom);
2052}
2053
2054static struct drm_atomic_state *
2055nv50_disp_atomic_state_alloc(struct drm_device *dev)
2056{
2057 struct nv50_atom *atom;
2058 if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
2059 drm_atomic_state_init(dev, &atom->state) < 0) {
2060 kfree(atom);
2061 return NULL;
2062 }
2063 INIT_LIST_HEAD(&atom->outp);
2064 return &atom->state;
2065}
2066
2067static const struct drm_mode_config_funcs
2068nv50_disp_func = {
2069 .fb_create = nouveau_user_framebuffer_create,
Noralf Trønnesd0f54f52017-12-05 19:25:00 +01002070 .output_poll_changed = drm_fb_helper_output_poll_changed,
Ben Skeggs839ca902016-11-04 17:20:36 +10002071 .atomic_check = nv50_disp_atomic_check,
2072 .atomic_commit = nv50_disp_atomic_commit,
2073 .atomic_state_alloc = nv50_disp_atomic_state_alloc,
2074 .atomic_state_clear = nv50_disp_atomic_state_clear,
2075 .atomic_state_free = nv50_disp_atomic_state_free,
2076};
2077
2078/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002079 * Init
2080 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002081
Ben Skeggs2a44e492011-11-09 11:36:33 +10002082void
Ben Skeggse225f442012-11-21 14:40:21 +10002083nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002084{
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002085 struct nouveau_encoder *nv_encoder;
2086 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002087 struct drm_plane *plane;
2088
2089 drm_for_each_plane(plane, dev) {
2090 struct nv50_wndw *wndw = nv50_wndw(plane);
2091 if (plane->funcs != &nv50_wndw)
2092 continue;
2093 nv50_wndw_fini(wndw);
2094 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002095
2096 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2097 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2098 nv_encoder = nouveau_encoder(encoder);
2099 nv50_mstm_fini(nv_encoder->dp.mstm);
2100 }
2101 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002102}
2103
2104int
Ben Skeggse225f442012-11-21 14:40:21 +10002105nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002106{
Ben Skeggs09e1b782018-05-08 20:39:47 +10002107 struct nv50_core *core = nv50_disp(dev)->core;
Ben Skeggs354d3502016-11-04 17:20:36 +10002108 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002109 struct drm_plane *plane;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002110
Ben Skeggs09e1b782018-05-08 20:39:47 +10002111 core->func->init(core);
Ben Skeggs973f10c2016-11-04 17:20:36 +10002112
Ben Skeggs354d3502016-11-04 17:20:36 +10002113 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2114 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
Ben Skeggs9c5753b2017-05-19 23:59:35 +10002115 struct nouveau_encoder *nv_encoder =
2116 nouveau_encoder(encoder);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002117 nv50_mstm_init(nv_encoder->dp.mstm);
Ben Skeggs354d3502016-11-04 17:20:36 +10002118 }
2119 }
2120
Ben Skeggs973f10c2016-11-04 17:20:36 +10002121 drm_for_each_plane(plane, dev) {
2122 struct nv50_wndw *wndw = nv50_wndw(plane);
2123 if (plane->funcs != &nv50_wndw)
2124 continue;
2125 nv50_wndw_init(wndw);
2126 }
2127
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002128 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002129}
2130
2131void
Ben Skeggse225f442012-11-21 14:40:21 +10002132nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002133{
Ben Skeggse225f442012-11-21 14:40:21 +10002134 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002135
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002136 nv50_core_del(&disp->core);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002137
Ben Skeggs816af2f2011-11-16 15:48:48 +10002138 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002139 if (disp->sync)
2140 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002141 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002142
Ben Skeggs77145f12012-07-31 16:16:21 +10002143 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002144 kfree(disp);
2145}
2146
Ben Skeggs839ca902016-11-04 17:20:36 +10002147MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
2148static int nouveau_atomic = 0;
2149module_param_named(atomic, nouveau_atomic, int, 0400);
2150
Ben Skeggs26f6d882011-07-04 16:25:18 +10002151int
Ben Skeggse225f442012-11-21 14:40:21 +10002152nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002153{
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002154 struct nvif_device *device = &nouveau_drm(dev)->client.device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002155 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002156 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002157 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002158 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002159 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002160 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002161
2162 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2163 if (!disp)
2164 return -ENOMEM;
Ben Skeggs77145f12012-07-31 16:16:21 +10002165
Ben Skeggs839ca902016-11-04 17:20:36 +10002166 mutex_init(&disp->mutex);
2167
Ben Skeggs77145f12012-07-31 16:16:21 +10002168 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002169 nouveau_display(dev)->dtor = nv50_display_destroy;
2170 nouveau_display(dev)->init = nv50_display_init;
2171 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002172 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs839ca902016-11-04 17:20:36 +10002173 dev->mode_config.funcs = &nv50_disp_func;
Ilia Mirkinc20bb152018-02-03 14:11:23 -05002174 dev->driver->driver_features |= DRIVER_PREFER_XBGR_30BPP;
Ben Skeggs839ca902016-11-04 17:20:36 +10002175 if (nouveau_atomic)
2176 dev->driver->driver_features |= DRIVER_ATOMIC;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002177
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002178 /* small shared memory area we use for notifiers and semaphores */
Ben Skeggsbab7cc12016-05-24 17:26:48 +10002179 ret = nouveau_bo_new(&drm->client, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002180 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002181 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002182 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002183 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002184 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002185 if (ret)
2186 nouveau_bo_unpin(disp->sync);
2187 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002188 if (ret)
2189 nouveau_bo_ref(NULL, &disp->sync);
2190 }
2191
2192 if (ret)
2193 goto out;
2194
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002195 /* allocate master evo channel */
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002196 ret = nv50_core_new(drm, &disp->core);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002197 if (ret)
2198 goto out;
2199
Ben Skeggs438d99e2011-07-05 16:48:06 +10002200 /* create crtc objects to represent the hw heads */
Ben Skeggsfacaed62018-05-08 20:39:48 +10002201 if (disp->disp->object.oclass >= GV100_DISP)
2202 crtcs = nvif_rd32(&device->object, 0x610060) & 0xff;
2203 else
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10002204 if (disp->disp->object.oclass >= GF110_DISP)
Ilia Mirkineba5e562017-07-03 13:06:26 -04002205 crtcs = nvif_rd32(&device->object, 0x612004) & 0xf;
Ben Skeggs63718a02012-11-16 11:44:14 +10002206 else
Ilia Mirkineba5e562017-07-03 13:06:26 -04002207 crtcs = 0x3;
Ben Skeggs63718a02012-11-16 11:44:14 +10002208
Ilia Mirkineba5e562017-07-03 13:06:26 -04002209 for (i = 0; i < fls(crtcs); i++) {
2210 if (!(crtcs & (1 << i)))
2211 continue;
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002212 ret = nv50_head_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002213 if (ret)
2214 goto out;
2215 }
2216
Ben Skeggs83fc0832011-07-05 13:08:40 +10002217 /* create encoder/connector objects based on VBIOS DCB table */
2218 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2219 connector = nouveau_connector_create(dev, dcbe->connector);
2220 if (IS_ERR(connector))
2221 continue;
2222
Ben Skeggseb6313a2013-02-11 09:52:58 +10002223 if (dcbe->location == DCB_LOC_ON_CHIP) {
2224 switch (dcbe->type) {
2225 case DCB_OUTPUT_TMDS:
2226 case DCB_OUTPUT_LVDS:
2227 case DCB_OUTPUT_DP:
2228 ret = nv50_sor_create(connector, dcbe);
2229 break;
2230 case DCB_OUTPUT_ANALOG:
2231 ret = nv50_dac_create(connector, dcbe);
2232 break;
2233 default:
2234 ret = -ENODEV;
2235 break;
2236 }
2237 } else {
2238 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002239 }
2240
Ben Skeggseb6313a2013-02-11 09:52:58 +10002241 if (ret) {
2242 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2243 dcbe->location, dcbe->type,
2244 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002245 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002246 }
2247 }
2248
2249 /* cull any connectors we created that don't have an encoder */
2250 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2251 if (connector->encoder_ids[0])
2252 continue;
2253
Ben Skeggs77145f12012-07-31 16:16:21 +10002254 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002255 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002256 connector->funcs->destroy(connector);
2257 }
2258
Mario Kleiner2ae4c5f2018-07-16 16:47:50 +10002259 /* Disable vblank irqs aggressively for power-saving, safe on nv50+ */
2260 dev->vblank_disable_immediate = true;
2261
Ben Skeggs26f6d882011-07-04 16:25:18 +10002262out:
2263 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002264 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002265 return ret;
2266}