blob: 6b13a15b33066ec6230c5473c2ff4207ce2dc9ad [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Yuval Mintz90b1ebe2012-07-01 03:18:51 +000044#include <linux/netdevice.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020045#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070046
47#include <linux/mlx4/device.h>
48#include <linux/mlx4/doorbell.h>
49
50#include "mlx4.h"
51#include "fw.h"
52#include "icm.h"
53
54MODULE_AUTHOR("Roland Dreier");
55MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
56MODULE_LICENSE("Dual BSD/GPL");
57MODULE_VERSION(DRV_VERSION);
58
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070059struct workqueue_struct *mlx4_wq;
60
Roland Dreier225c7b12007-05-08 18:00:38 -070061#ifdef CONFIG_MLX4_DEBUG
62
63int mlx4_debug_level = 0;
64module_param_named(debug_level, mlx4_debug_level, int, 0644);
65MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
66
67#endif /* CONFIG_MLX4_DEBUG */
68
69#ifdef CONFIG_PCI_MSI
70
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030071static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070072module_param(msi_x, int, 0444);
73MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
74
75#else /* CONFIG_PCI_MSI */
76
77#define msi_x (0)
78
79#endif /* CONFIG_PCI_MSI */
80
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000081static int num_vfs;
82module_param(num_vfs, int, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
84
85static int probe_vf;
86module_param(probe_vf, int, 0644);
87MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
88
Jack Morgenstein3c439b52012-12-06 17:12:00 +000089int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000090module_param_named(log_num_mgm_entry_size,
91 mlx4_log_num_mgm_entry_size, int, 0444);
92MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
93 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000094 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000095 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000096 " To activate device managed"
97 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000098
Or Gerlitz08ff3232012-10-21 14:59:24 +000099static bool enable_64b_cqe_eqe;
100module_param(enable_64b_cqe_eqe, bool, 0444);
101MODULE_PARM_DESC(enable_64b_cqe_eqe,
Masanari Iida278cee02013-06-01 01:30:56 +0900102 "Enable 64 byte CQEs/EQEs when the FW supports this");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000104#define HCA_GLOBAL_CAP_MASK 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000105
106#define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000107
Bill Pembertonf57e6842012-12-03 09:23:15 -0500108static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700109 DRV_NAME ": Mellanox ConnectX core driver v"
110 DRV_VERSION " (" DRV_RELDATE ")\n";
111
112static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000113 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700114 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300115 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700116 .num_cq = 1 << 16,
117 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000118 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000119 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700120};
121
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000122static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700123module_param_named(log_num_mac, log_num_mac, int, 0444);
124MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
125
126static int log_num_vlan;
127module_param_named(log_num_vlan, log_num_vlan, int, 0444);
128MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200129/* Log2 max number of VLANs per ETH port (0-7) */
130#define MLX4_LOG_NUM_VLANS 7
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700131
Rusty Russelleb939922011-12-19 14:08:01 +0000132static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700133module_param_named(use_prio, use_prio, bool, 0444);
134MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
135 "(0/1, default 0)");
136
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000137int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700138module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200139MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700140
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000141static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000142static int arr_argc = 2;
143module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000144MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
145 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000146
147struct mlx4_port_config {
148 struct list_head list;
149 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
150 struct pci_dev *pdev;
151};
152
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700153int mlx4_check_port_params(struct mlx4_dev *dev,
154 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700155{
156 int i;
157
158 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700159 if (port_type[i] != port_type[i + 1]) {
160 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
161 mlx4_err(dev, "Only same port types supported "
162 "on this HCA, aborting.\n");
163 return -EINVAL;
164 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700165 }
166 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700167
168 for (i = 0; i < dev->caps.num_ports; i++) {
169 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
170 mlx4_err(dev, "Requested port type for port %d is not "
171 "supported on this HCA\n", i + 1);
172 return -EINVAL;
173 }
174 }
175 return 0;
176}
177
178static void mlx4_set_port_mask(struct mlx4_dev *dev)
179{
180 int i;
181
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700182 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000183 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700184}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000185
Roland Dreier3d73c282007-10-10 15:43:54 -0700186static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700187{
188 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700189 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700190
191 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
192 if (err) {
193 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
194 return err;
195 }
196
197 if (dev_cap->min_page_sz > PAGE_SIZE) {
198 mlx4_err(dev, "HCA minimum page size of %d bigger than "
199 "kernel PAGE_SIZE of %ld, aborting.\n",
200 dev_cap->min_page_sz, PAGE_SIZE);
201 return -ENODEV;
202 }
203 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
204 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
205 "aborting.\n",
206 dev_cap->num_ports, MLX4_MAX_PORTS);
207 return -ENODEV;
208 }
209
210 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
211 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
212 "PCI resource 2 size of 0x%llx, aborting.\n",
213 dev_cap->uar_size,
214 (unsigned long long) pci_resource_len(dev->pdev, 2));
215 return -ENODEV;
216 }
217
218 dev->caps.num_ports = dev_cap->num_ports;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000219 dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700220 for (i = 1; i <= dev->caps.num_ports; ++i) {
221 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700222 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300223 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
224 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
225 /* set gid and pkey table operating lengths by default
226 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700227 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
228 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
229 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700230 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
231 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700232 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000233 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
234 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000235 dev->caps.trans_type[i] = dev_cap->trans_type[i];
236 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
237 dev->caps.wavelength[i] = dev_cap->wavelength[i];
238 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700239 }
240
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000241 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700242 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700243 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
244 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
245 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
246 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
247 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
248 dev->caps.max_wqes = dev_cap->max_qp_sz;
249 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700250 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
251 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
252 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
253 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
254 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700255 /*
256 * Subtract 1 from the limit because we need to allocate a
257 * spare CQE so the HCA HW can tell the difference between an
258 * empty CQ and a full CQ.
259 */
260 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
261 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
262 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000263 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700264 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000265
266 /* The first 128 UARs are used for EQ doorbells */
267 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700268 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700269 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
270 dev_cap->reserved_xrcds : 0;
271 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
272 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000273 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
274
Dotan Barak149983af2007-06-26 15:55:28 +0300275 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700276 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
277 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300278 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700279 dev->caps.bmme_flags = dev_cap->bmme_flags;
280 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700281 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700282 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300283 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700284
Roland Dreierca3e57a2012-09-27 09:53:05 -0700285 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
286 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000287 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700288 /* Don't do sense port on multifunction devices (for now at least) */
289 if (mlx4_is_mfunc(dev))
290 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000291
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700292 dev->caps.log_num_macs = log_num_mac;
Or Gerlitzcb296882011-10-16 10:26:21 +0200293 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700294 dev->caps.log_num_prios = use_prio ? 3 : 0;
295
296 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000297 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
298 if (dev->caps.supported_type[i]) {
299 /* if only ETH is supported - assign ETH */
300 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
301 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300302 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000303 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300304 MLX4_PORT_TYPE_IB)
305 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000306 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300307 /* if IB and ETH are supported, we set the port
308 * type according to user selection of port type;
309 * if user selected none, take the FW hint */
310 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000311 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
312 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000313 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300314 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000315 }
316 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000317 /*
318 * Link sensing is allowed on the port if 3 conditions are true:
319 * 1. Both protocols are supported on the port.
320 * 2. Different types are supported on the port
321 * 3. FW declared that it supports link sensing
322 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700323 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000324 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000325 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000326 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700327
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000328 /*
329 * If "default_sense" bit is set, we move the port to "AUTO" mode
330 * and perform sense_port FW command to try and set the correct
331 * port type from beginning
332 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000333 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000334 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
335 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
336 mlx4_SENSE_PORT(dev, i, &sensed_port);
337 if (sensed_port != MLX4_PORT_TYPE_NONE)
338 dev->caps.port_type[i] = sensed_port;
339 } else {
340 dev->caps.possible_type[i] = dev->caps.port_type[i];
341 }
342
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700343 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
344 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
345 mlx4_warn(dev, "Requested number of MACs is too much "
346 "for port %d, reducing to %d.\n",
347 i, 1 << dev->caps.log_num_macs);
348 }
349 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
350 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
351 mlx4_warn(dev, "Requested number of VLANs is too much "
352 "for port %d, reducing to %d.\n",
353 i, 1 << dev->caps.log_num_vlans);
354 }
355 }
356
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000357 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
358
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700359 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
360 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
361 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
362 (1 << dev->caps.log_num_macs) *
363 (1 << dev->caps.log_num_vlans) *
364 (1 << dev->caps.log_num_prios) *
365 dev->caps.num_ports;
366 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
367
368 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
369 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
370 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
371 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
372
Jack Morgensteine2c76822012-08-03 08:40:41 +0000373 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000374
Jack Morgensteinb3051322013-08-01 19:55:01 +0300375 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000376 if (dev_cap->flags &
377 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
378 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
379 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
380 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
381 }
382 }
383
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000384 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000385 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
386 mlx4_is_master(dev))
387 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
388
Roland Dreier225c7b12007-05-08 18:00:38 -0700389 return 0;
390}
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000391/*The function checks if there are live vf, return the num of them*/
392static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
393{
394 struct mlx4_priv *priv = mlx4_priv(dev);
395 struct mlx4_slave_state *s_state;
396 int i;
397 int ret = 0;
398
399 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
400 s_state = &priv->mfunc.master.slave_state[i];
401 if (s_state->active && s_state->last_cmd !=
402 MLX4_COMM_CMD_RESET) {
403 mlx4_warn(dev, "%s: slave: %d is still active\n",
404 __func__, i);
405 ret++;
406 }
407 }
408 return ret;
409}
410
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300411int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
412{
413 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000414
415 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
416 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300417 return -EINVAL;
418
Jack Morgenstein47605df2012-08-03 08:40:57 +0000419 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300420 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000421 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300422 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000423 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300424 *qkey = qk;
425 return 0;
426}
427EXPORT_SYMBOL(mlx4_get_parav_qkey);
428
Jack Morgenstein54679e12012-08-03 08:40:43 +0000429void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
430{
431 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
432
433 if (!mlx4_is_master(dev))
434 return;
435
436 priv->virt2phys_pkey[slave][port - 1][i] = val;
437}
438EXPORT_SYMBOL(mlx4_sync_pkey_table);
439
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000440void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
441{
442 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
443
444 if (!mlx4_is_master(dev))
445 return;
446
447 priv->slave_node_guids[slave] = guid;
448}
449EXPORT_SYMBOL(mlx4_put_slave_node_guid);
450
451__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
452{
453 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
454
455 if (!mlx4_is_master(dev))
456 return 0;
457
458 return priv->slave_node_guids[slave];
459}
460EXPORT_SYMBOL(mlx4_get_slave_node_guid);
461
Roland Dreiere10903b2012-02-26 01:48:12 -0800462int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000463{
464 struct mlx4_priv *priv = mlx4_priv(dev);
465 struct mlx4_slave_state *s_slave;
466
467 if (!mlx4_is_master(dev))
468 return 0;
469
470 s_slave = &priv->mfunc.master.slave_state[slave];
471 return !!s_slave->active;
472}
473EXPORT_SYMBOL(mlx4_is_slave_active);
474
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000475static void slave_adjust_steering_mode(struct mlx4_dev *dev,
476 struct mlx4_dev_cap *dev_cap,
477 struct mlx4_init_hca_param *hca_param)
478{
479 dev->caps.steering_mode = hca_param->steering_mode;
480 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
481 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
482 dev->caps.fs_log_max_ucast_qp_range_size =
483 dev_cap->fs_log_max_ucast_qp_range_size;
484 } else
485 dev->caps.num_qp_per_mgm =
486 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
487
488 mlx4_dbg(dev, "Steering mode is: %s\n",
489 mlx4_steering_mode_str(dev->caps.steering_mode));
490}
491
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000492static int mlx4_slave_cap(struct mlx4_dev *dev)
493{
494 int err;
495 u32 page_size;
496 struct mlx4_dev_cap dev_cap;
497 struct mlx4_func_cap func_cap;
498 struct mlx4_init_hca_param hca_param;
499 int i;
500
501 memset(&hca_param, 0, sizeof(hca_param));
502 err = mlx4_QUERY_HCA(dev, &hca_param);
503 if (err) {
504 mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
505 return err;
506 }
507
508 /*fail if the hca has an unknown capability */
509 if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
510 HCA_GLOBAL_CAP_MASK) {
511 mlx4_err(dev, "Unknown hca global capabilities\n");
512 return -ENOSYS;
513 }
514
515 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
516
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000517 dev->caps.hca_core_clock = hca_param.hca_core_clock;
518
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000519 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000520 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000521 err = mlx4_dev_cap(dev, &dev_cap);
522 if (err) {
523 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
524 return err;
525 }
526
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000527 err = mlx4_QUERY_FW(dev);
528 if (err)
529 mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
530
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000531 page_size = ~dev->caps.page_size_cap + 1;
532 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
533 if (page_size > PAGE_SIZE) {
534 mlx4_err(dev, "HCA minimum page size of %d bigger than "
535 "kernel PAGE_SIZE of %ld, aborting.\n",
536 page_size, PAGE_SIZE);
537 return -ENODEV;
538 }
539
540 /* slave gets uar page size from QUERY_HCA fw command */
541 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
542
543 /* TODO: relax this assumption */
544 if (dev->caps.uar_page_size != PAGE_SIZE) {
545 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
546 dev->caps.uar_page_size, PAGE_SIZE);
547 return -ENODEV;
548 }
549
550 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000551 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000552 if (err) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000553 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d).\n",
554 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000555 return err;
556 }
557
558 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
559 PF_CONTEXT_BEHAVIOUR_MASK) {
560 mlx4_err(dev, "Unknown pf context behaviour\n");
561 return -ENOSYS;
562 }
563
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000564 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200565 dev->quotas.qp = func_cap.qp_quota;
566 dev->quotas.srq = func_cap.srq_quota;
567 dev->quotas.cq = func_cap.cq_quota;
568 dev->quotas.mpt = func_cap.mpt_quota;
569 dev->quotas.mtt = func_cap.mtt_quota;
570 dev->caps.num_qps = 1 << hca_param.log_num_qps;
571 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
572 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
573 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
574 dev->caps.num_eqs = func_cap.max_eq;
575 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000576 dev->caps.num_pds = MLX4_NUM_PDS;
577 dev->caps.num_mgms = 0;
578 dev->caps.num_amgms = 0;
579
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000580 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
581 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
582 "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
583 return -ENODEV;
584 }
585
Jack Morgenstein47605df2012-08-03 08:40:57 +0000586 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
587 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
588 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
589 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
590
591 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
592 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
593 err = -ENOMEM;
594 goto err_mem;
595 }
596
Jack Morgenstein66349612012-06-19 11:21:44 +0300597 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000598 err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
599 if (err) {
600 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for"
601 " port %d, aborting (%d).\n", i, err);
602 goto err_mem;
603 }
604 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
605 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
606 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
607 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000608 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200609 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300610 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
611 &dev->caps.gid_table_len[i],
612 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000613 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300614 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000615
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000616 if (dev->caps.uar_page_size * (dev->caps.num_uars -
617 dev->caps.reserved_uars) >
618 pci_resource_len(dev->pdev, 2)) {
619 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
620 "PCI resource 2 size of 0x%llx, aborting.\n",
621 dev->caps.uar_page_size * dev->caps.num_uars,
622 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000623 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000624 }
625
Or Gerlitz08ff3232012-10-21 14:59:24 +0000626 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
627 dev->caps.eqe_size = 64;
628 dev->caps.eqe_factor = 1;
629 } else {
630 dev->caps.eqe_size = 32;
631 dev->caps.eqe_factor = 0;
632 }
633
634 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
635 dev->caps.cqe_size = 64;
636 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
637 } else {
638 dev->caps.cqe_size = 32;
639 }
640
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300641 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
642 mlx4_warn(dev, "Timestamping is not supported in slave mode.\n");
643
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000644 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
645
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000646 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000647
648err_mem:
649 kfree(dev->caps.qp0_tunnel);
650 kfree(dev->caps.qp0_proxy);
651 kfree(dev->caps.qp1_tunnel);
652 kfree(dev->caps.qp1_proxy);
653 dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
654 dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
655
656 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000657}
Roland Dreier225c7b12007-05-08 18:00:38 -0700658
Eyal Perryb046ffe2013-10-15 16:55:24 +0200659static void mlx4_request_modules(struct mlx4_dev *dev)
660{
661 int port;
662 int has_ib_port = false;
663 int has_eth_port = false;
664#define EN_DRV_NAME "mlx4_en"
665#define IB_DRV_NAME "mlx4_ib"
666
667 for (port = 1; port <= dev->caps.num_ports; port++) {
668 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
669 has_ib_port = true;
670 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
671 has_eth_port = true;
672 }
673
674 if (has_ib_port)
675 request_module_nowait(IB_DRV_NAME);
676 if (has_eth_port)
677 request_module_nowait(EN_DRV_NAME);
678}
679
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700680/*
681 * Change the port configuration of the device.
682 * Every user of this function must hold the port mutex.
683 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700684int mlx4_change_port_types(struct mlx4_dev *dev,
685 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700686{
687 int err = 0;
688 int change = 0;
689 int port;
690
691 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700692 /* Change the port type only if the new type is different
693 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000694 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700695 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700696 }
697 if (change) {
698 mlx4_unregister_device(dev);
699 for (port = 1; port <= dev->caps.num_ports; port++) {
700 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000701 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300702 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700703 if (err) {
704 mlx4_err(dev, "Failed to set port %d, "
705 "aborting\n", port);
706 goto out;
707 }
708 }
709 mlx4_set_port_mask(dev);
710 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200711 if (err) {
712 mlx4_err(dev, "Failed to register device\n");
713 goto out;
714 }
715 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700716 }
717
718out:
719 return err;
720}
721
722static ssize_t show_port_type(struct device *dev,
723 struct device_attribute *attr,
724 char *buf)
725{
726 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
727 port_attr);
728 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700729 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700730
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700731 sprintf(type, "%s",
732 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
733 "ib" : "eth");
734 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
735 sprintf(buf, "auto (%s)\n", type);
736 else
737 sprintf(buf, "%s\n", type);
738
739 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700740}
741
742static ssize_t set_port_type(struct device *dev,
743 struct device_attribute *attr,
744 const char *buf, size_t count)
745{
746 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
747 port_attr);
748 struct mlx4_dev *mdev = info->dev;
749 struct mlx4_priv *priv = mlx4_priv(mdev);
750 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700751 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700752 int i;
753 int err = 0;
754
755 if (!strcmp(buf, "ib\n"))
756 info->tmp_type = MLX4_PORT_TYPE_IB;
757 else if (!strcmp(buf, "eth\n"))
758 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700759 else if (!strcmp(buf, "auto\n"))
760 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700761 else {
762 mlx4_err(mdev, "%s is not supported port type\n", buf);
763 return -EINVAL;
764 }
765
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700766 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700767 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700768 /* Possible type is always the one that was delivered */
769 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700770
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700771 for (i = 0; i < mdev->caps.num_ports; i++) {
772 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
773 mdev->caps.possible_type[i+1];
774 if (types[i] == MLX4_PORT_TYPE_AUTO)
775 types[i] = mdev->caps.port_type[i+1];
776 }
777
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000778 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
779 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700780 for (i = 1; i <= mdev->caps.num_ports; i++) {
781 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
782 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
783 err = -EINVAL;
784 }
785 }
786 }
787 if (err) {
788 mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
789 "Set only 'eth' or 'ib' for both ports "
790 "(should be the same)\n");
791 goto out;
792 }
793
794 mlx4_do_sense_ports(mdev, new_types, types);
795
796 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700797 if (err)
798 goto out;
799
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700800 /* We are about to apply the changes after the configuration
801 * was verified, no need to remember the temporary types
802 * any more */
803 for (i = 0; i < mdev->caps.num_ports; i++)
804 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700805
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700806 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700807
808out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700809 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700810 mutex_unlock(&priv->port_mutex);
811 return err ? err : count;
812}
813
Or Gerlitz096335b2012-01-11 19:02:17 +0200814enum ibta_mtu {
815 IB_MTU_256 = 1,
816 IB_MTU_512 = 2,
817 IB_MTU_1024 = 3,
818 IB_MTU_2048 = 4,
819 IB_MTU_4096 = 5
820};
821
822static inline int int_to_ibta_mtu(int mtu)
823{
824 switch (mtu) {
825 case 256: return IB_MTU_256;
826 case 512: return IB_MTU_512;
827 case 1024: return IB_MTU_1024;
828 case 2048: return IB_MTU_2048;
829 case 4096: return IB_MTU_4096;
830 default: return -1;
831 }
832}
833
834static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
835{
836 switch (mtu) {
837 case IB_MTU_256: return 256;
838 case IB_MTU_512: return 512;
839 case IB_MTU_1024: return 1024;
840 case IB_MTU_2048: return 2048;
841 case IB_MTU_4096: return 4096;
842 default: return -1;
843 }
844}
845
846static ssize_t show_port_ib_mtu(struct device *dev,
847 struct device_attribute *attr,
848 char *buf)
849{
850 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
851 port_mtu_attr);
852 struct mlx4_dev *mdev = info->dev;
853
854 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
855 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
856
857 sprintf(buf, "%d\n",
858 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
859 return strlen(buf);
860}
861
862static ssize_t set_port_ib_mtu(struct device *dev,
863 struct device_attribute *attr,
864 const char *buf, size_t count)
865{
866 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
867 port_mtu_attr);
868 struct mlx4_dev *mdev = info->dev;
869 struct mlx4_priv *priv = mlx4_priv(mdev);
870 int err, port, mtu, ibta_mtu = -1;
871
872 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
873 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
874 return -EINVAL;
875 }
876
Dotan Barak618fad92013-06-25 12:09:36 +0300877 err = kstrtoint(buf, 0, &mtu);
878 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +0200879 ibta_mtu = int_to_ibta_mtu(mtu);
880
Dotan Barak618fad92013-06-25 12:09:36 +0300881 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +0200882 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
883 return -EINVAL;
884 }
885
886 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
887
888 mlx4_stop_sense(mdev);
889 mutex_lock(&priv->port_mutex);
890 mlx4_unregister_device(mdev);
891 for (port = 1; port <= mdev->caps.num_ports; port++) {
892 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +0300893 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +0200894 if (err) {
895 mlx4_err(mdev, "Failed to set port %d, "
896 "aborting\n", port);
897 goto err_set_port;
898 }
899 }
900 err = mlx4_register_device(mdev);
901err_set_port:
902 mutex_unlock(&priv->port_mutex);
903 mlx4_start_sense(mdev);
904 return err ? err : count;
905}
906
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800907static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -0700908{
909 struct mlx4_priv *priv = mlx4_priv(dev);
910 int err;
911
912 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300913 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700914 if (!priv->fw.fw_icm) {
915 mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
916 return -ENOMEM;
917 }
918
919 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
920 if (err) {
921 mlx4_err(dev, "MAP_FA command failed, aborting.\n");
922 goto err_free;
923 }
924
925 err = mlx4_RUN_FW(dev);
926 if (err) {
927 mlx4_err(dev, "RUN_FW command failed, aborting.\n");
928 goto err_unmap_fa;
929 }
930
931 return 0;
932
933err_unmap_fa:
934 mlx4_UNMAP_FA(dev);
935
936err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300937 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700938 return err;
939}
940
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800941static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
942 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -0700943{
944 struct mlx4_priv *priv = mlx4_priv(dev);
945 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000946 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700947
948 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
949 cmpt_base +
950 ((u64) (MLX4_CMPT_TYPE_QP *
951 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
952 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700953 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
954 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700955 if (err)
956 goto err;
957
958 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
959 cmpt_base +
960 ((u64) (MLX4_CMPT_TYPE_SRQ *
961 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
962 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300963 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700964 if (err)
965 goto err_qp;
966
967 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
968 cmpt_base +
969 ((u64) (MLX4_CMPT_TYPE_CQ *
970 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
971 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300972 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700973 if (err)
974 goto err_srq;
975
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000976 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
977 dev->caps.num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700978 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
979 cmpt_base +
980 ((u64) (MLX4_CMPT_TYPE_EQ *
981 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000982 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700983 if (err)
984 goto err_cq;
985
986 return 0;
987
988err_cq:
989 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
990
991err_srq:
992 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
993
994err_qp:
995 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
996
997err:
998 return err;
999}
1000
Roland Dreier3d73c282007-10-10 15:43:54 -07001001static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1002 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001003{
1004 struct mlx4_priv *priv = mlx4_priv(dev);
1005 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001006 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001007 int err;
1008
1009 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1010 if (err) {
1011 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
1012 return err;
1013 }
1014
1015 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
1016 (unsigned long long) icm_size >> 10,
1017 (unsigned long long) aux_pages << 2);
1018
1019 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001020 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001021 if (!priv->fw.aux_icm) {
1022 mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
1023 return -ENOMEM;
1024 }
1025
1026 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1027 if (err) {
1028 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
1029 goto err_free_aux;
1030 }
1031
1032 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1033 if (err) {
1034 mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
1035 goto err_unmap_aux;
1036 }
1037
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001038
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001039 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1040 dev->caps.num_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001041 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1042 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001043 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001044 if (err) {
1045 mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
1046 goto err_unmap_cmpt;
1047 }
1048
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001049 /*
1050 * Reserved MTT entries must be aligned up to a cacheline
1051 * boundary, since the FW will write to them, while the driver
1052 * writes to all other MTT entries. (The variable
1053 * dev->caps.mtt_entry_sz below is really the MTT segment
1054 * size, not the raw entry size)
1055 */
1056 dev->caps.reserved_mtts =
1057 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1058 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1059
Roland Dreier225c7b12007-05-08 18:00:38 -07001060 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1061 init_hca->mtt_base,
1062 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001063 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001064 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001065 if (err) {
1066 mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
1067 goto err_unmap_eq;
1068 }
1069
1070 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1071 init_hca->dmpt_base,
1072 dev_cap->dmpt_entry_sz,
1073 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001074 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001075 if (err) {
1076 mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
1077 goto err_unmap_mtt;
1078 }
1079
1080 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1081 init_hca->qpc_base,
1082 dev_cap->qpc_entry_sz,
1083 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001084 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1085 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001086 if (err) {
1087 mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
1088 goto err_unmap_dmpt;
1089 }
1090
1091 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1092 init_hca->auxc_base,
1093 dev_cap->aux_entry_sz,
1094 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001095 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1096 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001097 if (err) {
1098 mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
1099 goto err_unmap_qp;
1100 }
1101
1102 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1103 init_hca->altc_base,
1104 dev_cap->altc_entry_sz,
1105 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001106 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1107 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001108 if (err) {
1109 mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
1110 goto err_unmap_auxc;
1111 }
1112
1113 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1114 init_hca->rdmarc_base,
1115 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1116 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001117 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1118 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001119 if (err) {
1120 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1121 goto err_unmap_altc;
1122 }
1123
1124 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1125 init_hca->cqc_base,
1126 dev_cap->cqc_entry_sz,
1127 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001128 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001129 if (err) {
1130 mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
1131 goto err_unmap_rdmarc;
1132 }
1133
1134 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1135 init_hca->srqc_base,
1136 dev_cap->srq_entry_sz,
1137 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001138 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001139 if (err) {
1140 mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
1141 goto err_unmap_cq;
1142 }
1143
1144 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001145 * For flow steering device managed mode it is required to use
1146 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1147 * required, but for simplicity just map the whole multicast
1148 * group table now. The table isn't very big and it's a lot
1149 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001150 */
1151 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001152 init_hca->mc_base,
1153 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001154 dev->caps.num_mgms + dev->caps.num_amgms,
1155 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001156 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001157 if (err) {
1158 mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
1159 goto err_unmap_srq;
1160 }
1161
1162 return 0;
1163
1164err_unmap_srq:
1165 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1166
1167err_unmap_cq:
1168 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1169
1170err_unmap_rdmarc:
1171 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1172
1173err_unmap_altc:
1174 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1175
1176err_unmap_auxc:
1177 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1178
1179err_unmap_qp:
1180 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1181
1182err_unmap_dmpt:
1183 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1184
1185err_unmap_mtt:
1186 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1187
1188err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001189 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001190
1191err_unmap_cmpt:
1192 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1193 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1194 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1195 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1196
1197err_unmap_aux:
1198 mlx4_UNMAP_ICM_AUX(dev);
1199
1200err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001201 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001202
1203 return err;
1204}
1205
1206static void mlx4_free_icms(struct mlx4_dev *dev)
1207{
1208 struct mlx4_priv *priv = mlx4_priv(dev);
1209
1210 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1211 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1212 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1213 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1214 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1215 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1216 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1217 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1218 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001219 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001220 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1221 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1222 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1223 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001224
1225 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001226 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001227}
1228
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001229static void mlx4_slave_exit(struct mlx4_dev *dev)
1230{
1231 struct mlx4_priv *priv = mlx4_priv(dev);
1232
Roland Dreierf3d4c892012-09-25 21:24:07 -07001233 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001234 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
1235 mlx4_warn(dev, "Failed to close slave function.\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001236 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001237}
1238
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001239static int map_bf_area(struct mlx4_dev *dev)
1240{
1241 struct mlx4_priv *priv = mlx4_priv(dev);
1242 resource_size_t bf_start;
1243 resource_size_t bf_len;
1244 int err = 0;
1245
Jack Morgenstein3d747472012-02-19 21:38:52 +00001246 if (!dev->caps.bf_reg_size)
1247 return -ENXIO;
1248
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001249 bf_start = pci_resource_start(dev->pdev, 2) +
1250 (dev->caps.num_uars << PAGE_SHIFT);
1251 bf_len = pci_resource_len(dev->pdev, 2) -
1252 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001253 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1254 if (!priv->bf_mapping)
1255 err = -ENOMEM;
1256
1257 return err;
1258}
1259
1260static void unmap_bf_area(struct mlx4_dev *dev)
1261{
1262 if (mlx4_priv(dev)->bf_mapping)
1263 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1264}
1265
Amir Vadaiec693d42013-04-23 06:06:49 +00001266cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1267{
1268 u32 clockhi, clocklo, clockhi1;
1269 cycle_t cycles;
1270 int i;
1271 struct mlx4_priv *priv = mlx4_priv(dev);
1272
1273 for (i = 0; i < 10; i++) {
1274 clockhi = swab32(readl(priv->clock_mapping));
1275 clocklo = swab32(readl(priv->clock_mapping + 4));
1276 clockhi1 = swab32(readl(priv->clock_mapping));
1277 if (clockhi == clockhi1)
1278 break;
1279 }
1280
1281 cycles = (u64) clockhi << 32 | (u64) clocklo;
1282
1283 return cycles;
1284}
1285EXPORT_SYMBOL_GPL(mlx4_read_clock);
1286
1287
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001288static int map_internal_clock(struct mlx4_dev *dev)
1289{
1290 struct mlx4_priv *priv = mlx4_priv(dev);
1291
1292 priv->clock_mapping =
1293 ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
1294 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1295
1296 if (!priv->clock_mapping)
1297 return -ENOMEM;
1298
1299 return 0;
1300}
1301
1302static void unmap_internal_clock(struct mlx4_dev *dev)
1303{
1304 struct mlx4_priv *priv = mlx4_priv(dev);
1305
1306 if (priv->clock_mapping)
1307 iounmap(priv->clock_mapping);
1308}
1309
Roland Dreier225c7b12007-05-08 18:00:38 -07001310static void mlx4_close_hca(struct mlx4_dev *dev)
1311{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001312 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001313 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001314 if (mlx4_is_slave(dev))
1315 mlx4_slave_exit(dev);
1316 else {
1317 mlx4_CLOSE_HCA(dev, 0);
1318 mlx4_free_icms(dev);
1319 mlx4_UNMAP_FA(dev);
1320 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1321 }
1322}
1323
1324static int mlx4_init_slave(struct mlx4_dev *dev)
1325{
1326 struct mlx4_priv *priv = mlx4_priv(dev);
1327 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001328 int ret_from_reset = 0;
1329 u32 slave_read;
1330 u32 cmd_channel_ver;
1331
Roland Dreierf3d4c892012-09-25 21:24:07 -07001332 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001333 priv->cmd.max_cmds = 1;
1334 mlx4_warn(dev, "Sending reset\n");
1335 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1336 MLX4_COMM_TIME);
1337 /* if we are in the middle of flr the slave will try
1338 * NUM_OF_RESET_RETRIES times before leaving.*/
1339 if (ret_from_reset) {
1340 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001341 mlx4_warn(dev, "slave is currently in the "
1342 "middle of FLR. Deferring probe.\n");
1343 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1344 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001345 } else
1346 goto err;
1347 }
1348
1349 /* check the driver version - the slave I/F revision
1350 * must match the master's */
1351 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1352 cmd_channel_ver = mlx4_comm_get_version();
1353
1354 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1355 MLX4_COMM_GET_IF_REV(slave_read)) {
1356 mlx4_err(dev, "slave driver version is not supported"
1357 " by the master\n");
1358 goto err;
1359 }
1360
1361 mlx4_warn(dev, "Sending vhcr0\n");
1362 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1363 MLX4_COMM_TIME))
1364 goto err;
1365 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1366 MLX4_COMM_TIME))
1367 goto err;
1368 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1369 MLX4_COMM_TIME))
1370 goto err;
1371 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1372 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001373
1374 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001375 return 0;
1376
1377err:
1378 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001379 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001380 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001381}
1382
Jack Morgenstein66349612012-06-19 11:21:44 +03001383static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1384{
1385 int i;
1386
1387 for (i = 1; i <= dev->caps.num_ports; i++) {
1388 dev->caps.gid_table_len[i] = 1;
1389 dev->caps.pkey_table_len[i] =
1390 dev->phys_caps.pkey_phys_table_len[i] - 1;
1391 }
1392}
1393
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001394static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1395{
1396 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1397
1398 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1399 i++) {
1400 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1401 break;
1402 }
1403
1404 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1405}
1406
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001407static void choose_steering_mode(struct mlx4_dev *dev,
1408 struct mlx4_dev_cap *dev_cap)
1409{
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001410 if (mlx4_log_num_mgm_entry_size == -1 &&
1411 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001412 (!mlx4_is_mfunc(dev) ||
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001413 (dev_cap->fs_max_num_qp_per_entry >= (num_vfs + 1))) &&
1414 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1415 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1416 dev->oper_log_mgm_entry_size =
1417 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001418 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1419 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1420 dev->caps.fs_log_max_ucast_qp_range_size =
1421 dev_cap->fs_log_max_ucast_qp_range_size;
1422 } else {
1423 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1424 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1425 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1426 else {
1427 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1428
1429 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1430 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1431 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags "
1432 "set to use B0 steering. Falling back to A0 steering mode.\n");
1433 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001434 dev->oper_log_mgm_entry_size =
1435 mlx4_log_num_mgm_entry_size > 0 ?
1436 mlx4_log_num_mgm_entry_size :
1437 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001438 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1439 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001440 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, "
1441 "modparam log_num_mgm_entry_size = %d\n",
1442 mlx4_steering_mode_str(dev->caps.steering_mode),
1443 dev->oper_log_mgm_entry_size,
1444 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001445}
1446
Roland Dreier3d73c282007-10-10 15:43:54 -07001447static int mlx4_init_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001448{
1449 struct mlx4_priv *priv = mlx4_priv(dev);
1450 struct mlx4_adapter adapter;
1451 struct mlx4_dev_cap dev_cap;
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001452 struct mlx4_mod_stat_cfg mlx4_cfg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001453 struct mlx4_profile profile;
1454 struct mlx4_init_hca_param init_hca;
1455 u64 icm_size;
1456 int err;
1457
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001458 if (!mlx4_is_slave(dev)) {
1459 err = mlx4_QUERY_FW(dev);
1460 if (err) {
1461 if (err == -EACCES)
1462 mlx4_info(dev, "non-primary physical function, skipping.\n");
1463 else
1464 mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001465 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001466 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001467
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001468 err = mlx4_load_fw(dev);
1469 if (err) {
1470 mlx4_err(dev, "Failed to start FW, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001471 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001472 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001473
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001474 mlx4_cfg.log_pg_sz_m = 1;
1475 mlx4_cfg.log_pg_sz = 0;
1476 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1477 if (err)
1478 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001479
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001480 err = mlx4_dev_cap(dev, &dev_cap);
1481 if (err) {
1482 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
1483 goto err_stop_fw;
1484 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001485
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001486 choose_steering_mode(dev, &dev_cap);
1487
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001488 err = mlx4_get_phys_port_id(dev);
1489 if (err)
1490 mlx4_err(dev, "Fail to get physical port id\n");
1491
Jack Morgenstein66349612012-06-19 11:21:44 +03001492 if (mlx4_is_master(dev))
1493 mlx4_parav_master_pf_caps(dev);
1494
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001495 profile = default_profile;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001496 if (dev->caps.steering_mode ==
1497 MLX4_STEERING_MODE_DEVICE_MANAGED)
1498 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001499
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001500 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1501 &init_hca);
1502 if ((long long) icm_size < 0) {
1503 err = icm_size;
1504 goto err_stop_fw;
1505 }
1506
Eli Cohena5bbe892012-02-09 18:10:06 +02001507 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1508
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001509 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1510 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00001511 init_hca.mw_enabled = 0;
1512 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
1513 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
1514 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001515
1516 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1517 if (err)
1518 goto err_stop_fw;
1519
1520 err = mlx4_INIT_HCA(dev, &init_hca);
1521 if (err) {
1522 mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
1523 goto err_free_icm;
1524 }
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001525 /*
1526 * If TS is supported by FW
1527 * read HCA frequency by QUERY_HCA command
1528 */
1529 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1530 memset(&init_hca, 0, sizeof(init_hca));
1531 err = mlx4_QUERY_HCA(dev, &init_hca);
1532 if (err) {
1533 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp.\n");
1534 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1535 } else {
1536 dev->caps.hca_core_clock =
1537 init_hca.hca_core_clock;
1538 }
1539
1540 /* In case we got HCA frequency 0 - disable timestamping
1541 * to avoid dividing by zero
1542 */
1543 if (!dev->caps.hca_core_clock) {
1544 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1545 mlx4_err(dev,
1546 "HCA frequency is 0. Timestamping is not supported.");
1547 } else if (map_internal_clock(dev)) {
1548 /*
1549 * Map internal clock,
1550 * in case of failure disable timestamping
1551 */
1552 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1553 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported.\n");
1554 }
1555 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001556 } else {
1557 err = mlx4_init_slave(dev);
1558 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001559 if (err != -EPROBE_DEFER)
1560 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001561 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001562 }
1563
1564 err = mlx4_slave_cap(dev);
1565 if (err) {
1566 mlx4_err(dev, "Failed to obtain slave caps\n");
1567 goto err_close;
1568 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001569 }
1570
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001571 if (map_bf_area(dev))
1572 mlx4_dbg(dev, "Failed to map blue flame area\n");
1573
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001574 /*Only the master set the ports, all the rest got it from it.*/
1575 if (!mlx4_is_slave(dev))
1576 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001577
1578 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1579 if (err) {
1580 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001581 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001582 }
1583
1584 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001585 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001586
1587 return 0;
1588
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001589unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001590 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001591 unmap_bf_area(dev);
1592
Roland Dreier225c7b12007-05-08 18:00:38 -07001593err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001594 if (mlx4_is_slave(dev))
1595 mlx4_slave_exit(dev);
1596 else
1597 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001598
1599err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001600 if (!mlx4_is_slave(dev))
1601 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001602
1603err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001604 if (!mlx4_is_slave(dev)) {
1605 mlx4_UNMAP_FA(dev);
1606 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1607 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001608 return err;
1609}
1610
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001611static int mlx4_init_counters_table(struct mlx4_dev *dev)
1612{
1613 struct mlx4_priv *priv = mlx4_priv(dev);
1614 int nent;
1615
1616 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1617 return -ENOENT;
1618
1619 nent = dev->caps.max_counters;
1620 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1621}
1622
1623static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1624{
1625 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1626}
1627
Jack Morgensteinba062d52012-05-15 10:35:03 +00001628int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001629{
1630 struct mlx4_priv *priv = mlx4_priv(dev);
1631
1632 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1633 return -ENOENT;
1634
1635 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1636 if (*idx == -1)
1637 return -ENOMEM;
1638
1639 return 0;
1640}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001641
1642int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1643{
1644 u64 out_param;
1645 int err;
1646
1647 if (mlx4_is_mfunc(dev)) {
1648 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1649 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1650 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1651 if (!err)
1652 *idx = get_param_l(&out_param);
1653
1654 return err;
1655 }
1656 return __mlx4_counter_alloc(dev, idx);
1657}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001658EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1659
Jack Morgensteinba062d52012-05-15 10:35:03 +00001660void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001661{
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02001662 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001663 return;
1664}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001665
1666void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1667{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00001668 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00001669
1670 if (mlx4_is_mfunc(dev)) {
1671 set_param_l(&in_param, idx);
1672 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1673 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1674 MLX4_CMD_WRAPPED);
1675 return;
1676 }
1677 __mlx4_counter_free(dev, idx);
1678}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001679EXPORT_SYMBOL_GPL(mlx4_counter_free);
1680
Roland Dreier3d73c282007-10-10 15:43:54 -07001681static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001682{
1683 struct mlx4_priv *priv = mlx4_priv(dev);
1684 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001685 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001686 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001687
Roland Dreier225c7b12007-05-08 18:00:38 -07001688 err = mlx4_init_uar_table(dev);
1689 if (err) {
1690 mlx4_err(dev, "Failed to initialize "
1691 "user access region table, aborting.\n");
1692 return err;
1693 }
1694
1695 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1696 if (err) {
1697 mlx4_err(dev, "Failed to allocate driver access region, "
1698 "aborting.\n");
1699 goto err_uar_table_free;
1700 }
1701
Roland Dreier4979d182011-01-12 09:50:36 -08001702 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001703 if (!priv->kar) {
1704 mlx4_err(dev, "Couldn't map kernel access region, "
1705 "aborting.\n");
1706 err = -ENOMEM;
1707 goto err_uar_free;
1708 }
1709
1710 err = mlx4_init_pd_table(dev);
1711 if (err) {
1712 mlx4_err(dev, "Failed to initialize "
1713 "protection domain table, aborting.\n");
1714 goto err_kar_unmap;
1715 }
1716
Sean Hefty012a8ff2011-06-02 09:01:33 -07001717 err = mlx4_init_xrcd_table(dev);
1718 if (err) {
1719 mlx4_err(dev, "Failed to initialize "
1720 "reliable connection domain table, aborting.\n");
1721 goto err_pd_table_free;
1722 }
1723
Roland Dreier225c7b12007-05-08 18:00:38 -07001724 err = mlx4_init_mr_table(dev);
1725 if (err) {
1726 mlx4_err(dev, "Failed to initialize "
1727 "memory region table, aborting.\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001728 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001729 }
1730
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001731 if (!mlx4_is_slave(dev)) {
1732 err = mlx4_init_mcg_table(dev);
1733 if (err) {
1734 mlx4_err(dev, "Failed to initialize multicast group table, aborting.\n");
1735 goto err_mr_table_free;
1736 }
1737 }
1738
Roland Dreier225c7b12007-05-08 18:00:38 -07001739 err = mlx4_init_eq_table(dev);
1740 if (err) {
1741 mlx4_err(dev, "Failed to initialize "
1742 "event queue table, aborting.\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001743 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001744 }
1745
1746 err = mlx4_cmd_use_events(dev);
1747 if (err) {
1748 mlx4_err(dev, "Failed to switch to event-driven "
1749 "firmware commands, aborting.\n");
1750 goto err_eq_table_free;
1751 }
1752
1753 err = mlx4_NOP(dev);
1754 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001755 if (dev->flags & MLX4_FLAG_MSI_X) {
1756 mlx4_warn(dev, "NOP command failed to generate MSI-X "
1757 "interrupt IRQ %d).\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001758 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001759 mlx4_warn(dev, "Trying again without MSI-X.\n");
1760 } else {
1761 mlx4_err(dev, "NOP command failed to generate interrupt "
1762 "(IRQ %d), aborting.\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001763 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001764 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001765 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001766
1767 goto err_cmd_poll;
1768 }
1769
1770 mlx4_dbg(dev, "NOP command IRQ test passed\n");
1771
1772 err = mlx4_init_cq_table(dev);
1773 if (err) {
1774 mlx4_err(dev, "Failed to initialize "
1775 "completion queue table, aborting.\n");
1776 goto err_cmd_poll;
1777 }
1778
1779 err = mlx4_init_srq_table(dev);
1780 if (err) {
1781 mlx4_err(dev, "Failed to initialize "
1782 "shared receive queue table, aborting.\n");
1783 goto err_cq_table_free;
1784 }
1785
1786 err = mlx4_init_qp_table(dev);
1787 if (err) {
1788 mlx4_err(dev, "Failed to initialize "
1789 "queue pair table, aborting.\n");
1790 goto err_srq_table_free;
1791 }
1792
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001793 err = mlx4_init_counters_table(dev);
1794 if (err && err != -ENOENT) {
1795 mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001796 goto err_qp_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001797 }
1798
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001799 if (!mlx4_is_slave(dev)) {
1800 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001801 ib_port_default_caps = 0;
1802 err = mlx4_get_port_ib_caps(dev, port,
1803 &ib_port_default_caps);
1804 if (err)
1805 mlx4_warn(dev, "failed to get port %d default "
1806 "ib capabilities (%d). Continuing "
1807 "with caps = 0\n", port, err);
1808 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001809
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001810 /* initialize per-slave default ib port capabilities */
1811 if (mlx4_is_master(dev)) {
1812 int i;
1813 for (i = 0; i < dev->num_slaves; i++) {
1814 if (i == mlx4_master_func_num(dev))
1815 continue;
1816 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
1817 ib_port_default_caps;
1818 }
1819 }
1820
Or Gerlitz096335b2012-01-11 19:02:17 +02001821 if (mlx4_is_mfunc(dev))
1822 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
1823 else
1824 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001825
Jack Morgenstein66349612012-06-19 11:21:44 +03001826 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
1827 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001828 if (err) {
1829 mlx4_err(dev, "Failed to set port %d, aborting\n",
1830 port);
1831 goto err_counters_table_free;
1832 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001833 }
1834 }
1835
Roland Dreier225c7b12007-05-08 18:00:38 -07001836 return 0;
1837
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001838err_counters_table_free:
1839 mlx4_cleanup_counters_table(dev);
1840
Roland Dreier225c7b12007-05-08 18:00:38 -07001841err_qp_table_free:
1842 mlx4_cleanup_qp_table(dev);
1843
1844err_srq_table_free:
1845 mlx4_cleanup_srq_table(dev);
1846
1847err_cq_table_free:
1848 mlx4_cleanup_cq_table(dev);
1849
1850err_cmd_poll:
1851 mlx4_cmd_use_polling(dev);
1852
1853err_eq_table_free:
1854 mlx4_cleanup_eq_table(dev);
1855
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001856err_mcg_table_free:
1857 if (!mlx4_is_slave(dev))
1858 mlx4_cleanup_mcg_table(dev);
1859
Jack Morgensteinee49bd92007-07-12 17:50:45 +03001860err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07001861 mlx4_cleanup_mr_table(dev);
1862
Sean Hefty012a8ff2011-06-02 09:01:33 -07001863err_xrcd_table_free:
1864 mlx4_cleanup_xrcd_table(dev);
1865
Roland Dreier225c7b12007-05-08 18:00:38 -07001866err_pd_table_free:
1867 mlx4_cleanup_pd_table(dev);
1868
1869err_kar_unmap:
1870 iounmap(priv->kar);
1871
1872err_uar_free:
1873 mlx4_uar_free(dev, &priv->driver_uar);
1874
1875err_uar_table_free:
1876 mlx4_cleanup_uar_table(dev);
1877 return err;
1878}
1879
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001880static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001881{
1882 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001883 struct msix_entry *entries;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001884 int nreq = min_t(int, dev->caps.num_ports *
Yuval Mintz90b1ebe2012-07-01 03:18:51 +00001885 min_t(int, netif_get_num_default_rss_queues() + 1,
1886 MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
Roland Dreier225c7b12007-05-08 18:00:38 -07001887 int err;
1888 int i;
1889
1890 if (msi_x) {
Or Gerlitzca4c7b32013-01-17 05:30:43 +00001891 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
1892 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001893
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001894 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
1895 if (!entries)
1896 goto no_msi;
1897
1898 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001899 entries[i].entry = i;
1900
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001901 retry:
1902 err = pci_enable_msix(dev->pdev, entries, nreq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001903 if (err) {
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001904 /* Try again if at least 2 vectors are available */
1905 if (err > 1) {
1906 mlx4_info(dev, "Requested %d vectors, "
1907 "but only %d MSI-X vectors available, "
1908 "trying again\n", nreq, err);
1909 nreq = err;
1910 goto retry;
1911 }
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07001912 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07001913 goto no_msi;
1914 }
1915
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001916 if (nreq <
1917 MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
1918 /*Working in legacy mode , all EQ's shared*/
1919 dev->caps.comp_pool = 0;
1920 dev->caps.num_comp_vectors = nreq - 1;
1921 } else {
1922 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
1923 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
1924 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001925 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001926 priv->eq_table.eq[i].irq = entries[i].vector;
1927
1928 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001929
1930 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07001931 return;
1932 }
1933
1934no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001935 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001936 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001937
1938 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001939 priv->eq_table.eq[i].irq = dev->pdev->irq;
1940}
1941
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001942static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001943{
1944 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001945 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001946
1947 info->dev = dev;
1948 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001949 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001950 mlx4_init_mac_table(dev, &info->mac_table);
1951 mlx4_init_vlan_table(dev, &info->vlan_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00001952 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001953 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001954
1955 sprintf(info->dev_name, "mlx4_port%d", port);
1956 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001957 if (mlx4_is_mfunc(dev))
1958 info->port_attr.attr.mode = S_IRUGO;
1959 else {
1960 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
1961 info->port_attr.store = set_port_type;
1962 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001963 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07001964 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001965
1966 err = device_create_file(&dev->pdev->dev, &info->port_attr);
1967 if (err) {
1968 mlx4_err(dev, "Failed to create file for port %d\n", port);
1969 info->port = -1;
1970 }
1971
Or Gerlitz096335b2012-01-11 19:02:17 +02001972 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
1973 info->port_mtu_attr.attr.name = info->dev_mtu_name;
1974 if (mlx4_is_mfunc(dev))
1975 info->port_mtu_attr.attr.mode = S_IRUGO;
1976 else {
1977 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
1978 info->port_mtu_attr.store = set_port_ib_mtu;
1979 }
1980 info->port_mtu_attr.show = show_port_ib_mtu;
1981 sysfs_attr_init(&info->port_mtu_attr.attr);
1982
1983 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
1984 if (err) {
1985 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
1986 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
1987 info->port = -1;
1988 }
1989
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001990 return err;
1991}
1992
1993static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
1994{
1995 if (info->port < 0)
1996 return;
1997
1998 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02001999 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002000}
2001
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002002static int mlx4_init_steering(struct mlx4_dev *dev)
2003{
2004 struct mlx4_priv *priv = mlx4_priv(dev);
2005 int num_entries = dev->caps.num_ports;
2006 int i, j;
2007
2008 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2009 if (!priv->steer)
2010 return -ENOMEM;
2011
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002012 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002013 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2014 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2015 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2016 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002017 return 0;
2018}
2019
2020static void mlx4_clear_steering(struct mlx4_dev *dev)
2021{
2022 struct mlx4_priv *priv = mlx4_priv(dev);
2023 struct mlx4_steer_index *entry, *tmp_entry;
2024 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2025 int num_entries = dev->caps.num_ports;
2026 int i, j;
2027
2028 for (i = 0; i < num_entries; i++) {
2029 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2030 list_for_each_entry_safe(pqp, tmp_pqp,
2031 &priv->steer[i].promisc_qps[j],
2032 list) {
2033 list_del(&pqp->list);
2034 kfree(pqp);
2035 }
2036 list_for_each_entry_safe(entry, tmp_entry,
2037 &priv->steer[i].steer_entries[j],
2038 list) {
2039 list_del(&entry->list);
2040 list_for_each_entry_safe(pqp, tmp_pqp,
2041 &entry->duplicates,
2042 list) {
2043 list_del(&pqp->list);
2044 kfree(pqp);
2045 }
2046 kfree(entry);
2047 }
2048 }
2049 }
2050 kfree(priv->steer);
2051}
2052
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002053static int extended_func_num(struct pci_dev *pdev)
2054{
2055 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2056}
2057
2058#define MLX4_OWNER_BASE 0x8069c
2059#define MLX4_OWNER_SIZE 4
2060
2061static int mlx4_get_ownership(struct mlx4_dev *dev)
2062{
2063 void __iomem *owner;
2064 u32 ret;
2065
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002066 if (pci_channel_offline(dev->pdev))
2067 return -EIO;
2068
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002069 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2070 MLX4_OWNER_SIZE);
2071 if (!owner) {
2072 mlx4_err(dev, "Failed to obtain ownership bit\n");
2073 return -ENOMEM;
2074 }
2075
2076 ret = readl(owner);
2077 iounmap(owner);
2078 return (int) !!ret;
2079}
2080
2081static void mlx4_free_ownership(struct mlx4_dev *dev)
2082{
2083 void __iomem *owner;
2084
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002085 if (pci_channel_offline(dev->pdev))
2086 return;
2087
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002088 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2089 MLX4_OWNER_SIZE);
2090 if (!owner) {
2091 mlx4_err(dev, "Failed to obtain ownership bit\n");
2092 return;
2093 }
2094 writel(0, owner);
2095 msleep(1000);
2096 iounmap(owner);
2097}
2098
Roland Dreier839f1242012-09-27 09:23:41 -07002099static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
Roland Dreier225c7b12007-05-08 18:00:38 -07002100{
Roland Dreier225c7b12007-05-08 18:00:38 -07002101 struct mlx4_priv *priv;
2102 struct mlx4_dev *dev;
2103 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002104 int port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002105
Joe Perches0a645e82010-07-10 07:22:46 +00002106 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
Roland Dreier225c7b12007-05-08 18:00:38 -07002107
2108 err = pci_enable_device(pdev);
2109 if (err) {
2110 dev_err(&pdev->dev, "Cannot enable PCI device, "
2111 "aborting.\n");
2112 return err;
2113 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002114
2115 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
2116 * per port, we must limit the number of VFs to 63 (since their are
2117 * 128 MACs)
2118 */
2119 if (num_vfs >= MLX4_MAX_NUM_VF) {
2120 dev_err(&pdev->dev,
2121 "Requested more VF's (%d) than allowed (%d)\n",
2122 num_vfs, MLX4_MAX_NUM_VF - 1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002123 return -EINVAL;
2124 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002125
2126 if (num_vfs < 0) {
2127 pr_err("num_vfs module parameter cannot be negative\n");
2128 return -EINVAL;
2129 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002130 /*
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002131 * Check for BARs.
Roland Dreier225c7b12007-05-08 18:00:38 -07002132 */
Roland Dreier839f1242012-09-27 09:23:41 -07002133 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002134 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2135 dev_err(&pdev->dev, "Missing DCS, aborting."
Roland Dreier839f1242012-09-27 09:23:41 -07002136 "(driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
2137 pci_dev_data, pci_resource_flags(pdev, 0));
Roland Dreier225c7b12007-05-08 18:00:38 -07002138 err = -ENODEV;
2139 goto err_disable_pdev;
2140 }
2141 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
2142 dev_err(&pdev->dev, "Missing UAR, aborting.\n");
2143 err = -ENODEV;
2144 goto err_disable_pdev;
2145 }
2146
Roland Dreiera01df0f2009-09-05 20:24:48 -07002147 err = pci_request_regions(pdev, DRV_NAME);
Roland Dreier225c7b12007-05-08 18:00:38 -07002148 if (err) {
Roland Dreiera01df0f2009-09-05 20:24:48 -07002149 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002150 goto err_disable_pdev;
2151 }
2152
Roland Dreier225c7b12007-05-08 18:00:38 -07002153 pci_set_master(pdev);
2154
Yang Hongyang6a355282009-04-06 19:01:13 -07002155 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002156 if (err) {
2157 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002158 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002159 if (err) {
2160 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002161 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002162 }
2163 }
Yang Hongyang6a355282009-04-06 19:01:13 -07002164 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002165 if (err) {
2166 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
2167 "consistent PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002168 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002169 if (err) {
2170 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
2171 "aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002172 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002173 }
2174 }
2175
David Dillow7f9e5c482011-01-17 02:09:44 +00002176 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2177 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2178
Joe Perchesb2adaca2013-02-03 17:43:58 +00002179 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002180 if (!priv) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002181 err = -ENOMEM;
Roland Dreiera01df0f2009-09-05 20:24:48 -07002182 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002183 }
2184
2185 dev = &priv->dev;
2186 dev->pdev = pdev;
Roland Dreierb5814012007-06-07 11:51:58 -07002187 INIT_LIST_HEAD(&priv->ctx_list);
2188 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002189
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002190 mutex_init(&priv->port_mutex);
2191
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002192 INIT_LIST_HEAD(&priv->pgdir_list);
2193 mutex_init(&priv->pgdir_mutex);
2194
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002195 INIT_LIST_HEAD(&priv->bf_list);
2196 mutex_init(&priv->bf_mutex);
2197
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002198 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002199 dev->numa_node = dev_to_node(&pdev->dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002200 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002201 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002202 /* When acting as pf, we normally skip vfs unless explicitly
2203 * requested to probe them. */
2204 if (num_vfs && extended_func_num(pdev) > probe_vf) {
2205 mlx4_warn(dev, "Skipping virtual function:%d\n",
2206 extended_func_num(pdev));
2207 err = -ENODEV;
2208 goto err_free_dev;
2209 }
2210 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2211 dev->flags |= MLX4_FLAG_SLAVE;
2212 } else {
2213 /* We reset the device and enable SRIOV only for physical
2214 * devices. Try to claim ownership on the device;
2215 * if already taken, skip -- do not allow multiple PFs */
2216 err = mlx4_get_ownership(dev);
2217 if (err) {
2218 if (err < 0)
2219 goto err_free_dev;
2220 else {
2221 mlx4_warn(dev, "Multiple PFs not yet supported."
2222 " Skipping PF.\n");
2223 err = -EINVAL;
2224 goto err_free_dev;
2225 }
2226 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002227
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002228 if (num_vfs) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002229 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", num_vfs);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002230 err = pci_enable_sriov(pdev, num_vfs);
2231 if (err) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002232 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d).\n",
2233 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002234 err = 0;
2235 } else {
2236 mlx4_warn(dev, "Running in master mode\n");
2237 dev->flags |= MLX4_FLAG_SRIOV |
2238 MLX4_FLAG_MASTER;
2239 dev->num_vfs = num_vfs;
2240 }
2241 }
2242
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002243 atomic_set(&priv->opreq_count, 0);
2244 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
2245
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002246 /*
2247 * Now reset the HCA before we touch the PCI capabilities or
2248 * attempt a firmware command, since a boot ROM may have left
2249 * the HCA in an undefined state.
2250 */
2251 err = mlx4_reset(dev);
2252 if (err) {
2253 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
2254 goto err_rel_own;
2255 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002256 }
2257
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002258slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002259 err = mlx4_cmd_init(dev);
2260 if (err) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002261 mlx4_err(dev, "Failed to init command interface, aborting.\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002262 goto err_sriov;
2263 }
2264
2265 /* In slave functions, the communication channel must be initialized
2266 * before posting commands. Also, init num_slaves before calling
2267 * mlx4_init_hca */
2268 if (mlx4_is_mfunc(dev)) {
2269 if (mlx4_is_master(dev))
2270 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
2271 else {
2272 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002273 err = mlx4_multi_func_init(dev);
2274 if (err) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002275 mlx4_err(dev, "Failed to init slave mfunc"
2276 " interface, aborting.\n");
2277 goto err_cmd;
2278 }
2279 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002280 }
2281
2282 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002283 if (err) {
2284 if (err == -EACCES) {
2285 /* Not primary Physical function
2286 * Running in slave mode */
2287 mlx4_cmd_cleanup(dev);
2288 dev->flags |= MLX4_FLAG_SLAVE;
2289 dev->flags &= ~MLX4_FLAG_MASTER;
2290 goto slave_start;
2291 } else
2292 goto err_mfunc;
2293 }
2294
2295 /* In master functions, the communication channel must be initialized
2296 * after obtaining its address from fw */
2297 if (mlx4_is_master(dev)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002298 err = mlx4_multi_func_init(dev);
2299 if (err) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002300 mlx4_err(dev, "Failed to init master mfunc"
2301 "interface, aborting.\n");
2302 goto err_close;
2303 }
2304 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002305
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002306 err = mlx4_alloc_eq_table(dev);
2307 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002308 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002309
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002310 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002311 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002312
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002313 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002314 if ((mlx4_is_mfunc(dev)) &&
2315 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002316 err = -ENOSYS;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002317 mlx4_err(dev, "INTx is not supported in multi-function mode."
2318 " aborting.\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002319 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002320 }
2321
2322 if (!mlx4_is_slave(dev)) {
2323 err = mlx4_init_steering(dev);
2324 if (err)
2325 goto err_free_eq;
2326 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002327
Roland Dreier225c7b12007-05-08 18:00:38 -07002328 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002329 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2330 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002331 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002332 dev->caps.num_comp_vectors = 1;
2333 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002334 pci_disable_msix(pdev);
2335 err = mlx4_setup_hca(dev);
2336 }
2337
Roland Dreier225c7b12007-05-08 18:00:38 -07002338 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002339 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002340
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002341 mlx4_init_quotas(dev);
2342
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002343 for (port = 1; port <= dev->caps.num_ports; port++) {
2344 err = mlx4_init_port_info(dev, port);
2345 if (err)
2346 goto err_port;
2347 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002348
Roland Dreier225c7b12007-05-08 18:00:38 -07002349 err = mlx4_register_device(dev);
2350 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002351 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002352
Eyal Perryb046ffe2013-10-15 16:55:24 +02002353 mlx4_request_modules(dev);
2354
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002355 mlx4_sense_init(dev);
2356 mlx4_start_sense(dev);
2357
Roland Dreier839f1242012-09-27 09:23:41 -07002358 priv->pci_dev_data = pci_dev_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002359 pci_set_drvdata(pdev, dev);
2360
2361 return 0;
2362
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002363err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002364 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002365 mlx4_cleanup_port_info(&priv->port[port]);
2366
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002367 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002368 mlx4_cleanup_qp_table(dev);
2369 mlx4_cleanup_srq_table(dev);
2370 mlx4_cleanup_cq_table(dev);
2371 mlx4_cmd_use_polling(dev);
2372 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002373 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002374 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002375 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002376 mlx4_cleanup_pd_table(dev);
2377 mlx4_cleanup_uar_table(dev);
2378
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002379err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002380 if (!mlx4_is_slave(dev))
2381 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002382
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002383err_free_eq:
2384 mlx4_free_eq_table(dev);
2385
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002386err_master_mfunc:
2387 if (mlx4_is_master(dev))
2388 mlx4_multi_func_cleanup(dev);
2389
Roland Dreier225c7b12007-05-08 18:00:38 -07002390err_close:
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002391 if (dev->flags & MLX4_FLAG_MSI_X)
2392 pci_disable_msix(pdev);
2393
Roland Dreier225c7b12007-05-08 18:00:38 -07002394 mlx4_close_hca(dev);
2395
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002396err_mfunc:
2397 if (mlx4_is_slave(dev))
2398 mlx4_multi_func_cleanup(dev);
2399
Roland Dreier225c7b12007-05-08 18:00:38 -07002400err_cmd:
2401 mlx4_cmd_cleanup(dev);
2402
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002403err_sriov:
Jack Morgenstein681372a2012-05-15 10:35:01 +00002404 if (dev->flags & MLX4_FLAG_SRIOV)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002405 pci_disable_sriov(pdev);
2406
2407err_rel_own:
2408 if (!mlx4_is_slave(dev))
2409 mlx4_free_ownership(dev);
2410
Roland Dreier225c7b12007-05-08 18:00:38 -07002411err_free_dev:
Roland Dreier225c7b12007-05-08 18:00:38 -07002412 kfree(priv);
2413
Roland Dreiera01df0f2009-09-05 20:24:48 -07002414err_release_regions:
2415 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002416
2417err_disable_pdev:
2418 pci_disable_device(pdev);
2419 pci_set_drvdata(pdev, NULL);
2420 return err;
2421}
2422
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002423static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07002424{
Joe Perches0a645e82010-07-10 07:22:46 +00002425 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002426
Roland Dreier839f1242012-09-27 09:23:41 -07002427 return __mlx4_init_one(pdev, id->driver_data);
Roland Dreier3d73c282007-10-10 15:43:54 -07002428}
2429
2430static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002431{
2432 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2433 struct mlx4_priv *priv = mlx4_priv(dev);
2434 int p;
2435
2436 if (dev) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002437 /* in SRIOV it is not allowed to unload the pf's
2438 * driver while there are alive vf's */
2439 if (mlx4_is_master(dev)) {
2440 if (mlx4_how_many_lives_vf(dev))
2441 printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
2442 }
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002443 mlx4_stop_sense(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002444 mlx4_unregister_device(dev);
2445
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002446 for (p = 1; p <= dev->caps.num_ports; p++) {
2447 mlx4_cleanup_port_info(&priv->port[p]);
Roland Dreier225c7b12007-05-08 18:00:38 -07002448 mlx4_CLOSE_PORT(dev, p);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002449 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002450
Jack Morgensteinb8924952012-05-15 10:35:02 +00002451 if (mlx4_is_master(dev))
2452 mlx4_free_resource_tracker(dev,
2453 RES_TR_FREE_SLAVES_ONLY);
2454
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002455 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002456 mlx4_cleanup_qp_table(dev);
2457 mlx4_cleanup_srq_table(dev);
2458 mlx4_cleanup_cq_table(dev);
2459 mlx4_cmd_use_polling(dev);
2460 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002461 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002462 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002463 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002464 mlx4_cleanup_pd_table(dev);
2465
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002466 if (mlx4_is_master(dev))
Jack Morgensteinb8924952012-05-15 10:35:02 +00002467 mlx4_free_resource_tracker(dev,
2468 RES_TR_FREE_STRUCTS_ONLY);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002469
Roland Dreier225c7b12007-05-08 18:00:38 -07002470 iounmap(priv->kar);
2471 mlx4_uar_free(dev, &priv->driver_uar);
2472 mlx4_cleanup_uar_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002473 if (!mlx4_is_slave(dev))
2474 mlx4_clear_steering(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002475 mlx4_free_eq_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002476 if (mlx4_is_master(dev))
2477 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002478 mlx4_close_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002479 if (mlx4_is_slave(dev))
2480 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002481 mlx4_cmd_cleanup(dev);
2482
2483 if (dev->flags & MLX4_FLAG_MSI_X)
2484 pci_disable_msix(pdev);
Jack Morgenstein681372a2012-05-15 10:35:01 +00002485 if (dev->flags & MLX4_FLAG_SRIOV) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002486 mlx4_warn(dev, "Disabling SR-IOV\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002487 pci_disable_sriov(pdev);
2488 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002489
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002490 if (!mlx4_is_slave(dev))
2491 mlx4_free_ownership(dev);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002492
2493 kfree(dev->caps.qp0_tunnel);
2494 kfree(dev->caps.qp0_proxy);
2495 kfree(dev->caps.qp1_tunnel);
2496 kfree(dev->caps.qp1_proxy);
2497
Roland Dreier225c7b12007-05-08 18:00:38 -07002498 kfree(priv);
Roland Dreiera01df0f2009-09-05 20:24:48 -07002499 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002500 pci_disable_device(pdev);
2501 pci_set_drvdata(pdev, NULL);
2502 }
2503}
2504
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002505int mlx4_restart_one(struct pci_dev *pdev)
2506{
Roland Dreier839f1242012-09-27 09:23:41 -07002507 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2508 struct mlx4_priv *priv = mlx4_priv(dev);
2509 int pci_dev_data;
2510
2511 pci_dev_data = priv->pci_dev_data;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002512 mlx4_remove_one(pdev);
Roland Dreier839f1242012-09-27 09:23:41 -07002513 return __mlx4_init_one(pdev, pci_dev_data);
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002514}
2515
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002516static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002517 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002518 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002519 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002520 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002521 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002522 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002523 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002524 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002525 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002526 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002527 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002528 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002529 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002530 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002531 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002532 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002533 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002534 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002535 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07002536 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002537 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002538 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002539 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002540 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002541 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002542 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002543 /* MT27500 Family [ConnectX-3] */
2544 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
2545 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002546 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002547 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
2548 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
2549 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
2550 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
2551 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
2552 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
2553 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
2554 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
2555 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
2556 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
2557 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
2558 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07002559 { 0, }
2560};
2561
2562MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
2563
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002564static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
2565 pci_channel_state_t state)
2566{
2567 mlx4_remove_one(pdev);
2568
2569 return state == pci_channel_io_perm_failure ?
2570 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2571}
2572
2573static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
2574{
Roland Dreier839f1242012-09-27 09:23:41 -07002575 int ret = __mlx4_init_one(pdev, 0);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002576
2577 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
2578}
2579
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07002580static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002581 .error_detected = mlx4_pci_err_detected,
2582 .slot_reset = mlx4_pci_slot_reset,
2583};
2584
Roland Dreier225c7b12007-05-08 18:00:38 -07002585static struct pci_driver mlx4_driver = {
2586 .name = DRV_NAME,
2587 .id_table = mlx4_pci_table,
2588 .probe = mlx4_init_one,
Bill Pembertonf57e6842012-12-03 09:23:15 -05002589 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002590 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07002591};
2592
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002593static int __init mlx4_verify_params(void)
2594{
2595 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002596 pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002597 return -1;
2598 }
2599
Or Gerlitzcb296882011-10-16 10:26:21 +02002600 if (log_num_vlan != 0)
2601 pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
2602 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002603
Eli Cohen04986282010-09-20 08:42:38 +02002604 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002605 pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07002606 return -1;
2607 }
2608
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002609 /* Check if module param for ports type has legal combination */
2610 if (port_type_array[0] == false && port_type_array[1] == true) {
2611 printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
2612 port_type_array[0] = true;
2613 }
2614
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002615 if (mlx4_log_num_mgm_entry_size != -1 &&
2616 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
2617 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
2618 pr_warning("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not "
2619 "in legal range (-1 or %d..%d)\n",
2620 mlx4_log_num_mgm_entry_size,
2621 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
2622 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
2623 return -1;
2624 }
2625
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002626 return 0;
2627}
2628
Roland Dreier225c7b12007-05-08 18:00:38 -07002629static int __init mlx4_init(void)
2630{
2631 int ret;
2632
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002633 if (mlx4_verify_params())
2634 return -EINVAL;
2635
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002636 mlx4_catas_init();
2637
2638 mlx4_wq = create_singlethread_workqueue("mlx4");
2639 if (!mlx4_wq)
2640 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002641
Roland Dreier225c7b12007-05-08 18:00:38 -07002642 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08002643 if (ret < 0)
2644 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002645 return ret < 0 ? ret : 0;
2646}
2647
2648static void __exit mlx4_cleanup(void)
2649{
2650 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002651 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002652}
2653
2654module_init(mlx4_init);
2655module_exit(mlx4_cleanup);