blob: 320d103817151cb2965d3a3e77fc25ea51f292a7 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050043#include <linux/of.h>
44#include <linux/of_device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053045
Tony Lindgrence491cf2009-10-20 09:40:47 -070046#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080047
Jon Hunterb7b4ff72012-06-05 12:34:51 -050048static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053049static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053050static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010051
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053052/**
53 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
54 * @timer: timer pointer over which read operation to perform
55 * @reg: lowest byte holds the register offset
56 *
57 * The posted mode bit is encoded in reg. Note that in posted mode write
58 * pending bit must be checked. Otherwise a read of a non completed write
59 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030060 */
61static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010062{
Tony Lindgrenee17f112011-09-16 15:44:20 -070063 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
64 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070065}
66
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053067/**
68 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
69 * @timer: timer pointer over which write operation is to perform
70 * @reg: lowest byte holds the register offset
71 * @value: data to write into the register
72 *
73 * The posted mode bit is encoded in reg. Note that in posted mode the write
74 * pending bit must be checked. Otherwise a write on a register which has a
75 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030076 */
77static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
78 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070079{
Tony Lindgrenee17f112011-09-16 15:44:20 -070080 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
81 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010082}
83
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053084static void omap_timer_restore_context(struct omap_dm_timer *timer)
85{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053086 __raw_writel(timer->context.tisr, timer->irq_stat);
87 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
88 timer->context.twer);
89 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
90 timer->context.tcrr);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
92 timer->context.tldr);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
94 timer->context.tmar);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
96 timer->context.tsicr);
97 __raw_writel(timer->context.tier, timer->irq_ena);
98 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
99 timer->context.tclr);
100}
101
Timo Teras77900a22006-06-26 16:16:12 -0700102static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103{
Timo Teras77900a22006-06-26 16:16:12 -0700104 int c;
105
Tony Lindgrenee17f112011-09-16 15:44:20 -0700106 if (!timer->sys_stat)
107 return;
108
Timo Teras77900a22006-06-26 16:16:12 -0700109 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700111 c++;
112 if (c > 100000) {
113 printk(KERN_ERR "Timer failed to reset\n");
114 return;
115 }
116 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100117}
118
Timo Teras77900a22006-06-26 16:16:12 -0700119static void omap_dm_timer_reset(struct omap_dm_timer *timer)
120{
Jon Hunterffc957b2012-07-06 16:46:35 -0500121 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
122 omap_dm_timer_wait_for_reset(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530123 __omap_dm_timer_reset(timer, 0, 0);
Timo Teras77900a22006-06-26 16:16:12 -0700124}
125
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530126int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700127{
Jon Hunterbca45802012-06-05 12:34:58 -0500128 /*
129 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
130 * do not call clk_get() for these devices.
131 */
132 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
133 timer->fclk = clk_get(&timer->pdev->dev, "fck");
134 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
135 timer->fclk = NULL;
136 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
137 return -EINVAL;
138 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530139 }
140
Jon Hunter7b44cf22012-07-06 16:45:04 -0500141 omap_dm_timer_enable(timer);
142
Jon Hunter66159752012-06-05 12:34:57 -0500143 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530144 omap_dm_timer_reset(timer);
145
Jon Hunter7b44cf22012-07-06 16:45:04 -0500146 __omap_dm_timer_enable_posted(timer);
147 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530148
Jon Hunter7b44cf22012-07-06 16:45:04 -0500149 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700150}
151
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500152static inline u32 omap_dm_timer_reserved_systimer(int id)
153{
154 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
155}
156
157int omap_dm_timer_reserve_systimer(int id)
158{
159 if (omap_dm_timer_reserved_systimer(id))
160 return -ENODEV;
161
162 omap_reserved_systimers |= (1 << (id - 1));
163
164 return 0;
165}
166
Timo Teras77900a22006-06-26 16:16:12 -0700167struct omap_dm_timer *omap_dm_timer_request(void)
168{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530169 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700170 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530171 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700172
173 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530174 list_for_each_entry(t, &omap_timer_list, node) {
175 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700176 continue;
177
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530178 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700179 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700180 break;
181 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300182 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530183
184 if (timer) {
185 ret = omap_dm_timer_prepare(timer);
186 if (ret) {
187 timer->reserved = 0;
188 timer = NULL;
189 }
190 }
Timo Teras77900a22006-06-26 16:16:12 -0700191
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530192 if (!timer)
193 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700194
Timo Teras77900a22006-06-26 16:16:12 -0700195 return timer;
196}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700197EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700198
199struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100200{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530201 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700202 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530203 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100204
Jon Hunter9725f442012-05-14 10:41:37 -0500205 /* Requesting timer by ID is not supported when device tree is used */
206 if (of_have_populated_dt()) {
207 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
208 __func__);
209 return NULL;
210 }
211
Timo Teras77900a22006-06-26 16:16:12 -0700212 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530213 list_for_each_entry(t, &omap_timer_list, node) {
214 if (t->pdev->id == id && !t->reserved) {
215 timer = t;
216 timer->reserved = 1;
217 break;
218 }
Timo Teras77900a22006-06-26 16:16:12 -0700219 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300220 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100221
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530222 if (timer) {
223 ret = omap_dm_timer_prepare(timer);
224 if (ret) {
225 timer->reserved = 0;
226 timer = NULL;
227 }
228 }
Timo Teras77900a22006-06-26 16:16:12 -0700229
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530230 if (!timer)
231 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700232
Timo Teras77900a22006-06-26 16:16:12 -0700233 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100234}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700235EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100236
Jon Hunter373fe0b2012-09-06 15:28:00 -0500237/**
238 * omap_dm_timer_request_by_cap - Request a timer by capability
239 * @cap: Bit mask of capabilities to match
240 *
241 * Find a timer based upon capabilities bit mask. Callers of this function
242 * should use the definitions found in the plat/dmtimer.h file under the
243 * comment "timer capabilities used in hwmod database". Returns pointer to
244 * timer handle on success and a NULL pointer on failure.
245 */
246struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
247{
248 struct omap_dm_timer *timer = NULL, *t;
249 unsigned long flags;
250
251 if (!cap)
252 return NULL;
253
254 spin_lock_irqsave(&dm_timer_lock, flags);
255 list_for_each_entry(t, &omap_timer_list, node) {
256 if ((!t->reserved) && ((t->capability & cap) == cap)) {
257 /*
258 * If timer is not NULL, we have already found one timer
259 * but it was not an exact match because it had more
260 * capabilites that what was required. Therefore,
261 * unreserve the last timer found and see if this one
262 * is a better match.
263 */
264 if (timer)
265 timer->reserved = 0;
266
267 timer = t;
268 timer->reserved = 1;
269
270 /* Exit loop early if we find an exact match */
271 if (t->capability == cap)
272 break;
273 }
274 }
275 spin_unlock_irqrestore(&dm_timer_lock, flags);
276
277 if (timer && omap_dm_timer_prepare(timer)) {
278 timer->reserved = 0;
279 timer = NULL;
280 }
281
282 if (!timer)
283 pr_debug("%s: timer request failed!\n", __func__);
284
285 return timer;
286}
287EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
288
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530289int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700290{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530291 if (unlikely(!timer))
292 return -EINVAL;
293
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530294 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300295
Timo Teras77900a22006-06-26 16:16:12 -0700296 WARN_ON(!timer->reserved);
297 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530298 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700299}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700300EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700301
Timo Teras12583a72006-09-25 12:41:42 +0300302void omap_dm_timer_enable(struct omap_dm_timer *timer)
303{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530304 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300305}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700306EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300307
308void omap_dm_timer_disable(struct omap_dm_timer *timer)
309{
Jon Hunter54f32a32012-07-13 15:12:03 -0500310 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300311}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700312EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300313
Timo Teras77900a22006-06-26 16:16:12 -0700314int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
315{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530316 if (timer)
317 return timer->irq;
318 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700319}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700320EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700321
322#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700323#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100324/**
325 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
326 * @inputmask: current value of idlect mask
327 */
328__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
329{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530330 int i = 0;
331 struct omap_dm_timer *timer = NULL;
332 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100333
334 /* If ARMXOR cannot be idled this function call is unnecessary */
335 if (!(inputmask & (1 << 1)))
336 return inputmask;
337
338 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530339 spin_lock_irqsave(&dm_timer_lock, flags);
340 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700341 u32 l;
342
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530343 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700344 if (l & OMAP_TIMER_CTRL_ST) {
345 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100346 inputmask &= ~(1 << 1);
347 else
348 inputmask &= ~(1 << 2);
349 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530350 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700351 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530352 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100353
354 return inputmask;
355}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700356EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100357
Tony Lindgren140455f2010-02-12 12:26:48 -0800358#else
Timo Teras77900a22006-06-26 16:16:12 -0700359
360struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
361{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530362 if (timer)
363 return timer->fclk;
364 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700365}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700366EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700367
368__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
369{
370 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800371
372 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700373}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700374EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700375
376#endif
377
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530378int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700379{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530380 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
381 pr_err("%s: timer not available or enabled.\n", __func__);
382 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530383 }
384
Timo Teras77900a22006-06-26 16:16:12 -0700385 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530386 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700387}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700388EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700389
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530390int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700391{
392 u32 l;
393
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530394 if (unlikely(!timer))
395 return -EINVAL;
396
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530397 omap_dm_timer_enable(timer);
398
Jon Hunter1c2d0762012-06-05 12:34:55 -0500399 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700400 if (timer->get_context_loss_count &&
401 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500402 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530403 omap_timer_restore_context(timer);
404 }
405
Timo Teras77900a22006-06-26 16:16:12 -0700406 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
407 if (!(l & OMAP_TIMER_CTRL_ST)) {
408 l |= OMAP_TIMER_CTRL_ST;
409 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
410 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530411
412 /* Save the context */
413 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530414 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700415}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700416EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700417
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530418int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700419{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700420 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700421
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530422 if (unlikely(!timer))
423 return -EINVAL;
424
Jon Hunter66159752012-06-05 12:34:57 -0500425 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530426 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700427
Tony Lindgrenee17f112011-09-16 15:44:20 -0700428 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530429
Tony Lindgren6e740f92012-10-29 15:20:45 -0700430 if (!(timer->capability & OMAP_TIMER_ALWON)) {
431 if (timer->get_context_loss_count)
432 timer->ctx_loss_count =
433 timer->get_context_loss_count(&timer->pdev->dev);
434 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800435
436 /*
437 * Since the register values are computed and written within
438 * __omap_dm_timer_stop, we need to use read to retrieve the
439 * context.
440 */
441 timer->context.tclr =
442 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
443 timer->context.tisr = __raw_readl(timer->irq_stat);
444 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530445 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700446}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700447EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700448
Paul Walmsleyf2480762009-04-23 21:11:10 -0600449int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100450{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530451 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500452 char *parent_name = NULL;
453 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530454 struct dmtimer_platform_data *pdata;
455
456 if (unlikely(!timer))
457 return -EINVAL;
458
459 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530460
Timo Teras77900a22006-06-26 16:16:12 -0700461 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600462 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700463
Jon Hunter2b2d3522012-06-05 12:34:59 -0500464 /*
465 * FIXME: Used for OMAP1 devices only because they do not currently
466 * use the clock framework to set the parent clock. To be removed
467 * once OMAP1 migrated to using clock framework for dmtimers
468 */
Jon Hunter9725f442012-05-14 10:41:37 -0500469 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500470 return pdata->set_timer_src(timer->pdev, source);
471
472 fclk = clk_get(&timer->pdev->dev, "fck");
473 if (IS_ERR_OR_NULL(fclk)) {
474 pr_err("%s: fck not found\n", __func__);
475 return -EINVAL;
476 }
477
478 switch (source) {
479 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500480 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500481 break;
482
483 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500484 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500485 break;
486
487 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500488 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500489 break;
490 }
491
492 parent = clk_get(&timer->pdev->dev, parent_name);
493 if (IS_ERR_OR_NULL(parent)) {
494 pr_err("%s: %s not found\n", __func__, parent_name);
495 ret = -EINVAL;
496 goto out;
497 }
498
499 ret = clk_set_parent(fclk, parent);
500 if (IS_ERR_VALUE(ret))
501 pr_err("%s: failed to set %s as parent\n", __func__,
502 parent_name);
503
504 clk_put(parent);
505out:
506 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530507
508 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700509}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700510EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700511
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530512int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700513 unsigned int load)
514{
515 u32 l;
516
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530517 if (unlikely(!timer))
518 return -EINVAL;
519
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530520 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700521 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
522 if (autoreload)
523 l |= OMAP_TIMER_CTRL_AR;
524 else
525 l &= ~OMAP_TIMER_CTRL_AR;
526 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
527 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300528
Timo Teras77900a22006-06-26 16:16:12 -0700529 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530530 /* Save the context */
531 timer->context.tclr = l;
532 timer->context.tldr = load;
533 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530534 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700535}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700536EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700537
Richard Woodruff3fddd092008-07-03 12:24:30 +0300538/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530539int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300540 unsigned int load)
541{
542 u32 l;
543
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530544 if (unlikely(!timer))
545 return -EINVAL;
546
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530547 omap_dm_timer_enable(timer);
548
Jon Hunter1c2d0762012-06-05 12:34:55 -0500549 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700550 if (timer->get_context_loss_count &&
551 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500552 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530553 omap_timer_restore_context(timer);
554 }
555
Richard Woodruff3fddd092008-07-03 12:24:30 +0300556 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800557 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300558 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800559 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
560 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300561 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800562 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300563 l |= OMAP_TIMER_CTRL_ST;
564
Tony Lindgrenee17f112011-09-16 15:44:20 -0700565 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530566
567 /* Save the context */
568 timer->context.tclr = l;
569 timer->context.tldr = load;
570 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530571 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300572}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700573EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300574
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530575int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700576 unsigned int match)
577{
578 u32 l;
579
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530580 if (unlikely(!timer))
581 return -EINVAL;
582
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530583 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700584 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700585 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700586 l |= OMAP_TIMER_CTRL_CE;
587 else
588 l &= ~OMAP_TIMER_CTRL_CE;
589 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
590 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530591
592 /* Save the context */
593 timer->context.tclr = l;
594 timer->context.tmar = match;
595 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530596 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100597}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700598EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100599
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530600int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700601 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100602{
Timo Teras77900a22006-06-26 16:16:12 -0700603 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100604
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530605 if (unlikely(!timer))
606 return -EINVAL;
607
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530608 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700609 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
610 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
611 OMAP_TIMER_CTRL_PT | (0x03 << 10));
612 if (def_on)
613 l |= OMAP_TIMER_CTRL_SCPWM;
614 if (toggle)
615 l |= OMAP_TIMER_CTRL_PT;
616 l |= trigger << 10;
617 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530618
619 /* Save the context */
620 timer->context.tclr = l;
621 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530622 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700623}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700624EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700625
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530626int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700627{
628 u32 l;
629
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530630 if (unlikely(!timer))
631 return -EINVAL;
632
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530633 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700634 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
635 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
636 if (prescaler >= 0x00 && prescaler <= 0x07) {
637 l |= OMAP_TIMER_CTRL_PRE;
638 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100639 }
Timo Teras77900a22006-06-26 16:16:12 -0700640 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530641
642 /* Save the context */
643 timer->context.tclr = l;
644 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530645 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100646}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700647EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100648
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530649int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700650 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100651{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530652 if (unlikely(!timer))
653 return -EINVAL;
654
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530655 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700656 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530657
658 /* Save the context */
659 timer->context.tier = value;
660 timer->context.twer = value;
661 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530662 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100663}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700664EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100665
666unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
667{
Timo Terasfa4bb622006-09-25 12:41:35 +0300668 unsigned int l;
669
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530670 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
671 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530672 return 0;
673 }
674
Tony Lindgrenee17f112011-09-16 15:44:20 -0700675 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300676
677 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100678}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700679EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100680
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530681int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100682{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530683 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
684 return -EINVAL;
685
Tony Lindgrenee17f112011-09-16 15:44:20 -0700686 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530687 /* Save the context */
688 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530689 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100690}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700691EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100692
Tony Lindgren92105bb2005-09-07 17:20:26 +0100693unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
694{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530695 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
696 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530697 return 0;
698 }
699
Tony Lindgrenee17f112011-09-16 15:44:20 -0700700 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100701}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700702EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100703
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530704int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700705{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530706 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
707 pr_err("%s: timer not available or enabled.\n", __func__);
708 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530709 }
710
Timo Terasfa4bb622006-09-25 12:41:35 +0300711 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530712
713 /* Save the context */
714 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530715 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700716}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700717EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700718
Timo Teras77900a22006-06-26 16:16:12 -0700719int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100720{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530721 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100722
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530723 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530724 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300725 continue;
726
Timo Teras77900a22006-06-26 16:16:12 -0700727 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300728 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700729 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300730 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100731 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100732 return 0;
733}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700734EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100735
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530736/**
737 * omap_dm_timer_probe - probe function called for every registered device
738 * @pdev: pointer to current timer platform device
739 *
740 * Called by driver framework at the end of device registration for all
741 * timer devices.
742 */
743static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
744{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530745 unsigned long flags;
746 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530747 struct resource *mem, *irq;
748 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530749 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
750
Jon Hunter9725f442012-05-14 10:41:37 -0500751 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530752 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530753 return -ENODEV;
754 }
755
756 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
757 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530758 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530759 return -ENODEV;
760 }
761
762 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
763 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530764 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530765 return -ENODEV;
766 }
767
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530768 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530769 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530770 dev_err(dev, "%s: memory alloc failed!\n", __func__);
771 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530772 }
773
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530774 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530775 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530776 dev_err(dev, "%s: region already claimed.\n", __func__);
777 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530778 }
779
Jon Hunter9725f442012-05-14 10:41:37 -0500780 if (dev->of_node) {
781 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
782 timer->capability |= OMAP_TIMER_ALWON;
783 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
784 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
785 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
786 timer->capability |= OMAP_TIMER_HAS_PWM;
787 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
788 timer->capability |= OMAP_TIMER_SECURE;
789 } else {
790 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500791 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500792 timer->capability = pdata->timer_capability;
793 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800794 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500795 }
796
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530797 timer->irq = irq->start;
798 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530799
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530800 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500801 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530802 pm_runtime_enable(dev);
803 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530804 }
805
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700806 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530807 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700808 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530809 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700810 }
811
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530812 /* add the timer element to the list */
813 spin_lock_irqsave(&dm_timer_lock, flags);
814 list_add_tail(&timer->node, &omap_timer_list);
815 spin_unlock_irqrestore(&dm_timer_lock, flags);
816
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530817 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530818
819 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530820}
821
822/**
823 * omap_dm_timer_remove - cleanup a registered timer device
824 * @pdev: pointer to current timer platform device
825 *
826 * Called by driver framework whenever a timer device is unregistered.
827 * In addition to freeing platform resources it also deletes the timer
828 * entry from the local list.
829 */
830static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
831{
832 struct omap_dm_timer *timer;
833 unsigned long flags;
834 int ret = -EINVAL;
835
836 spin_lock_irqsave(&dm_timer_lock, flags);
837 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500838 if (!strcmp(dev_name(&timer->pdev->dev),
839 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530840 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530841 ret = 0;
842 break;
843 }
844 spin_unlock_irqrestore(&dm_timer_lock, flags);
845
846 return ret;
847}
848
Jon Hunter9725f442012-05-14 10:41:37 -0500849static const struct of_device_id omap_timer_match[] = {
850 { .compatible = "ti,omap2-timer", },
851 {},
852};
853MODULE_DEVICE_TABLE(of, omap_timer_match);
854
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530855static struct platform_driver omap_dm_timer_driver = {
856 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200857 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530858 .driver = {
859 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500860 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530861 },
862};
863
864static int __init omap_dm_timer_driver_init(void)
865{
866 return platform_driver_register(&omap_dm_timer_driver);
867}
868
869static void __exit omap_dm_timer_driver_exit(void)
870{
871 platform_driver_unregister(&omap_dm_timer_driver);
872}
873
874early_platform_init("earlytimer", &omap_dm_timer_driver);
875module_init(omap_dm_timer_driver_init);
876module_exit(omap_dm_timer_driver_exit);
877
878MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
879MODULE_LICENSE("GPL");
880MODULE_ALIAS("platform:" DRIVER_NAME);
881MODULE_AUTHOR("Texas Instruments Inc");