blob: 8163a0efdc83b96bb113d67e1307cdd97ac38a41 [file] [log] [blame]
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -07001/******************************************************************************
2 *
3 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Wey-Yi Guy8d801082010-03-17 13:34:36 -070029#include <linux/etherdevice.h>
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
33#include <linux/sched.h>
34
35#include "iwl-dev.h"
36#include "iwl-core.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39#include "iwl-agn-hw.h"
40#include "iwl-agn.h"
Johannes Berg1fa61b22010-04-28 08:44:52 -070041#include "iwl-sta.h"
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070042
Wey-Yi Guy898dade2010-09-20 09:12:33 -070043static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070044{
45 return le32_to_cpup((__le32 *)&tx_resp->status +
46 tx_resp->frame_count) & MAX_SN;
47}
48
Wey-Yi Guy91835ba2010-09-05 10:49:41 -070049static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
50{
51 status &= TX_STATUS_MSK;
52
53 switch (status) {
54 case TX_STATUS_POSTPONE_DELAY:
55 priv->_agn.reply_tx_stats.pp_delay++;
56 break;
57 case TX_STATUS_POSTPONE_FEW_BYTES:
58 priv->_agn.reply_tx_stats.pp_few_bytes++;
59 break;
60 case TX_STATUS_POSTPONE_BT_PRIO:
61 priv->_agn.reply_tx_stats.pp_bt_prio++;
62 break;
63 case TX_STATUS_POSTPONE_QUIET_PERIOD:
64 priv->_agn.reply_tx_stats.pp_quiet_period++;
65 break;
66 case TX_STATUS_POSTPONE_CALC_TTAK:
67 priv->_agn.reply_tx_stats.pp_calc_ttak++;
68 break;
69 case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
70 priv->_agn.reply_tx_stats.int_crossed_retry++;
71 break;
72 case TX_STATUS_FAIL_SHORT_LIMIT:
73 priv->_agn.reply_tx_stats.short_limit++;
74 break;
75 case TX_STATUS_FAIL_LONG_LIMIT:
76 priv->_agn.reply_tx_stats.long_limit++;
77 break;
78 case TX_STATUS_FAIL_FIFO_UNDERRUN:
79 priv->_agn.reply_tx_stats.fifo_underrun++;
80 break;
81 case TX_STATUS_FAIL_DRAIN_FLOW:
82 priv->_agn.reply_tx_stats.drain_flow++;
83 break;
84 case TX_STATUS_FAIL_RFKILL_FLUSH:
85 priv->_agn.reply_tx_stats.rfkill_flush++;
86 break;
87 case TX_STATUS_FAIL_LIFE_EXPIRE:
88 priv->_agn.reply_tx_stats.life_expire++;
89 break;
90 case TX_STATUS_FAIL_DEST_PS:
91 priv->_agn.reply_tx_stats.dest_ps++;
92 break;
93 case TX_STATUS_FAIL_HOST_ABORTED:
94 priv->_agn.reply_tx_stats.host_abort++;
95 break;
96 case TX_STATUS_FAIL_BT_RETRY:
97 priv->_agn.reply_tx_stats.bt_retry++;
98 break;
99 case TX_STATUS_FAIL_STA_INVALID:
100 priv->_agn.reply_tx_stats.sta_invalid++;
101 break;
102 case TX_STATUS_FAIL_FRAG_DROPPED:
103 priv->_agn.reply_tx_stats.frag_drop++;
104 break;
105 case TX_STATUS_FAIL_TID_DISABLE:
106 priv->_agn.reply_tx_stats.tid_disable++;
107 break;
108 case TX_STATUS_FAIL_FIFO_FLUSHED:
109 priv->_agn.reply_tx_stats.fifo_flush++;
110 break;
111 case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
112 priv->_agn.reply_tx_stats.insuff_cf_poll++;
113 break;
Wey-Yi Guy1d270072010-09-07 12:42:20 -0700114 case TX_STATUS_FAIL_PASSIVE_NO_RX:
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700115 priv->_agn.reply_tx_stats.fail_hw_drop++;
116 break;
Wey-Yi Guy1d270072010-09-07 12:42:20 -0700117 case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700118 priv->_agn.reply_tx_stats.sta_color_mismatch++;
119 break;
120 default:
121 priv->_agn.reply_tx_stats.unknown++;
122 break;
123 }
124}
125
Wey-Yi Guy814665f2010-09-05 10:49:44 -0700126static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
127{
128 status &= AGG_TX_STATUS_MSK;
129
130 switch (status) {
131 case AGG_TX_STATE_UNDERRUN_MSK:
132 priv->_agn.reply_agg_tx_stats.underrun++;
133 break;
134 case AGG_TX_STATE_BT_PRIO_MSK:
135 priv->_agn.reply_agg_tx_stats.bt_prio++;
136 break;
137 case AGG_TX_STATE_FEW_BYTES_MSK:
138 priv->_agn.reply_agg_tx_stats.few_bytes++;
139 break;
140 case AGG_TX_STATE_ABORT_MSK:
141 priv->_agn.reply_agg_tx_stats.abort++;
142 break;
143 case AGG_TX_STATE_LAST_SENT_TTL_MSK:
144 priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
145 break;
146 case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
147 priv->_agn.reply_agg_tx_stats.last_sent_try++;
148 break;
149 case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
150 priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
151 break;
152 case AGG_TX_STATE_SCD_QUERY_MSK:
153 priv->_agn.reply_agg_tx_stats.scd_query++;
154 break;
155 case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
156 priv->_agn.reply_agg_tx_stats.bad_crc32++;
157 break;
158 case AGG_TX_STATE_RESPONSE_MSK:
159 priv->_agn.reply_agg_tx_stats.response++;
160 break;
161 case AGG_TX_STATE_DUMP_TX_MSK:
162 priv->_agn.reply_agg_tx_stats.dump_tx++;
163 break;
164 case AGG_TX_STATE_DELAY_TX_MSK:
165 priv->_agn.reply_agg_tx_stats.delay_tx++;
166 break;
167 default:
168 priv->_agn.reply_agg_tx_stats.unknown++;
169 break;
170 }
171}
172
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700173static void iwlagn_set_tx_status(struct iwl_priv *priv,
174 struct ieee80211_tx_info *info,
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700175 struct iwlagn_tx_resp *tx_resp,
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700176 int txq_id, bool is_agg)
177{
178 u16 status = le16_to_cpu(tx_resp->status.status);
179
180 info->status.rates[0].count = tx_resp->failure_frame + 1;
181 if (is_agg)
182 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
183 info->flags |= iwl_tx_status_to_mac80211(status);
184 iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
185 info);
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700186 if (!iwl_is_tx_success(status))
187 iwlagn_count_tx_err_status(priv, status);
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700188
189 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
190 "0x%x retries %d\n",
191 txq_id,
192 iwl_get_tx_fail_reason(status), status,
193 le32_to_cpu(tx_resp->rate_n_flags),
194 tx_resp->failure_frame);
195}
196
Wey-Yi Guye1b3fa02010-09-05 10:49:43 -0700197#ifdef CONFIG_IWLWIFI_DEBUG
198#define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
199
200const char *iwl_get_agg_tx_fail_reason(u16 status)
201{
202 status &= AGG_TX_STATUS_MSK;
203 switch (status) {
204 case AGG_TX_STATE_TRANSMITTED:
205 return "SUCCESS";
206 AGG_TX_STATE_FAIL(UNDERRUN_MSK);
207 AGG_TX_STATE_FAIL(BT_PRIO_MSK);
208 AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
209 AGG_TX_STATE_FAIL(ABORT_MSK);
210 AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
211 AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
212 AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
213 AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
214 AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
215 AGG_TX_STATE_FAIL(RESPONSE_MSK);
216 AGG_TX_STATE_FAIL(DUMP_TX_MSK);
217 AGG_TX_STATE_FAIL(DELAY_TX_MSK);
218 }
219
220 return "UNKNOWN";
221}
222#endif /* CONFIG_IWLWIFI_DEBUG */
223
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700224static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
225 struct iwl_ht_agg *agg,
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700226 struct iwlagn_tx_resp *tx_resp,
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700227 int txq_id, u16 start_idx)
228{
229 u16 status;
230 struct agg_tx_status *frame_status = &tx_resp->status;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700231 struct ieee80211_hdr *hdr = NULL;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700232 int i, sh, idx;
233 u16 seq;
234
235 if (agg->wait_for_ba)
236 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
237
238 agg->frame_count = tx_resp->frame_count;
239 agg->start_idx = start_idx;
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700240 agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700241 agg->bitmap = 0;
242
243 /* # frames attempted by Tx command */
244 if (agg->frame_count == 1) {
245 /* Only one frame was attempted; no block-ack will arrive */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700246 idx = start_idx;
247
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700248 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
249 agg->frame_count, agg->start_idx, idx);
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700250 iwlagn_set_tx_status(priv,
251 IEEE80211_SKB_CB(
252 priv->txq[txq_id].txb[idx].skb),
253 tx_resp, txq_id, true);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700254 agg->wait_for_ba = 0;
255 } else {
256 /* Two or more frames were attempted; expect block-ack */
257 u64 bitmap = 0;
Daniel Halperinf668da22010-05-25 10:22:49 -0700258
259 /*
260 * Start is the lowest frame sent. It may not be the first
261 * frame in the batch; we figure this out dynamically during
262 * the following loop.
263 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700264 int start = agg->start_idx;
265
266 /* Construct bit-map of pending frames within Tx window */
267 for (i = 0; i < agg->frame_count; i++) {
268 u16 sc;
269 status = le16_to_cpu(frame_status[i].status);
270 seq = le16_to_cpu(frame_status[i].sequence);
271 idx = SEQ_TO_INDEX(seq);
272 txq_id = SEQ_TO_QUEUE(seq);
273
Wey-Yi Guy814665f2010-09-05 10:49:44 -0700274 if (status & AGG_TX_STATUS_MSK)
275 iwlagn_count_agg_tx_err_status(priv, status);
276
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700277 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
278 AGG_TX_STATE_ABORT_MSK))
279 continue;
280
281 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
282 agg->frame_count, txq_id, idx);
Wey-Yi Guye1b3fa02010-09-05 10:49:43 -0700283 IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
284 "try-count (0x%08x)\n",
285 iwl_get_agg_tx_fail_reason(status),
286 status & AGG_TX_STATUS_MSK,
287 status & AGG_TX_TRY_MSK);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700288
289 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
290 if (!hdr) {
291 IWL_ERR(priv,
292 "BUG_ON idx doesn't point to valid skb"
293 " idx=%d, txq_id=%d\n", idx, txq_id);
294 return -1;
295 }
296
297 sc = le16_to_cpu(hdr->seq_ctrl);
298 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
299 IWL_ERR(priv,
300 "BUG_ON idx doesn't match seq control"
301 " idx=%d, seq_idx=%d, seq=%d\n",
302 idx, SEQ_TO_SN(sc),
303 hdr->seq_ctrl);
304 return -1;
305 }
306
307 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
308 i, idx, SEQ_TO_SN(sc));
309
Daniel Halperinf668da22010-05-25 10:22:49 -0700310 /*
311 * sh -> how many frames ahead of the starting frame is
312 * the current one?
313 *
314 * Note that all frames sent in the batch must be in a
315 * 64-frame window, so this number should be in [0,63].
316 * If outside of this window, then we've found a new
317 * "first" frame in the batch and need to change start.
318 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700319 sh = idx - start;
Daniel Halperinf668da22010-05-25 10:22:49 -0700320
321 /*
322 * If >= 64, out of window. start must be at the front
323 * of the circular buffer, idx must be near the end of
324 * the buffer, and idx is the new "first" frame. Shift
325 * the indices around.
326 */
327 if (sh >= 64) {
328 /* Shift bitmap by start - idx, wrapped */
329 sh = 0x100 - idx + start;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700330 bitmap = bitmap << sh;
Daniel Halperinf668da22010-05-25 10:22:49 -0700331 /* Now idx is the new start so sh = 0 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700332 sh = 0;
333 start = idx;
Daniel Halperinf668da22010-05-25 10:22:49 -0700334 /*
335 * If <= -64 then wraps the 256-pkt circular buffer
336 * (e.g., start = 255 and idx = 0, sh should be 1)
337 */
338 } else if (sh <= -64) {
339 sh = 0x100 - start + idx;
340 /*
341 * If < 0 but > -64, out of window. idx is before start
342 * but not wrapped. Shift the indices around.
343 */
344 } else if (sh < 0) {
345 /* Shift by how far start is ahead of idx */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700346 sh = start - idx;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700347 bitmap = bitmap << sh;
Daniel Halperinf668da22010-05-25 10:22:49 -0700348 /* Now idx is the new start so sh = 0 */
349 start = idx;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700350 sh = 0;
351 }
Daniel Halperinf668da22010-05-25 10:22:49 -0700352 /* Sequence number start + sh was sent in this batch */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700353 bitmap |= 1ULL << sh;
354 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
355 start, (unsigned long long)bitmap);
356 }
357
Daniel Halperinf668da22010-05-25 10:22:49 -0700358 /*
359 * Store the bitmap and possibly the new start, if we wrapped
360 * the buffer above
361 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700362 agg->bitmap = bitmap;
363 agg->start_idx = start;
364 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
365 agg->frame_count, agg->start_idx,
366 (unsigned long long)agg->bitmap);
367
368 if (bitmap)
369 agg->wait_for_ba = 1;
370 }
371 return 0;
372}
373
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700374void iwl_check_abort_status(struct iwl_priv *priv,
375 u8 frame_count, u32 status)
376{
377 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
Wey-Yi Guy65550632010-06-24 13:18:35 -0700378 IWL_ERR(priv, "Tx flush command to flush out all frames\n");
379 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
380 queue_work(priv->workqueue, &priv->tx_flush);
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700381 }
382}
383
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700384static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
385 struct iwl_rx_mem_buffer *rxb)
386{
387 struct iwl_rx_packet *pkt = rxb_addr(rxb);
388 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
389 int txq_id = SEQ_TO_QUEUE(sequence);
390 int index = SEQ_TO_INDEX(sequence);
391 struct iwl_tx_queue *txq = &priv->txq[txq_id];
392 struct ieee80211_tx_info *info;
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700393 struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700394 u32 status = le16_to_cpu(tx_resp->status.status);
395 int tid;
396 int sta_id;
397 int freed;
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700398 unsigned long flags;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700399
400 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
401 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
402 "is out of range [0-%d] %d %d\n", txq_id,
403 index, txq->q.n_bd, txq->q.write_ptr,
404 txq->q.read_ptr);
405 return;
406 }
407
Stanislaw Gruszka22de94d2010-12-03 15:41:48 +0100408 txq->time_stamp = jiffies;
Johannes Bergff0d91c2010-05-17 02:37:34 -0700409 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700410 memset(&info->status, 0, sizeof(info->status));
411
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700412 tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
413 IWLAGN_TX_RES_TID_POS;
414 sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
415 IWLAGN_TX_RES_RA_POS;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700416
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700417 spin_lock_irqsave(&priv->sta_lock, flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700418 if (txq->sched_retry) {
419 const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700420 struct iwl_ht_agg *agg;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700421
422 agg = &priv->stations[sta_id].tid[tid].agg;
Wey-Yi Guyc6c996b2010-08-23 07:57:06 -0700423 /*
424 * If the BT kill count is non-zero, we'll get this
425 * notification again.
426 */
427 if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700428 priv->cfg->bt_params &&
429 priv->cfg->bt_params->advanced_bt_coexist) {
Wey-Yi Guyc6c996b2010-08-23 07:57:06 -0700430 IWL_WARN(priv, "receive reply tx with bt_kill\n");
431 }
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700432 iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
433
434 /* check if BAR is needed */
435 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
436 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
437
438 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
439 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
440 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
441 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
442 scd_ssn , index, txq_id, txq->swq_id);
443
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700444 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700445 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
446
447 if (priv->mac80211_registered &&
448 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
Johannes Berg4bea9b92010-11-10 18:25:43 -0800449 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
Johannes Berg549a04e2010-11-10 18:25:44 -0800450 iwl_wake_queue(priv, txq);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700451 }
452 } else {
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700453 iwlagn_set_tx_status(priv, info, tx_resp, txq_id, false);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700454 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700455 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
456
457 if (priv->mac80211_registered &&
458 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berg549a04e2010-11-10 18:25:44 -0800459 iwl_wake_queue(priv, txq);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700460 }
461
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700462 iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700463
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700464 iwl_check_abort_status(priv, tx_resp->frame_count, status);
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700465 spin_unlock_irqrestore(&priv->sta_lock, flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700466}
467
468void iwlagn_rx_handler_setup(struct iwl_priv *priv)
469{
470 /* init calibration handlers */
471 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
472 iwlagn_rx_calib_result;
473 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
474 iwlagn_rx_calib_complete;
475 priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
Johannes Berg7194207c2011-01-04 16:22:00 -0800476
477 /* set up notification wait support */
478 spin_lock_init(&priv->_agn.notif_wait_lock);
479 INIT_LIST_HEAD(&priv->_agn.notif_waits);
480 init_waitqueue_head(&priv->_agn.notif_waitq);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700481}
482
483void iwlagn_setup_deferred_work(struct iwl_priv *priv)
484{
485 /* in agn, the tx power calibration is done in uCode */
486 priv->disable_tx_power_cal = 1;
487}
488
489int iwlagn_hw_valid_rtc_data_addr(u32 addr)
490{
491 return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
492 (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
493}
494
495int iwlagn_send_tx_power(struct iwl_priv *priv)
496{
Wey-Yi Guyab63c682010-09-20 09:12:31 -0700497 struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700498 u8 tx_ant_cfg_cmd;
499
Stanislaw Gruszka4beeba72010-10-25 10:34:50 +0200500 if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
501 "TX Power requested while scanning!\n"))
502 return -EAGAIN;
503
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700504 /* half dBm need to multiply */
505 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
506
507 if (priv->tx_power_lmt_in_half_dbm &&
508 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
509 /*
510 * For the newer devices which using enhanced/extend tx power
511 * table in EEPROM, the format is in half dBm. driver need to
512 * convert to dBm format before report to mac80211.
513 * By doing so, there is a possibility of 1/2 dBm resolution
514 * lost. driver will perform "round-up" operation before
515 * reporting, but it will cause 1/2 dBm tx power over the
516 * regulatory limit. Perform the checking here, if the
517 * "tx_power_user_lmt" is higher than EEPROM value (in
518 * half-dBm format), lower the tx power based on EEPROM
519 */
520 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
521 }
Wey-Yi Guyab63c682010-09-20 09:12:31 -0700522 tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
523 tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700524
525 if (IWL_UCODE_API(priv->ucode_ver) == 1)
526 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
527 else
528 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
529
Stanislaw Gruszka4cbf1b12010-10-22 17:04:25 +0200530 return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
531 &tx_power_cmd);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700532}
533
534void iwlagn_temperature(struct iwl_priv *priv)
535{
Fry, Donald Hf8f79a52011-02-25 09:44:48 -0800536 /* store temperature from correct statistics (in Celsius) */
537 priv->temperature = le32_to_cpu((iwl_bt_statistics(priv)) ?
538 priv->_agn.statistics_bt.general.common.temperature :
539 priv->_agn.statistics.general.common.temperature);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700540 iwl_tt_handler(priv);
541}
542
543u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
544{
545 struct iwl_eeprom_calib_hdr {
546 u8 version;
547 u8 pa_type;
548 u16 voltage;
549 } *hdr;
550
551 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700552 EEPROM_CALIB_ALL);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700553 return hdr->version;
554
555}
556
557/*
558 * EEPROM
559 */
560static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
561{
562 u16 offset = 0;
563
564 if ((address & INDIRECT_ADDRESS) == 0)
565 return address;
566
567 switch (address & INDIRECT_TYPE_MSK) {
568 case INDIRECT_HOST:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700569 offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700570 break;
571 case INDIRECT_GENERAL:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700572 offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700573 break;
574 case INDIRECT_REGULATORY:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700575 offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700576 break;
Johannes Berg8d6748c2010-12-09 09:30:14 -0800577 case INDIRECT_TXP_LIMIT:
578 offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
579 break;
580 case INDIRECT_TXP_LIMIT_SIZE:
581 offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
582 break;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700583 case INDIRECT_CALIBRATION:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700584 offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700585 break;
586 case INDIRECT_PROCESS_ADJST:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700587 offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700588 break;
589 case INDIRECT_OTHERS:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700590 offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700591 break;
592 default:
593 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
594 address & INDIRECT_TYPE_MSK);
595 break;
596 }
597
598 /* translate the offset from words to byte */
599 return (address & ADDRESS_MSK) + (offset << 1);
600}
601
602const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
603 size_t offset)
604{
605 u32 address = eeprom_indirect_address(priv, offset);
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700606 BUG_ON(address >= priv->cfg->base_params->eeprom_size);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700607 return &priv->eeprom[address];
608}
Wey-Yi Guy348ee7cd2010-03-16 12:37:27 -0700609
610struct iwl_mod_params iwlagn_mod_params = {
611 .amsdu_size_8K = 1,
612 .restart_fw = 1,
Stanislaw Gruszkab7977ff2011-02-28 14:33:15 +0100613 .plcp_check = true,
Wey-Yi Guy348ee7cd2010-03-16 12:37:27 -0700614 /* the rest are 0 by default */
615};
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700616
617void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
618{
619 unsigned long flags;
620 int i;
621 spin_lock_irqsave(&rxq->lock, flags);
622 INIT_LIST_HEAD(&rxq->rx_free);
623 INIT_LIST_HEAD(&rxq->rx_used);
624 /* Fill the rx_used queue with _all_ of the Rx buffers */
625 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
626 /* In the reset function, these buffers may have been allocated
627 * to an SKB, so we need to unmap and free potential storage */
628 if (rxq->pool[i].page != NULL) {
629 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
630 PAGE_SIZE << priv->hw_params.rx_page_order,
631 PCI_DMA_FROMDEVICE);
632 __iwl_free_pages(priv, rxq->pool[i].page);
633 rxq->pool[i].page = NULL;
634 }
635 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
636 }
637
Zhu Yi6aac74b2010-03-22 19:33:41 -0700638 for (i = 0; i < RX_QUEUE_SIZE; i++)
639 rxq->queue[i] = NULL;
640
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700641 /* Set us so that we have processed and used all buffers, but have
642 * not restocked the Rx queue with fresh buffers */
643 rxq->read = rxq->write = 0;
644 rxq->write_actual = 0;
645 rxq->free_count = 0;
646 spin_unlock_irqrestore(&rxq->lock, flags);
647}
648
649int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
650{
651 u32 rb_size;
652 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
653 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
654
Wey-Yi Guyd6b80612011-03-21 16:53:38 -0700655 rb_timeout = RX_RB_TIMEOUT;
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700656
657 if (priv->cfg->mod_params->amsdu_size_8K)
658 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
659 else
660 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
661
662 /* Stop Rx DMA */
663 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
664
665 /* Reset driver's Rx queue write index */
666 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
667
668 /* Tell device where to find RBD circular buffer in DRAM */
669 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700670 (u32)(rxq->bd_dma >> 8));
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700671
672 /* Tell device where in DRAM to update its Rx status */
673 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
674 rxq->rb_stts_dma >> 4);
675
676 /* Enable Rx DMA
677 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
678 * the credit mechanism in 5000 HW RX FIFO
679 * Direct rx interrupts to hosts
680 * Rx buffer size 4 or 8k
681 * RB timeout 0x10
682 * 256 RBDs
683 */
684 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
685 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
686 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
687 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
688 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
689 rb_size|
690 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
691 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
692
693 /* Set interrupt coalescing timer to default (2048 usecs) */
694 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
695
696 return 0;
697}
698
Johannes Berg9597eba2010-09-22 18:02:09 +0200699static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
700{
701/*
702 * (for documentation purposes)
703 * to set power to V_AUX, do:
704
705 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
706 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
707 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
708 ~APMG_PS_CTRL_MSK_PWR_SRC);
709 */
710
711 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
712 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
713 ~APMG_PS_CTRL_MSK_PWR_SRC);
714}
715
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700716int iwlagn_hw_nic_init(struct iwl_priv *priv)
717{
718 unsigned long flags;
719 struct iwl_rx_queue *rxq = &priv->rxq;
720 int ret;
721
722 /* nic_init */
723 spin_lock_irqsave(&priv->lock, flags);
724 priv->cfg->ops->lib->apm_ops.init(priv);
725
726 /* Set interrupt coalescing calibration timer to default (512 usecs) */
727 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
728
729 spin_unlock_irqrestore(&priv->lock, flags);
730
Johannes Berg9597eba2010-09-22 18:02:09 +0200731 iwlagn_set_pwr_vmain(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700732
733 priv->cfg->ops->lib->apm_ops.config(priv);
734
735 /* Allocate the RX queue, or reset if it is already allocated */
736 if (!rxq->bd) {
737 ret = iwl_rx_queue_alloc(priv);
738 if (ret) {
739 IWL_ERR(priv, "Unable to initialize Rx queue\n");
740 return -ENOMEM;
741 }
742 } else
743 iwlagn_rx_queue_reset(priv, rxq);
744
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700745 iwlagn_rx_replenish(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700746
747 iwlagn_rx_init(priv, rxq);
748
749 spin_lock_irqsave(&priv->lock, flags);
750
751 rxq->need_update = 1;
752 iwl_rx_queue_update_write_ptr(priv, rxq);
753
754 spin_unlock_irqrestore(&priv->lock, flags);
755
Zhu Yi470058e2010-04-02 13:38:54 -0700756 /* Allocate or reset and init all Tx and Command queues */
757 if (!priv->txq) {
758 ret = iwlagn_txq_ctx_alloc(priv);
759 if (ret)
760 return ret;
761 } else
762 iwlagn_txq_ctx_reset(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700763
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800764 if (priv->cfg->base_params->shadow_reg_enable) {
765 /* enable shadow regs in HW */
766 iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
767 0x800FFFFF);
768 }
769
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700770 set_bit(STATUS_INIT, &priv->status);
771
772 return 0;
773}
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700774
775/**
776 * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
777 */
778static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
779 dma_addr_t dma_addr)
780{
781 return cpu_to_le32((u32)(dma_addr >> 8));
782}
783
784/**
785 * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
786 *
787 * If there are slots in the RX queue that need to be restocked,
788 * and we have free pre-allocated buffers, fill the ranks as much
789 * as we can, pulling from rx_free.
790 *
791 * This moves the 'write' index forward to catch up with 'processed', and
792 * also updates the memory address in the firmware to reference the new
793 * target buffer.
794 */
795void iwlagn_rx_queue_restock(struct iwl_priv *priv)
796{
797 struct iwl_rx_queue *rxq = &priv->rxq;
798 struct list_head *element;
799 struct iwl_rx_mem_buffer *rxb;
800 unsigned long flags;
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700801
802 spin_lock_irqsave(&rxq->lock, flags);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700803 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
Zhu Yi6aac74b2010-03-22 19:33:41 -0700804 /* The overwritten rxb must be a used one */
805 rxb = rxq->queue[rxq->write];
806 BUG_ON(rxb && rxb->page);
807
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700808 /* Get next free Rx buffer, remove from free list */
809 element = rxq->rx_free.next;
810 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
811 list_del(element);
812
813 /* Point to Rx buffer via next RBD in circular buffer */
814 rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
815 rxb->page_dma);
816 rxq->queue[rxq->write] = rxb;
817 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
818 rxq->free_count--;
819 }
820 spin_unlock_irqrestore(&rxq->lock, flags);
821 /* If the pre-allocated buffer pool is dropping low, schedule to
822 * refill it */
823 if (rxq->free_count <= RX_LOW_WATERMARK)
824 queue_work(priv->workqueue, &priv->rx_replenish);
825
826
827 /* If we've added more space for the firmware to place data, tell it.
828 * Increment device's write pointer in multiples of 8. */
829 if (rxq->write_actual != (rxq->write & ~0x7)) {
830 spin_lock_irqsave(&rxq->lock, flags);
831 rxq->need_update = 1;
832 spin_unlock_irqrestore(&rxq->lock, flags);
833 iwl_rx_queue_update_write_ptr(priv, rxq);
834 }
835}
836
837/**
838 * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
839 *
840 * When moving to rx_free an SKB is allocated for the slot.
841 *
842 * Also restock the Rx queue via iwl_rx_queue_restock.
843 * This is called as a scheduled work item (except for during initialization)
844 */
845void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
846{
847 struct iwl_rx_queue *rxq = &priv->rxq;
848 struct list_head *element;
849 struct iwl_rx_mem_buffer *rxb;
850 struct page *page;
851 unsigned long flags;
852 gfp_t gfp_mask = priority;
853
854 while (1) {
855 spin_lock_irqsave(&rxq->lock, flags);
856 if (list_empty(&rxq->rx_used)) {
857 spin_unlock_irqrestore(&rxq->lock, flags);
858 return;
859 }
860 spin_unlock_irqrestore(&rxq->lock, flags);
861
862 if (rxq->free_count > RX_LOW_WATERMARK)
863 gfp_mask |= __GFP_NOWARN;
864
865 if (priv->hw_params.rx_page_order > 0)
866 gfp_mask |= __GFP_COMP;
867
868 /* Alloc a new receive buffer */
869 page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
870 if (!page) {
871 if (net_ratelimit())
872 IWL_DEBUG_INFO(priv, "alloc_pages failed, "
873 "order: %d\n",
874 priv->hw_params.rx_page_order);
875
876 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
877 net_ratelimit())
878 IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
879 priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
880 rxq->free_count);
881 /* We don't reschedule replenish work here -- we will
882 * call the restock method and if it still needs
883 * more buffers it will schedule replenish */
884 return;
885 }
886
887 spin_lock_irqsave(&rxq->lock, flags);
888
889 if (list_empty(&rxq->rx_used)) {
890 spin_unlock_irqrestore(&rxq->lock, flags);
891 __free_pages(page, priv->hw_params.rx_page_order);
892 return;
893 }
894 element = rxq->rx_used.next;
895 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
896 list_del(element);
897
898 spin_unlock_irqrestore(&rxq->lock, flags);
899
Zhu Yi6aac74b2010-03-22 19:33:41 -0700900 BUG_ON(rxb->page);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700901 rxb->page = page;
902 /* Get physical address of the RB */
903 rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
904 PAGE_SIZE << priv->hw_params.rx_page_order,
905 PCI_DMA_FROMDEVICE);
906 /* dma address must be no more than 36 bits */
907 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
908 /* and also 256 byte aligned! */
909 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
910
911 spin_lock_irqsave(&rxq->lock, flags);
912
913 list_add_tail(&rxb->list, &rxq->rx_free);
914 rxq->free_count++;
915 priv->alloc_rxb_page++;
916
917 spin_unlock_irqrestore(&rxq->lock, flags);
918 }
919}
920
921void iwlagn_rx_replenish(struct iwl_priv *priv)
922{
923 unsigned long flags;
924
925 iwlagn_rx_allocate(priv, GFP_KERNEL);
926
927 spin_lock_irqsave(&priv->lock, flags);
928 iwlagn_rx_queue_restock(priv);
929 spin_unlock_irqrestore(&priv->lock, flags);
930}
931
932void iwlagn_rx_replenish_now(struct iwl_priv *priv)
933{
934 iwlagn_rx_allocate(priv, GFP_ATOMIC);
935
936 iwlagn_rx_queue_restock(priv);
937}
938
939/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
940 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
941 * This free routine walks the list of POOL entries and if SKB is set to
942 * non NULL it is unmapped and freed
943 */
944void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
945{
946 int i;
947 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
948 if (rxq->pool[i].page != NULL) {
949 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
950 PAGE_SIZE << priv->hw_params.rx_page_order,
951 PCI_DMA_FROMDEVICE);
952 __iwl_free_pages(priv, rxq->pool[i].page);
953 rxq->pool[i].page = NULL;
954 }
955 }
956
957 dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700958 rxq->bd_dma);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700959 dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
960 rxq->rb_stts, rxq->rb_stts_dma);
961 rxq->bd = NULL;
962 rxq->rb_stts = NULL;
963}
964
965int iwlagn_rxq_stop(struct iwl_priv *priv)
966{
967
968 /* stop Rx DMA */
969 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
970 iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
971 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
972
973 return 0;
974}
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700975
976int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
977{
978 int idx = 0;
979 int band_offset = 0;
980
981 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
982 if (rate_n_flags & RATE_MCS_HT_MSK) {
983 idx = (rate_n_flags & 0xff);
984 return idx;
985 /* Legacy rate format, search for match in table */
986 } else {
987 if (band == IEEE80211_BAND_5GHZ)
988 band_offset = IWL_FIRST_OFDM_RATE;
989 for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
990 if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
991 return idx - band_offset;
992 }
993
994 return -1;
995}
996
Johannes Bergb6e4c552010-04-06 04:12:42 -0700997static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
Johannes Berg1dda6d22010-04-29 04:43:06 -0700998 struct ieee80211_vif *vif,
999 enum ieee80211_band band,
1000 struct iwl_scan_channel *scan_ch)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001001{
1002 const struct ieee80211_supported_band *sband;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001003 u16 passive_dwell = 0;
1004 u16 active_dwell = 0;
Abhijeet Kolekar14023642010-06-02 21:15:10 -07001005 int added = 0;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001006 u16 channel = 0;
1007
1008 sband = iwl_get_hw_mode(priv, band);
1009 if (!sband) {
1010 IWL_ERR(priv, "invalid band\n");
1011 return added;
1012 }
1013
1014 active_dwell = iwl_get_active_dwell_time(priv, band, 0);
Johannes Berg1dda6d22010-04-29 04:43:06 -07001015 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001016
1017 if (passive_dwell <= active_dwell)
1018 passive_dwell = active_dwell + 1;
1019
Abhijeet Kolekar14023642010-06-02 21:15:10 -07001020 channel = iwl_get_single_channel_number(priv, band);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001021 if (channel) {
1022 scan_ch->channel = cpu_to_le16(channel);
1023 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1024 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1025 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1026 /* Set txpower levels to defaults */
1027 scan_ch->dsp_atten = 110;
1028 if (band == IEEE80211_BAND_5GHZ)
1029 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1030 else
1031 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1032 added++;
1033 } else
1034 IWL_ERR(priv, "no valid channel found\n");
1035 return added;
1036}
1037
1038static int iwl_get_channels_for_scan(struct iwl_priv *priv,
Johannes Berg1dda6d22010-04-29 04:43:06 -07001039 struct ieee80211_vif *vif,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001040 enum ieee80211_band band,
1041 u8 is_active, u8 n_probes,
1042 struct iwl_scan_channel *scan_ch)
1043{
1044 struct ieee80211_channel *chan;
1045 const struct ieee80211_supported_band *sband;
1046 const struct iwl_channel_info *ch_info;
1047 u16 passive_dwell = 0;
1048 u16 active_dwell = 0;
1049 int added, i;
1050 u16 channel;
1051
1052 sband = iwl_get_hw_mode(priv, band);
1053 if (!sband)
1054 return 0;
1055
1056 active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
Johannes Berg1dda6d22010-04-29 04:43:06 -07001057 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001058
1059 if (passive_dwell <= active_dwell)
1060 passive_dwell = active_dwell + 1;
1061
1062 for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
1063 chan = priv->scan_request->channels[i];
1064
1065 if (chan->band != band)
1066 continue;
1067
Shanyu Zhao81e95432010-07-28 13:40:27 -07001068 channel = chan->hw_value;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001069 scan_ch->channel = cpu_to_le16(channel);
1070
1071 ch_info = iwl_get_channel_info(priv, band, channel);
1072 if (!is_channel_valid(ch_info)) {
1073 IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
1074 channel);
1075 continue;
1076 }
1077
1078 if (!is_active || is_channel_passive(ch_info) ||
1079 (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
1080 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1081 else
1082 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
1083
1084 if (n_probes)
1085 scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
1086
1087 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1088 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1089
1090 /* Set txpower levels to defaults */
1091 scan_ch->dsp_atten = 110;
1092
1093 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
1094 * power level:
1095 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
1096 */
1097 if (band == IEEE80211_BAND_5GHZ)
1098 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1099 else
1100 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1101
1102 IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
1103 channel, le32_to_cpu(scan_ch->type),
1104 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1105 "ACTIVE" : "PASSIVE",
1106 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1107 active_dwell : passive_dwell);
1108
1109 scan_ch++;
1110 added++;
1111 }
1112
1113 IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
1114 return added;
1115}
1116
Johannes Berg266af4c72011-03-10 20:13:26 -08001117static int iwl_fill_offch_tx(struct iwl_priv *priv, void *data, size_t maxlen)
1118{
1119 struct sk_buff *skb = priv->_agn.offchan_tx_skb;
1120
1121 if (skb->len < maxlen)
1122 maxlen = skb->len;
1123
1124 memcpy(data, skb->data, maxlen);
1125
1126 return maxlen;
1127}
1128
Johannes Berg3eecce52010-09-13 14:46:33 +02001129int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001130{
1131 struct iwl_host_cmd cmd = {
1132 .id = REPLY_SCAN_CMD,
1133 .len = sizeof(struct iwl_scan_cmd),
1134 .flags = CMD_SIZE_HUGE,
1135 };
1136 struct iwl_scan_cmd *scan;
Johannes Berga194e322010-08-27 08:53:46 -07001137 struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
Johannes Bergb6e4c552010-04-06 04:12:42 -07001138 u32 rate_flags = 0;
1139 u16 cmd_len;
1140 u16 rx_chain = 0;
1141 enum ieee80211_band band;
1142 u8 n_probes = 0;
1143 u8 rx_ant = priv->hw_params.valid_rx_ant;
1144 u8 rate;
1145 bool is_active = false;
1146 int chan_mod;
1147 u8 active_chains;
Johannes Berg0e1654f2010-05-18 02:48:36 -07001148 u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
Johannes Berg3eecce52010-09-13 14:46:33 +02001149 int ret;
1150
1151 lockdep_assert_held(&priv->mutex);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001152
Johannes Berga194e322010-08-27 08:53:46 -07001153 if (vif)
1154 ctx = iwl_rxon_ctx_from_vif(vif);
1155
Johannes Bergb6e4c552010-04-06 04:12:42 -07001156 if (!priv->scan_cmd) {
1157 priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
1158 IWL_MAX_SCAN_SIZE, GFP_KERNEL);
1159 if (!priv->scan_cmd) {
1160 IWL_DEBUG_SCAN(priv,
1161 "fail to allocate memory for scan\n");
Johannes Berg3eecce52010-09-13 14:46:33 +02001162 return -ENOMEM;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001163 }
1164 }
1165 scan = priv->scan_cmd;
1166 memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
1167
1168 scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
1169 scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
1170
Johannes Berg266af4c72011-03-10 20:13:26 -08001171 if (priv->scan_type != IWL_SCAN_OFFCH_TX &&
1172 iwl_is_any_associated(priv)) {
Johannes Bergb6e4c552010-04-06 04:12:42 -07001173 u16 interval = 0;
1174 u32 extra;
1175 u32 suspend_time = 100;
1176 u32 scan_suspend_time = 100;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001177
1178 IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
Johannes Berg266af4c72011-03-10 20:13:26 -08001179 switch (priv->scan_type) {
1180 case IWL_SCAN_OFFCH_TX:
1181 WARN_ON(1);
1182 break;
1183 case IWL_SCAN_RADIO_RESET:
John W. Linvillea6e492b2010-07-22 15:24:56 -04001184 interval = 0;
Johannes Berg266af4c72011-03-10 20:13:26 -08001185 break;
1186 case IWL_SCAN_NORMAL:
John W. Linvillea6e492b2010-07-22 15:24:56 -04001187 interval = vif->bss_conf.beacon_int;
Johannes Berg266af4c72011-03-10 20:13:26 -08001188 break;
1189 }
Johannes Bergb6e4c552010-04-06 04:12:42 -07001190
1191 scan->suspend_time = 0;
1192 scan->max_out_time = cpu_to_le32(200 * 1024);
1193 if (!interval)
1194 interval = suspend_time;
1195
1196 extra = (suspend_time / interval) << 22;
1197 scan_suspend_time = (extra |
1198 ((suspend_time % interval) * 1024));
1199 scan->suspend_time = cpu_to_le32(scan_suspend_time);
1200 IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
1201 scan_suspend_time, interval);
Johannes Berg266af4c72011-03-10 20:13:26 -08001202 } else if (priv->scan_type == IWL_SCAN_OFFCH_TX) {
1203 scan->suspend_time = 0;
1204 scan->max_out_time =
1205 cpu_to_le32(1024 * priv->_agn.offchan_tx_timeout);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001206 }
1207
Johannes Berg266af4c72011-03-10 20:13:26 -08001208 switch (priv->scan_type) {
1209 case IWL_SCAN_RADIO_RESET:
Johannes Bergb6e4c552010-04-06 04:12:42 -07001210 IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
Johannes Berg266af4c72011-03-10 20:13:26 -08001211 break;
1212 case IWL_SCAN_NORMAL:
1213 if (priv->scan_request->n_ssids) {
1214 int i, p = 0;
1215 IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
1216 for (i = 0; i < priv->scan_request->n_ssids; i++) {
1217 /* always does wildcard anyway */
1218 if (!priv->scan_request->ssids[i].ssid_len)
1219 continue;
1220 scan->direct_scan[p].id = WLAN_EID_SSID;
1221 scan->direct_scan[p].len =
1222 priv->scan_request->ssids[i].ssid_len;
1223 memcpy(scan->direct_scan[p].ssid,
1224 priv->scan_request->ssids[i].ssid,
1225 priv->scan_request->ssids[i].ssid_len);
1226 n_probes++;
1227 p++;
1228 }
1229 is_active = true;
1230 } else
1231 IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
1232 break;
1233 case IWL_SCAN_OFFCH_TX:
1234 IWL_DEBUG_SCAN(priv, "Start offchannel TX scan.\n");
1235 break;
1236 }
Johannes Bergb6e4c552010-04-06 04:12:42 -07001237
1238 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
Johannes Berga194e322010-08-27 08:53:46 -07001239 scan->tx_cmd.sta_id = ctx->bcast_sta_id;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001240 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1241
1242 switch (priv->scan_band) {
1243 case IEEE80211_BAND_2GHZ:
1244 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
Johannes Berg246ed352010-08-23 10:46:32 +02001245 chan_mod = le32_to_cpu(
1246 priv->contexts[IWL_RXON_CTX_BSS].active.flags &
1247 RXON_FLG_CHANNEL_MODE_MSK)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001248 >> RXON_FLG_CHANNEL_MODE_POS;
1249 if (chan_mod == CHANNEL_MODE_PURE_40) {
1250 rate = IWL_RATE_6M_PLCP;
1251 } else {
1252 rate = IWL_RATE_1M_PLCP;
1253 rate_flags = RATE_MCS_CCK_MSK;
1254 }
Johannes Bergd44ae692010-08-23 07:56:56 -07001255 /*
1256 * Internal scans are passive, so we can indiscriminately set
1257 * the BT ignore flag on 2.4 GHz since it applies to TX only.
1258 */
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001259 if (priv->cfg->bt_params &&
1260 priv->cfg->bt_params->advanced_bt_coexist)
Johannes Bergd44ae692010-08-23 07:56:56 -07001261 scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001262 break;
1263 case IEEE80211_BAND_5GHZ:
1264 rate = IWL_RATE_6M_PLCP;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001265 break;
1266 default:
Johannes Berg3eecce52010-09-13 14:46:33 +02001267 IWL_WARN(priv, "Invalid scan band\n");
1268 return -EIO;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001269 }
1270
Johannes Berg085fbca2010-10-04 05:47:23 -07001271 /*
1272 * If active scanning is requested but a certain channel is
1273 * marked passive, we can do active scanning if we detect
1274 * transmissions.
1275 *
1276 * There is an issue with some firmware versions that triggers
1277 * a sysassert on a "good CRC threshold" of zero (== disabled),
1278 * on a radar channel even though this means that we should NOT
1279 * send probes.
1280 *
1281 * The "good CRC threshold" is the number of frames that we
1282 * need to receive during our dwell time on a channel before
1283 * sending out probes -- setting this to a huge value will
1284 * mean we never reach it, but at the same time work around
1285 * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
1286 * here instead of IWL_GOOD_CRC_TH_DISABLED.
1287 */
1288 scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
1289 IWL_GOOD_CRC_TH_NEVER;
1290
Johannes Bergb6e4c552010-04-06 04:12:42 -07001291 band = priv->scan_band;
1292
Johannes Berg0e1654f2010-05-18 02:48:36 -07001293 if (priv->cfg->scan_rx_antennas[band])
1294 rx_ant = priv->cfg->scan_rx_antennas[band];
Johannes Berge7cb4952010-04-13 01:04:35 -07001295
Stanislaw Gruszkacd017f22010-12-23 15:12:30 +01001296 if (band == IEEE80211_BAND_2GHZ &&
1297 priv->cfg->bt_params &&
1298 priv->cfg->bt_params->advanced_bt_coexist) {
1299 /* transmit 2.4 GHz probes only on first antenna */
1300 scan_tx_antennas = first_antenna(scan_tx_antennas);
Wey-Yi Guybee008b2010-08-23 07:57:04 -07001301 }
1302
Johannes Berg0e1654f2010-05-18 02:48:36 -07001303 priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
1304 scan_tx_antennas);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001305 rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
1306 scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
1307
1308 /* In power save mode use one chain, otherwise use all chains */
1309 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
1310 /* rx_ant has been set to all valid chains previously */
1311 active_chains = rx_ant &
1312 ((u8)(priv->chain_noise_data.active_chains));
1313 if (!active_chains)
1314 active_chains = rx_ant;
1315
1316 IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
1317 priv->chain_noise_data.active_chains);
1318
1319 rx_ant = first_antenna(active_chains);
1320 }
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001321 if (priv->cfg->bt_params &&
1322 priv->cfg->bt_params->advanced_bt_coexist &&
1323 priv->bt_full_concurrent) {
Wey-Yi Guybee008b2010-08-23 07:57:04 -07001324 /* operated as 1x1 in full concurrency mode */
1325 rx_ant = first_antenna(rx_ant);
1326 }
1327
Johannes Bergb6e4c552010-04-06 04:12:42 -07001328 /* MIMO is not used here, but value is required */
1329 rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
1330 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
1331 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
1332 rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
1333 scan->rx_chain = cpu_to_le16(rx_chain);
Johannes Berg266af4c72011-03-10 20:13:26 -08001334 switch (priv->scan_type) {
1335 case IWL_SCAN_NORMAL:
Johannes Bergb6e4c552010-04-06 04:12:42 -07001336 cmd_len = iwl_fill_probe_req(priv,
1337 (struct ieee80211_mgmt *)scan->data,
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001338 vif->addr,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001339 priv->scan_request->ie,
1340 priv->scan_request->ie_len,
1341 IWL_MAX_SCAN_SIZE - sizeof(*scan));
Johannes Berg266af4c72011-03-10 20:13:26 -08001342 break;
1343 case IWL_SCAN_RADIO_RESET:
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001344 /* use bcast addr, will not be transmitted but must be valid */
Johannes Bergb6e4c552010-04-06 04:12:42 -07001345 cmd_len = iwl_fill_probe_req(priv,
1346 (struct ieee80211_mgmt *)scan->data,
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001347 iwl_bcast_addr, NULL, 0,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001348 IWL_MAX_SCAN_SIZE - sizeof(*scan));
Johannes Berg266af4c72011-03-10 20:13:26 -08001349 break;
1350 case IWL_SCAN_OFFCH_TX:
1351 cmd_len = iwl_fill_offch_tx(priv, scan->data,
1352 IWL_MAX_SCAN_SIZE
1353 - sizeof(*scan)
1354 - sizeof(struct iwl_scan_channel));
1355 scan->scan_flags |= IWL_SCAN_FLAGS_ACTION_FRAME_TX;
1356 break;
1357 default:
1358 BUG();
Johannes Bergb6e4c552010-04-06 04:12:42 -07001359 }
1360 scan->tx_cmd.len = cpu_to_le16(cmd_len);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001361
1362 scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
1363 RXON_FILTER_BCON_AWARE_MSK);
1364
Johannes Berg266af4c72011-03-10 20:13:26 -08001365 switch (priv->scan_type) {
1366 case IWL_SCAN_RADIO_RESET:
Johannes Bergb6e4c552010-04-06 04:12:42 -07001367 scan->channel_count =
Johannes Berg1dda6d22010-04-29 04:43:06 -07001368 iwl_get_single_channel_for_scan(priv, vif, band,
Johannes Berg266af4c72011-03-10 20:13:26 -08001369 (void *)&scan->data[cmd_len]);
1370 break;
1371 case IWL_SCAN_NORMAL:
Johannes Bergb6e4c552010-04-06 04:12:42 -07001372 scan->channel_count =
Johannes Berg1dda6d22010-04-29 04:43:06 -07001373 iwl_get_channels_for_scan(priv, vif, band,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001374 is_active, n_probes,
Johannes Berg266af4c72011-03-10 20:13:26 -08001375 (void *)&scan->data[cmd_len]);
1376 break;
1377 case IWL_SCAN_OFFCH_TX: {
1378 struct iwl_scan_channel *scan_ch;
1379
1380 scan->channel_count = 1;
1381
1382 scan_ch = (void *)&scan->data[cmd_len];
1383 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
1384 scan_ch->channel =
1385 cpu_to_le16(priv->_agn.offchan_tx_chan->hw_value);
1386 scan_ch->active_dwell =
1387 cpu_to_le16(priv->_agn.offchan_tx_timeout);
1388 scan_ch->passive_dwell = 0;
1389
1390 /* Set txpower levels to defaults */
1391 scan_ch->dsp_atten = 110;
1392
1393 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
1394 * power level:
1395 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
1396 */
1397 if (priv->_agn.offchan_tx_chan->band == IEEE80211_BAND_5GHZ)
1398 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1399 else
1400 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1401 }
1402 break;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001403 }
Johannes Berg266af4c72011-03-10 20:13:26 -08001404
Johannes Bergb6e4c552010-04-06 04:12:42 -07001405 if (scan->channel_count == 0) {
1406 IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
Johannes Berg3eecce52010-09-13 14:46:33 +02001407 return -EIO;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001408 }
1409
1410 cmd.len += le16_to_cpu(scan->tx_cmd.len) +
1411 scan->channel_count * sizeof(struct iwl_scan_channel);
1412 cmd.data = scan;
1413 scan->len = cpu_to_le16(cmd.len);
1414
Johannes Berg1cf26372010-09-22 07:32:13 -07001415 /* set scan bit here for PAN params */
1416 set_bit(STATUS_SCAN_HW, &priv->status);
1417
Johannes Berg3eecce52010-09-13 14:46:33 +02001418 if (priv->cfg->ops->hcmd->set_pan_params) {
1419 ret = priv->cfg->ops->hcmd->set_pan_params(priv);
1420 if (ret)
1421 return ret;
1422 }
1423
Johannes Berg3eecce52010-09-13 14:46:33 +02001424 ret = iwl_send_cmd_sync(priv, &cmd);
1425 if (ret) {
1426 clear_bit(STATUS_SCAN_HW, &priv->status);
1427 if (priv->cfg->ops->hcmd->set_pan_params)
1428 priv->cfg->ops->hcmd->set_pan_params(priv);
1429 }
Johannes Berg52a02d12010-08-27 09:44:50 -07001430
Johannes Berg3eecce52010-09-13 14:46:33 +02001431 return ret;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001432}
Johannes Berg1fa61b22010-04-28 08:44:52 -07001433
1434int iwlagn_manage_ibss_station(struct iwl_priv *priv,
1435 struct ieee80211_vif *vif, bool add)
1436{
Johannes Bergfd1af152010-04-30 11:30:43 -07001437 struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
1438
Johannes Berg1fa61b22010-04-28 08:44:52 -07001439 if (add)
Johannes Berga30e3112010-09-22 18:02:01 +02001440 return iwlagn_add_bssid_station(priv, vif_priv->ctx,
1441 vif->bss_conf.bssid,
1442 &vif_priv->ibss_bssid_sta_id);
Johannes Bergfd1af152010-04-30 11:30:43 -07001443 return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
1444 vif->bss_conf.bssid);
Johannes Berg1fa61b22010-04-28 08:44:52 -07001445}
Johannes Berg1ff504e2010-05-03 01:22:42 -07001446
1447void iwl_free_tfds_in_queue(struct iwl_priv *priv,
1448 int sta_id, int tid, int freed)
1449{
Johannes Berga24d52f2010-08-06 16:17:53 +02001450 lockdep_assert_held(&priv->sta_lock);
Reinette Chatre9c5ac092010-05-05 02:26:06 -07001451
Johannes Berg1ff504e2010-05-03 01:22:42 -07001452 if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
1453 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1454 else {
1455 IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
1456 priv->stations[sta_id].tid[tid].tfds_in_queue,
1457 freed);
1458 priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
1459 }
1460}
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07001461
1462#define IWL_FLUSH_WAIT_MS 2000
1463
1464int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
1465{
1466 struct iwl_tx_queue *txq;
1467 struct iwl_queue *q;
1468 int cnt;
1469 unsigned long now = jiffies;
1470 int ret = 0;
1471
1472 /* waiting for all the tx frames complete might take a while */
1473 for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
Johannes Berg13bb9482010-08-23 10:46:33 +02001474 if (cnt == priv->cmd_queue)
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07001475 continue;
1476 txq = &priv->txq[cnt];
1477 q = &txq->q;
1478 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1479 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1480 msleep(1);
1481
1482 if (q->read_ptr != q->write_ptr) {
1483 IWL_ERR(priv, "fail to flush all tx fifo queues\n");
1484 ret = -ETIMEDOUT;
1485 break;
1486 }
1487 }
1488 return ret;
1489}
1490
1491#define IWL_TX_QUEUE_MSK 0xfffff
1492
1493/**
1494 * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
1495 *
1496 * pre-requirements:
1497 * 1. acquire mutex before calling
1498 * 2. make sure rf is on and not in exit state
1499 */
1500int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1501{
1502 struct iwl_txfifo_flush_cmd flush_cmd;
1503 struct iwl_host_cmd cmd = {
1504 .id = REPLY_TXFIFO_FLUSH,
1505 .len = sizeof(struct iwl_txfifo_flush_cmd),
1506 .flags = CMD_SYNC,
1507 .data = &flush_cmd,
1508 };
1509
1510 might_sleep();
1511
1512 memset(&flush_cmd, 0, sizeof(flush_cmd));
1513 flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
1514 IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
1515 if (priv->cfg->sku & IWL_SKU_N)
1516 flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
1517
1518 IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
1519 flush_cmd.fifo_control);
1520 flush_cmd.flush_control = cpu_to_le16(flush_control);
1521
1522 return iwl_send_cmd(priv, &cmd);
1523}
Wey-Yi Guy65550632010-06-24 13:18:35 -07001524
1525void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1526{
1527 mutex_lock(&priv->mutex);
1528 ieee80211_stop_queues(priv->hw);
1529 if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
1530 IWL_ERR(priv, "flush request fail\n");
1531 goto done;
1532 }
1533 IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
1534 iwlagn_wait_tx_queue_empty(priv);
1535done:
1536 ieee80211_wake_queues(priv->hw);
1537 mutex_unlock(&priv->mutex);
1538}
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001539
1540/*
1541 * BT coex
1542 */
1543/*
1544 * Macros to access the lookup table.
1545 *
1546 * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
1547* wifi_prio, wifi_txrx and wifi_sh_ant_req.
1548 *
1549 * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
1550 *
1551 * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
1552 * one after another in 32-bit registers, and "registers" 0 through 7 contain
1553 * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
1554 *
1555 * These macros encode that format.
1556 */
1557#define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
1558 wifi_txrx, wifi_sh_ant_req) \
1559 (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
1560 (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
1561
1562#define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
1563 lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
1564#define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1565 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1566 (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
1567 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1568 wifi_sh_ant_req))))
1569#define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1570 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1571 LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
1572 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1573 wifi_sh_ant_req))
1574#define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
1575 wifi_req, wifi_prio, wifi_txrx, \
1576 wifi_sh_ant_req) \
1577 LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
1578 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1579 wifi_sh_ant_req))
1580
1581#define LUT_WLAN_KILL_OP(lut, op, val) \
1582 lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
1583#define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1584 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1585 (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1586 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
1587#define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1588 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1589 LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1590 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1591#define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1592 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1593 LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1594 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1595
1596#define LUT_ANT_SWITCH_OP(lut, op, val) \
1597 lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
1598#define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1599 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1600 (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1601 wifi_req, wifi_prio, wifi_txrx, \
1602 wifi_sh_ant_req))))
1603#define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1604 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1605 LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1606 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1607#define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1608 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1609 LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1610 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1611
1612static const __le32 iwlagn_def_3w_lookup[12] = {
1613 cpu_to_le32(0xaaaaaaaa),
1614 cpu_to_le32(0xaaaaaaaa),
1615 cpu_to_le32(0xaeaaaaaa),
1616 cpu_to_le32(0xaaaaaaaa),
1617 cpu_to_le32(0xcc00ff28),
1618 cpu_to_le32(0x0000aaaa),
1619 cpu_to_le32(0xcc00aaaa),
1620 cpu_to_le32(0x0000aaaa),
1621 cpu_to_le32(0xc0004000),
1622 cpu_to_le32(0x00004000),
1623 cpu_to_le32(0xf0005000),
Wey-Yi Guy9a67d762010-11-18 10:40:03 -08001624 cpu_to_le32(0xf0005000),
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001625};
1626
1627static const __le32 iwlagn_concurrent_lookup[12] = {
1628 cpu_to_le32(0xaaaaaaaa),
1629 cpu_to_le32(0xaaaaaaaa),
1630 cpu_to_le32(0xaaaaaaaa),
1631 cpu_to_le32(0xaaaaaaaa),
1632 cpu_to_le32(0xaaaaaaaa),
1633 cpu_to_le32(0xaaaaaaaa),
1634 cpu_to_le32(0xaaaaaaaa),
1635 cpu_to_le32(0xaaaaaaaa),
1636 cpu_to_le32(0x00000000),
1637 cpu_to_le32(0x00000000),
1638 cpu_to_le32(0x00000000),
1639 cpu_to_le32(0x00000000),
1640};
1641
1642void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
1643{
Wey-Yi Guy60132702011-02-18 17:23:54 -08001644 struct iwl_basic_bt_cmd basic = {
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001645 .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
1646 .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
1647 .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
1648 .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
1649 };
Wey-Yi Guy60132702011-02-18 17:23:54 -08001650 struct iwl6000_bt_cmd bt_cmd_6000;
1651 struct iwl2000_bt_cmd bt_cmd_2000;
1652 int ret;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001653
1654 BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
Wey-Yi Guy60132702011-02-18 17:23:54 -08001655 sizeof(basic.bt3_lookup_table));
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001656
Wey-Yi Guy60132702011-02-18 17:23:54 -08001657 if (priv->cfg->bt_params) {
1658 if (priv->cfg->bt_params->bt_session_2) {
1659 bt_cmd_2000.prio_boost = cpu_to_le32(
1660 priv->cfg->bt_params->bt_prio_boost);
1661 bt_cmd_2000.tx_prio_boost = 0;
1662 bt_cmd_2000.rx_prio_boost = 0;
1663 } else {
1664 bt_cmd_6000.prio_boost =
1665 priv->cfg->bt_params->bt_prio_boost;
1666 bt_cmd_6000.tx_prio_boost = 0;
1667 bt_cmd_6000.rx_prio_boost = 0;
1668 }
1669 } else {
1670 IWL_ERR(priv, "failed to construct BT Coex Config\n");
1671 return;
1672 }
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001673
Wey-Yi Guy60132702011-02-18 17:23:54 -08001674 basic.kill_ack_mask = priv->kill_ack_mask;
1675 basic.kill_cts_mask = priv->kill_cts_mask;
1676 basic.valid = priv->bt_valid;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001677
1678 /*
1679 * Configure BT coex mode to "no coexistence" when the
1680 * user disabled BT coexistence, we have no interface
1681 * (might be in monitor mode), or the interface is in
1682 * IBSS mode (no proper uCode support for coex then).
1683 */
1684 if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
Wey-Yi Guy60132702011-02-18 17:23:54 -08001685 basic.flags = IWLAGN_BT_FLAG_COEX_MODE_DISABLED;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001686 } else {
Wey-Yi Guy60132702011-02-18 17:23:54 -08001687 basic.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001688 IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
Wey-Yi Guye3661762010-11-23 10:58:54 -08001689 if (priv->cfg->bt_params &&
1690 priv->cfg->bt_params->bt_sco_disable)
Wey-Yi Guy60132702011-02-18 17:23:54 -08001691 basic.flags |= IWLAGN_BT_FLAG_SYNC_2_BT_DISABLE;
Wey-Yi Guye3661762010-11-23 10:58:54 -08001692
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001693 if (priv->bt_ch_announce)
Wey-Yi Guy60132702011-02-18 17:23:54 -08001694 basic.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
1695 IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", basic.flags);
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001696 }
Wey-Yi Guy60132702011-02-18 17:23:54 -08001697 priv->bt_enable_flag = basic.flags;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001698 if (priv->bt_full_concurrent)
Wey-Yi Guy60132702011-02-18 17:23:54 -08001699 memcpy(basic.bt3_lookup_table, iwlagn_concurrent_lookup,
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001700 sizeof(iwlagn_concurrent_lookup));
1701 else
Wey-Yi Guy60132702011-02-18 17:23:54 -08001702 memcpy(basic.bt3_lookup_table, iwlagn_def_3w_lookup,
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001703 sizeof(iwlagn_def_3w_lookup));
1704
1705 IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
Wey-Yi Guy60132702011-02-18 17:23:54 -08001706 basic.flags ? "active" : "disabled",
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001707 priv->bt_full_concurrent ?
1708 "full concurrency" : "3-wire");
1709
Wey-Yi Guy60132702011-02-18 17:23:54 -08001710 if (priv->cfg->bt_params->bt_session_2) {
1711 memcpy(&bt_cmd_2000.basic, &basic,
1712 sizeof(basic));
1713 ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
1714 sizeof(bt_cmd_2000), &bt_cmd_2000);
1715 } else {
1716 memcpy(&bt_cmd_6000.basic, &basic,
1717 sizeof(basic));
1718 ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
1719 sizeof(bt_cmd_6000), &bt_cmd_6000);
1720 }
1721 if (ret)
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001722 IWL_ERR(priv, "failed to send BT Coex Config\n");
1723
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001724}
1725
1726static void iwlagn_bt_traffic_change_work(struct work_struct *work)
1727{
1728 struct iwl_priv *priv =
1729 container_of(work, struct iwl_priv, bt_traffic_change_work);
Johannes Berg8bd413e2010-08-23 10:46:40 +02001730 struct iwl_rxon_context *ctx;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001731 int smps_request = -1;
1732
Wey-Yi Guyc4197c62011-02-06 08:56:35 -08001733 if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
1734 /* bt coex disabled */
1735 return;
1736 }
1737
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001738 /*
1739 * Note: bt_traffic_load can be overridden by scan complete and
1740 * coex profile notifications. Ignore that since only bad consequence
1741 * can be not matching debug print with actual state.
1742 */
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001743 IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
1744 priv->bt_traffic_load);
1745
1746 switch (priv->bt_traffic_load) {
1747 case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
Wey-Yi Guyf5682c02010-10-23 09:15:44 -07001748 if (priv->bt_status)
1749 smps_request = IEEE80211_SMPS_DYNAMIC;
1750 else
1751 smps_request = IEEE80211_SMPS_AUTOMATIC;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001752 break;
1753 case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
1754 smps_request = IEEE80211_SMPS_DYNAMIC;
1755 break;
1756 case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
1757 case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
1758 smps_request = IEEE80211_SMPS_STATIC;
1759 break;
1760 default:
1761 IWL_ERR(priv, "Invalid BT traffic load: %d\n",
1762 priv->bt_traffic_load);
1763 break;
1764 }
1765
1766 mutex_lock(&priv->mutex);
1767
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001768 /*
1769 * We can not send command to firmware while scanning. When the scan
1770 * complete we will schedule this work again. We do check with mutex
1771 * locked to prevent new scan request to arrive. We do not check
1772 * STATUS_SCANNING to avoid race when queue_work two times from
1773 * different notifications, but quit and not perform any work at all.
1774 */
1775 if (test_bit(STATUS_SCAN_HW, &priv->status))
1776 goto out;
1777
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001778 if (priv->cfg->ops->lib->update_chain_flags)
1779 priv->cfg->ops->lib->update_chain_flags(priv);
1780
Johannes Berg8bd413e2010-08-23 10:46:40 +02001781 if (smps_request != -1) {
1782 for_each_context(priv, ctx) {
1783 if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
1784 ieee80211_request_smps(ctx->vif, smps_request);
1785 }
1786 }
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001787out:
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001788 mutex_unlock(&priv->mutex);
1789}
1790
1791static void iwlagn_print_uartmsg(struct iwl_priv *priv,
1792 struct iwl_bt_uart_msg *uart_msg)
1793{
1794 IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
1795 "Update Req = 0x%X",
1796 (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
1797 BT_UART_MSG_FRAME1MSGTYPE_POS,
1798 (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
1799 BT_UART_MSG_FRAME1SSN_POS,
1800 (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
1801 BT_UART_MSG_FRAME1UPDATEREQ_POS);
1802
1803 IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
1804 "Chl_SeqN = 0x%X, In band = 0x%X",
1805 (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
1806 BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
1807 (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
1808 BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
1809 (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
1810 BT_UART_MSG_FRAME2CHLSEQN_POS,
1811 (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
1812 BT_UART_MSG_FRAME2INBAND_POS);
1813
1814 IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
1815 "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
1816 (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
1817 BT_UART_MSG_FRAME3SCOESCO_POS,
1818 (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
1819 BT_UART_MSG_FRAME3SNIFF_POS,
1820 (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
1821 BT_UART_MSG_FRAME3A2DP_POS,
1822 (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
1823 BT_UART_MSG_FRAME3ACL_POS,
1824 (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
1825 BT_UART_MSG_FRAME3MASTER_POS,
1826 (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
1827 BT_UART_MSG_FRAME3OBEX_POS);
1828
1829 IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
1830 (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
1831 BT_UART_MSG_FRAME4IDLEDURATION_POS);
1832
1833 IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
1834 "eSCO Retransmissions = 0x%X",
1835 (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
1836 BT_UART_MSG_FRAME5TXACTIVITY_POS,
1837 (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
1838 BT_UART_MSG_FRAME5RXACTIVITY_POS,
1839 (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
1840 BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
1841
1842 IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
1843 (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
1844 BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
1845 (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
1846 BT_UART_MSG_FRAME6DISCOVERABLE_POS);
1847
Wey-Yi Guy399f66f2011-02-22 08:24:22 -08001848 IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Page = "
1849 "0x%X, Inquiry = 0x%X, Connectable = 0x%X",
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001850 (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
1851 BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
Wey-Yi Guy399f66f2011-02-22 08:24:22 -08001852 (BT_UART_MSG_FRAME7PAGE_MSK & uart_msg->frame7) >>
1853 BT_UART_MSG_FRAME7PAGE_POS,
1854 (BT_UART_MSG_FRAME7INQUIRY_MSK & uart_msg->frame7) >>
1855 BT_UART_MSG_FRAME7INQUIRY_POS,
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001856 (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
1857 BT_UART_MSG_FRAME7CONNECTABLE_POS);
1858}
1859
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001860static void iwlagn_set_kill_msk(struct iwl_priv *priv,
1861 struct iwl_bt_uart_msg *uart_msg)
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001862{
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001863 u8 kill_msk;
Joe Perches20407ed2010-11-20 18:38:57 -08001864 static const __le32 bt_kill_ack_msg[2] = {
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001865 IWLAGN_BT_KILL_ACK_MASK_DEFAULT,
1866 IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
1867 static const __le32 bt_kill_cts_msg[2] = {
1868 IWLAGN_BT_KILL_CTS_MASK_DEFAULT,
1869 IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001870
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001871 kill_msk = (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3)
1872 ? 1 : 0;
1873 if (priv->kill_ack_mask != bt_kill_ack_msg[kill_msk] ||
1874 priv->kill_cts_mask != bt_kill_cts_msg[kill_msk]) {
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001875 priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001876 priv->kill_ack_mask = bt_kill_ack_msg[kill_msk];
1877 priv->bt_valid |= IWLAGN_BT_VALID_KILL_CTS_MASK;
1878 priv->kill_cts_mask = bt_kill_cts_msg[kill_msk];
1879
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001880 /* schedule to send runtime bt_config */
1881 queue_work(priv->workqueue, &priv->bt_runtime_config);
1882 }
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001883}
1884
1885void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
1886 struct iwl_rx_mem_buffer *rxb)
1887{
1888 unsigned long flags;
1889 struct iwl_rx_packet *pkt = rxb_addr(rxb);
1890 struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001891 struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001892
Wey-Yi Guyc4197c62011-02-06 08:56:35 -08001893 if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
1894 /* bt coex disabled */
1895 return;
1896 }
1897
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001898 IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
1899 IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
1900 IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
1901 IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
1902 coex->bt_ci_compliance);
1903 iwlagn_print_uartmsg(priv, uart_msg);
1904
Wey-Yi Guy66e863a52010-11-08 14:54:37 -08001905 priv->last_bt_traffic_load = priv->bt_traffic_load;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001906 if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
1907 if (priv->bt_status != coex->bt_status ||
Wey-Yi Guy66e863a52010-11-08 14:54:37 -08001908 priv->last_bt_traffic_load != coex->bt_traffic_load) {
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001909 if (coex->bt_status) {
1910 /* BT on */
1911 if (!priv->bt_ch_announce)
1912 priv->bt_traffic_load =
1913 IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
1914 else
1915 priv->bt_traffic_load =
1916 coex->bt_traffic_load;
1917 } else {
1918 /* BT off */
1919 priv->bt_traffic_load =
1920 IWL_BT_COEX_TRAFFIC_LOAD_NONE;
1921 }
1922 priv->bt_status = coex->bt_status;
1923 queue_work(priv->workqueue,
1924 &priv->bt_traffic_change_work);
1925 }
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001926 }
1927
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001928 iwlagn_set_kill_msk(priv, uart_msg);
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001929
1930 /* FIXME: based on notification, adjust the prio_boost */
1931
1932 spin_lock_irqsave(&priv->lock, flags);
1933 priv->bt_ci_compliance = coex->bt_ci_compliance;
1934 spin_unlock_irqrestore(&priv->lock, flags);
1935}
1936
1937void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
1938{
1939 iwlagn_rx_handler_setup(priv);
1940 priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
1941 iwlagn_bt_coex_profile_notif;
1942}
1943
1944void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
1945{
1946 iwlagn_setup_deferred_work(priv);
1947
1948 INIT_WORK(&priv->bt_traffic_change_work,
1949 iwlagn_bt_traffic_change_work);
1950}
1951
1952void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
1953{
1954 cancel_work_sync(&priv->bt_traffic_change_work);
1955}
Johannes Berg5de33062010-09-22 18:01:58 +02001956
1957static bool is_single_rx_stream(struct iwl_priv *priv)
1958{
1959 return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
1960 priv->current_ht_config.single_chain_sufficient;
1961}
1962
1963#define IWL_NUM_RX_CHAINS_MULTIPLE 3
1964#define IWL_NUM_RX_CHAINS_SINGLE 2
1965#define IWL_NUM_IDLE_CHAINS_DUAL 2
1966#define IWL_NUM_IDLE_CHAINS_SINGLE 1
1967
1968/*
1969 * Determine how many receiver/antenna chains to use.
1970 *
1971 * More provides better reception via diversity. Fewer saves power
1972 * at the expense of throughput, but only when not in powersave to
1973 * start with.
1974 *
1975 * MIMO (dual stream) requires at least 2, but works better with 3.
1976 * This does not determine *which* chains to use, just how many.
1977 */
1978static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
1979{
1980 if (priv->cfg->bt_params &&
1981 priv->cfg->bt_params->advanced_bt_coexist &&
1982 (priv->bt_full_concurrent ||
1983 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
1984 /*
1985 * only use chain 'A' in bt high traffic load or
1986 * full concurrency mode
1987 */
1988 return IWL_NUM_RX_CHAINS_SINGLE;
1989 }
1990 /* # of Rx chains to use when expecting MIMO. */
1991 if (is_single_rx_stream(priv))
1992 return IWL_NUM_RX_CHAINS_SINGLE;
1993 else
1994 return IWL_NUM_RX_CHAINS_MULTIPLE;
1995}
1996
1997/*
1998 * When we are in power saving mode, unless device support spatial
1999 * multiplexing power save, use the active count for rx chain count.
2000 */
2001static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
2002{
2003 /* # Rx chains when idling, depending on SMPS mode */
2004 switch (priv->current_ht_config.smps) {
2005 case IEEE80211_SMPS_STATIC:
2006 case IEEE80211_SMPS_DYNAMIC:
2007 return IWL_NUM_IDLE_CHAINS_SINGLE;
2008 case IEEE80211_SMPS_OFF:
2009 return active_cnt;
2010 default:
2011 WARN(1, "invalid SMPS mode %d",
2012 priv->current_ht_config.smps);
2013 return active_cnt;
2014 }
2015}
2016
2017/* up to 4 chains */
2018static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
2019{
2020 u8 res;
2021 res = (chain_bitmap & BIT(0)) >> 0;
2022 res += (chain_bitmap & BIT(1)) >> 1;
2023 res += (chain_bitmap & BIT(2)) >> 2;
2024 res += (chain_bitmap & BIT(3)) >> 3;
2025 return res;
2026}
2027
2028/**
2029 * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
2030 *
2031 * Selects how many and which Rx receivers/antennas/chains to use.
2032 * This should not be used for scan command ... it puts data in wrong place.
2033 */
2034void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
2035{
2036 bool is_single = is_single_rx_stream(priv);
2037 bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
2038 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
2039 u32 active_chains;
2040 u16 rx_chain;
2041
2042 /* Tell uCode which antennas are actually connected.
2043 * Before first association, we assume all antennas are connected.
2044 * Just after first association, iwl_chain_noise_calibration()
2045 * checks which antennas actually *are* connected. */
2046 if (priv->chain_noise_data.active_chains)
2047 active_chains = priv->chain_noise_data.active_chains;
2048 else
2049 active_chains = priv->hw_params.valid_rx_ant;
2050
2051 if (priv->cfg->bt_params &&
2052 priv->cfg->bt_params->advanced_bt_coexist &&
2053 (priv->bt_full_concurrent ||
2054 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
2055 /*
2056 * only use chain 'A' in bt high traffic load or
2057 * full concurrency mode
2058 */
2059 active_chains = first_antenna(active_chains);
2060 }
2061
2062 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
2063
2064 /* How many receivers should we use? */
2065 active_rx_cnt = iwl_get_active_rx_chain_count(priv);
2066 idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
2067
2068
2069 /* correct rx chain count according hw settings
2070 * and chain noise calibration
2071 */
2072 valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
2073 if (valid_rx_cnt < active_rx_cnt)
2074 active_rx_cnt = valid_rx_cnt;
2075
2076 if (valid_rx_cnt < idle_rx_cnt)
2077 idle_rx_cnt = valid_rx_cnt;
2078
2079 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
2080 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
2081
2082 ctx->staging.rx_chain = cpu_to_le16(rx_chain);
2083
2084 if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
2085 ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
2086 else
2087 ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
2088
2089 IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
2090 ctx->staging.rx_chain,
2091 active_rx_cnt, idle_rx_cnt);
2092
2093 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
2094 active_rx_cnt < idle_rx_cnt);
2095}
Johannes Bergfacd9822010-09-22 18:02:05 +02002096
2097u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
2098{
2099 int i;
2100 u8 ind = ant;
2101
2102 if (priv->band == IEEE80211_BAND_2GHZ &&
2103 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
2104 return 0;
2105
2106 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
2107 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
2108 if (valid & BIT(ind))
2109 return ind;
2110 }
2111 return ant;
2112}
Johannes Bergfed73292010-09-22 18:02:06 +02002113
2114static const char *get_csr_string(int cmd)
2115{
2116 switch (cmd) {
2117 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2118 IWL_CMD(CSR_INT_COALESCING);
2119 IWL_CMD(CSR_INT);
2120 IWL_CMD(CSR_INT_MASK);
2121 IWL_CMD(CSR_FH_INT_STATUS);
2122 IWL_CMD(CSR_GPIO_IN);
2123 IWL_CMD(CSR_RESET);
2124 IWL_CMD(CSR_GP_CNTRL);
2125 IWL_CMD(CSR_HW_REV);
2126 IWL_CMD(CSR_EEPROM_REG);
2127 IWL_CMD(CSR_EEPROM_GP);
2128 IWL_CMD(CSR_OTP_GP_REG);
2129 IWL_CMD(CSR_GIO_REG);
2130 IWL_CMD(CSR_GP_UCODE_REG);
2131 IWL_CMD(CSR_GP_DRIVER_REG);
2132 IWL_CMD(CSR_UCODE_DRV_GP1);
2133 IWL_CMD(CSR_UCODE_DRV_GP2);
2134 IWL_CMD(CSR_LED_REG);
2135 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2136 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2137 IWL_CMD(CSR_ANA_PLL_CFG);
2138 IWL_CMD(CSR_HW_REV_WA_REG);
2139 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2140 default:
2141 return "UNKNOWN";
2142 }
2143}
2144
2145void iwl_dump_csr(struct iwl_priv *priv)
2146{
2147 int i;
Joe Perches20407ed2010-11-20 18:38:57 -08002148 static const u32 csr_tbl[] = {
Johannes Bergfed73292010-09-22 18:02:06 +02002149 CSR_HW_IF_CONFIG_REG,
2150 CSR_INT_COALESCING,
2151 CSR_INT,
2152 CSR_INT_MASK,
2153 CSR_FH_INT_STATUS,
2154 CSR_GPIO_IN,
2155 CSR_RESET,
2156 CSR_GP_CNTRL,
2157 CSR_HW_REV,
2158 CSR_EEPROM_REG,
2159 CSR_EEPROM_GP,
2160 CSR_OTP_GP_REG,
2161 CSR_GIO_REG,
2162 CSR_GP_UCODE_REG,
2163 CSR_GP_DRIVER_REG,
2164 CSR_UCODE_DRV_GP1,
2165 CSR_UCODE_DRV_GP2,
2166 CSR_LED_REG,
2167 CSR_DRAM_INT_TBL_REG,
2168 CSR_GIO_CHICKEN_BITS,
2169 CSR_ANA_PLL_CFG,
2170 CSR_HW_REV_WA_REG,
2171 CSR_DBG_HPET_MEM_REG
2172 };
2173 IWL_ERR(priv, "CSR values:\n");
2174 IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
2175 "CSR_INT_PERIODIC_REG)\n");
2176 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2177 IWL_ERR(priv, " %25s: 0X%08x\n",
2178 get_csr_string(csr_tbl[i]),
2179 iwl_read32(priv, csr_tbl[i]));
2180 }
2181}
Johannes Berg84fac3d2010-09-22 18:02:07 +02002182
2183static const char *get_fh_string(int cmd)
2184{
2185 switch (cmd) {
2186 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
2187 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
2188 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
2189 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
2190 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
2191 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
2192 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
2193 IWL_CMD(FH_TSSR_TX_STATUS_REG);
2194 IWL_CMD(FH_TSSR_TX_ERROR_REG);
2195 default:
2196 return "UNKNOWN";
2197 }
2198}
2199
2200int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
2201{
2202 int i;
2203#ifdef CONFIG_IWLWIFI_DEBUG
2204 int pos = 0;
2205 size_t bufsz = 0;
2206#endif
Joe Perches20407ed2010-11-20 18:38:57 -08002207 static const u32 fh_tbl[] = {
Johannes Berg84fac3d2010-09-22 18:02:07 +02002208 FH_RSCSR_CHNL0_STTS_WPTR_REG,
2209 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
2210 FH_RSCSR_CHNL0_WPTR,
2211 FH_MEM_RCSR_CHNL0_CONFIG_REG,
2212 FH_MEM_RSSR_SHARED_CTRL_REG,
2213 FH_MEM_RSSR_RX_STATUS_REG,
2214 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
2215 FH_TSSR_TX_STATUS_REG,
2216 FH_TSSR_TX_ERROR_REG
2217 };
2218#ifdef CONFIG_IWLWIFI_DEBUG
2219 if (display) {
2220 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
2221 *buf = kmalloc(bufsz, GFP_KERNEL);
2222 if (!*buf)
2223 return -ENOMEM;
2224 pos += scnprintf(*buf + pos, bufsz - pos,
2225 "FH register values:\n");
2226 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2227 pos += scnprintf(*buf + pos, bufsz - pos,
2228 " %34s: 0X%08x\n",
2229 get_fh_string(fh_tbl[i]),
2230 iwl_read_direct32(priv, fh_tbl[i]));
2231 }
2232 return pos;
2233 }
2234#endif
2235 IWL_ERR(priv, "FH register values:\n");
2236 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2237 IWL_ERR(priv, " %34s: 0X%08x\n",
2238 get_fh_string(fh_tbl[i]),
2239 iwl_read_direct32(priv, fh_tbl[i]));
2240 }
2241 return 0;
2242}
Johannes Berg7194207c2011-01-04 16:22:00 -08002243
2244/* notification wait support */
2245void iwlagn_init_notification_wait(struct iwl_priv *priv,
2246 struct iwl_notification_wait *wait_entry,
2247 void (*fn)(struct iwl_priv *priv,
2248 struct iwl_rx_packet *pkt),
2249 u8 cmd)
2250{
2251 wait_entry->fn = fn;
2252 wait_entry->cmd = cmd;
2253 wait_entry->triggered = false;
2254
2255 spin_lock_bh(&priv->_agn.notif_wait_lock);
2256 list_add(&wait_entry->list, &priv->_agn.notif_waits);
2257 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2258}
2259
2260signed long iwlagn_wait_notification(struct iwl_priv *priv,
2261 struct iwl_notification_wait *wait_entry,
2262 unsigned long timeout)
2263{
2264 int ret;
2265
2266 ret = wait_event_timeout(priv->_agn.notif_waitq,
2267 &wait_entry->triggered,
2268 timeout);
2269
2270 spin_lock_bh(&priv->_agn.notif_wait_lock);
2271 list_del(&wait_entry->list);
2272 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2273
2274 return ret;
2275}
2276
2277void iwlagn_remove_notification(struct iwl_priv *priv,
2278 struct iwl_notification_wait *wait_entry)
2279{
2280 spin_lock_bh(&priv->_agn.notif_wait_lock);
2281 list_del(&wait_entry->list);
2282 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2283}