blob: 3d2978cebdffb95ddd6cce4a50c8393d118276fb [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530177 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200179 if (req->started) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530180 i = 0;
181 do {
Felipe Balbief966b92016-04-05 13:09:51 +0300182 dwc3_ep_inc_deq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530183 } while(++i < req->request.num_mapped_sgs);
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200184 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300185 }
186 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200187 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
189 if (req->request.status == -EINPROGRESS)
190 req->request.status = status;
191
Pratyush Anand0416e492012-08-10 13:42:16 +0530192 if (dwc->ep0_bounced && dep->number == 0)
193 dwc->ep0_bounced = false;
194 else
195 usb_gadget_unmap_request(&dwc->gadget, &req->request,
196 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500198 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199
200 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200201 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300202 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300203
204 if (dep->number > 1)
205 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300206}
207
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500208int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300209{
210 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300211 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300212 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300213 u32 reg;
214
215 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
216 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
217
218 do {
219 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
220 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = DWC3_DGCMD_STATUS(reg);
222 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -EINVAL;
224 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300225 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 } while (timeout--);
227
228 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300230 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300231 }
232
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 trace_dwc3_gadget_generic_cmd(cmd, param, status);
234
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300236}
237
Felipe Balbic36d8e92016-04-04 12:46:33 +0300238static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
239
Felipe Balbi2cd47182016-04-12 16:42:43 +0300240int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
241 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300243 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200244 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245 u32 reg;
246
Felipe Balbi0933df12016-05-23 14:02:33 +0300247 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300248 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300249 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300250
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300251 /*
252 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
253 * we're issuing an endpoint command, we must check if
254 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
255 *
256 * We will also set SUSPHY bit to what it was before returning as stated
257 * by the same section on Synopsys databook.
258 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300259 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
260 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
261 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
262 susphy = true;
263 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
264 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
265 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300266 }
267
Felipe Balbic36d8e92016-04-04 12:46:33 +0300268 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
269 int needs_wakeup;
270
271 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
272 dwc->link_state == DWC3_LINK_STATE_U2 ||
273 dwc->link_state == DWC3_LINK_STATE_U3);
274
275 if (unlikely(needs_wakeup)) {
276 ret = __dwc3_gadget_wakeup(dwc);
277 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
278 ret);
279 }
280 }
281
Felipe Balbi2eb88012016-04-12 16:53:39 +0300282 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
283 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
284 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300285
Felipe Balbi2eb88012016-04-12 16:53:39 +0300286 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300287 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300288 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300290 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000291
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000292 switch (cmd_status) {
293 case 0:
294 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300295 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000296 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000297 ret = -EINVAL;
298 break;
299 case DEPEVT_TRANSFER_BUS_EXPIRY:
300 /*
301 * SW issues START TRANSFER command to
302 * isochronous ep with future frame interval. If
303 * future interval time has already passed when
304 * core receives the command, it will respond
305 * with an error status of 'Bus Expiry'.
306 *
307 * Instead of always returning -EINVAL, let's
308 * give a hint to the gadget driver that this is
309 * the case by returning -EAGAIN.
310 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 ret = -EAGAIN;
312 break;
313 default:
314 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
315 }
316
Felipe Balbic0ca3242016-04-04 09:11:51 +0300317 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300318 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300319 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300320
Felipe Balbif6bb2252016-05-23 13:53:34 +0300321 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300322 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300323 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300324 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300325
Felipe Balbi0933df12016-05-23 14:02:33 +0300326 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
327
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300328 if (unlikely(susphy)) {
329 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
330 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
331 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
332 }
333
Felipe Balbic0ca3242016-04-04 09:11:51 +0300334 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300335}
336
John Youn50c763f2016-05-31 17:49:56 -0700337static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
338{
339 struct dwc3 *dwc = dep->dwc;
340 struct dwc3_gadget_ep_cmd_params params;
341 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
342
343 /*
344 * As of core revision 2.60a the recommended programming model
345 * is to set the ClearPendIN bit when issuing a Clear Stall EP
346 * command for IN endpoints. This is to prevent an issue where
347 * some (non-compliant) hosts may not send ACK TPs for pending
348 * IN transfers due to a mishandled error condition. Synopsys
349 * STAR 9000614252.
350 */
351 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
352 cmd |= DWC3_DEPCMD_CLEARPENDIN;
353
354 memset(&params, 0, sizeof(params));
355
Felipe Balbi2cd47182016-04-12 16:42:43 +0300356 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700357}
358
Felipe Balbi72246da2011-08-19 18:10:58 +0300359static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200360 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300361{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300362 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300363
364 return dep->trb_pool_dma + offset;
365}
366
367static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370
371 if (dep->trb_pool)
372 return 0;
373
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 dep->trb_pool = dma_alloc_coherent(dwc->dev,
375 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
376 &dep->trb_pool_dma, GFP_KERNEL);
377 if (!dep->trb_pool) {
378 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
379 dep->name);
380 return -ENOMEM;
381 }
382
383 return 0;
384}
385
386static void dwc3_free_trb_pool(struct dwc3_ep *dep)
387{
388 struct dwc3 *dwc = dep->dwc;
389
390 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
391 dep->trb_pool, dep->trb_pool_dma);
392
393 dep->trb_pool = NULL;
394 dep->trb_pool_dma = 0;
395}
396
John Younc4509602016-02-16 20:10:53 -0800397static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
398
399/**
400 * dwc3_gadget_start_config - Configure EP resources
401 * @dwc: pointer to our controller context structure
402 * @dep: endpoint that is being enabled
403 *
404 * The assignment of transfer resources cannot perfectly follow the
405 * data book due to the fact that the controller driver does not have
406 * all knowledge of the configuration in advance. It is given this
407 * information piecemeal by the composite gadget framework after every
408 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
409 * programming model in this scenario can cause errors. For two
410 * reasons:
411 *
412 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
413 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
414 * multiple interfaces.
415 *
416 * 2) The databook does not mention doing more DEPXFERCFG for new
417 * endpoint on alt setting (8.1.6).
418 *
419 * The following simplified method is used instead:
420 *
421 * All hardware endpoints can be assigned a transfer resource and this
422 * setting will stay persistent until either a core reset or
423 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
424 * do DEPXFERCFG for every hardware endpoint as well. We are
425 * guaranteed that there are as many transfer resources as endpoints.
426 *
427 * This function is called for each endpoint when it is being enabled
428 * but is triggered only when called for EP0-out, which always happens
429 * first, and which should only happen in one of the above conditions.
430 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300431static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
432{
433 struct dwc3_gadget_ep_cmd_params params;
434 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800435 int i;
436 int ret;
437
438 if (dep->number)
439 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
441 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800442 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300443
Felipe Balbi2cd47182016-04-12 16:42:43 +0300444 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800445 if (ret)
446 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447
John Younc4509602016-02-16 20:10:53 -0800448 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
449 struct dwc3_ep *dep = dwc->eps[i];
450
451 if (!dep)
452 continue;
453
454 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
455 if (ret)
456 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300457 }
458
459 return 0;
460}
461
462static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200463 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300464 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600465 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300466{
467 struct dwc3_gadget_ep_cmd_params params;
468
469 memset(&params, 0x00, sizeof(params));
470
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300471 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900472 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
473
474 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800475 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300476 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300477 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900478 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300479
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 if (ignore)
481 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
482
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600483 if (restore) {
484 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
485 params.param2 |= dep->saved_state;
486 }
487
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300488 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
489
490 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
491 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300492
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200493 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300494 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
495 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300496 dep->stream_capable = true;
497 }
498
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500499 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300500 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300501
502 /*
503 * We are doing 1:1 mapping for endpoints, meaning
504 * Physical Endpoints 2 maps to Logical Endpoint 2 and
505 * so on. We consider the direction bit as part of the physical
506 * endpoint number. So USB endpoint 0x81 is 0x03.
507 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300508 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300509
510 /*
511 * We must use the lower 16 TX FIFOs even though
512 * HW might have more
513 */
514 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300515 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300516
517 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300518 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300519 dep->interval = 1 << (desc->bInterval - 1);
520 }
521
Felipe Balbi2cd47182016-04-12 16:42:43 +0300522 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300523}
524
525static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
526{
527 struct dwc3_gadget_ep_cmd_params params;
528
529 memset(&params, 0x00, sizeof(params));
530
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300532
Felipe Balbi2cd47182016-04-12 16:42:43 +0300533 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
534 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300535}
536
537/**
538 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
539 * @dep: endpoint to be initialized
540 * @desc: USB Endpoint Descriptor
541 *
542 * Caller should take care of locking
543 */
544static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200545 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300546 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600547 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300548{
549 struct dwc3 *dwc = dep->dwc;
550 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300551 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300552
Felipe Balbi73815282015-01-27 13:48:14 -0600553 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300554
Felipe Balbi72246da2011-08-19 18:10:58 +0300555 if (!(dep->flags & DWC3_EP_ENABLED)) {
556 ret = dwc3_gadget_start_config(dwc, dep);
557 if (ret)
558 return ret;
559 }
560
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600561 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
562 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300563 if (ret)
564 return ret;
565
566 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200567 struct dwc3_trb *trb_st_hw;
568 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200570 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200571 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300572 dep->type = usb_endpoint_type(desc);
573 dep->flags |= DWC3_EP_ENABLED;
574
575 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
576 reg |= DWC3_DALEPENA_EP(dep->number);
577 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
578
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300579 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300580 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
John Youn0d257442016-05-19 17:26:08 -0700582 /* Initialize the TRB ring */
583 dep->trb_dequeue = 0;
584 dep->trb_enqueue = 0;
585 memset(dep->trb_pool, 0,
586 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
587
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300588 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300589 trb_st_hw = &dep->trb_pool[0];
590
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200592 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
594 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
595 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300596 }
597
598 return 0;
599}
600
Paul Zimmermanb992e682012-04-27 14:17:35 +0300601static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200602static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300603{
604 struct dwc3_request *req;
Felipe Balbi69450c42016-05-30 13:37:02 +0300605 struct dwc3_trb *current_trb;
606 unsigned transfer_in_flight;
Felipe Balbi72246da2011-08-19 18:10:58 +0300607
Felipe Balbi69450c42016-05-30 13:37:02 +0300608 if (dep->number > 1)
609 current_trb = &dep->trb_pool[dep->trb_enqueue];
610 else
611 current_trb = &dwc->ep0_trb[dep->trb_enqueue];
612 transfer_in_flight = current_trb->ctrl & DWC3_TRB_CTRL_HWO;
613
614 if (transfer_in_flight && !list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300615 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200616
Pratyush Anand57911502012-07-06 15:19:10 +0530617 /* - giveback all requests to gadget driver */
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200618 while (!list_empty(&dep->started_list)) {
619 req = next_request(&dep->started_list);
Pratyush Anand15916332012-06-15 11:54:36 +0530620
621 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
622 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200623 }
624
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200625 while (!list_empty(&dep->pending_list)) {
626 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300627
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200628 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300630}
631
632/**
633 * __dwc3_gadget_ep_disable - Disables a HW endpoint
634 * @dep: the endpoint to disable
635 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200636 * This function also removes requests which are currently processed ny the
637 * hardware and those which are not yet scheduled.
638 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300639 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300640static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
641{
642 struct dwc3 *dwc = dep->dwc;
643 u32 reg;
644
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500645 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
646
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200647 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300648
Felipe Balbi687ef982014-04-16 10:30:33 -0500649 /* make sure HW endpoint isn't stalled */
650 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500651 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500652
Felipe Balbi72246da2011-08-19 18:10:58 +0300653 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
654 reg &= ~DWC3_DALEPENA_EP(dep->number);
655 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
656
Felipe Balbi879631a2011-09-30 10:58:47 +0300657 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200658 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200659 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300660 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300661 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300662
663 return 0;
664}
665
666/* -------------------------------------------------------------------------- */
667
668static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
669 const struct usb_endpoint_descriptor *desc)
670{
671 return -EINVAL;
672}
673
674static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
675{
676 return -EINVAL;
677}
678
679/* -------------------------------------------------------------------------- */
680
681static int dwc3_gadget_ep_enable(struct usb_ep *ep,
682 const struct usb_endpoint_descriptor *desc)
683{
684 struct dwc3_ep *dep;
685 struct dwc3 *dwc;
686 unsigned long flags;
687 int ret;
688
689 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
690 pr_debug("dwc3: invalid parameters\n");
691 return -EINVAL;
692 }
693
694 if (!desc->wMaxPacketSize) {
695 pr_debug("dwc3: missing wMaxPacketSize\n");
696 return -EINVAL;
697 }
698
699 dep = to_dwc3_ep(ep);
700 dwc = dep->dwc;
701
Felipe Balbi95ca9612015-12-10 13:08:20 -0600702 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
703 "%s is already enabled\n",
704 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300705 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300706
Felipe Balbi72246da2011-08-19 18:10:58 +0300707 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600708 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300709 spin_unlock_irqrestore(&dwc->lock, flags);
710
711 return ret;
712}
713
714static int dwc3_gadget_ep_disable(struct usb_ep *ep)
715{
716 struct dwc3_ep *dep;
717 struct dwc3 *dwc;
718 unsigned long flags;
719 int ret;
720
721 if (!ep) {
722 pr_debug("dwc3: invalid parameters\n");
723 return -EINVAL;
724 }
725
726 dep = to_dwc3_ep(ep);
727 dwc = dep->dwc;
728
Felipe Balbi95ca9612015-12-10 13:08:20 -0600729 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
730 "%s is already disabled\n",
731 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300732 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300733
Felipe Balbi72246da2011-08-19 18:10:58 +0300734 spin_lock_irqsave(&dwc->lock, flags);
735 ret = __dwc3_gadget_ep_disable(dep);
736 spin_unlock_irqrestore(&dwc->lock, flags);
737
738 return ret;
739}
740
741static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
742 gfp_t gfp_flags)
743{
744 struct dwc3_request *req;
745 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300746
747 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900748 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300749 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300750
751 req->epnum = dep->number;
752 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300753
Felipe Balbi68d34c82016-05-30 13:34:58 +0300754 dep->allocated_requests++;
755
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500756 trace_dwc3_alloc_request(req);
757
Felipe Balbi72246da2011-08-19 18:10:58 +0300758 return &req->request;
759}
760
761static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
762 struct usb_request *request)
763{
764 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300765 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300766
Felipe Balbi68d34c82016-05-30 13:34:58 +0300767 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500768 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300769 kfree(req);
770}
771
Felipe Balbic71fc372011-11-22 11:37:34 +0200772/**
773 * dwc3_prepare_one_trb - setup one TRB from one request
774 * @dep: endpoint for which this request is prepared
775 * @req: dwc3_request pointer
776 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200777static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200778 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530779 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200780{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200781 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200782
Felipe Balbi73815282015-01-27 13:48:14 -0600783 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200784 dep->name, req, (unsigned long long) dma,
785 length, last ? " last" : "",
786 chain ? " chain" : "");
787
Pratyush Anand915e2022013-01-14 15:59:35 +0530788
Felipe Balbi4faf7552016-04-05 13:14:31 +0300789 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200790
Felipe Balbieeb720f2011-11-28 12:46:59 +0200791 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200792 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200793 req->trb = trb;
794 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300795 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200796 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200797
Felipe Balbief966b92016-04-05 13:09:51 +0300798 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530799
Felipe Balbif6bafc62012-02-06 11:04:53 +0200800 trb->size = DWC3_TRB_SIZE_LENGTH(length);
801 trb->bpl = lower_32_bits(dma);
802 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200803
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200804 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200805 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200806 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200807 break;
808
809 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530810 if (!node)
811 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
812 else
813 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200814
815 /* always enable Interrupt on Missed ISOC */
816 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200817 break;
818
819 case USB_ENDPOINT_XFER_BULK:
820 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200821 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200822 break;
823 default:
824 /*
825 * This is only possible with faulty memory because we
826 * checked it already :)
827 */
828 BUG();
829 }
830
Felipe Balbica4d44e2016-03-10 13:53:27 +0200831 /* always enable Continue on Short Packet */
832 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600833
Felipe Balbi8e7046b2016-04-06 10:01:14 +0300834 if (!req->request.no_interrupt && !chain)
Felipe Balbica4d44e2016-03-10 13:53:27 +0200835 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
836
837 if (last)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530838 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200839
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530840 if (chain)
841 trb->ctrl |= DWC3_TRB_CTRL_CHN;
842
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200843 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200844 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
845
846 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500847
Felipe Balbi68d34c82016-05-30 13:34:58 +0300848 dep->queued_requests++;
849
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500850 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200851}
852
John Youn361572b2016-05-19 17:26:17 -0700853/**
854 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
855 * @dep: The endpoint with the TRB ring
856 * @index: The index of the current TRB in the ring
857 *
858 * Returns the TRB prior to the one pointed to by the index. If the
859 * index is 0, we will wrap backwards, skip the link TRB, and return
860 * the one just before that.
861 */
862static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
863{
864 if (!index)
865 index = DWC3_TRB_NUM - 2;
866 else
867 index = dep->trb_enqueue - 1;
868
869 return &dep->trb_pool[index];
870}
871
Felipe Balbic4233572016-05-12 14:08:34 +0300872static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
873{
874 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700875 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300876
877 /*
878 * If enqueue & dequeue are equal than it is either full or empty.
879 *
880 * One way to know for sure is if the TRB right before us has HWO bit
881 * set or not. If it has, then we're definitely full and can't fit any
882 * more transfers in our ring.
883 */
884 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700885 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
886 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
887 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300888
889 return DWC3_TRB_NUM - 1;
890 }
891
John Youn32db3d92016-05-19 17:26:12 -0700892 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700893 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700894
John Youn7d0a0382016-05-19 17:26:15 -0700895 if (dep->trb_dequeue < dep->trb_enqueue)
896 trbs_left--;
897
John Youn32db3d92016-05-19 17:26:12 -0700898 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300899}
900
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300901static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi55a02372016-05-30 13:38:32 +0300902 struct dwc3_request *req, unsigned int trbs_left,
903 unsigned int more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300904{
905 struct usb_request *request = &req->request;
906 struct scatterlist *sg = request->sg;
907 struct scatterlist *s;
908 unsigned int last = false;
909 unsigned int length;
910 dma_addr_t dma;
911 int i;
912
913 for_each_sg(sg, s, request->num_mapped_sgs, i) {
914 unsigned chain = true;
915
916 length = sg_dma_len(s);
917 dma = sg_dma_address(s);
918
919 if (sg_is_last(s)) {
Felipe Balbi55a02372016-05-30 13:38:32 +0300920 if (usb_endpoint_xfer_int(dep->endpoint.desc) ||
921 !more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300922 last = true;
923
924 chain = false;
925 }
926
927 if (!trbs_left)
928 last = true;
929
930 if (last)
931 chain = false;
932
933 dwc3_prepare_one_trb(dep, req, dma, length,
934 last, chain, i);
935
936 if (last)
937 break;
938 }
939}
940
941static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi55a02372016-05-30 13:38:32 +0300942 struct dwc3_request *req, unsigned int trbs_left,
943 unsigned int more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300944{
945 unsigned int last = false;
946 unsigned int length;
947 dma_addr_t dma;
948
949 dma = req->request.dma;
950 length = req->request.length;
951
952 if (!trbs_left)
953 last = true;
954
955 /* Is this the last request? */
Felipe Balbi55a02372016-05-30 13:38:32 +0300956 if (usb_endpoint_xfer_int(dep->endpoint.desc) || !more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300957 last = true;
958
959 dwc3_prepare_one_trb(dep, req, dma, length,
960 last, false, 0);
961}
962
Felipe Balbi72246da2011-08-19 18:10:58 +0300963/*
964 * dwc3_prepare_trbs - setup TRBs from requests
965 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300966 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800967 * The function goes through the requests list and sets up TRBs for the
968 * transfers. The function returns once there are no more TRBs available or
969 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 */
Felipe Balbic4233572016-05-12 14:08:34 +0300971static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300972{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200973 struct dwc3_request *req, *n;
Felipe Balbi55a02372016-05-30 13:38:32 +0300974 unsigned int more_coming;
Felipe Balbi72246da2011-08-19 18:10:58 +0300975 u32 trbs_left;
976
977 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
978
Felipe Balbic4233572016-05-12 14:08:34 +0300979 trbs_left = dwc3_calc_trbs_left(dep);
John Youn89bc8562016-05-19 17:26:10 -0700980 if (!trbs_left)
981 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300982
Felipe Balbi55a02372016-05-30 13:38:32 +0300983 more_coming = dep->allocated_requests - dep->queued_requests;
984
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200985 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300986 if (req->request.num_mapped_sgs > 0)
Felipe Balbi55a02372016-05-30 13:38:32 +0300987 dwc3_prepare_one_trb_sg(dep, req, trbs_left--,
988 more_coming);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300989 else
Felipe Balbi55a02372016-05-30 13:38:32 +0300990 dwc3_prepare_one_trb_linear(dep, req, trbs_left--,
991 more_coming);
Felipe Balbi72246da2011-08-19 18:10:58 +0300992
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300993 if (!trbs_left)
994 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300995 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300996}
997
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300998static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300999{
1000 struct dwc3_gadget_ep_cmd_params params;
1001 struct dwc3_request *req;
1002 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001003 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001004 int ret;
1005 u32 cmd;
1006
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001007 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001008
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001009 dwc3_prepare_trbs(dep);
1010 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001011 if (!req) {
1012 dep->flags |= DWC3_EP_PENDING_REQUEST;
1013 return 0;
1014 }
1015
1016 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001017
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001018 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301019 params.param0 = upper_32_bits(req->trb_dma);
1020 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001021 cmd = DWC3_DEPCMD_STARTTRANSFER |
1022 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301023 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001024 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1025 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301026 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001027
Felipe Balbi2cd47182016-04-12 16:42:43 +03001028 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001029 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001030 /*
1031 * FIXME we need to iterate over the list of requests
1032 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001033 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001034 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001035 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1036 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001037 list_del(&req->list);
1038 return ret;
1039 }
1040
1041 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001042
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001043 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001044 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001045 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001046 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001047
Felipe Balbi72246da2011-08-19 18:10:58 +03001048 return 0;
1049}
1050
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301051static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1052 struct dwc3_ep *dep, u32 cur_uf)
1053{
1054 u32 uf;
1055
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001056 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001057 dwc3_trace(trace_dwc3_gadget,
1058 "ISOC ep %s run out for requests",
1059 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301060 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301061 return;
1062 }
1063
1064 /* 4 micro frames in the future */
1065 uf = cur_uf + dep->interval * 4;
1066
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001067 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301068}
1069
1070static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1071 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1072{
1073 u32 cur_uf, mask;
1074
1075 mask = ~(dep->interval - 1);
1076 cur_uf = event->parameters & mask;
1077
1078 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1079}
1080
Felipe Balbi72246da2011-08-19 18:10:58 +03001081static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1082{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001083 struct dwc3 *dwc = dep->dwc;
1084 int ret;
1085
Felipe Balbibb423982015-11-16 15:31:21 -06001086 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001087 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001088 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001089 &req->request, dep->endpoint.name);
1090 return -ESHUTDOWN;
1091 }
1092
1093 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1094 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001095 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001096 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001097 return -EINVAL;
1098 }
1099
Felipe Balbifc8bb912016-05-16 13:14:48 +03001100 pm_runtime_get(dwc->dev);
1101
Felipe Balbi72246da2011-08-19 18:10:58 +03001102 req->request.actual = 0;
1103 req->request.status = -EINPROGRESS;
1104 req->direction = dep->direction;
1105 req->epnum = dep->number;
1106
Felipe Balbife84f522015-09-01 09:01:38 -05001107 trace_dwc3_ep_queue(req);
1108
Felipe Balbi72246da2011-08-19 18:10:58 +03001109 /*
1110 * We only add to our list of requests now and
1111 * start consuming the list once we get XferNotReady
1112 * IRQ.
1113 *
1114 * That way, we avoid doing anything that we don't need
1115 * to do now and defer it until the point we receive a
1116 * particular token from the Host side.
1117 *
1118 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001119 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001120 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001121 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1122 dep->direction);
1123 if (ret)
1124 return ret;
1125
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001126 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001127
1128 /*
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001129 * If there are no pending requests and the endpoint isn't already
1130 * busy, we will just start the request straight away.
1131 *
1132 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1133 * little bit faster.
1134 */
1135 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiba62c092016-05-30 13:41:22 +03001136 !usb_endpoint_xfer_int(dep->endpoint.desc)) {
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001137 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001138 goto out;
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001139 }
1140
1141 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001142 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001143 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001144 * 1. XferNotReady with empty list of requests. We need to kick the
1145 * transfer here in that situation, otherwise we will be NAKing
1146 * forever. If we get XferNotReady before gadget driver has a
1147 * chance to queue a request, we will ACK the IRQ but won't be
1148 * able to receive the data until the next request is queued.
1149 * The following code is handling exactly that.
1150 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001151 */
1152 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301153 /*
1154 * If xfernotready is already elapsed and it is a case
1155 * of isoc transfer, then issue END TRANSFER, so that
1156 * you can receive xfernotready again and can have
1157 * notion of current microframe.
1158 */
1159 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001160 if (list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001161 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301162 dep->flags = DWC3_EP_ENABLED;
1163 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301164 return 0;
1165 }
1166
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001167 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi89185912015-09-15 09:49:14 -05001168 if (!ret)
1169 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1170
Felipe Balbia8f32812015-09-16 10:40:07 -05001171 goto out;
Felipe Balbia0925322012-05-22 10:24:11 +03001172 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001173
Felipe Balbib511e5e2012-06-06 12:00:50 +03001174 /*
1175 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1176 * kick the transfer here after queuing a request, otherwise the
1177 * core may not see the modified TRB(s).
1178 */
1179 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301180 (dep->flags & DWC3_EP_BUSY) &&
1181 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001182 WARN_ON_ONCE(!dep->resource_index);
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001183 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index);
Felipe Balbia8f32812015-09-16 10:40:07 -05001184 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001185 }
1186
Felipe Balbib997ada2012-07-26 13:26:50 +03001187 /*
1188 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1189 * right away, otherwise host will not know we have streams to be
1190 * handled.
1191 */
Felipe Balbia8f32812015-09-16 10:40:07 -05001192 if (dep->stream_capable)
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001193 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbib997ada2012-07-26 13:26:50 +03001194
Felipe Balbia8f32812015-09-16 10:40:07 -05001195out:
1196 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001197 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001198 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001199 dep->name);
1200 if (ret == -EBUSY)
1201 ret = 0;
1202
1203 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001204}
1205
Felipe Balbi04c03d12015-12-02 10:06:45 -06001206static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1207 struct usb_request *request)
1208{
1209 dwc3_gadget_ep_free_request(ep, request);
1210}
1211
1212static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1213{
1214 struct dwc3_request *req;
1215 struct usb_request *request;
1216 struct usb_ep *ep = &dep->endpoint;
1217
Felipe Balbi60cfb372016-05-24 13:45:17 +03001218 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001219 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1220 if (!request)
1221 return -ENOMEM;
1222
1223 request->length = 0;
1224 request->buf = dwc->zlp_buf;
1225 request->complete = __dwc3_gadget_ep_zlp_complete;
1226
1227 req = to_dwc3_request(request);
1228
1229 return __dwc3_gadget_ep_queue(dep, req);
1230}
1231
Felipe Balbi72246da2011-08-19 18:10:58 +03001232static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1233 gfp_t gfp_flags)
1234{
1235 struct dwc3_request *req = to_dwc3_request(request);
1236 struct dwc3_ep *dep = to_dwc3_ep(ep);
1237 struct dwc3 *dwc = dep->dwc;
1238
1239 unsigned long flags;
1240
1241 int ret;
1242
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001243 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001244 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001245
1246 /*
1247 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1248 * setting request->zero, instead of doing magic, we will just queue an
1249 * extra usb_request ourselves so that it gets handled the same way as
1250 * any other request.
1251 */
John Yound92618982015-12-22 12:23:20 -08001252 if (ret == 0 && request->zero && request->length &&
1253 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001254 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1255
Felipe Balbi72246da2011-08-19 18:10:58 +03001256 spin_unlock_irqrestore(&dwc->lock, flags);
1257
1258 return ret;
1259}
1260
1261static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1262 struct usb_request *request)
1263{
1264 struct dwc3_request *req = to_dwc3_request(request);
1265 struct dwc3_request *r = NULL;
1266
1267 struct dwc3_ep *dep = to_dwc3_ep(ep);
1268 struct dwc3 *dwc = dep->dwc;
1269
1270 unsigned long flags;
1271 int ret = 0;
1272
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001273 trace_dwc3_ep_dequeue(req);
1274
Felipe Balbi72246da2011-08-19 18:10:58 +03001275 spin_lock_irqsave(&dwc->lock, flags);
1276
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001277 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001278 if (r == req)
1279 break;
1280 }
1281
1282 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001283 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001284 if (r == req)
1285 break;
1286 }
1287 if (r == req) {
1288 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001289 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301290 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001291 }
1292 dev_err(dwc->dev, "request %p was not queued to %s\n",
1293 request, ep->name);
1294 ret = -EINVAL;
1295 goto out0;
1296 }
1297
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301298out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001299 /* giveback the request */
1300 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1301
1302out0:
1303 spin_unlock_irqrestore(&dwc->lock, flags);
1304
1305 return ret;
1306}
1307
Felipe Balbi7a608552014-09-24 14:19:52 -05001308int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001309{
1310 struct dwc3_gadget_ep_cmd_params params;
1311 struct dwc3 *dwc = dep->dwc;
1312 int ret;
1313
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001314 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1315 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1316 return -EINVAL;
1317 }
1318
Felipe Balbi72246da2011-08-19 18:10:58 +03001319 memset(&params, 0x00, sizeof(params));
1320
1321 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001322 struct dwc3_trb *trb;
1323
1324 unsigned transfer_in_flight;
1325 unsigned started;
1326
1327 if (dep->number > 1)
1328 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1329 else
1330 trb = &dwc->ep0_trb[dep->trb_enqueue];
1331
1332 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1333 started = !list_empty(&dep->started_list);
1334
1335 if (!protocol && ((dep->direction && transfer_in_flight) ||
1336 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001337 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001338 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001339 dep->name);
1340 return -EAGAIN;
1341 }
1342
Felipe Balbi2cd47182016-04-12 16:42:43 +03001343 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1344 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001345 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001346 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001347 dep->name);
1348 else
1349 dep->flags |= DWC3_EP_STALL;
1350 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001351
John Youn50c763f2016-05-31 17:49:56 -07001352 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001353 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001354 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 dep->name);
1356 else
Alan Sterna535d812013-11-01 12:05:12 -04001357 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001358 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001359
Felipe Balbi72246da2011-08-19 18:10:58 +03001360 return ret;
1361}
1362
1363static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1364{
1365 struct dwc3_ep *dep = to_dwc3_ep(ep);
1366 struct dwc3 *dwc = dep->dwc;
1367
1368 unsigned long flags;
1369
1370 int ret;
1371
1372 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001373 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001374 spin_unlock_irqrestore(&dwc->lock, flags);
1375
1376 return ret;
1377}
1378
1379static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1380{
1381 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001382 struct dwc3 *dwc = dep->dwc;
1383 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001384 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001385
Paul Zimmerman249a4562012-02-24 17:32:16 -08001386 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001387 dep->flags |= DWC3_EP_WEDGE;
1388
Pratyush Anand08f0d962012-06-25 22:40:43 +05301389 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001390 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301391 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001392 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001393 spin_unlock_irqrestore(&dwc->lock, flags);
1394
1395 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001396}
1397
1398/* -------------------------------------------------------------------------- */
1399
1400static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1401 .bLength = USB_DT_ENDPOINT_SIZE,
1402 .bDescriptorType = USB_DT_ENDPOINT,
1403 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1404};
1405
1406static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1407 .enable = dwc3_gadget_ep0_enable,
1408 .disable = dwc3_gadget_ep0_disable,
1409 .alloc_request = dwc3_gadget_ep_alloc_request,
1410 .free_request = dwc3_gadget_ep_free_request,
1411 .queue = dwc3_gadget_ep0_queue,
1412 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301413 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001414 .set_wedge = dwc3_gadget_ep_set_wedge,
1415};
1416
1417static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1418 .enable = dwc3_gadget_ep_enable,
1419 .disable = dwc3_gadget_ep_disable,
1420 .alloc_request = dwc3_gadget_ep_alloc_request,
1421 .free_request = dwc3_gadget_ep_free_request,
1422 .queue = dwc3_gadget_ep_queue,
1423 .dequeue = dwc3_gadget_ep_dequeue,
1424 .set_halt = dwc3_gadget_ep_set_halt,
1425 .set_wedge = dwc3_gadget_ep_set_wedge,
1426};
1427
1428/* -------------------------------------------------------------------------- */
1429
1430static int dwc3_gadget_get_frame(struct usb_gadget *g)
1431{
1432 struct dwc3 *dwc = gadget_to_dwc(g);
1433 u32 reg;
1434
1435 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1436 return DWC3_DSTS_SOFFN(reg);
1437}
1438
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001439static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001440{
Felipe Balbi72246da2011-08-19 18:10:58 +03001441 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001442
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001443 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001444 u32 reg;
1445
Felipe Balbi72246da2011-08-19 18:10:58 +03001446 u8 link_state;
1447 u8 speed;
1448
Felipe Balbi72246da2011-08-19 18:10:58 +03001449 /*
1450 * According to the Databook Remote wakeup request should
1451 * be issued only when the device is in early suspend state.
1452 *
1453 * We can check that via USB Link State bits in DSTS register.
1454 */
1455 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1456
1457 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001458 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1459 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001460 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001461 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001462 }
1463
1464 link_state = DWC3_DSTS_USBLNKST(reg);
1465
1466 switch (link_state) {
1467 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1468 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1469 break;
1470 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001471 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001472 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001473 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001474 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001475 }
1476
Felipe Balbi8598bde2012-01-02 18:55:57 +02001477 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1478 if (ret < 0) {
1479 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001480 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001481 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001482
Paul Zimmerman802fde92012-04-27 13:10:52 +03001483 /* Recent versions do this automatically */
1484 if (dwc->revision < DWC3_REVISION_194A) {
1485 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001486 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001487 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1488 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1489 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001490
Paul Zimmerman1d046792012-02-15 18:56:56 -08001491 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001492 timeout = jiffies + msecs_to_jiffies(100);
1493
Paul Zimmerman1d046792012-02-15 18:56:56 -08001494 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001495 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1496
1497 /* in HS, means ON */
1498 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1499 break;
1500 }
1501
1502 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1503 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001504 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001505 }
1506
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001507 return 0;
1508}
1509
1510static int dwc3_gadget_wakeup(struct usb_gadget *g)
1511{
1512 struct dwc3 *dwc = gadget_to_dwc(g);
1513 unsigned long flags;
1514 int ret;
1515
1516 spin_lock_irqsave(&dwc->lock, flags);
1517 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001518 spin_unlock_irqrestore(&dwc->lock, flags);
1519
1520 return ret;
1521}
1522
1523static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1524 int is_selfpowered)
1525{
1526 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001527 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001528
Paul Zimmerman249a4562012-02-24 17:32:16 -08001529 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001530 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001531 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001532
1533 return 0;
1534}
1535
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001536static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001537{
1538 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001539 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001540
Felipe Balbifc8bb912016-05-16 13:14:48 +03001541 if (pm_runtime_suspended(dwc->dev))
1542 return 0;
1543
Felipe Balbi72246da2011-08-19 18:10:58 +03001544 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001545 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001546 if (dwc->revision <= DWC3_REVISION_187A) {
1547 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1548 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1549 }
1550
1551 if (dwc->revision >= DWC3_REVISION_194A)
1552 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1553 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001554
1555 if (dwc->has_hibernation)
1556 reg |= DWC3_DCTL_KEEP_CONNECT;
1557
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001558 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001559 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001560 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001561
1562 if (dwc->has_hibernation && !suspend)
1563 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1564
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001565 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001566 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001567
1568 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1569
1570 do {
1571 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1572 if (is_on) {
1573 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1574 break;
1575 } else {
1576 if (reg & DWC3_DSTS_DEVCTRLHLT)
1577 break;
1578 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001579 timeout--;
1580 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301581 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001582 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001583 } while (1);
1584
Felipe Balbi73815282015-01-27 13:48:14 -06001585 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001586 dwc->gadget_driver
1587 ? dwc->gadget_driver->function : "no-function",
1588 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301589
1590 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001591}
1592
1593static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1594{
1595 struct dwc3 *dwc = gadget_to_dwc(g);
1596 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301597 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001598
1599 is_on = !!is_on;
1600
1601 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001602 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001603 spin_unlock_irqrestore(&dwc->lock, flags);
1604
Pratyush Anand6f17f742012-07-02 10:21:55 +05301605 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001606}
1607
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001608static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1609{
1610 u32 reg;
1611
1612 /* Enable all but Start and End of Frame IRQs */
1613 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1614 DWC3_DEVTEN_EVNTOVERFLOWEN |
1615 DWC3_DEVTEN_CMDCMPLTEN |
1616 DWC3_DEVTEN_ERRTICERREN |
1617 DWC3_DEVTEN_WKUPEVTEN |
1618 DWC3_DEVTEN_ULSTCNGEN |
1619 DWC3_DEVTEN_CONNECTDONEEN |
1620 DWC3_DEVTEN_USBRSTEN |
1621 DWC3_DEVTEN_DISCONNEVTEN);
1622
1623 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1624}
1625
1626static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1627{
1628 /* mask all interrupts */
1629 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1630}
1631
1632static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001633static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001634
Felipe Balbi4e994722016-05-13 14:09:59 +03001635/**
1636 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1637 * dwc: pointer to our context structure
1638 *
1639 * The following looks like complex but it's actually very simple. In order to
1640 * calculate the number of packets we can burst at once on OUT transfers, we're
1641 * gonna use RxFIFO size.
1642 *
1643 * To calculate RxFIFO size we need two numbers:
1644 * MDWIDTH = size, in bits, of the internal memory bus
1645 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1646 *
1647 * Given these two numbers, the formula is simple:
1648 *
1649 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1650 *
1651 * 24 bytes is for 3x SETUP packets
1652 * 16 bytes is a clock domain crossing tolerance
1653 *
1654 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1655 */
1656static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1657{
1658 u32 ram2_depth;
1659 u32 mdwidth;
1660 u32 nump;
1661 u32 reg;
1662
1663 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1664 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1665
1666 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1667 nump = min_t(u32, nump, 16);
1668
1669 /* update NumP */
1670 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1671 reg &= ~DWC3_DCFG_NUMP_MASK;
1672 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1673 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1674}
1675
Felipe Balbid7be2952016-05-04 15:49:37 +03001676static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001677{
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001679 int ret = 0;
1680 u32 reg;
1681
Felipe Balbi72246da2011-08-19 18:10:58 +03001682 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1683 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001684
1685 /**
1686 * WORKAROUND: DWC3 revision < 2.20a have an issue
1687 * which would cause metastability state on Run/Stop
1688 * bit if we try to force the IP to USB2-only mode.
1689 *
1690 * Because of that, we cannot configure the IP to any
1691 * speed other than the SuperSpeed
1692 *
1693 * Refers to:
1694 *
1695 * STAR#9000525659: Clock Domain Crossing on DCTL in
1696 * USB 2.0 Mode
1697 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001698 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001699 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001700 } else {
1701 switch (dwc->maximum_speed) {
1702 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001703 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001704 break;
1705 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001706 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001707 break;
1708 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001709 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001710 break;
John Youn75808622016-02-05 17:09:13 -08001711 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001712 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001713 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001714 default:
John Youn77966eb2016-02-19 17:31:01 -08001715 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1716 dwc->maximum_speed);
1717 /* fall through */
1718 case USB_SPEED_SUPER:
1719 reg |= DWC3_DCFG_SUPERSPEED;
1720 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001721 }
1722 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001723 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1724
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001725 /*
1726 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1727 * field instead of letting dwc3 itself calculate that automatically.
1728 *
1729 * This way, we maximize the chances that we'll be able to get several
1730 * bursts of data without going through any sort of endpoint throttling.
1731 */
1732 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1733 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1734 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1735
Felipe Balbi4e994722016-05-13 14:09:59 +03001736 dwc3_gadget_setup_nump(dwc);
1737
Felipe Balbi72246da2011-08-19 18:10:58 +03001738 /* Start with SuperSpeed Default */
1739 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1740
1741 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001742 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1743 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001744 if (ret) {
1745 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001746 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001747 }
1748
1749 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001750 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1751 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001752 if (ret) {
1753 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001754 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001755 }
1756
1757 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001758 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001759 dwc3_ep0_out_start(dwc);
1760
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001761 dwc3_gadget_enable_irq(dwc);
1762
Felipe Balbid7be2952016-05-04 15:49:37 +03001763 return 0;
1764
1765err1:
1766 __dwc3_gadget_ep_disable(dwc->eps[0]);
1767
1768err0:
1769 return ret;
1770}
1771
1772static int dwc3_gadget_start(struct usb_gadget *g,
1773 struct usb_gadget_driver *driver)
1774{
1775 struct dwc3 *dwc = gadget_to_dwc(g);
1776 unsigned long flags;
1777 int ret = 0;
1778 int irq;
1779
1780 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1781 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1782 IRQF_SHARED, "dwc3", dwc->ev_buf);
1783 if (ret) {
1784 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1785 irq, ret);
1786 goto err0;
1787 }
Felipe Balbi3f308d12016-05-16 14:17:06 +03001788 dwc->irq_gadget = irq;
Felipe Balbid7be2952016-05-04 15:49:37 +03001789
1790 spin_lock_irqsave(&dwc->lock, flags);
1791 if (dwc->gadget_driver) {
1792 dev_err(dwc->dev, "%s is already bound to %s\n",
1793 dwc->gadget.name,
1794 dwc->gadget_driver->driver.name);
1795 ret = -EBUSY;
1796 goto err1;
1797 }
1798
1799 dwc->gadget_driver = driver;
1800
Felipe Balbifc8bb912016-05-16 13:14:48 +03001801 if (pm_runtime_active(dwc->dev))
1802 __dwc3_gadget_start(dwc);
1803
Felipe Balbi72246da2011-08-19 18:10:58 +03001804 spin_unlock_irqrestore(&dwc->lock, flags);
1805
1806 return 0;
1807
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001808err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001809 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001810 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001811
1812err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001813 return ret;
1814}
1815
Felipe Balbid7be2952016-05-04 15:49:37 +03001816static void __dwc3_gadget_stop(struct dwc3 *dwc)
1817{
1818 dwc3_gadget_disable_irq(dwc);
1819 __dwc3_gadget_ep_disable(dwc->eps[0]);
1820 __dwc3_gadget_ep_disable(dwc->eps[1]);
1821}
1822
Felipe Balbi22835b82014-10-17 12:05:12 -05001823static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001824{
1825 struct dwc3 *dwc = gadget_to_dwc(g);
1826 unsigned long flags;
1827
1828 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001829 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001830 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001831 spin_unlock_irqrestore(&dwc->lock, flags);
1832
Felipe Balbi3f308d12016-05-16 14:17:06 +03001833 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001834
Felipe Balbi72246da2011-08-19 18:10:58 +03001835 return 0;
1836}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001837
Felipe Balbi72246da2011-08-19 18:10:58 +03001838static const struct usb_gadget_ops dwc3_gadget_ops = {
1839 .get_frame = dwc3_gadget_get_frame,
1840 .wakeup = dwc3_gadget_wakeup,
1841 .set_selfpowered = dwc3_gadget_set_selfpowered,
1842 .pullup = dwc3_gadget_pullup,
1843 .udc_start = dwc3_gadget_start,
1844 .udc_stop = dwc3_gadget_stop,
1845};
1846
1847/* -------------------------------------------------------------------------- */
1848
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001849static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1850 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001851{
1852 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001853 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001854
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001855 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001856 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001857
Felipe Balbi72246da2011-08-19 18:10:58 +03001858 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001859 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001860 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001861
1862 dep->dwc = dwc;
1863 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001864 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001865 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001866 dwc->eps[epnum] = dep;
1867
1868 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1869 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001870
Felipe Balbi72246da2011-08-19 18:10:58 +03001871 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001872 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001873
Felipe Balbi73815282015-01-27 13:48:14 -06001874 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001875
Felipe Balbi72246da2011-08-19 18:10:58 +03001876 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001877 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301878 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001879 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1880 if (!epnum)
1881 dwc->gadget.ep0 = &dep->endpoint;
1882 } else {
1883 int ret;
1884
Robert Baldygae117e742013-12-13 12:23:38 +01001885 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001886 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001887 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1888 list_add_tail(&dep->endpoint.ep_list,
1889 &dwc->gadget.ep_list);
1890
1891 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001892 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001893 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001894 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001895
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001896 if (epnum == 0 || epnum == 1) {
1897 dep->endpoint.caps.type_control = true;
1898 } else {
1899 dep->endpoint.caps.type_iso = true;
1900 dep->endpoint.caps.type_bulk = true;
1901 dep->endpoint.caps.type_int = true;
1902 }
1903
1904 dep->endpoint.caps.dir_in = !!direction;
1905 dep->endpoint.caps.dir_out = !direction;
1906
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001907 INIT_LIST_HEAD(&dep->pending_list);
1908 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001909 }
1910
1911 return 0;
1912}
1913
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001914static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1915{
1916 int ret;
1917
1918 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1919
1920 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1921 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001922 dwc3_trace(trace_dwc3_gadget,
1923 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001924 return ret;
1925 }
1926
1927 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1928 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001929 dwc3_trace(trace_dwc3_gadget,
1930 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001931 return ret;
1932 }
1933
1934 return 0;
1935}
1936
Felipe Balbi72246da2011-08-19 18:10:58 +03001937static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1938{
1939 struct dwc3_ep *dep;
1940 u8 epnum;
1941
1942 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1943 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001944 if (!dep)
1945 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301946 /*
1947 * Physical endpoints 0 and 1 are special; they form the
1948 * bi-directional USB endpoint 0.
1949 *
1950 * For those two physical endpoints, we don't allocate a TRB
1951 * pool nor do we add them the endpoints list. Due to that, we
1952 * shouldn't do these two operations otherwise we would end up
1953 * with all sorts of bugs when removing dwc3.ko.
1954 */
1955 if (epnum != 0 && epnum != 1) {
1956 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001957 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301958 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001959
1960 kfree(dep);
1961 }
1962}
1963
Felipe Balbi72246da2011-08-19 18:10:58 +03001964/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001965
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301966static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1967 struct dwc3_request *req, struct dwc3_trb *trb,
1968 const struct dwc3_event_depevt *event, int status)
1969{
1970 unsigned int count;
1971 unsigned int s_pkt = 0;
1972 unsigned int trb_status;
1973
Felipe Balbi68d34c82016-05-30 13:34:58 +03001974 dep->queued_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001975 trace_dwc3_complete_trb(dep, trb);
1976
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301977 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1978 /*
1979 * We continue despite the error. There is not much we
1980 * can do. If we don't clean it up we loop forever. If
1981 * we skip the TRB then it gets overwritten after a
1982 * while since we use them in a ring buffer. A BUG()
1983 * would help. Lets hope that if this occurs, someone
1984 * fixes the root cause instead of looking away :)
1985 */
1986 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1987 dep->name, trb);
1988 count = trb->size & DWC3_TRB_SIZE_MASK;
1989
1990 if (dep->direction) {
1991 if (count) {
1992 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1993 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001994 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001995 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301996 dep->name);
1997 /*
1998 * If missed isoc occurred and there is
1999 * no request queued then issue END
2000 * TRANSFER, so that core generates
2001 * next xfernotready and we will issue
2002 * a fresh START TRANSFER.
2003 * If there are still queued request
2004 * then wait, do not issue either END
2005 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002006 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302007 * giveback.If any future queued request
2008 * is successfully transferred then we
2009 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002010 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302011 */
2012 dep->flags |= DWC3_EP_MISSED_ISOC;
2013 } else {
2014 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2015 dep->name);
2016 status = -ECONNRESET;
2017 }
2018 } else {
2019 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2020 }
2021 } else {
2022 if (count && (event->status & DEPEVT_STATUS_SHORT))
2023 s_pkt = 1;
2024 }
2025
2026 /*
2027 * We assume here we will always receive the entire data block
2028 * which we should receive. Meaning, if we program RX to
2029 * receive 4K but we receive only 2K, we assume that's all we
2030 * should receive and we simply bounce the request back to the
2031 * gadget driver for further processing.
2032 */
2033 req->request.actual += req->request.length - count;
2034 if (s_pkt)
2035 return 1;
2036 if ((event->status & DEPEVT_STATUS_LST) &&
2037 (trb->ctrl & (DWC3_TRB_CTRL_LST |
2038 DWC3_TRB_CTRL_HWO)))
2039 return 1;
2040 if ((event->status & DEPEVT_STATUS_IOC) &&
2041 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2042 return 1;
2043 return 0;
2044}
2045
Felipe Balbi72246da2011-08-19 18:10:58 +03002046static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2047 const struct dwc3_event_depevt *event, int status)
2048{
2049 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002050 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302051 unsigned int slot;
2052 unsigned int i;
2053 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002054
2055 do {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002056 req = next_request(&dep->started_list);
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002057 if (WARN_ON_ONCE(!req))
Ville Syrjäläd115d702015-08-31 19:48:28 +03002058 return 1;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002059
Ville Syrjäläd115d702015-08-31 19:48:28 +03002060 i = 0;
2061 do {
Felipe Balbi53fd8812016-04-04 15:33:41 +03002062 slot = req->first_trb_index + i;
Felipe Balbi36b68aa2016-04-05 13:24:36 +03002063 if (slot == DWC3_TRB_NUM - 1)
Ville Syrjäläd115d702015-08-31 19:48:28 +03002064 slot++;
2065 slot %= DWC3_TRB_NUM;
2066 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03002067
Ville Syrjäläd115d702015-08-31 19:48:28 +03002068 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2069 event, status);
2070 if (ret)
2071 break;
2072 } while (++i < req->request.num_mapped_sgs);
2073
2074 dwc3_gadget_giveback(dep, req, status);
2075
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302076 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002077 break;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002078 } while (1);
Felipe Balbi72246da2011-08-19 18:10:58 +03002079
Felipe Balbi4cb42212016-05-18 12:37:21 +03002080 /*
2081 * Our endpoint might get disabled by another thread during
2082 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2083 * early on so DWC3_EP_BUSY flag gets cleared
2084 */
2085 if (!dep->endpoint.desc)
2086 return 1;
2087
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302088 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002089 list_empty(&dep->started_list)) {
2090 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302091 /*
2092 * If there is no entry in request list then do
2093 * not issue END TRANSFER now. Just set PENDING
2094 * flag, so that END TRANSFER is issued when an
2095 * entry is added into request list.
2096 */
2097 dep->flags = DWC3_EP_PENDING_REQUEST;
2098 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002099 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302100 dep->flags = DWC3_EP_ENABLED;
2101 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302102 return 1;
2103 }
2104
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002105 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2106 if ((event->status & DEPEVT_STATUS_IOC) &&
2107 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2108 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002109 return 1;
2110}
2111
2112static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002113 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002114{
2115 unsigned status = 0;
2116 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002117 u32 is_xfer_complete;
2118
2119 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002120
2121 if (event->status & DEPEVT_STATUS_BUSERR)
2122 status = -ECONNRESET;
2123
Paul Zimmerman1d046792012-02-15 18:56:56 -08002124 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002125 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002126 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002127 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002128
2129 /*
2130 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2131 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2132 */
2133 if (dwc->revision < DWC3_REVISION_183A) {
2134 u32 reg;
2135 int i;
2136
2137 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002138 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002139
2140 if (!(dep->flags & DWC3_EP_ENABLED))
2141 continue;
2142
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002143 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002144 return;
2145 }
2146
2147 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2148 reg |= dwc->u1u2;
2149 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2150
2151 dwc->u1u2 = 0;
2152 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002153
Felipe Balbi4cb42212016-05-18 12:37:21 +03002154 /*
2155 * Our endpoint might get disabled by another thread during
2156 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2157 * early on so DWC3_EP_BUSY flag gets cleared
2158 */
2159 if (!dep->endpoint.desc)
2160 return;
2161
Felipe Balbie6e709b2015-09-28 15:16:56 -05002162 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002163 int ret;
2164
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002165 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002166 if (!ret || ret == -EBUSY)
2167 return;
2168 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002169}
2170
Felipe Balbi72246da2011-08-19 18:10:58 +03002171static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2172 const struct dwc3_event_depevt *event)
2173{
2174 struct dwc3_ep *dep;
2175 u8 epnum = event->endpoint_number;
2176
2177 dep = dwc->eps[epnum];
2178
Felipe Balbi3336abb2012-06-06 09:19:35 +03002179 if (!(dep->flags & DWC3_EP_ENABLED))
2180 return;
2181
Felipe Balbi72246da2011-08-19 18:10:58 +03002182 if (epnum == 0 || epnum == 1) {
2183 dwc3_ep0_interrupt(dwc, event);
2184 return;
2185 }
2186
2187 switch (event->endpoint_event) {
2188 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002189 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002190
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002191 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002192 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002193 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002194 dep->name);
2195 return;
2196 }
2197
Jingoo Han029d97f2014-07-04 15:00:51 +09002198 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002199 break;
2200 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002201 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002202 break;
2203 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002204 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002205 dwc3_gadget_start_isoc(dwc, dep, event);
2206 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002207 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002208 int ret;
2209
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002210 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2211
Felipe Balbi73815282015-01-27 13:48:14 -06002212 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002213 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002214 : "Transfer Not Active");
2215
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002216 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002217 if (!ret || ret == -EBUSY)
2218 return;
2219
Felipe Balbiec5e7952015-11-16 16:04:13 -06002220 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002221 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002222 dep->name);
2223 }
2224
2225 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002226 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002227 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002228 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2229 dep->name);
2230 return;
2231 }
2232
2233 switch (event->status) {
2234 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002235 dwc3_trace(trace_dwc3_gadget,
2236 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002237 event->parameters);
2238
2239 break;
2240 case DEPEVT_STREAMEVT_NOTFOUND:
2241 /* FALLTHROUGH */
2242 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002243 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002244 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002245 }
2246 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002247 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002248 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002249 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002250 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002251 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002252 break;
2253 }
2254}
2255
2256static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2257{
2258 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2259 spin_unlock(&dwc->lock);
2260 dwc->gadget_driver->disconnect(&dwc->gadget);
2261 spin_lock(&dwc->lock);
2262 }
2263}
2264
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002265static void dwc3_suspend_gadget(struct dwc3 *dwc)
2266{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002267 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002268 spin_unlock(&dwc->lock);
2269 dwc->gadget_driver->suspend(&dwc->gadget);
2270 spin_lock(&dwc->lock);
2271 }
2272}
2273
2274static void dwc3_resume_gadget(struct dwc3 *dwc)
2275{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002276 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002277 spin_unlock(&dwc->lock);
2278 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002279 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002280 }
2281}
2282
2283static void dwc3_reset_gadget(struct dwc3 *dwc)
2284{
2285 if (!dwc->gadget_driver)
2286 return;
2287
2288 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2289 spin_unlock(&dwc->lock);
2290 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002291 spin_lock(&dwc->lock);
2292 }
2293}
2294
Paul Zimmermanb992e682012-04-27 14:17:35 +03002295static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002296{
2297 struct dwc3_ep *dep;
2298 struct dwc3_gadget_ep_cmd_params params;
2299 u32 cmd;
2300 int ret;
2301
2302 dep = dwc->eps[epnum];
2303
Felipe Balbib4996a82012-06-06 12:04:13 +03002304 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302305 return;
2306
Pratyush Anand57911502012-07-06 15:19:10 +05302307 /*
2308 * NOTICE: We are violating what the Databook says about the
2309 * EndTransfer command. Ideally we would _always_ wait for the
2310 * EndTransfer Command Completion IRQ, but that's causing too
2311 * much trouble synchronizing between us and gadget driver.
2312 *
2313 * We have discussed this with the IP Provider and it was
2314 * suggested to giveback all requests here, but give HW some
2315 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002316 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302317 *
2318 * Note also that a similar handling was tested by Synopsys
2319 * (thanks a lot Paul) and nothing bad has come out of it.
2320 * In short, what we're doing is:
2321 *
2322 * - Issue EndTransfer WITH CMDIOC bit set
2323 * - Wait 100us
2324 */
2325
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302326 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002327 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2328 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002329 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302330 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002331 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302332 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002333 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002334 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302335 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002336}
2337
2338static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2339{
2340 u32 epnum;
2341
2342 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2343 struct dwc3_ep *dep;
2344
2345 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002346 if (!dep)
2347 continue;
2348
Felipe Balbi72246da2011-08-19 18:10:58 +03002349 if (!(dep->flags & DWC3_EP_ENABLED))
2350 continue;
2351
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002352 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002353 }
2354}
2355
2356static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2357{
2358 u32 epnum;
2359
2360 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2361 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002362 int ret;
2363
2364 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002365 if (!dep)
2366 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002367
2368 if (!(dep->flags & DWC3_EP_STALL))
2369 continue;
2370
2371 dep->flags &= ~DWC3_EP_STALL;
2372
John Youn50c763f2016-05-31 17:49:56 -07002373 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002374 WARN_ON_ONCE(ret);
2375 }
2376}
2377
2378static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2379{
Felipe Balbic4430a22012-05-24 10:30:01 +03002380 int reg;
2381
Felipe Balbi72246da2011-08-19 18:10:58 +03002382 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2383 reg &= ~DWC3_DCTL_INITU1ENA;
2384 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2385
2386 reg &= ~DWC3_DCTL_INITU2ENA;
2387 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002388
Felipe Balbi72246da2011-08-19 18:10:58 +03002389 dwc3_disconnect_gadget(dwc);
2390
2391 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002392 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002393 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002394
2395 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002396}
2397
Felipe Balbi72246da2011-08-19 18:10:58 +03002398static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2399{
2400 u32 reg;
2401
Felipe Balbifc8bb912016-05-16 13:14:48 +03002402 dwc->connected = true;
2403
Felipe Balbidf62df52011-10-14 15:11:49 +03002404 /*
2405 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2406 * would cause a missing Disconnect Event if there's a
2407 * pending Setup Packet in the FIFO.
2408 *
2409 * There's no suggested workaround on the official Bug
2410 * report, which states that "unless the driver/application
2411 * is doing any special handling of a disconnect event,
2412 * there is no functional issue".
2413 *
2414 * Unfortunately, it turns out that we _do_ some special
2415 * handling of a disconnect event, namely complete all
2416 * pending transfers, notify gadget driver of the
2417 * disconnection, and so on.
2418 *
2419 * Our suggested workaround is to follow the Disconnect
2420 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002421 * flag. Such flag gets set whenever we have a SETUP_PENDING
2422 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002423 * same endpoint.
2424 *
2425 * Refers to:
2426 *
2427 * STAR#9000466709: RTL: Device : Disconnect event not
2428 * generated if setup packet pending in FIFO
2429 */
2430 if (dwc->revision < DWC3_REVISION_188A) {
2431 if (dwc->setup_packet_pending)
2432 dwc3_gadget_disconnect_interrupt(dwc);
2433 }
2434
Felipe Balbi8e744752014-11-06 14:27:53 +08002435 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002436
2437 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2438 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2439 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002440 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002441
2442 dwc3_stop_active_transfers(dwc);
2443 dwc3_clear_stall_all_ep(dwc);
2444
2445 /* Reset device address to zero */
2446 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2447 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2448 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002449}
2450
2451static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2452{
2453 u32 reg;
2454 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2455
2456 /*
2457 * We change the clock only at SS but I dunno why I would want to do
2458 * this. Maybe it becomes part of the power saving plan.
2459 */
2460
John Younee5cd412016-02-05 17:08:45 -08002461 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2462 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002463 return;
2464
2465 /*
2466 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2467 * each time on Connect Done.
2468 */
2469 if (!usb30_clock)
2470 return;
2471
2472 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2473 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2474 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2475}
2476
Felipe Balbi72246da2011-08-19 18:10:58 +03002477static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2478{
Felipe Balbi72246da2011-08-19 18:10:58 +03002479 struct dwc3_ep *dep;
2480 int ret;
2481 u32 reg;
2482 u8 speed;
2483
Felipe Balbi72246da2011-08-19 18:10:58 +03002484 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2485 speed = reg & DWC3_DSTS_CONNECTSPD;
2486 dwc->speed = speed;
2487
2488 dwc3_update_ram_clk_sel(dwc, speed);
2489
2490 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002491 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002492 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2493 dwc->gadget.ep0->maxpacket = 512;
2494 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2495 break;
John Youn2da9ad72016-05-20 16:34:26 -07002496 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002497 /*
2498 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2499 * would cause a missing USB3 Reset event.
2500 *
2501 * In such situations, we should force a USB3 Reset
2502 * event by calling our dwc3_gadget_reset_interrupt()
2503 * routine.
2504 *
2505 * Refers to:
2506 *
2507 * STAR#9000483510: RTL: SS : USB3 reset event may
2508 * not be generated always when the link enters poll
2509 */
2510 if (dwc->revision < DWC3_REVISION_190A)
2511 dwc3_gadget_reset_interrupt(dwc);
2512
Felipe Balbi72246da2011-08-19 18:10:58 +03002513 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2514 dwc->gadget.ep0->maxpacket = 512;
2515 dwc->gadget.speed = USB_SPEED_SUPER;
2516 break;
John Youn2da9ad72016-05-20 16:34:26 -07002517 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002518 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2519 dwc->gadget.ep0->maxpacket = 64;
2520 dwc->gadget.speed = USB_SPEED_HIGH;
2521 break;
John Youn2da9ad72016-05-20 16:34:26 -07002522 case DWC3_DSTS_FULLSPEED2:
2523 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002524 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2525 dwc->gadget.ep0->maxpacket = 64;
2526 dwc->gadget.speed = USB_SPEED_FULL;
2527 break;
John Youn2da9ad72016-05-20 16:34:26 -07002528 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002529 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2530 dwc->gadget.ep0->maxpacket = 8;
2531 dwc->gadget.speed = USB_SPEED_LOW;
2532 break;
2533 }
2534
Pratyush Anand2b758352013-01-14 15:59:31 +05302535 /* Enable USB2 LPM Capability */
2536
John Younee5cd412016-02-05 17:08:45 -08002537 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002538 (speed != DWC3_DSTS_SUPERSPEED) &&
2539 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302540 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2541 reg |= DWC3_DCFG_LPM_CAP;
2542 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2543
2544 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2545 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2546
Huang Rui460d0982014-10-31 11:11:18 +08002547 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302548
Huang Rui80caf7d2014-10-28 19:54:26 +08002549 /*
2550 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2551 * DCFG.LPMCap is set, core responses with an ACK and the
2552 * BESL value in the LPM token is less than or equal to LPM
2553 * NYET threshold.
2554 */
2555 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2556 && dwc->has_lpm_erratum,
2557 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2558
2559 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2560 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2561
Pratyush Anand2b758352013-01-14 15:59:31 +05302562 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002563 } else {
2564 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2565 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2566 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302567 }
2568
Felipe Balbi72246da2011-08-19 18:10:58 +03002569 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002570 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2571 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002572 if (ret) {
2573 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2574 return;
2575 }
2576
2577 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002578 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2579 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002580 if (ret) {
2581 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2582 return;
2583 }
2584
2585 /*
2586 * Configure PHY via GUSB3PIPECTLn if required.
2587 *
2588 * Update GTXFIFOSIZn
2589 *
2590 * In both cases reset values should be sufficient.
2591 */
2592}
2593
2594static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2595{
Felipe Balbi72246da2011-08-19 18:10:58 +03002596 /*
2597 * TODO take core out of low power mode when that's
2598 * implemented.
2599 */
2600
Jiebing Liad14d4e2014-12-11 13:26:29 +08002601 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2602 spin_unlock(&dwc->lock);
2603 dwc->gadget_driver->resume(&dwc->gadget);
2604 spin_lock(&dwc->lock);
2605 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002606}
2607
2608static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2609 unsigned int evtinfo)
2610{
Felipe Balbifae2b902011-10-14 13:00:30 +03002611 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002612 unsigned int pwropt;
2613
2614 /*
2615 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2616 * Hibernation mode enabled which would show up when device detects
2617 * host-initiated U3 exit.
2618 *
2619 * In that case, device will generate a Link State Change Interrupt
2620 * from U3 to RESUME which is only necessary if Hibernation is
2621 * configured in.
2622 *
2623 * There are no functional changes due to such spurious event and we
2624 * just need to ignore it.
2625 *
2626 * Refers to:
2627 *
2628 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2629 * operational mode
2630 */
2631 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2632 if ((dwc->revision < DWC3_REVISION_250A) &&
2633 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2634 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2635 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002636 dwc3_trace(trace_dwc3_gadget,
2637 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002638 return;
2639 }
2640 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002641
2642 /*
2643 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2644 * on the link partner, the USB session might do multiple entry/exit
2645 * of low power states before a transfer takes place.
2646 *
2647 * Due to this problem, we might experience lower throughput. The
2648 * suggested workaround is to disable DCTL[12:9] bits if we're
2649 * transitioning from U1/U2 to U0 and enable those bits again
2650 * after a transfer completes and there are no pending transfers
2651 * on any of the enabled endpoints.
2652 *
2653 * This is the first half of that workaround.
2654 *
2655 * Refers to:
2656 *
2657 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2658 * core send LGO_Ux entering U0
2659 */
2660 if (dwc->revision < DWC3_REVISION_183A) {
2661 if (next == DWC3_LINK_STATE_U0) {
2662 u32 u1u2;
2663 u32 reg;
2664
2665 switch (dwc->link_state) {
2666 case DWC3_LINK_STATE_U1:
2667 case DWC3_LINK_STATE_U2:
2668 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2669 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2670 | DWC3_DCTL_ACCEPTU2ENA
2671 | DWC3_DCTL_INITU1ENA
2672 | DWC3_DCTL_ACCEPTU1ENA);
2673
2674 if (!dwc->u1u2)
2675 dwc->u1u2 = reg & u1u2;
2676
2677 reg &= ~u1u2;
2678
2679 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2680 break;
2681 default:
2682 /* do nothing */
2683 break;
2684 }
2685 }
2686 }
2687
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002688 switch (next) {
2689 case DWC3_LINK_STATE_U1:
2690 if (dwc->speed == USB_SPEED_SUPER)
2691 dwc3_suspend_gadget(dwc);
2692 break;
2693 case DWC3_LINK_STATE_U2:
2694 case DWC3_LINK_STATE_U3:
2695 dwc3_suspend_gadget(dwc);
2696 break;
2697 case DWC3_LINK_STATE_RESUME:
2698 dwc3_resume_gadget(dwc);
2699 break;
2700 default:
2701 /* do nothing */
2702 break;
2703 }
2704
Felipe Balbie57ebc12014-04-22 13:20:12 -05002705 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002706}
2707
Felipe Balbie1dadd32014-02-25 14:47:54 -06002708static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2709 unsigned int evtinfo)
2710{
2711 unsigned int is_ss = evtinfo & BIT(4);
2712
2713 /**
2714 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2715 * have a known issue which can cause USB CV TD.9.23 to fail
2716 * randomly.
2717 *
2718 * Because of this issue, core could generate bogus hibernation
2719 * events which SW needs to ignore.
2720 *
2721 * Refers to:
2722 *
2723 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2724 * Device Fallback from SuperSpeed
2725 */
2726 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2727 return;
2728
2729 /* enter hibernation here */
2730}
2731
Felipe Balbi72246da2011-08-19 18:10:58 +03002732static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2733 const struct dwc3_event_devt *event)
2734{
2735 switch (event->type) {
2736 case DWC3_DEVICE_EVENT_DISCONNECT:
2737 dwc3_gadget_disconnect_interrupt(dwc);
2738 break;
2739 case DWC3_DEVICE_EVENT_RESET:
2740 dwc3_gadget_reset_interrupt(dwc);
2741 break;
2742 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2743 dwc3_gadget_conndone_interrupt(dwc);
2744 break;
2745 case DWC3_DEVICE_EVENT_WAKEUP:
2746 dwc3_gadget_wakeup_interrupt(dwc);
2747 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002748 case DWC3_DEVICE_EVENT_HIBER_REQ:
2749 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2750 "unexpected hibernation event\n"))
2751 break;
2752
2753 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2754 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002755 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2756 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2757 break;
2758 case DWC3_DEVICE_EVENT_EOPF:
Felipe Balbi73815282015-01-27 13:48:14 -06002759 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002760 break;
2761 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002762 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002763 break;
2764 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002765 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002766 break;
2767 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002768 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002769 break;
2770 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002771 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002772 break;
2773 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002774 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002775 }
2776}
2777
2778static void dwc3_process_event_entry(struct dwc3 *dwc,
2779 const union dwc3_event *event)
2780{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002781 trace_dwc3_event(event->raw);
2782
Felipe Balbi72246da2011-08-19 18:10:58 +03002783 /* Endpoint IRQ, handle it and return early */
2784 if (event->type.is_devspec == 0) {
2785 /* depevt */
2786 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2787 }
2788
2789 switch (event->type.type) {
2790 case DWC3_EVENT_TYPE_DEV:
2791 dwc3_gadget_interrupt(dwc, &event->devt);
2792 break;
2793 /* REVISIT what to do with Carkit and I2C events ? */
2794 default:
2795 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2796 }
2797}
2798
Felipe Balbidea520a2016-03-30 09:39:34 +03002799static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002800{
Felipe Balbidea520a2016-03-30 09:39:34 +03002801 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002802 irqreturn_t ret = IRQ_NONE;
2803 int left;
2804 u32 reg;
2805
Felipe Balbif42f2442013-06-12 21:25:08 +03002806 left = evt->count;
2807
2808 if (!(evt->flags & DWC3_EVENT_PENDING))
2809 return IRQ_NONE;
2810
2811 while (left > 0) {
2812 union dwc3_event event;
2813
2814 event.raw = *(u32 *) (evt->buf + evt->lpos);
2815
2816 dwc3_process_event_entry(dwc, &event);
2817
2818 /*
2819 * FIXME we wrap around correctly to the next entry as
2820 * almost all entries are 4 bytes in size. There is one
2821 * entry which has 12 bytes which is a regular entry
2822 * followed by 8 bytes data. ATM I don't know how
2823 * things are organized if we get next to the a
2824 * boundary so I worry about that once we try to handle
2825 * that.
2826 */
2827 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2828 left -= 4;
2829
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002830 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002831 }
2832
2833 evt->count = 0;
2834 evt->flags &= ~DWC3_EVENT_PENDING;
2835 ret = IRQ_HANDLED;
2836
2837 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002838 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002839 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002840 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002841
2842 return ret;
2843}
2844
Felipe Balbidea520a2016-03-30 09:39:34 +03002845static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002846{
Felipe Balbidea520a2016-03-30 09:39:34 +03002847 struct dwc3_event_buffer *evt = _evt;
2848 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002849 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002850 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002851
Felipe Balbie5f68b42015-10-12 13:25:44 -05002852 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002853 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002854 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002855
2856 return ret;
2857}
2858
Felipe Balbidea520a2016-03-30 09:39:34 +03002859static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002860{
Felipe Balbidea520a2016-03-30 09:39:34 +03002861 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002862 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002863 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002864
Felipe Balbifc8bb912016-05-16 13:14:48 +03002865 if (pm_runtime_suspended(dwc->dev)) {
2866 pm_runtime_get(dwc->dev);
2867 disable_irq_nosync(dwc->irq_gadget);
2868 dwc->pending_events = true;
2869 return IRQ_HANDLED;
2870 }
2871
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002872 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002873 count &= DWC3_GEVNTCOUNT_MASK;
2874 if (!count)
2875 return IRQ_NONE;
2876
Felipe Balbib15a7622011-06-30 16:57:15 +03002877 evt->count = count;
2878 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002879
Felipe Balbie8adfc32013-06-12 21:11:14 +03002880 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002881 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002882 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002883 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002884
Felipe Balbib15a7622011-06-30 16:57:15 +03002885 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002886}
2887
Felipe Balbidea520a2016-03-30 09:39:34 +03002888static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002889{
Felipe Balbidea520a2016-03-30 09:39:34 +03002890 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002891
Felipe Balbidea520a2016-03-30 09:39:34 +03002892 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002893}
2894
2895/**
2896 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002897 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002898 *
2899 * Returns 0 on success otherwise negative errno.
2900 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002901int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002902{
Felipe Balbi72246da2011-08-19 18:10:58 +03002903 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002904
2905 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2906 &dwc->ctrl_req_addr, GFP_KERNEL);
2907 if (!dwc->ctrl_req) {
2908 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2909 ret = -ENOMEM;
2910 goto err0;
2911 }
2912
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302913 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002914 &dwc->ep0_trb_addr, GFP_KERNEL);
2915 if (!dwc->ep0_trb) {
2916 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2917 ret = -ENOMEM;
2918 goto err1;
2919 }
2920
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002921 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002922 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002923 ret = -ENOMEM;
2924 goto err2;
2925 }
2926
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002927 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002928 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2929 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002930 if (!dwc->ep0_bounce) {
2931 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2932 ret = -ENOMEM;
2933 goto err3;
2934 }
2935
Felipe Balbi04c03d12015-12-02 10:06:45 -06002936 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2937 if (!dwc->zlp_buf) {
2938 ret = -ENOMEM;
2939 goto err4;
2940 }
2941
Felipe Balbi72246da2011-08-19 18:10:58 +03002942 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002943 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002944 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002945 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002946 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002947
2948 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002949 * FIXME We might be setting max_speed to <SUPER, however versions
2950 * <2.20a of dwc3 have an issue with metastability (documented
2951 * elsewhere in this driver) which tells us we can't set max speed to
2952 * anything lower than SUPER.
2953 *
2954 * Because gadget.max_speed is only used by composite.c and function
2955 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2956 * to happen so we avoid sending SuperSpeed Capability descriptor
2957 * together with our BOS descriptor as that could confuse host into
2958 * thinking we can handle super speed.
2959 *
2960 * Note that, in fact, we won't even support GetBOS requests when speed
2961 * is less than super speed because we don't have means, yet, to tell
2962 * composite.c that we are USB 2.0 + LPM ECN.
2963 */
2964 if (dwc->revision < DWC3_REVISION_220A)
2965 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002966 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002967 dwc->revision);
2968
2969 dwc->gadget.max_speed = dwc->maximum_speed;
2970
2971 /*
David Cohena4b9d942013-12-09 15:55:38 -08002972 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2973 * on ep out.
2974 */
2975 dwc->gadget.quirk_ep_out_aligned_size = true;
2976
2977 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002978 * REVISIT: Here we should clear all pending IRQs to be
2979 * sure we're starting from a well known location.
2980 */
2981
2982 ret = dwc3_gadget_init_endpoints(dwc);
2983 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002984 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002985
Felipe Balbi72246da2011-08-19 18:10:58 +03002986 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2987 if (ret) {
2988 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002989 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002990 }
2991
2992 return 0;
2993
Felipe Balbi04c03d12015-12-02 10:06:45 -06002994err5:
2995 kfree(dwc->zlp_buf);
2996
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002997err4:
David Cohene1f80462013-09-11 17:42:47 -07002998 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002999 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3000 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003001
Felipe Balbi72246da2011-08-19 18:10:58 +03003002err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003003 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003004
3005err2:
3006 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3007 dwc->ep0_trb, dwc->ep0_trb_addr);
3008
3009err1:
3010 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3011 dwc->ctrl_req, dwc->ctrl_req_addr);
3012
3013err0:
3014 return ret;
3015}
3016
Felipe Balbi7415f172012-04-30 14:56:33 +03003017/* -------------------------------------------------------------------------- */
3018
Felipe Balbi72246da2011-08-19 18:10:58 +03003019void dwc3_gadget_exit(struct dwc3 *dwc)
3020{
Felipe Balbi72246da2011-08-19 18:10:58 +03003021 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003022
Felipe Balbi72246da2011-08-19 18:10:58 +03003023 dwc3_gadget_free_endpoints(dwc);
3024
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003025 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3026 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003027
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003028 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003029 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003030
3031 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3032 dwc->ep0_trb, dwc->ep0_trb_addr);
3033
3034 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3035 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003036}
Felipe Balbi7415f172012-04-30 14:56:33 +03003037
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003038int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003039{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003040 int ret;
3041
Roger Quadros9772b472016-04-12 11:33:29 +03003042 if (!dwc->gadget_driver)
3043 return 0;
3044
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003045 ret = dwc3_gadget_run_stop(dwc, false, false);
3046 if (ret < 0)
3047 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003048
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003049 dwc3_disconnect_gadget(dwc);
3050 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003051
3052 return 0;
3053}
3054
3055int dwc3_gadget_resume(struct dwc3 *dwc)
3056{
Felipe Balbi7415f172012-04-30 14:56:33 +03003057 int ret;
3058
Roger Quadros9772b472016-04-12 11:33:29 +03003059 if (!dwc->gadget_driver)
3060 return 0;
3061
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003062 ret = __dwc3_gadget_start(dwc);
3063 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003064 goto err0;
3065
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003066 ret = dwc3_gadget_run_stop(dwc, true, false);
3067 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003068 goto err1;
3069
Felipe Balbi7415f172012-04-30 14:56:33 +03003070 return 0;
3071
3072err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003073 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003074
3075err0:
3076 return ret;
3077}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003078
3079void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3080{
3081 if (dwc->pending_events) {
3082 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3083 dwc->pending_events = false;
3084 enable_irq(dwc->irq_gadget);
3085 }
3086}