blob: 39b3c6f4f5c3e177975addc3e84eb5d3e8051430 [file] [log] [blame]
Chao Fu349ad662013-08-16 11:08:55 +08001/*
2 * drivers/spi/spi-fsl-dspi.c
3 *
4 * Copyright 2013 Freescale Semiconductor, Inc.
5 *
6 * Freescale DSPI driver
7 * This file contains a driver for the Freescale DSPI
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 */
15
Xiubo Lia3108362014-09-29 10:57:06 +080016#include <linux/clk.h>
17#include <linux/delay.h>
Sanchayan Maity90ba3702016-11-10 17:49:15 +053018#include <linux/dmaengine.h>
19#include <linux/dma-mapping.h>
Xiubo Lia3108362014-09-29 10:57:06 +080020#include <linux/err.h>
21#include <linux/errno.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Chao Fu349ad662013-08-16 11:08:55 +080024#include <linux/kernel.h>
Aaron Brice95bf15f2015-04-03 13:39:31 -070025#include <linux/math64.h>
Chao Fu349ad662013-08-16 11:08:55 +080026#include <linux/module.h>
Chao Fu349ad662013-08-16 11:08:55 +080027#include <linux/of.h>
28#include <linux/of_device.h>
Mirza Krak432a17d2015-06-12 18:55:22 +020029#include <linux/pinctrl/consumer.h>
Xiubo Lia3108362014-09-29 10:57:06 +080030#include <linux/platform_device.h>
31#include <linux/pm_runtime.h>
32#include <linux/regmap.h>
33#include <linux/sched.h>
34#include <linux/spi/spi.h>
Angelo Dureghelloec7ed772017-10-28 00:23:01 +020035#include <linux/spi/spi-fsl-dspi.h>
Xiubo Lia3108362014-09-29 10:57:06 +080036#include <linux/spi/spi_bitbang.h>
Aaron Brice95bf15f2015-04-03 13:39:31 -070037#include <linux/time.h>
Chao Fu349ad662013-08-16 11:08:55 +080038
39#define DRIVER_NAME "fsl-dspi"
40
Chao Fu349ad662013-08-16 11:08:55 +080041#define DSPI_FIFO_SIZE 4
Sanchayan Maity90ba3702016-11-10 17:49:15 +053042#define DSPI_DMA_BUFSIZE (DSPI_FIFO_SIZE * 1024)
Chao Fu349ad662013-08-16 11:08:55 +080043
44#define SPI_MCR 0x00
45#define SPI_MCR_MASTER (1 << 31)
46#define SPI_MCR_PCSIS (0x3F << 16)
47#define SPI_MCR_CLR_TXF (1 << 11)
48#define SPI_MCR_CLR_RXF (1 << 10)
49
50#define SPI_TCR 0x08
Haikun Wangc042af92015-06-09 19:45:37 +080051#define SPI_TCR_GET_TCNT(x) (((x) & 0xffff0000) >> 16)
Chao Fu349ad662013-08-16 11:08:55 +080052
Alexander Stein5cc7b042014-11-04 09:20:18 +010053#define SPI_CTAR(x) (0x0c + (((x) & 0x3) * 4))
Chao Fu349ad662013-08-16 11:08:55 +080054#define SPI_CTAR_FMSZ(x) (((x) & 0x0000000f) << 27)
55#define SPI_CTAR_CPOL(x) ((x) << 26)
56#define SPI_CTAR_CPHA(x) ((x) << 25)
57#define SPI_CTAR_LSBFE(x) ((x) << 24)
Aaron Brice95bf15f2015-04-03 13:39:31 -070058#define SPI_CTAR_PCSSCK(x) (((x) & 0x00000003) << 22)
Chao Fu349ad662013-08-16 11:08:55 +080059#define SPI_CTAR_PASC(x) (((x) & 0x00000003) << 20)
60#define SPI_CTAR_PDT(x) (((x) & 0x00000003) << 18)
61#define SPI_CTAR_PBR(x) (((x) & 0x00000003) << 16)
62#define SPI_CTAR_CSSCK(x) (((x) & 0x0000000f) << 12)
63#define SPI_CTAR_ASC(x) (((x) & 0x0000000f) << 8)
64#define SPI_CTAR_DT(x) (((x) & 0x0000000f) << 4)
65#define SPI_CTAR_BR(x) ((x) & 0x0000000f)
Aaron Brice95bf15f2015-04-03 13:39:31 -070066#define SPI_CTAR_SCALE_BITS 0xf
Chao Fu349ad662013-08-16 11:08:55 +080067
68#define SPI_CTAR0_SLAVE 0x0c
69
70#define SPI_SR 0x2c
71#define SPI_SR_EOQF 0x10000000
Haikun Wangd1f4a382015-06-09 19:45:27 +080072#define SPI_SR_TCFQF 0x80000000
Yuan Yao5ee67b52016-10-17 18:02:34 +080073#define SPI_SR_CLEAR 0xdaad0000
Chao Fu349ad662013-08-16 11:08:55 +080074
Sanchayan Maity90ba3702016-11-10 17:49:15 +053075#define SPI_RSER_TFFFE BIT(25)
76#define SPI_RSER_TFFFD BIT(24)
77#define SPI_RSER_RFDFE BIT(17)
78#define SPI_RSER_RFDFD BIT(16)
Chao Fu349ad662013-08-16 11:08:55 +080079
80#define SPI_RSER 0x30
81#define SPI_RSER_EOQFE 0x10000000
Haikun Wangd1f4a382015-06-09 19:45:27 +080082#define SPI_RSER_TCFQE 0x80000000
Chao Fu349ad662013-08-16 11:08:55 +080083
84#define SPI_PUSHR 0x34
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +020085#define SPI_PUSHR_CMD_CONT (1 << 15)
86#define SPI_PUSHR_CONT (SPI_PUSHR_CMD_CONT << 16)
87#define SPI_PUSHR_CMD_CTAS(x) (((x) & 0x0003) << 12)
88#define SPI_PUSHR_CTAS(x) (SPI_PUSHR_CMD_CTAS(x) << 16)
89#define SPI_PUSHR_CMD_EOQ (1 << 11)
90#define SPI_PUSHR_EOQ (SPI_PUSHR_CMD_EOQ << 16)
91#define SPI_PUSHR_CMD_CTCNT (1 << 10)
92#define SPI_PUSHR_CTCNT (SPI_PUSHR_CMD_CTCNT << 16)
93#define SPI_PUSHR_CMD_PCS(x) ((1 << x) & 0x003f)
94#define SPI_PUSHR_PCS(x) (SPI_PUSHR_CMD_PCS(x) << 16)
Chao Fu349ad662013-08-16 11:08:55 +080095#define SPI_PUSHR_TXDATA(x) ((x) & 0x0000ffff)
96
97#define SPI_PUSHR_SLAVE 0x34
98
99#define SPI_POPR 0x38
100#define SPI_POPR_RXDATA(x) ((x) & 0x0000ffff)
101
102#define SPI_TXFR0 0x3c
103#define SPI_TXFR1 0x40
104#define SPI_TXFR2 0x44
105#define SPI_TXFR3 0x48
106#define SPI_RXFR0 0x7c
107#define SPI_RXFR1 0x80
108#define SPI_RXFR2 0x84
109#define SPI_RXFR3 0x88
110
111#define SPI_FRAME_BITS(bits) SPI_CTAR_FMSZ((bits) - 1)
112#define SPI_FRAME_BITS_MASK SPI_CTAR_FMSZ(0xf)
113#define SPI_FRAME_BITS_16 SPI_CTAR_FMSZ(0xf)
114#define SPI_FRAME_BITS_8 SPI_CTAR_FMSZ(0x7)
115
116#define SPI_CS_INIT 0x01
117#define SPI_CS_ASSERT 0x02
118#define SPI_CS_DROP 0x04
119
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530120#define DMA_COMPLETION_TIMEOUT msecs_to_jiffies(3000)
121
Chao Fu349ad662013-08-16 11:08:55 +0800122struct chip_data {
Chao Fu349ad662013-08-16 11:08:55 +0800123 u32 ctar_val;
124 u16 void_write_data;
125};
126
Haikun Wangd1f4a382015-06-09 19:45:27 +0800127enum dspi_trans_mode {
128 DSPI_EOQ_MODE = 0,
129 DSPI_TCFQ_MODE,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530130 DSPI_DMA_MODE,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800131};
132
133struct fsl_dspi_devtype_data {
134 enum dspi_trans_mode trans_mode;
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530135 u8 max_clock_factor;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800136};
137
138static const struct fsl_dspi_devtype_data vf610_data = {
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530139 .trans_mode = DSPI_DMA_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530140 .max_clock_factor = 2,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800141};
142
143static const struct fsl_dspi_devtype_data ls1021a_v1_data = {
144 .trans_mode = DSPI_TCFQ_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530145 .max_clock_factor = 8,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800146};
147
148static const struct fsl_dspi_devtype_data ls2085a_data = {
149 .trans_mode = DSPI_TCFQ_MODE,
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530150 .max_clock_factor = 8,
Haikun Wangd1f4a382015-06-09 19:45:27 +0800151};
152
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200153static const struct fsl_dspi_devtype_data coldfire_data = {
154 .trans_mode = DSPI_EOQ_MODE,
155 .max_clock_factor = 8,
156};
157
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530158struct fsl_dspi_dma {
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530159 /* Length of transfer in words of DSPI_FIFO_SIZE */
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530160 u32 curr_xfer_len;
161
162 u32 *tx_dma_buf;
163 struct dma_chan *chan_tx;
164 dma_addr_t tx_dma_phys;
165 struct completion cmd_tx_complete;
166 struct dma_async_tx_descriptor *tx_desc;
167
168 u32 *rx_dma_buf;
169 struct dma_chan *chan_rx;
170 dma_addr_t rx_dma_phys;
171 struct completion cmd_rx_complete;
172 struct dma_async_tx_descriptor *rx_desc;
173};
174
Chao Fu349ad662013-08-16 11:08:55 +0800175struct fsl_dspi {
Chao Fu9298bc72015-01-27 16:27:22 +0530176 struct spi_master *master;
Chao Fu349ad662013-08-16 11:08:55 +0800177 struct platform_device *pdev;
178
Chao Fu1acbdeb2014-02-12 15:29:05 +0800179 struct regmap *regmap;
Chao Fu349ad662013-08-16 11:08:55 +0800180 int irq;
Chao Fu88386e82014-02-12 15:29:06 +0800181 struct clk *clk;
Chao Fu349ad662013-08-16 11:08:55 +0800182
Chao Fu88386e82014-02-12 15:29:06 +0800183 struct spi_transfer *cur_transfer;
Chao Fu9298bc72015-01-27 16:27:22 +0530184 struct spi_message *cur_msg;
Chao Fu349ad662013-08-16 11:08:55 +0800185 struct chip_data *cur_chip;
186 size_t len;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200187 const void *tx;
Chao Fu349ad662013-08-16 11:08:55 +0800188 void *rx;
189 void *rx_end;
Chao Fu349ad662013-08-16 11:08:55 +0800190 u16 void_write_data;
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +0200191 u16 tx_cmd;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200192 u8 bits_per_word;
193 u8 bytes_per_word;
LABBE Corentin94b968b2016-08-16 11:50:20 +0200194 const struct fsl_dspi_devtype_data *devtype_data;
Chao Fu349ad662013-08-16 11:08:55 +0800195
Chao Fu88386e82014-02-12 15:29:06 +0800196 wait_queue_head_t waitq;
197 u32 waitflags;
Haikun Wangc042af92015-06-09 19:45:37 +0800198
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530199 struct fsl_dspi_dma *dma;
Chao Fu349ad662013-08-16 11:08:55 +0800200};
201
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200202static u16 dspi_pop_tx(struct fsl_dspi *dspi)
Chao Fu349ad662013-08-16 11:08:55 +0800203{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200204 u16 txdata = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800205
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200206 if (dspi->tx) {
207 if (dspi->bytes_per_word == 1)
208 txdata = *(u8 *)dspi->tx;
209 else /* dspi->bytes_per_word == 2 */
210 txdata = *(u16 *)dspi->tx;
211 dspi->tx += dspi->bytes_per_word;
212 }
213 dspi->len -= dspi->bytes_per_word;
214 return txdata;
215}
Chao Fu349ad662013-08-16 11:08:55 +0800216
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200217static u32 dspi_pop_tx_pushr(struct fsl_dspi *dspi)
218{
219 u16 cmd = dspi->tx_cmd, data = dspi_pop_tx(dspi);
220
221 if (dspi->len > 0)
222 cmd |= SPI_PUSHR_CMD_CONT;
223 return cmd << 16 | data;
224}
225
226static void dspi_push_rx(struct fsl_dspi *dspi, u32 rxdata)
227{
228 if (!dspi->rx)
229 return;
230
231 /* Mask of undefined bits */
232 rxdata &= (1 << dspi->bits_per_word) - 1;
233
234 if (dspi->bytes_per_word == 1)
235 *(u8 *)dspi->rx = rxdata;
236 else /* dspi->bytes_per_word == 2 */
237 *(u16 *)dspi->rx = rxdata;
238 dspi->rx += dspi->bytes_per_word;
Chao Fu349ad662013-08-16 11:08:55 +0800239}
240
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530241static void dspi_tx_dma_callback(void *arg)
242{
243 struct fsl_dspi *dspi = arg;
244 struct fsl_dspi_dma *dma = dspi->dma;
245
246 complete(&dma->cmd_tx_complete);
247}
248
249static void dspi_rx_dma_callback(void *arg)
250{
251 struct fsl_dspi *dspi = arg;
252 struct fsl_dspi_dma *dma = dspi->dma;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530253 int i;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530254
Esben Haabendal4779f232018-06-20 09:34:32 +0200255 if (dspi->rx) {
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200256 for (i = 0; i < dma->curr_xfer_len; i++)
257 dspi_push_rx(dspi, dspi->dma->rx_dma_buf[i]);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530258 }
259
260 complete(&dma->cmd_rx_complete);
261}
262
263static int dspi_next_xfer_dma_submit(struct fsl_dspi *dspi)
264{
265 struct fsl_dspi_dma *dma = dspi->dma;
266 struct device *dev = &dspi->pdev->dev;
267 int time_left;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530268 int i;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530269
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200270 for (i = 0; i < dma->curr_xfer_len; i++)
271 dspi->dma->tx_dma_buf[i] = dspi_pop_tx_pushr(dspi);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530272
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530273 dma->tx_desc = dmaengine_prep_slave_single(dma->chan_tx,
274 dma->tx_dma_phys,
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530275 dma->curr_xfer_len *
276 DMA_SLAVE_BUSWIDTH_4_BYTES,
277 DMA_MEM_TO_DEV,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530278 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
279 if (!dma->tx_desc) {
280 dev_err(dev, "Not able to get desc for DMA xfer\n");
281 return -EIO;
282 }
283
284 dma->tx_desc->callback = dspi_tx_dma_callback;
285 dma->tx_desc->callback_param = dspi;
286 if (dma_submit_error(dmaengine_submit(dma->tx_desc))) {
287 dev_err(dev, "DMA submit failed\n");
288 return -EINVAL;
289 }
290
291 dma->rx_desc = dmaengine_prep_slave_single(dma->chan_rx,
292 dma->rx_dma_phys,
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530293 dma->curr_xfer_len *
294 DMA_SLAVE_BUSWIDTH_4_BYTES,
295 DMA_DEV_TO_MEM,
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530296 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
297 if (!dma->rx_desc) {
298 dev_err(dev, "Not able to get desc for DMA xfer\n");
299 return -EIO;
300 }
301
302 dma->rx_desc->callback = dspi_rx_dma_callback;
303 dma->rx_desc->callback_param = dspi;
304 if (dma_submit_error(dmaengine_submit(dma->rx_desc))) {
305 dev_err(dev, "DMA submit failed\n");
306 return -EINVAL;
307 }
308
309 reinit_completion(&dspi->dma->cmd_rx_complete);
310 reinit_completion(&dspi->dma->cmd_tx_complete);
311
312 dma_async_issue_pending(dma->chan_rx);
313 dma_async_issue_pending(dma->chan_tx);
314
315 time_left = wait_for_completion_timeout(&dspi->dma->cmd_tx_complete,
316 DMA_COMPLETION_TIMEOUT);
317 if (time_left == 0) {
318 dev_err(dev, "DMA tx timeout\n");
319 dmaengine_terminate_all(dma->chan_tx);
320 dmaengine_terminate_all(dma->chan_rx);
321 return -ETIMEDOUT;
322 }
323
324 time_left = wait_for_completion_timeout(&dspi->dma->cmd_rx_complete,
325 DMA_COMPLETION_TIMEOUT);
326 if (time_left == 0) {
327 dev_err(dev, "DMA rx timeout\n");
328 dmaengine_terminate_all(dma->chan_tx);
329 dmaengine_terminate_all(dma->chan_rx);
330 return -ETIMEDOUT;
331 }
332
333 return 0;
334}
335
336static int dspi_dma_xfer(struct fsl_dspi *dspi)
337{
338 struct fsl_dspi_dma *dma = dspi->dma;
339 struct device *dev = &dspi->pdev->dev;
340 int curr_remaining_bytes;
341 int bytes_per_buffer;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530342 int ret = 0;
343
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530344 curr_remaining_bytes = dspi->len;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530345 bytes_per_buffer = DSPI_DMA_BUFSIZE / DSPI_FIFO_SIZE;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530346 while (curr_remaining_bytes) {
347 /* Check if current transfer fits the DMA buffer */
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200348 dma->curr_xfer_len = curr_remaining_bytes
349 / dspi->bytes_per_word;
Sanchayan Maity1eaccf22016-11-22 12:31:30 +0530350 if (dma->curr_xfer_len > bytes_per_buffer)
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530351 dma->curr_xfer_len = bytes_per_buffer;
352
353 ret = dspi_next_xfer_dma_submit(dspi);
354 if (ret) {
355 dev_err(dev, "DMA transfer failed\n");
356 goto exit;
357
358 } else {
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200359 curr_remaining_bytes -= dma->curr_xfer_len
360 * dspi->bytes_per_word;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530361 if (curr_remaining_bytes < 0)
362 curr_remaining_bytes = 0;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530363 }
364 }
365
366exit:
367 return ret;
368}
369
370static int dspi_request_dma(struct fsl_dspi *dspi, phys_addr_t phy_addr)
371{
372 struct fsl_dspi_dma *dma;
373 struct dma_slave_config cfg;
374 struct device *dev = &dspi->pdev->dev;
375 int ret;
376
377 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
378 if (!dma)
379 return -ENOMEM;
380
381 dma->chan_rx = dma_request_slave_channel(dev, "rx");
382 if (!dma->chan_rx) {
383 dev_err(dev, "rx dma channel not available\n");
384 ret = -ENODEV;
385 return ret;
386 }
387
388 dma->chan_tx = dma_request_slave_channel(dev, "tx");
389 if (!dma->chan_tx) {
390 dev_err(dev, "tx dma channel not available\n");
391 ret = -ENODEV;
392 goto err_tx_channel;
393 }
394
395 dma->tx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
396 &dma->tx_dma_phys, GFP_KERNEL);
397 if (!dma->tx_dma_buf) {
398 ret = -ENOMEM;
399 goto err_tx_dma_buf;
400 }
401
402 dma->rx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
403 &dma->rx_dma_phys, GFP_KERNEL);
404 if (!dma->rx_dma_buf) {
405 ret = -ENOMEM;
406 goto err_rx_dma_buf;
407 }
408
409 cfg.src_addr = phy_addr + SPI_POPR;
410 cfg.dst_addr = phy_addr + SPI_PUSHR;
411 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
412 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
413 cfg.src_maxburst = 1;
414 cfg.dst_maxburst = 1;
415
416 cfg.direction = DMA_DEV_TO_MEM;
417 ret = dmaengine_slave_config(dma->chan_rx, &cfg);
418 if (ret) {
419 dev_err(dev, "can't configure rx dma channel\n");
420 ret = -EINVAL;
421 goto err_slave_config;
422 }
423
424 cfg.direction = DMA_MEM_TO_DEV;
425 ret = dmaengine_slave_config(dma->chan_tx, &cfg);
426 if (ret) {
427 dev_err(dev, "can't configure tx dma channel\n");
428 ret = -EINVAL;
429 goto err_slave_config;
430 }
431
432 dspi->dma = dma;
433 init_completion(&dma->cmd_tx_complete);
434 init_completion(&dma->cmd_rx_complete);
435
436 return 0;
437
438err_slave_config:
Sanchayan Maity27d21e92016-11-22 12:31:32 +0530439 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
440 dma->rx_dma_buf, dma->rx_dma_phys);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530441err_rx_dma_buf:
Sanchayan Maity27d21e92016-11-22 12:31:32 +0530442 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
443 dma->tx_dma_buf, dma->tx_dma_phys);
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530444err_tx_dma_buf:
445 dma_release_channel(dma->chan_tx);
446err_tx_channel:
447 dma_release_channel(dma->chan_rx);
448
449 devm_kfree(dev, dma);
450 dspi->dma = NULL;
451
452 return ret;
453}
454
455static void dspi_release_dma(struct fsl_dspi *dspi)
456{
457 struct fsl_dspi_dma *dma = dspi->dma;
458 struct device *dev = &dspi->pdev->dev;
459
460 if (dma) {
461 if (dma->chan_tx) {
462 dma_unmap_single(dev, dma->tx_dma_phys,
463 DSPI_DMA_BUFSIZE, DMA_TO_DEVICE);
464 dma_release_channel(dma->chan_tx);
465 }
466
467 if (dma->chan_rx) {
468 dma_unmap_single(dev, dma->rx_dma_phys,
469 DSPI_DMA_BUFSIZE, DMA_FROM_DEVICE);
470 dma_release_channel(dma->chan_rx);
471 }
472 }
473}
474
Chao Fu349ad662013-08-16 11:08:55 +0800475static void hz_to_spi_baud(char *pbr, char *br, int speed_hz,
476 unsigned long clkrate)
477{
478 /* Valid baud rate pre-scaler values */
479 int pbr_tbl[4] = {2, 3, 5, 7};
480 int brs[16] = { 2, 4, 6, 8,
481 16, 32, 64, 128,
482 256, 512, 1024, 2048,
483 4096, 8192, 16384, 32768 };
Aaron Brice6fd63082015-03-30 10:49:15 -0700484 int scale_needed, scale, minscale = INT_MAX;
485 int i, j;
Chao Fu349ad662013-08-16 11:08:55 +0800486
Aaron Brice6fd63082015-03-30 10:49:15 -0700487 scale_needed = clkrate / speed_hz;
Aaron Bricee689d6d2015-04-03 13:39:29 -0700488 if (clkrate % speed_hz)
489 scale_needed++;
Chao Fu349ad662013-08-16 11:08:55 +0800490
Aaron Brice6fd63082015-03-30 10:49:15 -0700491 for (i = 0; i < ARRAY_SIZE(brs); i++)
492 for (j = 0; j < ARRAY_SIZE(pbr_tbl); j++) {
493 scale = brs[i] * pbr_tbl[j];
494 if (scale >= scale_needed) {
495 if (scale < minscale) {
496 minscale = scale;
497 *br = i;
498 *pbr = j;
499 }
500 break;
Chao Fu349ad662013-08-16 11:08:55 +0800501 }
502 }
503
Aaron Brice6fd63082015-03-30 10:49:15 -0700504 if (minscale == INT_MAX) {
505 pr_warn("Can not find valid baud rate,speed_hz is %d,clkrate is %ld, we use the max prescaler value.\n",
506 speed_hz, clkrate);
507 *pbr = ARRAY_SIZE(pbr_tbl) - 1;
508 *br = ARRAY_SIZE(brs) - 1;
509 }
Chao Fu349ad662013-08-16 11:08:55 +0800510}
511
Aaron Brice95bf15f2015-04-03 13:39:31 -0700512static void ns_delay_scale(char *psc, char *sc, int delay_ns,
513 unsigned long clkrate)
514{
515 int pscale_tbl[4] = {1, 3, 5, 7};
516 int scale_needed, scale, minscale = INT_MAX;
517 int i, j;
518 u32 remainder;
519
520 scale_needed = div_u64_rem((u64)delay_ns * clkrate, NSEC_PER_SEC,
521 &remainder);
522 if (remainder)
523 scale_needed++;
524
525 for (i = 0; i < ARRAY_SIZE(pscale_tbl); i++)
526 for (j = 0; j <= SPI_CTAR_SCALE_BITS; j++) {
527 scale = pscale_tbl[i] * (2 << j);
528 if (scale >= scale_needed) {
529 if (scale < minscale) {
530 minscale = scale;
531 *psc = i;
532 *sc = j;
533 }
534 break;
535 }
536 }
537
538 if (minscale == INT_MAX) {
539 pr_warn("Cannot find correct scale values for %dns delay at clkrate %ld, using max prescaler value",
540 delay_ns, clkrate);
541 *psc = ARRAY_SIZE(pscale_tbl) - 1;
542 *sc = SPI_CTAR_SCALE_BITS;
543 }
Chao Fu349ad662013-08-16 11:08:55 +0800544}
545
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200546static void fifo_write(struct fsl_dspi *dspi)
Haikun Wangd1f4a382015-06-09 19:45:27 +0800547{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200548 regmap_write(dspi->regmap, SPI_PUSHR, dspi_pop_tx_pushr(dspi));
Haikun Wangd1f4a382015-06-09 19:45:27 +0800549}
550
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200551static void dspi_tcfq_write(struct fsl_dspi *dspi)
Haikun Wangd1f4a382015-06-09 19:45:27 +0800552{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200553 /* Clear transfer count */
554 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
555 /* Write one entry to both TX FIFO and CMD FIFO simultaneously */
556 fifo_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800557}
558
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200559static u32 fifo_read(struct fsl_dspi *dspi)
Chao Fu349ad662013-08-16 11:08:55 +0800560{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200561 u32 rxdata = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800562
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200563 regmap_read(dspi->regmap, SPI_POPR, &rxdata);
564 return rxdata;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800565}
566
567static void dspi_tcfq_read(struct fsl_dspi *dspi)
568{
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200569 dspi_push_rx(dspi, fifo_read(dspi));
570}
Haikun Wangd1f4a382015-06-09 19:45:27 +0800571
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200572static void dspi_eoq_write(struct fsl_dspi *dspi)
573{
574 int fifo_size = DSPI_FIFO_SIZE;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800575
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200576 /* Fill TX FIFO with as many transfers as possible */
577 while (dspi->len && fifo_size--) {
578 /* Request EOQF for last transfer in FIFO */
579 if (dspi->len == dspi->bytes_per_word || fifo_size == 0)
580 dspi->tx_cmd |= SPI_PUSHR_CMD_EOQ;
581 /* Clear transfer count for first transfer in FIFO */
582 if (fifo_size == (DSPI_FIFO_SIZE - 1))
583 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
584 /* Write combined TX FIFO and CMD FIFO entry */
585 fifo_write(dspi);
586 }
587}
588
589static void dspi_eoq_read(struct fsl_dspi *dspi)
590{
591 int fifo_size = DSPI_FIFO_SIZE;
592
593 /* Read one FIFO entry at and push to rx buffer */
594 while ((dspi->rx < dspi->rx_end) && fifo_size--)
595 dspi_push_rx(dspi, fifo_read(dspi));
Haikun Wangd1f4a382015-06-09 19:45:27 +0800596}
597
Chao Fu9298bc72015-01-27 16:27:22 +0530598static int dspi_transfer_one_message(struct spi_master *master,
599 struct spi_message *message)
Chao Fu349ad662013-08-16 11:08:55 +0800600{
Chao Fu9298bc72015-01-27 16:27:22 +0530601 struct fsl_dspi *dspi = spi_master_get_devdata(master);
602 struct spi_device *spi = message->spi;
603 struct spi_transfer *transfer;
604 int status = 0;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800605 enum dspi_trans_mode trans_mode;
606
Chao Fu9298bc72015-01-27 16:27:22 +0530607 message->actual_length = 0;
Chao Fu349ad662013-08-16 11:08:55 +0800608
Chao Fu9298bc72015-01-27 16:27:22 +0530609 list_for_each_entry(transfer, &message->transfers, transfer_list) {
610 dspi->cur_transfer = transfer;
611 dspi->cur_msg = message;
612 dspi->cur_chip = spi_get_ctldata(spi);
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +0200613 /* Prepare command word for CMD FIFO */
614 dspi->tx_cmd = SPI_PUSHR_CMD_CTAS(0) |
615 SPI_PUSHR_CMD_PCS(spi->chip_select);
Andrey Vostrikov92dc20d2016-04-05 15:33:14 +0300616 if (list_is_last(&dspi->cur_transfer->transfer_list,
Esben Haabendal9e1dc9b2018-06-20 09:34:33 +0200617 &dspi->cur_msg->transfers)) {
618 /* Leave PCS activated after last transfer when
619 * cs_change is set.
620 */
621 if (transfer->cs_change)
622 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
623 } else {
624 /* Keep PCS active between transfers in same message
625 * when cs_change is not set, and de-activate PCS
626 * between transfers in the same message when
627 * cs_change is set.
628 */
629 if (!transfer->cs_change)
630 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
631 }
632
Chao Fu9298bc72015-01-27 16:27:22 +0530633 dspi->void_write_data = dspi->cur_chip->void_write_data;
Chao Fu349ad662013-08-16 11:08:55 +0800634
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200635 dspi->tx = transfer->tx_buf;
Chao Fu9298bc72015-01-27 16:27:22 +0530636 dspi->rx = transfer->rx_buf;
637 dspi->rx_end = dspi->rx + transfer->len;
638 dspi->len = transfer->len;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200639 /* Validated transfer specific frame size (defaults applied) */
640 dspi->bits_per_word = transfer->bits_per_word;
641 if (transfer->bits_per_word <= 8)
642 dspi->bytes_per_word = 1;
643 else
644 dspi->bytes_per_word = 2;
Chao Fu349ad662013-08-16 11:08:55 +0800645
Chao Fu9298bc72015-01-27 16:27:22 +0530646 regmap_update_bits(dspi->regmap, SPI_MCR,
Esben Haabendald87e08f2018-06-20 09:34:37 +0200647 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF,
648 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF);
Bhuvanchandra DVef22d162015-12-10 11:25:30 +0530649 regmap_write(dspi->regmap, SPI_CTAR(0),
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200650 dspi->cur_chip->ctar_val |
651 SPI_FRAME_BITS(transfer->bits_per_word));
Chao Fu349ad662013-08-16 11:08:55 +0800652
Haikun Wangd1f4a382015-06-09 19:45:27 +0800653 trans_mode = dspi->devtype_data->trans_mode;
654 switch (trans_mode) {
655 case DSPI_EOQ_MODE:
656 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_EOQFE);
Haikun Wangc042af92015-06-09 19:45:37 +0800657 dspi_eoq_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800658 break;
659 case DSPI_TCFQ_MODE:
660 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_TCFQE);
Haikun Wangc042af92015-06-09 19:45:37 +0800661 dspi_tcfq_write(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800662 break;
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530663 case DSPI_DMA_MODE:
664 regmap_write(dspi->regmap, SPI_RSER,
665 SPI_RSER_TFFFE | SPI_RSER_TFFFD |
666 SPI_RSER_RFDFE | SPI_RSER_RFDFD);
667 status = dspi_dma_xfer(dspi);
Sanchayan Maity98114302016-11-17 17:46:48 +0530668 break;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800669 default:
670 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
671 trans_mode);
672 status = -EINVAL;
673 goto out;
674 }
Chao Fu349ad662013-08-16 11:08:55 +0800675
Sanchayan Maity98114302016-11-17 17:46:48 +0530676 if (trans_mode != DSPI_DMA_MODE) {
677 if (wait_event_interruptible(dspi->waitq,
678 dspi->waitflags))
679 dev_err(&dspi->pdev->dev,
680 "wait transfer complete fail!\n");
681 dspi->waitflags = 0;
682 }
Chao Fu349ad662013-08-16 11:08:55 +0800683
Chao Fu9298bc72015-01-27 16:27:22 +0530684 if (transfer->delay_usecs)
685 udelay(transfer->delay_usecs);
Chao Fu349ad662013-08-16 11:08:55 +0800686 }
687
Haikun Wangd1f4a382015-06-09 19:45:27 +0800688out:
Chao Fu9298bc72015-01-27 16:27:22 +0530689 message->status = status;
690 spi_finalize_current_message(master);
691
692 return status;
Chao Fu349ad662013-08-16 11:08:55 +0800693}
694
Chao Fu9298bc72015-01-27 16:27:22 +0530695static int dspi_setup(struct spi_device *spi)
Chao Fu349ad662013-08-16 11:08:55 +0800696{
697 struct chip_data *chip;
698 struct fsl_dspi *dspi = spi_master_get_devdata(spi->master);
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200699 struct fsl_dspi_platform_data *pdata;
Aaron Brice95bf15f2015-04-03 13:39:31 -0700700 u32 cs_sck_delay = 0, sck_cs_delay = 0;
701 unsigned char br = 0, pbr = 0, pcssck = 0, cssck = 0;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200702 unsigned char pasc = 0, asc = 0;
Aaron Brice95bf15f2015-04-03 13:39:31 -0700703 unsigned long clkrate;
Chao Fu349ad662013-08-16 11:08:55 +0800704
705 /* Only alloc on first setup */
706 chip = spi_get_ctldata(spi);
707 if (chip == NULL) {
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530708 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Chao Fu349ad662013-08-16 11:08:55 +0800709 if (!chip)
710 return -ENOMEM;
711 }
712
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200713 pdata = dev_get_platdata(&dspi->pdev->dev);
Aaron Brice95bf15f2015-04-03 13:39:31 -0700714
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200715 if (!pdata) {
716 of_property_read_u32(spi->dev.of_node, "fsl,spi-cs-sck-delay",
717 &cs_sck_delay);
718
719 of_property_read_u32(spi->dev.of_node, "fsl,spi-sck-cs-delay",
720 &sck_cs_delay);
721 } else {
722 cs_sck_delay = pdata->cs_sck_delay;
723 sck_cs_delay = pdata->sck_cs_delay;
724 }
Aaron Brice95bf15f2015-04-03 13:39:31 -0700725
Chao Fu349ad662013-08-16 11:08:55 +0800726 chip->void_write_data = 0;
727
Aaron Brice95bf15f2015-04-03 13:39:31 -0700728 clkrate = clk_get_rate(dspi->clk);
729 hz_to_spi_baud(&pbr, &br, spi->max_speed_hz, clkrate);
730
731 /* Set PCS to SCK delay scale values */
732 ns_delay_scale(&pcssck, &cssck, cs_sck_delay, clkrate);
733
734 /* Set After SCK delay scale values */
735 ns_delay_scale(&pasc, &asc, sck_cs_delay, clkrate);
Chao Fu349ad662013-08-16 11:08:55 +0800736
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200737 chip->ctar_val = SPI_CTAR_CPOL(spi->mode & SPI_CPOL ? 1 : 0)
Chao Fu349ad662013-08-16 11:08:55 +0800738 | SPI_CTAR_CPHA(spi->mode & SPI_CPHA ? 1 : 0)
739 | SPI_CTAR_LSBFE(spi->mode & SPI_LSB_FIRST ? 1 : 0)
Aaron Brice95bf15f2015-04-03 13:39:31 -0700740 | SPI_CTAR_PCSSCK(pcssck)
741 | SPI_CTAR_CSSCK(cssck)
742 | SPI_CTAR_PASC(pasc)
743 | SPI_CTAR_ASC(asc)
Chao Fu349ad662013-08-16 11:08:55 +0800744 | SPI_CTAR_PBR(pbr)
745 | SPI_CTAR_BR(br);
746
747 spi_set_ctldata(spi, chip);
748
749 return 0;
750}
751
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530752static void dspi_cleanup(struct spi_device *spi)
753{
754 struct chip_data *chip = spi_get_ctldata((struct spi_device *)spi);
755
756 dev_dbg(&spi->dev, "spi_device %u.%u cleanup\n",
757 spi->master->bus_num, spi->chip_select);
758
759 kfree(chip);
760}
761
Chao Fu349ad662013-08-16 11:08:55 +0800762static irqreturn_t dspi_interrupt(int irq, void *dev_id)
763{
764 struct fsl_dspi *dspi = (struct fsl_dspi *)dev_id;
Chao Fu9298bc72015-01-27 16:27:22 +0530765 struct spi_message *msg = dspi->cur_msg;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800766 enum dspi_trans_mode trans_mode;
Haikun Wangc042af92015-06-09 19:45:37 +0800767 u32 spi_sr, spi_tcr;
Esben Haabendal0a4ec2c2018-06-20 09:34:34 +0200768 u16 spi_tcnt;
Chao Fu349ad662013-08-16 11:08:55 +0800769
Haikun Wangd1f4a382015-06-09 19:45:27 +0800770 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
771 regmap_write(dspi->regmap, SPI_SR, spi_sr);
772
Chao Fu349ad662013-08-16 11:08:55 +0800773
Haikun Wangc042af92015-06-09 19:45:37 +0800774 if (spi_sr & (SPI_SR_EOQF | SPI_SR_TCFQF)) {
Esben Haabendal0a4ec2c2018-06-20 09:34:34 +0200775 /* Get transfer counter (in number of SPI transfers). It was
776 * reset to 0 when transfer(s) were started.
777 */
Haikun Wangc042af92015-06-09 19:45:37 +0800778 regmap_read(dspi->regmap, SPI_TCR, &spi_tcr);
779 spi_tcnt = SPI_TCR_GET_TCNT(spi_tcr);
Esben Haabendal0a4ec2c2018-06-20 09:34:34 +0200780 /* Update total number of bytes that were transferred */
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200781 msg->actual_length += spi_tcnt * dspi->bytes_per_word;
Haikun Wangc042af92015-06-09 19:45:37 +0800782
783 trans_mode = dspi->devtype_data->trans_mode;
Haikun Wangd1f4a382015-06-09 19:45:27 +0800784 switch (trans_mode) {
785 case DSPI_EOQ_MODE:
Haikun Wangc042af92015-06-09 19:45:37 +0800786 dspi_eoq_read(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800787 break;
788 case DSPI_TCFQ_MODE:
Haikun Wangc042af92015-06-09 19:45:37 +0800789 dspi_tcfq_read(dspi);
Haikun Wangd1f4a382015-06-09 19:45:27 +0800790 break;
791 default:
792 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
793 trans_mode);
Haikun Wangc042af92015-06-09 19:45:37 +0800794 return IRQ_HANDLED;
795 }
796
797 if (!dspi->len) {
Haikun Wangc042af92015-06-09 19:45:37 +0800798 dspi->waitflags = 1;
799 wake_up_interruptible(&dspi->waitq);
800 } else {
801 switch (trans_mode) {
802 case DSPI_EOQ_MODE:
803 dspi_eoq_write(dspi);
804 break;
805 case DSPI_TCFQ_MODE:
806 dspi_tcfq_write(dspi);
807 break;
808 default:
809 dev_err(&dspi->pdev->dev,
810 "unsupported trans_mode %u\n",
811 trans_mode);
812 }
Haikun Wangd1f4a382015-06-09 19:45:27 +0800813 }
814 }
Haikun Wangc042af92015-06-09 19:45:37 +0800815
Chao Fu349ad662013-08-16 11:08:55 +0800816 return IRQ_HANDLED;
817}
818
Jingoo Han790d1902014-05-07 16:45:41 +0900819static const struct of_device_id fsl_dspi_dt_ids[] = {
Julia Lawall230c08b2018-01-02 14:28:06 +0100820 { .compatible = "fsl,vf610-dspi", .data = &vf610_data, },
821 { .compatible = "fsl,ls1021a-v1.0-dspi", .data = &ls1021a_v1_data, },
822 { .compatible = "fsl,ls2085a-dspi", .data = &ls2085a_data, },
Chao Fu349ad662013-08-16 11:08:55 +0800823 { /* sentinel */ }
824};
825MODULE_DEVICE_TABLE(of, fsl_dspi_dt_ids);
826
827#ifdef CONFIG_PM_SLEEP
828static int dspi_suspend(struct device *dev)
829{
830 struct spi_master *master = dev_get_drvdata(dev);
831 struct fsl_dspi *dspi = spi_master_get_devdata(master);
832
833 spi_master_suspend(master);
834 clk_disable_unprepare(dspi->clk);
835
Mirza Krak432a17d2015-06-12 18:55:22 +0200836 pinctrl_pm_select_sleep_state(dev);
837
Chao Fu349ad662013-08-16 11:08:55 +0800838 return 0;
839}
840
841static int dspi_resume(struct device *dev)
842{
Chao Fu349ad662013-08-16 11:08:55 +0800843 struct spi_master *master = dev_get_drvdata(dev);
844 struct fsl_dspi *dspi = spi_master_get_devdata(master);
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300845 int ret;
Chao Fu349ad662013-08-16 11:08:55 +0800846
Mirza Krak432a17d2015-06-12 18:55:22 +0200847 pinctrl_pm_select_default_state(dev);
848
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300849 ret = clk_prepare_enable(dspi->clk);
850 if (ret)
851 return ret;
Chao Fu349ad662013-08-16 11:08:55 +0800852 spi_master_resume(master);
853
854 return 0;
855}
856#endif /* CONFIG_PM_SLEEP */
857
Jingoo Hanba811ad2014-02-26 10:30:14 +0900858static SIMPLE_DEV_PM_OPS(dspi_pm, dspi_suspend, dspi_resume);
Chao Fu349ad662013-08-16 11:08:55 +0800859
Xiubo Li409851c2014-10-09 11:27:45 +0800860static const struct regmap_config dspi_regmap_config = {
Chao Fu1acbdeb2014-02-12 15:29:05 +0800861 .reg_bits = 32,
862 .val_bits = 32,
863 .reg_stride = 4,
864 .max_register = 0x88,
Chao Fu349ad662013-08-16 11:08:55 +0800865};
866
Yuan Yao5ee67b52016-10-17 18:02:34 +0800867static void dspi_init(struct fsl_dspi *dspi)
868{
Esben Haabendald87e08f2018-06-20 09:34:37 +0200869 regmap_write(dspi->regmap, SPI_MCR, SPI_MCR_MASTER | SPI_MCR_PCSIS);
Yuan Yao5ee67b52016-10-17 18:02:34 +0800870 regmap_write(dspi->regmap, SPI_SR, SPI_SR_CLEAR);
871}
872
Chao Fu349ad662013-08-16 11:08:55 +0800873static int dspi_probe(struct platform_device *pdev)
874{
875 struct device_node *np = pdev->dev.of_node;
876 struct spi_master *master;
877 struct fsl_dspi *dspi;
878 struct resource *res;
Chao Fu1acbdeb2014-02-12 15:29:05 +0800879 void __iomem *base;
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200880 struct fsl_dspi_platform_data *pdata;
Chao Fu349ad662013-08-16 11:08:55 +0800881 int ret = 0, cs_num, bus_num;
882
883 master = spi_alloc_master(&pdev->dev, sizeof(struct fsl_dspi));
884 if (!master)
885 return -ENOMEM;
886
887 dspi = spi_master_get_devdata(master);
888 dspi->pdev = pdev;
Chao Fu9298bc72015-01-27 16:27:22 +0530889 dspi->master = master;
890
891 master->transfer = NULL;
892 master->setup = dspi_setup;
893 master->transfer_one_message = dspi_transfer_one_message;
894 master->dev.of_node = pdev->dev.of_node;
Chao Fu349ad662013-08-16 11:08:55 +0800895
Bhuvanchandra DV973fbce2015-01-27 16:27:20 +0530896 master->cleanup = dspi_cleanup;
Kurt Kanzenbach00ac9562017-11-13 08:47:21 +0100897 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
Esben Haabendaldadcf4a2018-06-20 09:34:35 +0200898 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Chao Fu349ad662013-08-16 11:08:55 +0800899
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200900 pdata = dev_get_platdata(&pdev->dev);
901 if (pdata) {
902 master->num_chipselect = pdata->cs_num;
903 master->bus_num = pdata->bus_num;
Chao Fu349ad662013-08-16 11:08:55 +0800904
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200905 dspi->devtype_data = &coldfire_data;
906 } else {
Chao Fu349ad662013-08-16 11:08:55 +0800907
Angelo Dureghelloec7ed772017-10-28 00:23:01 +0200908 ret = of_property_read_u32(np, "spi-num-chipselects", &cs_num);
909 if (ret < 0) {
910 dev_err(&pdev->dev, "can't get spi-num-chipselects\n");
911 goto out_master_put;
912 }
913 master->num_chipselect = cs_num;
914
915 ret = of_property_read_u32(np, "bus-num", &bus_num);
916 if (ret < 0) {
917 dev_err(&pdev->dev, "can't get bus-num\n");
918 goto out_master_put;
919 }
920 master->bus_num = bus_num;
921
922 dspi->devtype_data = of_device_get_match_data(&pdev->dev);
923 if (!dspi->devtype_data) {
924 dev_err(&pdev->dev, "can't get devtype_data\n");
925 ret = -EFAULT;
926 goto out_master_put;
927 }
Haikun Wangd1f4a382015-06-09 19:45:27 +0800928 }
929
Chao Fu349ad662013-08-16 11:08:55 +0800930 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Chao Fu1acbdeb2014-02-12 15:29:05 +0800931 base = devm_ioremap_resource(&pdev->dev, res);
932 if (IS_ERR(base)) {
933 ret = PTR_ERR(base);
Chao Fu349ad662013-08-16 11:08:55 +0800934 goto out_master_put;
935 }
936
Haikun Wangd2233322015-04-24 18:54:47 +0800937 dspi->regmap = devm_regmap_init_mmio_clk(&pdev->dev, NULL, base,
Chao Fu1acbdeb2014-02-12 15:29:05 +0800938 &dspi_regmap_config);
939 if (IS_ERR(dspi->regmap)) {
940 dev_err(&pdev->dev, "failed to init regmap: %ld\n",
941 PTR_ERR(dspi->regmap));
Christophe JAILLETfbad6c22017-02-19 14:19:02 +0100942 ret = PTR_ERR(dspi->regmap);
943 goto out_master_put;
Chao Fu1acbdeb2014-02-12 15:29:05 +0800944 }
945
Yuan Yao5ee67b52016-10-17 18:02:34 +0800946 dspi_init(dspi);
Chao Fu349ad662013-08-16 11:08:55 +0800947 dspi->irq = platform_get_irq(pdev, 0);
948 if (dspi->irq < 0) {
949 dev_err(&pdev->dev, "can't get platform irq\n");
950 ret = dspi->irq;
951 goto out_master_put;
952 }
953
954 ret = devm_request_irq(&pdev->dev, dspi->irq, dspi_interrupt, 0,
955 pdev->name, dspi);
956 if (ret < 0) {
957 dev_err(&pdev->dev, "Unable to attach DSPI interrupt\n");
958 goto out_master_put;
959 }
960
961 dspi->clk = devm_clk_get(&pdev->dev, "dspi");
962 if (IS_ERR(dspi->clk)) {
963 ret = PTR_ERR(dspi->clk);
964 dev_err(&pdev->dev, "unable to get clock\n");
965 goto out_master_put;
966 }
Fabio Estevam1c5ea2b2016-08-21 23:05:30 -0300967 ret = clk_prepare_enable(dspi->clk);
968 if (ret)
969 goto out_master_put;
Chao Fu349ad662013-08-16 11:08:55 +0800970
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530971 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
Nikita Yushchenkocddebdd2017-05-22 16:19:20 +0300972 ret = dspi_request_dma(dspi, res->start);
973 if (ret < 0) {
Sanchayan Maity90ba3702016-11-10 17:49:15 +0530974 dev_err(&pdev->dev, "can't get dma channels\n");
975 goto out_clk_put;
976 }
977 }
978
Bhuvanchandra DV9419b202016-03-22 01:41:52 +0530979 master->max_speed_hz =
980 clk_get_rate(dspi->clk) / dspi->devtype_data->max_clock_factor;
981
Chao Fu349ad662013-08-16 11:08:55 +0800982 init_waitqueue_head(&dspi->waitq);
Axel Lin017145f2014-02-14 12:49:12 +0800983 platform_set_drvdata(pdev, master);
Chao Fu349ad662013-08-16 11:08:55 +0800984
Chao Fu9298bc72015-01-27 16:27:22 +0530985 ret = spi_register_master(master);
Chao Fu349ad662013-08-16 11:08:55 +0800986 if (ret != 0) {
987 dev_err(&pdev->dev, "Problem registering DSPI master\n");
988 goto out_clk_put;
989 }
990
Chao Fu349ad662013-08-16 11:08:55 +0800991 return ret;
992
993out_clk_put:
994 clk_disable_unprepare(dspi->clk);
995out_master_put:
996 spi_master_put(master);
Chao Fu349ad662013-08-16 11:08:55 +0800997
998 return ret;
999}
1000
1001static int dspi_remove(struct platform_device *pdev)
1002{
Axel Lin017145f2014-02-14 12:49:12 +08001003 struct spi_master *master = platform_get_drvdata(pdev);
1004 struct fsl_dspi *dspi = spi_master_get_devdata(master);
Chao Fu349ad662013-08-16 11:08:55 +08001005
1006 /* Disconnect from the SPI framework */
Sanchayan Maity90ba3702016-11-10 17:49:15 +05301007 dspi_release_dma(dspi);
Wei Yongjun05209f42013-10-12 15:15:31 +08001008 clk_disable_unprepare(dspi->clk);
Chao Fu9298bc72015-01-27 16:27:22 +05301009 spi_unregister_master(dspi->master);
Chao Fu349ad662013-08-16 11:08:55 +08001010
1011 return 0;
1012}
1013
1014static struct platform_driver fsl_dspi_driver = {
1015 .driver.name = DRIVER_NAME,
1016 .driver.of_match_table = fsl_dspi_dt_ids,
1017 .driver.owner = THIS_MODULE,
1018 .driver.pm = &dspi_pm,
1019 .probe = dspi_probe,
1020 .remove = dspi_remove,
1021};
1022module_platform_driver(fsl_dspi_driver);
1023
1024MODULE_DESCRIPTION("Freescale DSPI Controller Driver");
Uwe Kleine-Königb444d1d2013-09-10 10:46:33 +02001025MODULE_LICENSE("GPL");
Chao Fu349ad662013-08-16 11:08:55 +08001026MODULE_ALIAS("platform:" DRIVER_NAME);