blob: 29de07f4d219941f36a1c5d120e523b4b0ede626 [file] [log] [blame]
Zhi Wang12d14cc2016-08-30 11:06:17 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Tina Zhang <tina.zhang@intel.com>
31 * Pei Zhang <pei.zhang@intel.com>
32 * Niu Bing <bing.niu@intel.com>
33 * Ping Gao <ping.a.gao@intel.com>
34 * Zhi Wang <zhi.a.wang@intel.com>
35 *
36
37 */
38
39#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080040#include "gvt.h"
41#include "i915_pvinfo.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080042
Zhi Wange39c5ad2016-09-02 13:33:29 +080043/* XXX FIXME i915 has changed PP_XXX definition */
44#define PCH_PP_STATUS _MMIO(0xc7200)
45#define PCH_PP_CONTROL _MMIO(0xc7204)
46#define PCH_PP_ON_DELAYS _MMIO(0xc7208)
47#define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
48#define PCH_PP_DIVISOR _MMIO(0xc7210)
49
Zhi Wang12d14cc2016-08-30 11:06:17 +080050/* Register contains RO bits */
51#define F_RO (1 << 0)
52/* Register contains graphics address */
53#define F_GMADR (1 << 1)
54/* Mode mask registers with high 16 bits as the mask bits */
55#define F_MODE_MASK (1 << 2)
56/* This reg can be accessed by GPU commands */
57#define F_CMD_ACCESS (1 << 3)
58/* This reg has been accessed by a VM */
59#define F_ACCESSED (1 << 4)
60/* This reg has been accessed through GPU commands */
61#define F_CMD_ACCESSED (1 << 5)
62/* This reg could be accessed by unaligned address */
63#define F_UNALIGN (1 << 6)
64
65unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
66{
67 if (IS_BROADWELL(gvt->dev_priv))
68 return D_BDW;
69 else if (IS_SKYLAKE(gvt->dev_priv))
70 return D_SKL;
Xu Hane3476c02017-03-29 10:13:59 +080071 else if (IS_KABYLAKE(gvt->dev_priv))
72 return D_KBL;
Zhi Wang12d14cc2016-08-30 11:06:17 +080073
74 return 0;
75}
76
77bool intel_gvt_match_device(struct intel_gvt *gvt,
78 unsigned long device)
79{
80 return intel_gvt_get_device_type(gvt) & device;
81}
82
Zhi Wange39c5ad2016-09-02 13:33:29 +080083static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
84 void *p_data, unsigned int bytes)
85{
86 memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
87}
88
89static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
90 void *p_data, unsigned int bytes)
91{
92 memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
93}
94
Changbin Du65f9f6f2017-06-06 15:56:09 +080095static struct intel_gvt_mmio_info *find_mmio_info(struct intel_gvt *gvt,
96 unsigned int offset)
97{
98 struct intel_gvt_mmio_info *e;
99
100 hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
101 if (e->offset == offset)
102 return e;
103 }
104 return NULL;
105}
106
Zhi Wang12d14cc2016-08-30 11:06:17 +0800107static int new_mmio_info(struct intel_gvt *gvt,
108 u32 offset, u32 flags, u32 size,
109 u32 addr_mask, u32 ro_mask, u32 device,
Changbin Du65f9f6f2017-06-06 15:56:09 +0800110 gvt_mmio_func read, gvt_mmio_func write)
Zhi Wang12d14cc2016-08-30 11:06:17 +0800111{
112 struct intel_gvt_mmio_info *info, *p;
113 u32 start, end, i;
114
115 if (!intel_gvt_match_device(gvt, device))
116 return 0;
117
118 if (WARN_ON(!IS_ALIGNED(offset, 4)))
119 return -EINVAL;
120
121 start = offset;
122 end = offset + size;
123
124 for (i = start; i < end; i += 4) {
125 info = kzalloc(sizeof(*info), GFP_KERNEL);
126 if (!info)
127 return -ENOMEM;
128
129 info->offset = i;
Changbin Du65f9f6f2017-06-06 15:56:09 +0800130 p = find_mmio_info(gvt, info->offset);
Zhi Wang12d14cc2016-08-30 11:06:17 +0800131 if (p)
132 gvt_err("dup mmio definition offset %x\n",
133 info->offset);
Changbin Dud8d94ba2017-06-06 15:56:10 +0800134
Zhao Yan4ec3dd82017-03-02 15:12:47 +0800135 info->ro_mask = ro_mask;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800136 info->device = device;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800137 info->read = read ? read : intel_vgpu_default_mmio_read;
138 info->write = write ? write : intel_vgpu_default_mmio_write;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800139 gvt->mmio.mmio_attribute[info->offset / 4] = flags;
140 INIT_HLIST_NODE(&info->node);
141 hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
142 }
143 return 0;
144}
145
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400146static int render_mmio_to_ring_id(struct intel_gvt *gvt, unsigned int reg)
147{
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800148 enum intel_engine_id id;
149 struct intel_engine_cs *engine;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400150
151 reg &= ~GENMASK(11, 0);
Zhenyu Wang0fac21e2016-10-20 13:30:33 +0800152 for_each_engine(engine, gvt->dev_priv, id) {
153 if (engine->mmio_base == reg)
154 return id;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400155 }
156 return -1;
157}
158
Zhi Wange39c5ad2016-09-02 13:33:29 +0800159#define offset_to_fence_num(offset) \
160 ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
161
162#define fence_num_to_offset(num) \
163 (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
164
Min Hefd64be62017-02-17 15:02:36 +0800165
166static void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
167{
168 switch (reason) {
169 case GVT_FAILSAFE_UNSUPPORTED_GUEST:
170 pr_err("Detected your guest driver doesn't support GVT-g.\n");
171 break;
Min Hea33fc7a2017-02-17 16:42:38 +0800172 case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
173 pr_err("Graphics resource is not enough for the guest\n");
Min Hefd64be62017-02-17 15:02:36 +0800174 default:
175 break;
176 }
177 pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
178 vgpu->failsafe = true;
179}
180
Zhi Wange39c5ad2016-09-02 13:33:29 +0800181static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
182 unsigned int fence_num, void *p_data, unsigned int bytes)
183{
184 if (fence_num >= vgpu_fence_sz(vgpu)) {
Min Hefd64be62017-02-17 15:02:36 +0800185
186 /* When guest access oob fence regs without access
187 * pv_info first, we treat guest not supporting GVT,
188 * and we will let vgpu enter failsafe mode.
189 */
Zhao, Xindad1be3712017-02-17 14:38:33 +0800190 if (!vgpu->pv_notified)
Min Hefd64be62017-02-17 15:02:36 +0800191 enter_failsafe_mode(vgpu,
192 GVT_FAILSAFE_UNSUPPORTED_GUEST);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800193
194 if (!vgpu->mmio.disable_warn_untrack) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500195 gvt_vgpu_err("found oob fence register access\n");
196 gvt_vgpu_err("total fence %d, access fence %d\n",
197 vgpu_fence_sz(vgpu), fence_num);
Min Hefd64be62017-02-17 15:02:36 +0800198 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800199 memset(p_data, 0, bytes);
Zhao, Xindad1be3712017-02-17 14:38:33 +0800200 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800201 }
202 return 0;
203}
204
205static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
206 void *p_data, unsigned int bytes)
207{
208 int ret;
209
210 ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
211 p_data, bytes);
212 if (ret)
213 return ret;
214 read_vreg(vgpu, off, p_data, bytes);
215 return 0;
216}
217
218static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
219 void *p_data, unsigned int bytes)
220{
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800221 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800222 unsigned int fence_num = offset_to_fence_num(off);
223 int ret;
224
225 ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
226 if (ret)
227 return ret;
228 write_vreg(vgpu, off, p_data, bytes);
229
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800230 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800231 intel_vgpu_write_fence(vgpu, fence_num,
232 vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +0800233 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800234 return 0;
235}
236
237#define CALC_MODE_MASK_REG(old, new) \
238 (((new) & GENMASK(31, 16)) \
239 | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
240 | ((new) & ((new) >> 16))))
241
242static int mul_force_wake_write(struct intel_vgpu *vgpu,
243 unsigned int offset, void *p_data, unsigned int bytes)
244{
245 u32 old, new;
246 uint32_t ack_reg_offset;
247
248 old = vgpu_vreg(vgpu, offset);
249 new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
250
Xu Hane3476c02017-03-29 10:13:59 +0800251 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
252 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +0800253 switch (offset) {
254 case FORCEWAKE_RENDER_GEN9_REG:
255 ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
256 break;
257 case FORCEWAKE_BLITTER_GEN9_REG:
258 ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
259 break;
260 case FORCEWAKE_MEDIA_GEN9_REG:
261 ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
262 break;
263 default:
264 /*should not hit here*/
Tina Zhang695fbc02017-03-10 04:26:53 -0500265 gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
Changbin Du39762ad2016-12-27 13:25:06 +0800266 return -EINVAL;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800267 }
268 } else {
269 ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
270 }
271
272 vgpu_vreg(vgpu, offset) = new;
273 vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
274 return 0;
275}
276
277static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Changbin Duc34eaa82017-01-13 11:16:03 +0800278 void *p_data, unsigned int bytes)
Zhi Wange39c5ad2016-09-02 13:33:29 +0800279{
Changbin Duc34eaa82017-01-13 11:16:03 +0800280 unsigned int engine_mask = 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800281 u32 data;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800282
Ping Gao40d24282016-10-26 09:38:50 +0800283 write_vreg(vgpu, offset, p_data, bytes);
Zhi Wange39c5ad2016-09-02 13:33:29 +0800284 data = vgpu_vreg(vgpu, offset);
285
286 if (data & GEN6_GRDOM_FULL) {
287 gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
Changbin Duc34eaa82017-01-13 11:16:03 +0800288 engine_mask = ALL_ENGINES;
289 } else {
290 if (data & GEN6_GRDOM_RENDER) {
291 gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
292 engine_mask |= (1 << RCS);
293 }
294 if (data & GEN6_GRDOM_MEDIA) {
295 gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
296 engine_mask |= (1 << VCS);
297 }
298 if (data & GEN6_GRDOM_BLT) {
299 gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
300 engine_mask |= (1 << BCS);
301 }
302 if (data & GEN6_GRDOM_VECS) {
303 gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
304 engine_mask |= (1 << VECS);
305 }
306 if (data & GEN8_GRDOM_MEDIA2) {
307 gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
308 if (HAS_BSD2(vgpu->gvt->dev_priv))
309 engine_mask |= (1 << VCS2);
310 }
Zhi Wange39c5ad2016-09-02 13:33:29 +0800311 }
Changbin Duc34eaa82017-01-13 11:16:03 +0800312
313 intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
314
315 return 0;
Zhi Wange39c5ad2016-09-02 13:33:29 +0800316}
317
Zhi Wang04d348a2016-04-25 18:28:56 -0400318static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
319 void *p_data, unsigned int bytes)
320{
321 return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
322}
323
324static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
325 void *p_data, unsigned int bytes)
326{
327 return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
328}
329
330static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
331 unsigned int offset, void *p_data, unsigned int bytes)
332{
333 write_vreg(vgpu, offset, p_data, bytes);
334
335 if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
336 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_ON;
337 vgpu_vreg(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
338 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
339 vgpu_vreg(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
340
341 } else
342 vgpu_vreg(vgpu, PCH_PP_STATUS) &=
343 ~(PP_ON | PP_SEQUENCE_POWER_DOWN
344 | PP_CYCLE_DELAY_ACTIVE);
345 return 0;
346}
347
348static int transconf_mmio_write(struct intel_vgpu *vgpu,
349 unsigned int offset, void *p_data, unsigned int bytes)
350{
351 write_vreg(vgpu, offset, p_data, bytes);
352
353 if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
354 vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
355 else
356 vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
357 return 0;
358}
359
360static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
361 void *p_data, unsigned int bytes)
362{
363 write_vreg(vgpu, offset, p_data, bytes);
364
365 if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
366 vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
367 else
368 vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
369
370 if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
371 vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
372 else
373 vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
374
375 return 0;
376}
377
378static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
379 void *p_data, unsigned int bytes)
380{
381 *(u32 *)p_data = (1 << 17);
382 return 0;
383}
384
385static int dpy_reg_mmio_read_2(struct intel_vgpu *vgpu, unsigned int offset,
386 void *p_data, unsigned int bytes)
387{
388 *(u32 *)p_data = 3;
389 return 0;
390}
391
392static int dpy_reg_mmio_read_3(struct intel_vgpu *vgpu, unsigned int offset,
393 void *p_data, unsigned int bytes)
394{
395 *(u32 *)p_data = (0x2f << 16);
396 return 0;
397}
398
399static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
400 void *p_data, unsigned int bytes)
401{
402 u32 data;
403
404 write_vreg(vgpu, offset, p_data, bytes);
405 data = vgpu_vreg(vgpu, offset);
406
407 if (data & PIPECONF_ENABLE)
408 vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
409 else
410 vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
411 intel_gvt_check_vblank_emulation(vgpu->gvt);
412 return 0;
413}
414
Zhao Yane6cedfe2017-02-21 10:38:53 +0800415/* ascendingly sorted */
416static i915_reg_t force_nonpriv_white_list[] = {
417 GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
418 GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
419 GEN8_CS_CHICKEN1,//_MMIO(0x2580)
420 _MMIO(0x2690),
421 _MMIO(0x2694),
422 _MMIO(0x2698),
423 _MMIO(0x4de0),
424 _MMIO(0x4de4),
425 _MMIO(0x4dfc),
426 GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
427 _MMIO(0x7014),
428 HDC_CHICKEN0,//_MMIO(0x7300)
429 GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
430 _MMIO(0x7700),
431 _MMIO(0x7704),
432 _MMIO(0x7708),
433 _MMIO(0x770c),
434 _MMIO(0xb110),
435 GEN8_L3SQCREG4,//_MMIO(0xb118)
436 _MMIO(0xe100),
437 _MMIO(0xe18c),
438 _MMIO(0xe48c),
439 _MMIO(0xe5f4),
440};
441
442/* a simple bsearch */
443static inline bool in_whitelist(unsigned int reg)
444{
445 int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
446 i915_reg_t *array = force_nonpriv_white_list;
447
448 while (left < right) {
449 int mid = (left + right)/2;
450
451 if (reg > array[mid].reg)
452 left = mid + 1;
453 else if (reg < array[mid].reg)
454 right = mid;
455 else
456 return true;
457 }
458 return false;
459}
460
461static int force_nonpriv_write(struct intel_vgpu *vgpu,
462 unsigned int offset, void *p_data, unsigned int bytes)
463{
464 u32 reg_nonpriv = *(u32 *)p_data;
465 int ret = -EINVAL;
466
467 if ((bytes != 4) || ((offset & (bytes - 1)) != 0)) {
468 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
469 vgpu->id, offset, bytes);
470 return ret;
471 }
472
473 if (in_whitelist(reg_nonpriv)) {
474 ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
475 bytes);
476 } else {
477 gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x\n",
478 vgpu->id, reg_nonpriv);
479 }
480 return ret;
481}
482
Zhi Wang04d348a2016-04-25 18:28:56 -0400483static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
484 void *p_data, unsigned int bytes)
485{
486 write_vreg(vgpu, offset, p_data, bytes);
487
488 if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
489 vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
490 } else {
491 vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
492 if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
493 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E))
494 &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
495 }
496 return 0;
497}
498
499static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
500 unsigned int offset, void *p_data, unsigned int bytes)
501{
502 vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
503 return 0;
504}
505
506#define FDI_LINK_TRAIN_PATTERN1 0
507#define FDI_LINK_TRAIN_PATTERN2 1
508
509static int fdi_auto_training_started(struct intel_vgpu *vgpu)
510{
511 u32 ddi_buf_ctl = vgpu_vreg(vgpu, DDI_BUF_CTL(PORT_E));
512 u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
513 u32 tx_ctl = vgpu_vreg(vgpu, DP_TP_CTL(PORT_E));
514
515 if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
516 (rx_ctl & FDI_RX_ENABLE) &&
517 (rx_ctl & FDI_AUTO_TRAINING) &&
518 (tx_ctl & DP_TP_CTL_ENABLE) &&
519 (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
520 return 1;
521 else
522 return 0;
523}
524
525static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
526 enum pipe pipe, unsigned int train_pattern)
527{
528 i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
529 unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
530 unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
531 unsigned int fdi_iir_check_bits;
532
533 fdi_rx_imr = FDI_RX_IMR(pipe);
534 fdi_tx_ctl = FDI_TX_CTL(pipe);
535 fdi_rx_ctl = FDI_RX_CTL(pipe);
536
537 if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
538 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
539 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
540 fdi_iir_check_bits = FDI_RX_BIT_LOCK;
541 } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
542 fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
543 fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
544 fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
545 } else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500546 gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
Zhi Wang04d348a2016-04-25 18:28:56 -0400547 return -EINVAL;
548 }
549
550 fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
551 fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
552
553 /* If imr bit has been masked */
554 if (vgpu_vreg(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
555 return 0;
556
557 if (((vgpu_vreg(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
558 == fdi_tx_check_bits)
559 && ((vgpu_vreg(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
560 == fdi_rx_check_bits))
561 return 1;
562 else
563 return 0;
564}
565
566#define INVALID_INDEX (~0U)
567
568static unsigned int calc_index(unsigned int offset, unsigned int start,
569 unsigned int next, unsigned int end, i915_reg_t i915_end)
570{
571 unsigned int range = next - start;
572
573 if (!end)
574 end = i915_mmio_reg_offset(i915_end);
575 if (offset < start || offset > end)
576 return INVALID_INDEX;
577 offset -= start;
578 return offset / range;
579}
580
581#define FDI_RX_CTL_TO_PIPE(offset) \
582 calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
583
584#define FDI_TX_CTL_TO_PIPE(offset) \
585 calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
586
587#define FDI_RX_IMR_TO_PIPE(offset) \
588 calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
589
590static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
591 unsigned int offset, void *p_data, unsigned int bytes)
592{
593 i915_reg_t fdi_rx_iir;
594 unsigned int index;
595 int ret;
596
597 if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
598 index = FDI_RX_CTL_TO_PIPE(offset);
599 else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
600 index = FDI_TX_CTL_TO_PIPE(offset);
601 else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
602 index = FDI_RX_IMR_TO_PIPE(offset);
603 else {
Tina Zhang695fbc02017-03-10 04:26:53 -0500604 gvt_vgpu_err("Unsupport registers %x\n", offset);
Zhi Wang04d348a2016-04-25 18:28:56 -0400605 return -EINVAL;
606 }
607
608 write_vreg(vgpu, offset, p_data, bytes);
609
610 fdi_rx_iir = FDI_RX_IIR(index);
611
612 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
613 if (ret < 0)
614 return ret;
615 if (ret)
616 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
617
618 ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
619 if (ret < 0)
620 return ret;
621 if (ret)
622 vgpu_vreg(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
623
624 if (offset == _FDI_RXA_CTL)
625 if (fdi_auto_training_started(vgpu))
626 vgpu_vreg(vgpu, DP_TP_STATUS(PORT_E)) |=
627 DP_TP_STATUS_AUTOTRAIN_DONE;
628 return 0;
629}
630
631#define DP_TP_CTL_TO_PORT(offset) \
632 calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
633
634static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
635 void *p_data, unsigned int bytes)
636{
637 i915_reg_t status_reg;
638 unsigned int index;
639 u32 data;
640
641 write_vreg(vgpu, offset, p_data, bytes);
642
643 index = DP_TP_CTL_TO_PORT(offset);
644 data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
645 if (data == 0x2) {
646 status_reg = DP_TP_STATUS(index);
647 vgpu_vreg(vgpu, status_reg) |= (1 << 25);
648 }
649 return 0;
650}
651
652static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
653 unsigned int offset, void *p_data, unsigned int bytes)
654{
655 u32 reg_val;
656 u32 sticky_mask;
657
658 reg_val = *((u32 *)p_data);
659 sticky_mask = GENMASK(27, 26) | (1 << 24);
660
661 vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
662 (vgpu_vreg(vgpu, offset) & sticky_mask);
663 vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
664 return 0;
665}
666
667static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
668 unsigned int offset, void *p_data, unsigned int bytes)
669{
670 u32 data;
671
672 write_vreg(vgpu, offset, p_data, bytes);
673 data = vgpu_vreg(vgpu, offset);
674
675 if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
676 vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
677 return 0;
678}
679
680static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
681 unsigned int offset, void *p_data, unsigned int bytes)
682{
683 u32 data;
684
685 write_vreg(vgpu, offset, p_data, bytes);
686 data = vgpu_vreg(vgpu, offset);
687
688 if (data & FDI_MPHY_IOSFSB_RESET_CTL)
689 vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
690 else
691 vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
692 return 0;
693}
694
695#define DSPSURF_TO_PIPE(offset) \
696 calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
697
698static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
699 void *p_data, unsigned int bytes)
700{
701 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
702 unsigned int index = DSPSURF_TO_PIPE(offset);
703 i915_reg_t surflive_reg = DSPSURFLIVE(index);
704 int flip_event[] = {
705 [PIPE_A] = PRIMARY_A_FLIP_DONE,
706 [PIPE_B] = PRIMARY_B_FLIP_DONE,
707 [PIPE_C] = PRIMARY_C_FLIP_DONE,
708 };
709
710 write_vreg(vgpu, offset, p_data, bytes);
711 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
712
713 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
714 return 0;
715}
716
717#define SPRSURF_TO_PIPE(offset) \
718 calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
719
720static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
721 void *p_data, unsigned int bytes)
722{
723 unsigned int index = SPRSURF_TO_PIPE(offset);
724 i915_reg_t surflive_reg = SPRSURFLIVE(index);
725 int flip_event[] = {
726 [PIPE_A] = SPRITE_A_FLIP_DONE,
727 [PIPE_B] = SPRITE_B_FLIP_DONE,
728 [PIPE_C] = SPRITE_C_FLIP_DONE,
729 };
730
731 write_vreg(vgpu, offset, p_data, bytes);
732 vgpu_vreg(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
733
734 set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
735 return 0;
736}
737
738static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
739 unsigned int reg)
740{
741 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
742 enum intel_gvt_event_type event;
743
744 if (reg == _DPA_AUX_CH_CTL)
745 event = AUX_CHANNEL_A;
746 else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
747 event = AUX_CHANNEL_B;
748 else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
749 event = AUX_CHANNEL_C;
750 else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
751 event = AUX_CHANNEL_D;
752 else {
753 WARN_ON(true);
754 return -EINVAL;
755 }
756
757 intel_vgpu_trigger_virtual_event(vgpu, event);
758 return 0;
759}
760
761static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
762 unsigned int reg, int len, bool data_valid)
763{
764 /* mark transaction done */
765 value |= DP_AUX_CH_CTL_DONE;
766 value &= ~DP_AUX_CH_CTL_SEND_BUSY;
767 value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
768
769 if (data_valid)
770 value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
771 else
772 value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
773
774 /* message size */
775 value &= ~(0xf << 20);
776 value |= (len << 20);
777 vgpu_vreg(vgpu, reg) = value;
778
779 if (value & DP_AUX_CH_CTL_INTERRUPT)
780 return trigger_aux_channel_interrupt(vgpu, reg);
781 return 0;
782}
783
784static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
785 uint8_t t)
786{
787 if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
788 /* training pattern 1 for CR */
789 /* set LANE0_CR_DONE, LANE1_CR_DONE */
790 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
791 /* set LANE2_CR_DONE, LANE3_CR_DONE */
792 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
793 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
794 DPCD_TRAINING_PATTERN_2) {
795 /* training pattern 2 for EQ */
796 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
797 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
798 dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
799 /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
800 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
801 dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
802 /* set INTERLANE_ALIGN_DONE */
803 dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
804 DPCD_INTERLANE_ALIGN_DONE;
805 } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
806 DPCD_LINK_TRAINING_DISABLED) {
807 /* finish link training */
808 /* set sink status as synchronized */
809 dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
810 }
811}
812
813#define _REG_HSW_DP_AUX_CH_CTL(dp) \
814 ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
815
816#define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
817
818#define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
819
820#define dpy_is_valid_port(port) \
821 (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
822
823static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
824 unsigned int offset, void *p_data, unsigned int bytes)
825{
826 struct intel_vgpu_display *display = &vgpu->display;
827 int msg, addr, ctrl, op, len;
828 int port_index = OFFSET_TO_DP_AUX_PORT(offset);
829 struct intel_vgpu_dpcd_data *dpcd = NULL;
830 struct intel_vgpu_port *port = NULL;
831 u32 data;
832
833 if (!dpy_is_valid_port(port_index)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500834 gvt_vgpu_err("Unsupported DP port access!\n");
Zhi Wang04d348a2016-04-25 18:28:56 -0400835 return 0;
836 }
837
838 write_vreg(vgpu, offset, p_data, bytes);
839 data = vgpu_vreg(vgpu, offset);
840
Xu Hane3476c02017-03-29 10:13:59 +0800841 if ((IS_SKYLAKE(vgpu->gvt->dev_priv)
842 || IS_KABYLAKE(vgpu->gvt->dev_priv))
843 && offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
Zhi Wang04d348a2016-04-25 18:28:56 -0400844 /* SKL DPB/C/D aux ctl register changed */
845 return 0;
846 } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
847 offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
848 /* write to the data registers */
849 return 0;
850 }
851
852 if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
853 /* just want to clear the sticky bits */
854 vgpu_vreg(vgpu, offset) = 0;
855 return 0;
856 }
857
858 port = &display->ports[port_index];
859 dpcd = port->dpcd;
860
861 /* read out message from DATA1 register */
862 msg = vgpu_vreg(vgpu, offset + 4);
863 addr = (msg >> 8) & 0xffff;
864 ctrl = (msg >> 24) & 0xff;
865 len = msg & 0xff;
866 op = ctrl >> 4;
867
868 if (op == GVT_AUX_NATIVE_WRITE) {
869 int t;
870 uint8_t buf[16];
871
872 if ((addr + len + 1) >= DPCD_SIZE) {
873 /*
874 * Write request exceeds what we supported,
875 * DCPD spec: When a Source Device is writing a DPCD
876 * address not supported by the Sink Device, the Sink
877 * Device shall reply with AUX NACK and “M” equal to
878 * zero.
879 */
880
881 /* NAK the write */
882 vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
883 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
884 return 0;
885 }
886
887 /*
888 * Write request format: (command + address) occupies
889 * 3 bytes, followed by (len + 1) bytes of data.
890 */
891 if (WARN_ON((len + 4) > AUX_BURST_SIZE))
892 return -EINVAL;
893
894 /* unpack data from vreg to buf */
895 for (t = 0; t < 4; t++) {
896 u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
897
898 buf[t * 4] = (r >> 24) & 0xff;
899 buf[t * 4 + 1] = (r >> 16) & 0xff;
900 buf[t * 4 + 2] = (r >> 8) & 0xff;
901 buf[t * 4 + 3] = r & 0xff;
902 }
903
904 /* write to virtual DPCD */
905 if (dpcd && dpcd->data_valid) {
906 for (t = 0; t <= len; t++) {
907 int p = addr + t;
908
909 dpcd->data[p] = buf[t];
910 /* check for link training */
911 if (p == DPCD_TRAINING_PATTERN_SET)
912 dp_aux_ch_ctl_link_training(dpcd,
913 buf[t]);
914 }
915 }
916
917 /* ACK the write */
918 vgpu_vreg(vgpu, offset + 4) = 0;
919 dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
920 dpcd && dpcd->data_valid);
921 return 0;
922 }
923
924 if (op == GVT_AUX_NATIVE_READ) {
925 int idx, i, ret = 0;
926
927 if ((addr + len + 1) >= DPCD_SIZE) {
928 /*
929 * read request exceeds what we supported
930 * DPCD spec: A Sink Device receiving a Native AUX CH
931 * read request for an unsupported DPCD address must
932 * reply with an AUX ACK and read data set equal to
933 * zero instead of replying with AUX NACK.
934 */
935
936 /* ACK the READ*/
937 vgpu_vreg(vgpu, offset + 4) = 0;
938 vgpu_vreg(vgpu, offset + 8) = 0;
939 vgpu_vreg(vgpu, offset + 12) = 0;
940 vgpu_vreg(vgpu, offset + 16) = 0;
941 vgpu_vreg(vgpu, offset + 20) = 0;
942
943 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
944 true);
945 return 0;
946 }
947
948 for (idx = 1; idx <= 5; idx++) {
949 /* clear the data registers */
950 vgpu_vreg(vgpu, offset + 4 * idx) = 0;
951 }
952
953 /*
954 * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
955 */
956 if (WARN_ON((len + 2) > AUX_BURST_SIZE))
957 return -EINVAL;
958
959 /* read from virtual DPCD to vreg */
960 /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
961 if (dpcd && dpcd->data_valid) {
962 for (i = 1; i <= (len + 1); i++) {
963 int t;
964
965 t = dpcd->data[addr + i - 1];
966 t <<= (24 - 8 * (i % 4));
967 ret |= t;
968
969 if ((i % 4 == 3) || (i == (len + 1))) {
970 vgpu_vreg(vgpu, offset +
971 (i / 4 + 1) * 4) = ret;
972 ret = 0;
973 }
974 }
975 }
976 dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
977 dpcd && dpcd->data_valid);
978 return 0;
979 }
980
981 /* i2c transaction starts */
982 intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
983
984 if (data & DP_AUX_CH_CTL_INTERRUPT)
985 trigger_aux_channel_interrupt(vgpu, offset);
986 return 0;
987}
988
Pei Zhang975629c2017-03-20 23:49:19 +0800989static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
990 void *p_data, unsigned int bytes)
991{
992 *(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
993 write_vreg(vgpu, offset, p_data, bytes);
994 return 0;
995}
996
Zhi Wang04d348a2016-04-25 18:28:56 -0400997static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
998 void *p_data, unsigned int bytes)
999{
1000 bool vga_disable;
1001
1002 write_vreg(vgpu, offset, p_data, bytes);
1003 vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
1004
1005 gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
1006 vga_disable ? "Disable" : "Enable");
1007 return 0;
1008}
1009
1010static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
1011 unsigned int sbi_offset)
1012{
1013 struct intel_vgpu_display *display = &vgpu->display;
1014 int num = display->sbi.number;
1015 int i;
1016
1017 for (i = 0; i < num; ++i)
1018 if (display->sbi.registers[i].offset == sbi_offset)
1019 break;
1020
1021 if (i == num)
1022 return 0;
1023
1024 return display->sbi.registers[i].value;
1025}
1026
1027static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
1028 unsigned int offset, u32 value)
1029{
1030 struct intel_vgpu_display *display = &vgpu->display;
1031 int num = display->sbi.number;
1032 int i;
1033
1034 for (i = 0; i < num; ++i) {
1035 if (display->sbi.registers[i].offset == offset)
1036 break;
1037 }
1038
1039 if (i == num) {
1040 if (num == SBI_REG_MAX) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001041 gvt_vgpu_err("SBI caching meets maximum limits\n");
Zhi Wang04d348a2016-04-25 18:28:56 -04001042 return;
1043 }
1044 display->sbi.number++;
1045 }
1046
1047 display->sbi.registers[i].offset = offset;
1048 display->sbi.registers[i].value = value;
1049}
1050
1051static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1052 void *p_data, unsigned int bytes)
1053{
1054 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1055 SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
1056 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1057 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1058 vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
1059 sbi_offset);
1060 }
1061 read_vreg(vgpu, offset, p_data, bytes);
1062 return 0;
1063}
1064
Nicolas Iooss3e70c5d2016-12-26 14:52:23 +01001065static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang04d348a2016-04-25 18:28:56 -04001066 void *p_data, unsigned int bytes)
1067{
1068 u32 data;
1069
1070 write_vreg(vgpu, offset, p_data, bytes);
1071 data = vgpu_vreg(vgpu, offset);
1072
1073 data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
1074 data |= SBI_READY;
1075
1076 data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
1077 data |= SBI_RESPONSE_SUCCESS;
1078
1079 vgpu_vreg(vgpu, offset) = data;
1080
1081 if (((vgpu_vreg(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
1082 SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
1083 unsigned int sbi_offset = (vgpu_vreg(vgpu, SBI_ADDR) &
1084 SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
1085
1086 write_virtual_sbi_register(vgpu, sbi_offset,
1087 vgpu_vreg(vgpu, SBI_DATA));
1088 }
1089 return 0;
1090}
1091
Zhi Wange39c5ad2016-09-02 13:33:29 +08001092#define _vgtif_reg(x) \
1093 (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
1094
1095static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
1096 void *p_data, unsigned int bytes)
1097{
1098 bool invalid_read = false;
1099
1100 read_vreg(vgpu, offset, p_data, bytes);
1101
1102 switch (offset) {
1103 case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
1104 if (offset + bytes > _vgtif_reg(vgt_id) + 4)
1105 invalid_read = true;
1106 break;
1107 case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
1108 _vgtif_reg(avail_rs.fence_num):
1109 if (offset + bytes >
1110 _vgtif_reg(avail_rs.fence_num) + 4)
1111 invalid_read = true;
1112 break;
1113 case 0x78010: /* vgt_caps */
1114 case 0x7881c:
1115 break;
1116 default:
1117 invalid_read = true;
1118 break;
1119 }
1120 if (invalid_read)
Tina Zhang695fbc02017-03-10 04:26:53 -05001121 gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001122 offset, bytes, *(u32 *)p_data);
Min Hefd64be62017-02-17 15:02:36 +08001123 vgpu->pv_notified = true;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001124 return 0;
1125}
1126
1127static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
1128{
1129 int ret = 0;
1130
1131 switch (notification) {
1132 case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
1133 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 3);
1134 break;
1135 case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
1136 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 3);
1137 break;
1138 case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
1139 ret = intel_vgpu_g2v_create_ppgtt_mm(vgpu, 4);
1140 break;
1141 case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
1142 ret = intel_vgpu_g2v_destroy_ppgtt_mm(vgpu, 4);
1143 break;
1144 case VGT_G2V_EXECLIST_CONTEXT_CREATE:
1145 case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
1146 case 1: /* Remove this in guest driver. */
1147 break;
1148 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001149 gvt_vgpu_err("Invalid PV notification %d\n", notification);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001150 }
1151 return ret;
1152}
1153
Zhi Wang04d348a2016-04-25 18:28:56 -04001154static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
1155{
1156 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1157 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
1158 char *env[3] = {NULL, NULL, NULL};
1159 char vmid_str[20];
1160 char display_ready_str[20];
1161
Takashi Iwaid8e9b2b2017-02-20 14:58:25 +01001162 snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
Zhi Wang04d348a2016-04-25 18:28:56 -04001163 env[0] = display_ready_str;
1164
1165 snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
1166 env[1] = vmid_str;
1167
1168 return kobject_uevent_env(kobj, KOBJ_ADD, env);
1169}
1170
Zhi Wange39c5ad2016-09-02 13:33:29 +08001171static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1172 void *p_data, unsigned int bytes)
1173{
1174 u32 data;
1175 int ret;
1176
1177 write_vreg(vgpu, offset, p_data, bytes);
1178 data = vgpu_vreg(vgpu, offset);
1179
1180 switch (offset) {
1181 case _vgtif_reg(display_ready):
Zhi Wang04d348a2016-04-25 18:28:56 -04001182 send_display_ready_uevent(vgpu, data ? 1 : 0);
1183 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001184 case _vgtif_reg(g2v_notify):
1185 ret = handle_g2v_notification(vgpu, data);
1186 break;
1187 /* add xhot and yhot to handled list to avoid error log */
1188 case 0x78830:
1189 case 0x78834:
1190 case _vgtif_reg(pdp[0].lo):
1191 case _vgtif_reg(pdp[0].hi):
1192 case _vgtif_reg(pdp[1].lo):
1193 case _vgtif_reg(pdp[1].hi):
1194 case _vgtif_reg(pdp[2].lo):
1195 case _vgtif_reg(pdp[2].hi):
1196 case _vgtif_reg(pdp[3].lo):
1197 case _vgtif_reg(pdp[3].hi):
1198 case _vgtif_reg(execlist_context_descriptor_lo):
1199 case _vgtif_reg(execlist_context_descriptor_hi):
1200 break;
Min Hea33fc7a2017-02-17 16:42:38 +08001201 case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
1202 enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
1203 break;
Zhi Wange39c5ad2016-09-02 13:33:29 +08001204 default:
Tina Zhang695fbc02017-03-10 04:26:53 -05001205 gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
Zhi Wange39c5ad2016-09-02 13:33:29 +08001206 offset, bytes, data);
1207 break;
1208 }
1209 return 0;
1210}
1211
Zhi Wang04d348a2016-04-25 18:28:56 -04001212static int pf_write(struct intel_vgpu *vgpu,
1213 unsigned int offset, void *p_data, unsigned int bytes)
1214{
1215 u32 val = *(u32 *)p_data;
1216
1217 if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
1218 offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
1219 offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
1220 WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
1221 vgpu->id);
1222 return 0;
1223 }
1224
1225 return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
1226}
1227
1228static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
1229 unsigned int offset, void *p_data, unsigned int bytes)
1230{
1231 write_vreg(vgpu, offset, p_data, bytes);
1232
1233 if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_ENABLE_REQUEST)
1234 vgpu_vreg(vgpu, offset) |= HSW_PWR_WELL_STATE_ENABLED;
1235 else
1236 vgpu_vreg(vgpu, offset) &= ~HSW_PWR_WELL_STATE_ENABLED;
1237 return 0;
1238}
1239
Zhi Wange39c5ad2016-09-02 13:33:29 +08001240static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
1241 unsigned int offset, void *p_data, unsigned int bytes)
1242{
1243 write_vreg(vgpu, offset, p_data, bytes);
1244
1245 if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
1246 vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
1247 return 0;
1248}
1249
1250static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
1251 void *p_data, unsigned int bytes)
1252{
Ping Gao5f399f12016-10-27 14:46:40 +08001253 u32 mode;
1254
1255 write_vreg(vgpu, offset, p_data, bytes);
1256 mode = vgpu_vreg(vgpu, offset);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001257
1258 if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
1259 WARN_ONCE(1, "VM(%d): iGVT-g doesn't supporte GuC\n",
1260 vgpu->id);
1261 return 0;
1262 }
1263
1264 return 0;
1265}
1266
1267static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
1268 void *p_data, unsigned int bytes)
1269{
1270 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1271 u32 trtte = *(u32 *)p_data;
1272
1273 if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
1274 WARN(1, "VM(%d): Use physical address for TRTT!\n",
1275 vgpu->id);
1276 return -EINVAL;
1277 }
1278 write_vreg(vgpu, offset, p_data, bytes);
1279 /* TRTTE is not per-context */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001280
1281 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001282 I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001283 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001284
1285 return 0;
1286}
1287
1288static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
1289 void *p_data, unsigned int bytes)
1290{
1291 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1292 u32 val = *(u32 *)p_data;
1293
1294 if (val & 1) {
1295 /* unblock hw logic */
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001296 mmio_hw_access_pre(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001297 I915_WRITE(_MMIO(offset), val);
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001298 mmio_hw_access_post(dev_priv);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001299 }
1300 write_vreg(vgpu, offset, p_data, bytes);
1301 return 0;
1302}
1303
Zhi Wang04d348a2016-04-25 18:28:56 -04001304static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
1305 void *p_data, unsigned int bytes)
1306{
1307 u32 v = 0;
1308
1309 if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
1310 v |= (1 << 0);
1311
1312 if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
1313 v |= (1 << 8);
1314
1315 if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
1316 v |= (1 << 16);
1317
1318 if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
1319 v |= (1 << 24);
1320
1321 vgpu_vreg(vgpu, offset) = v;
1322
1323 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1324}
1325
1326static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
1327 void *p_data, unsigned int bytes)
1328{
1329 u32 value = *(u32 *)p_data;
1330 u32 cmd = value & 0xff;
1331 u32 *data0 = &vgpu_vreg(vgpu, GEN6_PCODE_DATA);
1332
1333 switch (cmd) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001334 case GEN9_PCODE_READ_MEM_LATENCY:
Xu Hane3476c02017-03-29 10:13:59 +08001335 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1336 || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
Weinan Li8bcd7c12017-02-24 17:07:38 +08001337 /**
1338 * "Read memory latency" command on gen9.
1339 * Below memory latency values are read
1340 * from skylake platform.
1341 */
1342 if (!*data0)
1343 *data0 = 0x1e1a1100;
1344 else
1345 *data0 = 0x61514b3d;
1346 }
Zhi Wang04d348a2016-04-25 18:28:56 -04001347 break;
Weinan Lid8a355b2017-02-22 11:03:24 +08001348 case SKL_PCODE_CDCLK_CONTROL:
Xu Hane3476c02017-03-29 10:13:59 +08001349 if (IS_SKYLAKE(vgpu->gvt->dev_priv)
1350 || IS_KABYLAKE(vgpu->gvt->dev_priv))
Weinan Li8bcd7c12017-02-24 17:07:38 +08001351 *data0 = SKL_CDCLK_READY_FOR_CHANGE;
Weinan Lid8a355b2017-02-22 11:03:24 +08001352 break;
Weinan Li8bcd7c12017-02-24 17:07:38 +08001353 case GEN6_PCODE_READ_RC6VIDS:
Zhi Wang04d348a2016-04-25 18:28:56 -04001354 *data0 |= 0x1;
1355 break;
1356 }
1357
1358 gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
1359 vgpu->id, value, *data0);
Weinan Lid8a355b2017-02-22 11:03:24 +08001360 /**
1361 * PCODE_READY clear means ready for pcode read/write,
1362 * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
1363 * always emulate as pcode read/write success and ready for access
1364 * anytime, since we don't touch real physical registers here.
1365 */
1366 value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
Zhi Wang04d348a2016-04-25 18:28:56 -04001367 return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
1368}
1369
1370static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
1371 unsigned int offset, void *p_data, unsigned int bytes)
1372{
1373 u32 v = *(u32 *)p_data;
1374
1375 v &= (1 << 31) | (1 << 29) | (1 << 9) |
1376 (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
1377 v |= (v >> 1);
1378
1379 return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
1380}
1381
1382static int skl_misc_ctl_write(struct intel_vgpu *vgpu, unsigned int offset,
1383 void *p_data, unsigned int bytes)
1384{
1385 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1386 i915_reg_t reg = {.reg = offset};
1387
1388 switch (offset) {
1389 case 0x4ddc:
1390 vgpu_vreg(vgpu, offset) = 0x8000003c;
Ping Gaod4362222016-10-28 10:21:45 +08001391 /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001392 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001393 break;
1394 case 0x42080:
1395 vgpu_vreg(vgpu, offset) = 0x8000;
Ping Gaod4362222016-10-28 10:21:45 +08001396 /* WaCompressedResourceDisplayNewHashMode:skl */
Jani Nikula955c1dd2016-11-16 12:13:59 +02001397 I915_WRITE(reg, vgpu_vreg(vgpu, offset));
Zhi Wang04d348a2016-04-25 18:28:56 -04001398 break;
1399 default:
1400 return -EINVAL;
1401 }
1402
Zhi Wang04d348a2016-04-25 18:28:56 -04001403 return 0;
1404}
1405
1406static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
1407 void *p_data, unsigned int bytes)
1408{
1409 u32 v = *(u32 *)p_data;
1410
1411 /* other bits are MBZ. */
1412 v &= (1 << 31) | (1 << 30);
1413 v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
1414
1415 vgpu_vreg(vgpu, offset) = v;
1416
1417 return 0;
1418}
1419
1420static int ring_timestamp_mmio_read(struct intel_vgpu *vgpu,
1421 unsigned int offset, void *p_data, unsigned int bytes)
1422{
1423 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1424
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001425 mmio_hw_access_pre(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001426 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001427 mmio_hw_access_post(dev_priv);
Zhi Wang04d348a2016-04-25 18:28:56 -04001428 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1429}
1430
Weinan Li23ce0592017-05-19 23:48:34 +08001431static int instdone_mmio_read(struct intel_vgpu *vgpu,
1432 unsigned int offset, void *p_data, unsigned int bytes)
1433{
1434 struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
1435
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001436 mmio_hw_access_pre(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001437 vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
Chuanxiao Dong9b7bd652017-06-02 15:34:23 +08001438 mmio_hw_access_post(dev_priv);
Weinan Li23ce0592017-05-19 23:48:34 +08001439 return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
1440}
1441
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001442static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1443 void *p_data, unsigned int bytes)
1444{
1445 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1446 struct intel_vgpu_execlist *execlist;
1447 u32 data = *(u32 *)p_data;
Bing Niu6fb50822016-10-31 17:35:12 +08001448 int ret = 0;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001449
Zhenyu Wang0fac21e2016-10-20 13:30:33 +08001450 if (WARN_ON(ring_id < 0 || ring_id > I915_NUM_ENGINES - 1))
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001451 return -EINVAL;
1452
1453 execlist = &vgpu->execlist[ring_id];
1454
1455 execlist->elsp_dwords.data[execlist->elsp_dwords.index] = data;
Bing Niu6fb50822016-10-31 17:35:12 +08001456 if (execlist->elsp_dwords.index == 3) {
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001457 ret = intel_vgpu_submit_execlist(vgpu, ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001458 if(ret)
Tina Zhang695fbc02017-03-10 04:26:53 -05001459 gvt_vgpu_err("fail submit workload on ring %d\n",
1460 ring_id);
Bing Niu6fb50822016-10-31 17:35:12 +08001461 }
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001462
1463 ++execlist->elsp_dwords.index;
1464 execlist->elsp_dwords.index &= 0x3;
Bing Niu6fb50822016-10-31 17:35:12 +08001465 return ret;
Zhi Wang28c4c6c2016-05-01 05:22:47 -04001466}
1467
Zhi Wang4b639602016-05-01 17:09:58 -04001468static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
1469 void *p_data, unsigned int bytes)
1470{
1471 u32 data = *(u32 *)p_data;
1472 int ring_id = render_mmio_to_ring_id(vgpu->gvt, offset);
1473 bool enable_execlist;
1474
1475 write_vreg(vgpu, offset, p_data, bytes);
Min Hefd64be62017-02-17 15:02:36 +08001476
1477 /* when PPGTT mode enabled, we will check if guest has called
1478 * pvinfo, if not, we will treat this guest as non-gvtg-aware
1479 * guest, and stop emulating its cfg space, mmio, gtt, etc.
1480 */
1481 if (((data & _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)) ||
1482 (data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)))
1483 && !vgpu->pv_notified) {
1484 enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
1485 return 0;
1486 }
Zhi Wang4b639602016-05-01 17:09:58 -04001487 if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
1488 || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
1489 enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
1490
1491 gvt_dbg_core("EXECLIST %s on ring %d\n",
1492 (enable_execlist ? "enabling" : "disabling"),
1493 ring_id);
1494
1495 if (enable_execlist)
1496 intel_vgpu_start_schedule(vgpu);
1497 }
1498 return 0;
1499}
1500
Zhi Wang17865712016-05-01 19:02:37 -04001501static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
1502 unsigned int offset, void *p_data, unsigned int bytes)
1503{
Zhi Wang17865712016-05-01 19:02:37 -04001504 unsigned int id = 0;
1505
Ping Gaof24940e2016-10-27 14:37:41 +08001506 write_vreg(vgpu, offset, p_data, bytes);
Ping Gao4f3f1ae2016-11-10 15:27:20 +08001507 vgpu_vreg(vgpu, offset) = 0;
Ping Gaof24940e2016-10-27 14:37:41 +08001508
Zhi Wang17865712016-05-01 19:02:37 -04001509 switch (offset) {
1510 case 0x4260:
1511 id = RCS;
1512 break;
1513 case 0x4264:
1514 id = VCS;
1515 break;
1516 case 0x4268:
1517 id = VCS2;
1518 break;
1519 case 0x426c:
1520 id = BCS;
1521 break;
1522 case 0x4270:
1523 id = VECS;
1524 break;
1525 default:
Changbin Dua1201052016-12-27 13:24:52 +08001526 return -EINVAL;
Zhi Wang17865712016-05-01 19:02:37 -04001527 }
1528 set_bit(id, (void *)vgpu->tlb_handle_pending);
1529
Changbin Dua1201052016-12-27 13:24:52 +08001530 return 0;
Zhi Wang17865712016-05-01 19:02:37 -04001531}
1532
Du, Changbin2fb39fa2016-11-04 12:21:37 +08001533static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
1534 unsigned int offset, void *p_data, unsigned int bytes)
1535{
1536 u32 data;
1537
1538 write_vreg(vgpu, offset, p_data, bytes);
1539 data = vgpu_vreg(vgpu, offset);
1540
1541 if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
1542 data |= RESET_CTL_READY_TO_RESET;
1543 else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
1544 data &= ~RESET_CTL_READY_TO_RESET;
1545
1546 vgpu_vreg(vgpu, offset) = data;
1547 return 0;
1548}
1549
Zhi Wang12d14cc2016-08-30 11:06:17 +08001550#define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
1551 ret = new_mmio_info(gvt, INTEL_GVT_MMIO_OFFSET(reg), \
1552 f, s, am, rm, d, r, w); \
1553 if (ret) \
1554 return ret; \
1555} while (0)
1556
1557#define MMIO_D(reg, d) \
1558 MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
1559
1560#define MMIO_DH(reg, d, r, w) \
1561 MMIO_F(reg, 4, 0, 0, 0, d, r, w)
1562
1563#define MMIO_DFH(reg, d, f, r, w) \
1564 MMIO_F(reg, 4, f, 0, 0, d, r, w)
1565
1566#define MMIO_GM(reg, d, r, w) \
1567 MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
1568
Zhao Yan0aa52772017-02-28 15:39:25 +08001569#define MMIO_GM_RDR(reg, d, r, w) \
1570 MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
1571
Zhi Wang12d14cc2016-08-30 11:06:17 +08001572#define MMIO_RO(reg, d, f, rm, r, w) \
1573 MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
1574
1575#define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
1576 MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
1577 MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
1578 MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
1579 MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
1580} while (0)
1581
1582#define MMIO_RING_D(prefix, d) \
1583 MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
1584
1585#define MMIO_RING_DFH(prefix, d, f, r, w) \
1586 MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
1587
1588#define MMIO_RING_GM(prefix, d, r, w) \
1589 MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
1590
Zhao Yan0aa52772017-02-28 15:39:25 +08001591#define MMIO_RING_GM_RDR(prefix, d, r, w) \
1592 MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
1593
Zhi Wang12d14cc2016-08-30 11:06:17 +08001594#define MMIO_RING_RO(prefix, d, f, rm, r, w) \
1595 MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
1596
1597static int init_generic_mmio_info(struct intel_gvt *gvt)
1598{
Zhi Wange39c5ad2016-09-02 13:33:29 +08001599 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08001600 int ret;
1601
Zhao Yan0aa52772017-02-28 15:39:25 +08001602 MMIO_RING_DFH(RING_IMR, D_ALL, F_CMD_ACCESS, NULL,
1603 intel_vgpu_reg_imr_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001604
1605 MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
1606 MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
1607 MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
1608 MMIO_D(SDEISR, D_ALL);
1609
Zhao Yan0aa52772017-02-28 15:39:25 +08001610 MMIO_RING_DFH(RING_HWSTAM, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001611
Zhao Yan0aa52772017-02-28 15:39:25 +08001612 MMIO_GM_RDR(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1613 MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1614 MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
1615 MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001616
1617#define RING_REG(base) (base + 0x28)
Zhao Yan0aa52772017-02-28 15:39:25 +08001618 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001619#undef RING_REG
1620
1621#define RING_REG(base) (base + 0x134)
Zhao Yan0aa52772017-02-28 15:39:25 +08001622 MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001623#undef RING_REG
1624
Weinan Li23ce0592017-05-19 23:48:34 +08001625#define RING_REG(base) (base + 0x6c)
1626 MMIO_RING_DFH(RING_REG, D_ALL, 0, instdone_mmio_read, NULL);
1627 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_ALL, instdone_mmio_read, NULL);
1628#undef RING_REG
fred gaoa1dcba92017-05-25 15:32:27 +08001629 MMIO_DH(GEN7_SC_INSTDONE, D_BDW_PLUS, instdone_mmio_read, NULL);
Weinan Li23ce0592017-05-19 23:48:34 +08001630
Zhao Yan0aa52772017-02-28 15:39:25 +08001631 MMIO_GM_RDR(0x2148, D_ALL, NULL, NULL);
1632 MMIO_GM_RDR(CCID, D_ALL, NULL, NULL);
1633 MMIO_GM_RDR(0x12198, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001634 MMIO_D(GEN7_CXT_SIZE, D_ALL);
1635
Zhao Yan0aa52772017-02-28 15:39:25 +08001636 MMIO_RING_DFH(RING_TAIL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1637 MMIO_RING_DFH(RING_HEAD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1638 MMIO_RING_DFH(RING_CTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
1639 MMIO_RING_DFH(RING_ACTHD, D_ALL, F_CMD_ACCESS, NULL, NULL);
1640 MMIO_RING_GM_RDR(RING_START, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001641
1642 /* RING MODE */
1643#define RING_REG(base) (base + 0x29c)
Zhao Yan0aa52772017-02-28 15:39:25 +08001644 MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
1645 ring_mode_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001646#undef RING_REG
1647
Zhao Yan0aa52772017-02-28 15:39:25 +08001648 MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1649 NULL, NULL);
Pei Zhang41bfab32017-02-24 16:03:28 +08001650 MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1651 NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001652 MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
1653 ring_timestamp_mmio_read, NULL);
1654 MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
1655 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001656
Zhao Yan0aa52772017-02-28 15:39:25 +08001657 MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1658 MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1659 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001660 MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001661 MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1662 MMIO_DFH(0x2124, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001663
Zhao Yan0aa52772017-02-28 15:39:25 +08001664 MMIO_DFH(0x20dc, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1665 MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1666 MMIO_DFH(0x2088, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1667 MMIO_DFH(0x20e4, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1668 MMIO_DFH(0x2470, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
1669 MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
1670 MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
1671 NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001672 MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08001673 MMIO_DFH(0x9030, D_ALL, F_CMD_ACCESS, NULL, NULL);
1674 MMIO_DFH(0x20a0, D_ALL, F_CMD_ACCESS, NULL, NULL);
1675 MMIO_DFH(0x2420, D_ALL, F_CMD_ACCESS, NULL, NULL);
1676 MMIO_DFH(0x2430, D_ALL, F_CMD_ACCESS, NULL, NULL);
1677 MMIO_DFH(0x2434, D_ALL, F_CMD_ACCESS, NULL, NULL);
1678 MMIO_DFH(0x2438, D_ALL, F_CMD_ACCESS, NULL, NULL);
1679 MMIO_DFH(0x243c, D_ALL, F_CMD_ACCESS, NULL, NULL);
1680 MMIO_DFH(0x7018, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Ping Gaoa045fba2016-11-14 10:22:54 +08001681 MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Pei Zhang187447a2017-02-21 21:58:14 +08001682 MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001683
1684 /* display */
1685 MMIO_F(0x60220, 0x20, 0, 0, 0, D_ALL, NULL, NULL);
1686 MMIO_D(0x602a0, D_ALL);
1687
1688 MMIO_D(0x65050, D_ALL);
1689 MMIO_D(0x650b4, D_ALL);
1690
1691 MMIO_D(0xc4040, D_ALL);
1692 MMIO_D(DERRMR, D_ALL);
1693
1694 MMIO_D(PIPEDSL(PIPE_A), D_ALL);
1695 MMIO_D(PIPEDSL(PIPE_B), D_ALL);
1696 MMIO_D(PIPEDSL(PIPE_C), D_ALL);
1697 MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
1698
Zhi Wang04d348a2016-04-25 18:28:56 -04001699 MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
1700 MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
1701 MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
1702 MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001703
1704 MMIO_D(PIPESTAT(PIPE_A), D_ALL);
1705 MMIO_D(PIPESTAT(PIPE_B), D_ALL);
1706 MMIO_D(PIPESTAT(PIPE_C), D_ALL);
1707 MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
1708
1709 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
1710 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
1711 MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
1712 MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
1713
1714 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
1715 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
1716 MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
1717 MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
1718
1719 MMIO_D(CURCNTR(PIPE_A), D_ALL);
1720 MMIO_D(CURCNTR(PIPE_B), D_ALL);
1721 MMIO_D(CURCNTR(PIPE_C), D_ALL);
1722
1723 MMIO_D(CURPOS(PIPE_A), D_ALL);
1724 MMIO_D(CURPOS(PIPE_B), D_ALL);
1725 MMIO_D(CURPOS(PIPE_C), D_ALL);
1726
1727 MMIO_D(CURBASE(PIPE_A), D_ALL);
1728 MMIO_D(CURBASE(PIPE_B), D_ALL);
1729 MMIO_D(CURBASE(PIPE_C), D_ALL);
1730
1731 MMIO_D(0x700ac, D_ALL);
1732 MMIO_D(0x710ac, D_ALL);
1733 MMIO_D(0x720ac, D_ALL);
1734
1735 MMIO_D(0x70090, D_ALL);
1736 MMIO_D(0x70094, D_ALL);
1737 MMIO_D(0x70098, D_ALL);
1738 MMIO_D(0x7009c, D_ALL);
1739
1740 MMIO_D(DSPCNTR(PIPE_A), D_ALL);
1741 MMIO_D(DSPADDR(PIPE_A), D_ALL);
1742 MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
1743 MMIO_D(DSPPOS(PIPE_A), D_ALL);
1744 MMIO_D(DSPSIZE(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001745 MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001746 MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
1747 MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
1748
1749 MMIO_D(DSPCNTR(PIPE_B), D_ALL);
1750 MMIO_D(DSPADDR(PIPE_B), D_ALL);
1751 MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
1752 MMIO_D(DSPPOS(PIPE_B), D_ALL);
1753 MMIO_D(DSPSIZE(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001754 MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001755 MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
1756 MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
1757
1758 MMIO_D(DSPCNTR(PIPE_C), D_ALL);
1759 MMIO_D(DSPADDR(PIPE_C), D_ALL);
1760 MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
1761 MMIO_D(DSPPOS(PIPE_C), D_ALL);
1762 MMIO_D(DSPSIZE(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001763 MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001764 MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
1765 MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
1766
1767 MMIO_D(SPRCTL(PIPE_A), D_ALL);
1768 MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
1769 MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
1770 MMIO_D(SPRPOS(PIPE_A), D_ALL);
1771 MMIO_D(SPRSIZE(PIPE_A), D_ALL);
1772 MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
1773 MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001774 MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001775 MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
1776 MMIO_D(SPROFFSET(PIPE_A), D_ALL);
1777 MMIO_D(SPRSCALE(PIPE_A), D_ALL);
1778 MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
1779
1780 MMIO_D(SPRCTL(PIPE_B), D_ALL);
1781 MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
1782 MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
1783 MMIO_D(SPRPOS(PIPE_B), D_ALL);
1784 MMIO_D(SPRSIZE(PIPE_B), D_ALL);
1785 MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
1786 MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001787 MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001788 MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
1789 MMIO_D(SPROFFSET(PIPE_B), D_ALL);
1790 MMIO_D(SPRSCALE(PIPE_B), D_ALL);
1791 MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
1792
1793 MMIO_D(SPRCTL(PIPE_C), D_ALL);
1794 MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
1795 MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
1796 MMIO_D(SPRPOS(PIPE_C), D_ALL);
1797 MMIO_D(SPRSIZE(PIPE_C), D_ALL);
1798 MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
1799 MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04001800 MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001801 MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
1802 MMIO_D(SPROFFSET(PIPE_C), D_ALL);
1803 MMIO_D(SPRSCALE(PIPE_C), D_ALL);
1804 MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
1805
Zhi Wange39c5ad2016-09-02 13:33:29 +08001806 MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
1807 MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
1808 MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
1809 MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
1810 MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
1811 MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
1812 MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
1813 MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
1814 MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
1815
1816 MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
1817 MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
1818 MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
1819 MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
1820 MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
1821 MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
1822 MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
1823 MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
1824 MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
1825
1826 MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
1827 MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
1828 MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
1829 MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
1830 MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
1831 MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
1832 MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
1833 MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
1834 MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
1835
1836 MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
1837 MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
1838 MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
1839 MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
1840 MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
1841 MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
1842 MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
1843 MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
1844
1845 MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
1846 MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
1847 MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
1848 MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
1849 MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
1850 MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
1851 MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
1852 MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
1853
1854 MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
1855 MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
1856 MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
1857 MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
1858 MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
1859 MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
1860 MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
1861 MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
1862
1863 MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
1864 MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
1865 MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
1866 MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
1867 MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
1868 MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
1869 MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
1870 MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
1871
1872 MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
1873 MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
1874 MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
1875 MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
1876 MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
1877 MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
1878 MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
1879 MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
1880
1881 MMIO_D(PF_CTL(PIPE_A), D_ALL);
1882 MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
1883 MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
1884 MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
1885 MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
1886
1887 MMIO_D(PF_CTL(PIPE_B), D_ALL);
1888 MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
1889 MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
1890 MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
1891 MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
1892
1893 MMIO_D(PF_CTL(PIPE_C), D_ALL);
1894 MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
1895 MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
1896 MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
1897 MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
1898
1899 MMIO_D(WM0_PIPEA_ILK, D_ALL);
1900 MMIO_D(WM0_PIPEB_ILK, D_ALL);
1901 MMIO_D(WM0_PIPEC_IVB, D_ALL);
1902 MMIO_D(WM1_LP_ILK, D_ALL);
1903 MMIO_D(WM2_LP_ILK, D_ALL);
1904 MMIO_D(WM3_LP_ILK, D_ALL);
1905 MMIO_D(WM1S_LP_ILK, D_ALL);
1906 MMIO_D(WM2S_LP_IVB, D_ALL);
1907 MMIO_D(WM3S_LP_IVB, D_ALL);
1908
1909 MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
1910 MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
1911 MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
1912 MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
1913
1914 MMIO_D(0x48268, D_ALL);
1915
Zhi Wang04d348a2016-04-25 18:28:56 -04001916 MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
1917 gmbus_mmio_write);
1918 MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001919 MMIO_F(0xe4f00, 0x28, 0, 0, 0, D_ALL, NULL, NULL);
1920
Zhi Wang04d348a2016-04-25 18:28:56 -04001921 MMIO_F(_PCH_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1922 dp_aux_ch_ctl_mmio_write);
1923 MMIO_F(_PCH_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1924 dp_aux_ch_ctl_mmio_write);
1925 MMIO_F(_PCH_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
1926 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001927
Zhi Wang04d348a2016-04-25 18:28:56 -04001928 MMIO_RO(PCH_ADPA, D_ALL, 0, ADPA_CRT_HOTPLUG_MONITOR_MASK, NULL, pch_adpa_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001929
Zhi Wang04d348a2016-04-25 18:28:56 -04001930 MMIO_DH(_PCH_TRANSACONF, D_ALL, NULL, transconf_mmio_write);
1931 MMIO_DH(_PCH_TRANSBCONF, D_ALL, NULL, transconf_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001932
Zhi Wang04d348a2016-04-25 18:28:56 -04001933 MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
1934 MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
1935 MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
1936 MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1937 MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1938 MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
1939 MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
1940 MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
1941 MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001942
1943 MMIO_D(_PCH_TRANS_HTOTAL_A, D_ALL);
1944 MMIO_D(_PCH_TRANS_HBLANK_A, D_ALL);
1945 MMIO_D(_PCH_TRANS_HSYNC_A, D_ALL);
1946 MMIO_D(_PCH_TRANS_VTOTAL_A, D_ALL);
1947 MMIO_D(_PCH_TRANS_VBLANK_A, D_ALL);
1948 MMIO_D(_PCH_TRANS_VSYNC_A, D_ALL);
1949 MMIO_D(_PCH_TRANS_VSYNCSHIFT_A, D_ALL);
1950
1951 MMIO_D(_PCH_TRANS_HTOTAL_B, D_ALL);
1952 MMIO_D(_PCH_TRANS_HBLANK_B, D_ALL);
1953 MMIO_D(_PCH_TRANS_HSYNC_B, D_ALL);
1954 MMIO_D(_PCH_TRANS_VTOTAL_B, D_ALL);
1955 MMIO_D(_PCH_TRANS_VBLANK_B, D_ALL);
1956 MMIO_D(_PCH_TRANS_VSYNC_B, D_ALL);
1957 MMIO_D(_PCH_TRANS_VSYNCSHIFT_B, D_ALL);
1958
1959 MMIO_D(_PCH_TRANSA_DATA_M1, D_ALL);
1960 MMIO_D(_PCH_TRANSA_DATA_N1, D_ALL);
1961 MMIO_D(_PCH_TRANSA_DATA_M2, D_ALL);
1962 MMIO_D(_PCH_TRANSA_DATA_N2, D_ALL);
1963 MMIO_D(_PCH_TRANSA_LINK_M1, D_ALL);
1964 MMIO_D(_PCH_TRANSA_LINK_N1, D_ALL);
1965 MMIO_D(_PCH_TRANSA_LINK_M2, D_ALL);
1966 MMIO_D(_PCH_TRANSA_LINK_N2, D_ALL);
1967
1968 MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
1969 MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
1970 MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
1971
1972 MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
1973 MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
1974 MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
1975
1976 MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
1977 MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
1978 MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
1979
1980 MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
1981 MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
1982 MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
1983
1984 MMIO_D(_FDI_RXA_MISC, D_ALL);
1985 MMIO_D(_FDI_RXB_MISC, D_ALL);
1986 MMIO_D(_FDI_RXA_TUSIZE1, D_ALL);
1987 MMIO_D(_FDI_RXA_TUSIZE2, D_ALL);
1988 MMIO_D(_FDI_RXB_TUSIZE1, D_ALL);
1989 MMIO_D(_FDI_RXB_TUSIZE2, D_ALL);
1990
Zhi Wang04d348a2016-04-25 18:28:56 -04001991 MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08001992 MMIO_D(PCH_PP_DIVISOR, D_ALL);
1993 MMIO_D(PCH_PP_STATUS, D_ALL);
1994 MMIO_D(PCH_LVDS, D_ALL);
1995 MMIO_D(_PCH_DPLL_A, D_ALL);
1996 MMIO_D(_PCH_DPLL_B, D_ALL);
1997 MMIO_D(_PCH_FPA0, D_ALL);
1998 MMIO_D(_PCH_FPA1, D_ALL);
1999 MMIO_D(_PCH_FPB0, D_ALL);
2000 MMIO_D(_PCH_FPB1, D_ALL);
2001 MMIO_D(PCH_DREF_CONTROL, D_ALL);
2002 MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
2003 MMIO_D(PCH_DPLL_SEL, D_ALL);
2004
2005 MMIO_D(0x61208, D_ALL);
2006 MMIO_D(0x6120c, D_ALL);
2007 MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
2008 MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
2009
Zhi Wang04d348a2016-04-25 18:28:56 -04002010 MMIO_DH(0xe651c, D_ALL, dpy_reg_mmio_read, NULL);
2011 MMIO_DH(0xe661c, D_ALL, dpy_reg_mmio_read, NULL);
2012 MMIO_DH(0xe671c, D_ALL, dpy_reg_mmio_read, NULL);
2013 MMIO_DH(0xe681c, D_ALL, dpy_reg_mmio_read, NULL);
2014 MMIO_DH(0xe6c04, D_ALL, dpy_reg_mmio_read_2, NULL);
2015 MMIO_DH(0xe6e1c, D_ALL, dpy_reg_mmio_read_3, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002016
2017 MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
2018 PORTA_HOTPLUG_STATUS_MASK
2019 | PORTB_HOTPLUG_STATUS_MASK
2020 | PORTC_HOTPLUG_STATUS_MASK
2021 | PORTD_HOTPLUG_STATUS_MASK,
2022 NULL, NULL);
2023
Zhi Wang04d348a2016-04-25 18:28:56 -04002024 MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002025 MMIO_D(FUSE_STRAP, D_ALL);
2026 MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
2027
2028 MMIO_D(DISP_ARB_CTL, D_ALL);
2029 MMIO_D(DISP_ARB_CTL2, D_ALL);
2030
2031 MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
2032 MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
2033 MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
2034
2035 MMIO_D(SOUTH_CHICKEN1, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002036 MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002037 MMIO_D(_TRANSA_CHICKEN1, D_ALL);
2038 MMIO_D(_TRANSB_CHICKEN1, D_ALL);
2039 MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
2040 MMIO_D(_TRANSA_CHICKEN2, D_ALL);
2041 MMIO_D(_TRANSB_CHICKEN2, D_ALL);
2042
2043 MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
2044 MMIO_D(ILK_DPFC_CONTROL, D_ALL);
2045 MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
2046 MMIO_D(ILK_DPFC_STATUS, D_ALL);
2047 MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
2048 MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
2049 MMIO_D(ILK_FBC_RT_BASE, D_ALL);
2050
2051 MMIO_D(IPS_CTL, D_ALL);
2052
2053 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
2054 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
2055 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
2056 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
2057 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
2058 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
2059 MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
2060 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
2061 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
2062 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
2063 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
2064 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
2065 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
2066
2067 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
2068 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
2069 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
2070 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
2071 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
2072 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
2073 MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
2074 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
2075 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
2076 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
2077 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
2078 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
2079 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
2080
2081 MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
2082 MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
2083 MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
2084 MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
2085 MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
2086 MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
2087 MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
2088 MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
2089 MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
2090 MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
2091 MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
2092 MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
2093 MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
2094
Zhi Wang04d348a2016-04-25 18:28:56 -04002095 MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
2096 MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
2097 MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2098
2099 MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
2100 MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
2101 MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2102
2103 MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
2104 MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
2105 MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
2106
Zhi Wange39c5ad2016-09-02 13:33:29 +08002107 MMIO_D(0x60110, D_ALL);
2108 MMIO_D(0x61110, D_ALL);
2109 MMIO_F(0x70400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2110 MMIO_F(0x71400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2111 MMIO_F(0x72400, 0x40, 0, 0, 0, D_ALL, NULL, NULL);
2112 MMIO_F(0x70440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2113 MMIO_F(0x71440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2114 MMIO_F(0x72440, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2115 MMIO_F(0x7044c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2116 MMIO_F(0x7144c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2117 MMIO_F(0x7244c, 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
2118
2119 MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
2120 MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
2121 MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
2122 MMIO_D(SPLL_CTL, D_ALL);
2123 MMIO_D(_WRPLL_CTL1, D_ALL);
2124 MMIO_D(_WRPLL_CTL2, D_ALL);
2125 MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
2126 MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
2127 MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
2128 MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
2129 MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
2130 MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
2131 MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
2132 MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
2133
2134 MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
2135 MMIO_D(0x46508, D_ALL);
2136
2137 MMIO_D(0x49080, D_ALL);
2138 MMIO_D(0x49180, D_ALL);
2139 MMIO_D(0x49280, D_ALL);
2140
2141 MMIO_F(0x49090, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2142 MMIO_F(0x49190, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2143 MMIO_F(0x49290, 0x14, 0, 0, 0, D_ALL, NULL, NULL);
2144
2145 MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
2146 MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
2147 MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
2148
Zhi Wange39c5ad2016-09-02 13:33:29 +08002149 MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
2150 MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
2151 MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
2152
2153 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
2154 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
2155 MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
2156
2157 MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
2158 MMIO_D(SBI_ADDR, D_ALL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002159 MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
2160 MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002161 MMIO_D(PIXCLK_GATE, D_ALL);
2162
Zhi Wang04d348a2016-04-25 18:28:56 -04002163 MMIO_F(_DPA_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_ALL, NULL,
2164 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002165
Zhi Wang04d348a2016-04-25 18:28:56 -04002166 MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2167 MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2168 MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2169 MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
2170 MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002171
Zhi Wang04d348a2016-04-25 18:28:56 -04002172 MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
2173 MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
2174 MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
2175 MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
2176 MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002177
Zhi Wang04d348a2016-04-25 18:28:56 -04002178 MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
2179 MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
2180 MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
2181 MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
2182 MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002183
2184 MMIO_F(_DDI_BUF_TRANS_A, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2185 MMIO_F(0x64e60, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2186 MMIO_F(0x64eC0, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2187 MMIO_F(0x64f20, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2188 MMIO_F(0x64f80, 0x50, 0, 0, 0, D_ALL, NULL, NULL);
2189
2190 MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
2191 MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
2192
2193 MMIO_DH(_TRANS_DDI_FUNC_CTL_A, D_ALL, NULL, NULL);
2194 MMIO_DH(_TRANS_DDI_FUNC_CTL_B, D_ALL, NULL, NULL);
2195 MMIO_DH(_TRANS_DDI_FUNC_CTL_C, D_ALL, NULL, NULL);
2196 MMIO_DH(_TRANS_DDI_FUNC_CTL_EDP, D_ALL, NULL, NULL);
2197
2198 MMIO_D(_TRANSA_MSA_MISC, D_ALL);
2199 MMIO_D(_TRANSB_MSA_MISC, D_ALL);
2200 MMIO_D(_TRANSC_MSA_MISC, D_ALL);
2201 MMIO_D(_TRANS_EDP_MSA_MISC, D_ALL);
2202
2203 MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
2204 MMIO_D(FORCEWAKE_ACK, D_ALL);
2205 MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
2206 MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002207 MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
2208 MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002209 MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
fred gaoa1dcba92017-05-25 15:32:27 +08002210 MMIO_DH(FORCEWAKE_ACK_HSW, D_BDW, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002211 MMIO_D(ECOBUS, D_ALL);
2212 MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
2213 MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
2214 MMIO_D(GEN6_RPNSWREQ, D_ALL);
2215 MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
2216 MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
2217 MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
2218 MMIO_D(GEN6_RPSTAT1, D_ALL);
2219 MMIO_D(GEN6_RP_CONTROL, D_ALL);
2220 MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
2221 MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
2222 MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
2223 MMIO_D(GEN6_RP_CUR_UP, D_ALL);
2224 MMIO_D(GEN6_RP_PREV_UP, D_ALL);
2225 MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
2226 MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
2227 MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
2228 MMIO_D(GEN6_RP_UP_EI, D_ALL);
2229 MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
2230 MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
2231 MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
2232 MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
2233 MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
2234 MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
2235 MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
2236 MMIO_D(GEN6_RC_SLEEP, D_ALL);
2237 MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
2238 MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
2239 MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
2240 MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
2241 MMIO_D(GEN6_PMINTRMSK, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002242 MMIO_DH(HSW_PWR_WELL_BIOS, D_BDW, NULL, power_well_ctl_mmio_write);
2243 MMIO_DH(HSW_PWR_WELL_DRIVER, D_BDW, NULL, power_well_ctl_mmio_write);
2244 MMIO_DH(HSW_PWR_WELL_KVMR, D_BDW, NULL, power_well_ctl_mmio_write);
2245 MMIO_DH(HSW_PWR_WELL_DEBUG, D_BDW, NULL, power_well_ctl_mmio_write);
2246 MMIO_DH(HSW_PWR_WELL_CTL5, D_BDW, NULL, power_well_ctl_mmio_write);
2247 MMIO_DH(HSW_PWR_WELL_CTL6, D_BDW, NULL, power_well_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002248
2249 MMIO_D(RSTDBYCTL, D_ALL);
2250
2251 MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
2252 MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
Zhi Wang04d348a2016-04-25 18:28:56 -04002253 MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002254
Zhi Wange39c5ad2016-09-02 13:33:29 +08002255 MMIO_D(TILECTL, D_ALL);
2256
2257 MMIO_D(GEN6_UCGCTL1, D_ALL);
2258 MMIO_D(GEN6_UCGCTL2, D_ALL);
2259
2260 MMIO_F(0x4f000, 0x90, 0, 0, 0, D_ALL, NULL, NULL);
2261
Zhi Wange39c5ad2016-09-02 13:33:29 +08002262 MMIO_D(GEN6_PCODE_DATA, D_ALL);
2263 MMIO_D(0x13812c, D_ALL);
2264 MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
2265 MMIO_D(HSW_EDRAM_CAP, D_ALL);
2266 MMIO_D(HSW_IDICR, D_ALL);
2267 MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
2268
2269 MMIO_D(0x3c, D_ALL);
2270 MMIO_D(0x860, D_ALL);
2271 MMIO_D(ECOSKPD, D_ALL);
2272 MMIO_D(0x121d0, D_ALL);
2273 MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
2274 MMIO_D(0x41d0, D_ALL);
2275 MMIO_D(GAC_ECO_BITS, D_ALL);
2276 MMIO_D(0x6200, D_ALL);
2277 MMIO_D(0x6204, D_ALL);
2278 MMIO_D(0x6208, D_ALL);
2279 MMIO_D(0x7118, D_ALL);
2280 MMIO_D(0x7180, D_ALL);
2281 MMIO_D(0x7408, D_ALL);
2282 MMIO_D(0x7c00, D_ALL);
Pei Zhang975629c2017-03-20 23:49:19 +08002283 MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002284 MMIO_D(0x911c, D_ALL);
2285 MMIO_D(0x9120, D_ALL);
Ping Gaoa045fba2016-11-14 10:22:54 +08002286 MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002287
2288 MMIO_D(GAB_CTL, D_ALL);
2289 MMIO_D(0x48800, D_ALL);
2290 MMIO_D(0xce044, D_ALL);
2291 MMIO_D(0xe6500, D_ALL);
2292 MMIO_D(0xe6504, D_ALL);
2293 MMIO_D(0xe6600, D_ALL);
2294 MMIO_D(0xe6604, D_ALL);
2295 MMIO_D(0xe6700, D_ALL);
2296 MMIO_D(0xe6704, D_ALL);
2297 MMIO_D(0xe6800, D_ALL);
2298 MMIO_D(0xe6804, D_ALL);
2299 MMIO_D(PCH_GMBUS4, D_ALL);
2300 MMIO_D(PCH_GMBUS5, D_ALL);
2301
2302 MMIO_D(0x902c, D_ALL);
2303 MMIO_D(0xec008, D_ALL);
2304 MMIO_D(0xec00c, D_ALL);
2305 MMIO_D(0xec008 + 0x18, D_ALL);
2306 MMIO_D(0xec00c + 0x18, D_ALL);
2307 MMIO_D(0xec008 + 0x18 * 2, D_ALL);
2308 MMIO_D(0xec00c + 0x18 * 2, D_ALL);
2309 MMIO_D(0xec008 + 0x18 * 3, D_ALL);
2310 MMIO_D(0xec00c + 0x18 * 3, D_ALL);
2311 MMIO_D(0xec408, D_ALL);
2312 MMIO_D(0xec40c, D_ALL);
2313 MMIO_D(0xec408 + 0x18, D_ALL);
2314 MMIO_D(0xec40c + 0x18, D_ALL);
2315 MMIO_D(0xec408 + 0x18 * 2, D_ALL);
2316 MMIO_D(0xec40c + 0x18 * 2, D_ALL);
2317 MMIO_D(0xec408 + 0x18 * 3, D_ALL);
2318 MMIO_D(0xec40c + 0x18 * 3, D_ALL);
2319 MMIO_D(0xfc810, D_ALL);
2320 MMIO_D(0xfc81c, D_ALL);
2321 MMIO_D(0xfc828, D_ALL);
2322 MMIO_D(0xfc834, D_ALL);
2323 MMIO_D(0xfcc00, D_ALL);
2324 MMIO_D(0xfcc0c, D_ALL);
2325 MMIO_D(0xfcc18, D_ALL);
2326 MMIO_D(0xfcc24, D_ALL);
2327 MMIO_D(0xfd000, D_ALL);
2328 MMIO_D(0xfd00c, D_ALL);
2329 MMIO_D(0xfd018, D_ALL);
2330 MMIO_D(0xfd024, D_ALL);
2331 MMIO_D(0xfd034, D_ALL);
2332
2333 MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
2334 MMIO_D(0x2054, D_ALL);
2335 MMIO_D(0x12054, D_ALL);
2336 MMIO_D(0x22054, D_ALL);
2337 MMIO_D(0x1a054, D_ALL);
2338
2339 MMIO_D(0x44070, D_ALL);
fred gaoa1dcba92017-05-25 15:32:27 +08002340 MMIO_DFH(0x215c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002341 MMIO_DFH(0x2178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2342 MMIO_DFH(0x217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2343 MMIO_DFH(0x12178, D_ALL, F_CMD_ACCESS, NULL, NULL);
2344 MMIO_DFH(0x1217c, D_ALL, F_CMD_ACCESS, NULL, NULL);
2345
fred gaoa1dcba92017-05-25 15:32:27 +08002346 MMIO_F(0x2290, 8, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002347 MMIO_D(0x2b00, D_BDW_PLUS);
2348 MMIO_D(0x2360, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002349 MMIO_F(0x5200, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2350 MMIO_F(0x5240, 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2351 MMIO_F(0x5280, 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002352
2353 MMIO_DFH(0x1c17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2354 MMIO_DFH(0x1c178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002355 MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002356
Zhao Yan0aa52772017-02-28 15:39:25 +08002357 MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2358 MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2359 MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2360 MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2361 MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2362 MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2363 MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2364 MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2365 MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2366 MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
2367 MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
Zhi Wang17865712016-05-01 19:02:37 -04002368 MMIO_DH(0x4260, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2369 MMIO_DH(0x4264, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2370 MMIO_DH(0x4268, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2371 MMIO_DH(0x426c, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
2372 MMIO_DH(0x4270, D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002373 MMIO_DFH(0x4094, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2374
Zhao Yan9112caa2017-02-28 15:40:10 +08002375 MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2376 MMIO_RING_GM_RDR(RING_BBADDR, D_ALL, NULL, NULL);
2377 MMIO_DFH(0x2220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2378 MMIO_DFH(0x12220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2379 MMIO_DFH(0x22220, D_ALL, F_CMD_ACCESS, NULL, NULL);
2380 MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
2381 MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
2382 MMIO_DFH(0x22178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2383 MMIO_DFH(0x1a178, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2384 MMIO_DFH(0x1a17c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2385 MMIO_DFH(0x2217c, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002386 return 0;
2387}
2388
2389static int init_broadwell_mmio_info(struct intel_gvt *gvt)
2390{
Zhi Wange39c5ad2016-09-02 13:33:29 +08002391 struct drm_i915_private *dev_priv = gvt->dev_priv;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002392 int ret;
2393
Zhao Yan0aa52772017-02-28 15:39:25 +08002394 MMIO_DFH(RING_IMR(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS, NULL,
Zhi Wange39c5ad2016-09-02 13:33:29 +08002395 intel_vgpu_reg_imr_handler);
2396
2397 MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2398 MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2399 MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2400 MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
2401
2402 MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2403 MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2404 MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2405 MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
2406
2407 MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2408 MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2409 MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2410 MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
2411
2412 MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2413 MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2414 MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2415 MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
2416
2417 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
2418 intel_vgpu_reg_imr_handler);
2419 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
2420 intel_vgpu_reg_ier_handler);
2421 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
2422 intel_vgpu_reg_iir_handler);
2423 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
2424
2425 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
2426 intel_vgpu_reg_imr_handler);
2427 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
2428 intel_vgpu_reg_ier_handler);
2429 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
2430 intel_vgpu_reg_iir_handler);
2431 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
2432
2433 MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
2434 intel_vgpu_reg_imr_handler);
2435 MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
2436 intel_vgpu_reg_ier_handler);
2437 MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
2438 intel_vgpu_reg_iir_handler);
2439 MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
2440
2441 MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2442 MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2443 MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2444 MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
2445
2446 MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2447 MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2448 MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2449 MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
2450
2451 MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
2452 MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
2453 MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
2454 MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
2455
2456 MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
2457 intel_vgpu_reg_master_irq_handler);
2458
Zhao Yan0aa52772017-02-28 15:39:25 +08002459 MMIO_DFH(RING_HWSTAM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2460 F_CMD_ACCESS, NULL, NULL);
2461 MMIO_DFH(0x1c134, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002462
Zhao Yan0aa52772017-02-28 15:39:25 +08002463 MMIO_DFH(RING_TAIL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2464 NULL, NULL);
2465 MMIO_DFH(RING_HEAD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2466 F_CMD_ACCESS, NULL, NULL);
2467 MMIO_GM_RDR(RING_START(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
2468 MMIO_DFH(RING_CTL(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2469 NULL, NULL);
2470 MMIO_DFH(RING_ACTHD(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2471 F_CMD_ACCESS, NULL, NULL);
2472 MMIO_DFH(RING_ACTHD_UDW(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2473 F_CMD_ACCESS, NULL, NULL);
2474 MMIO_DFH(0x1c29c, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL,
2475 ring_mode_mmio_write);
2476 MMIO_DFH(RING_MI_MODE(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2477 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2478 MMIO_DFH(RING_INSTPM(GEN8_BSD2_RING_BASE), D_BDW_PLUS,
2479 F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wang04d348a2016-04-25 18:28:56 -04002480 MMIO_DFH(RING_TIMESTAMP(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2481 ring_timestamp_mmio_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002482
Zhao Yan0aa52772017-02-28 15:39:25 +08002483 MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002484
Du, Changbin2fb39fa2016-11-04 12:21:37 +08002485#define RING_REG(base) (base + 0xd0)
2486 MMIO_RING_F(RING_REG, 4, F_RO, 0,
2487 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2488 ring_reset_ctl_write);
2489 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO, 0,
2490 ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
2491 ring_reset_ctl_write);
2492#undef RING_REG
2493
Zhi Wange39c5ad2016-09-02 13:33:29 +08002494#define RING_REG(base) (base + 0x230)
Zhi Wang28c4c6c2016-05-01 05:22:47 -04002495 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
2496 MMIO_DH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, elsp_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002497#undef RING_REG
2498
2499#define RING_REG(base) (base + 0x234)
Zhao Yan0aa52772017-02-28 15:39:25 +08002500 MMIO_RING_F(RING_REG, 8, F_RO | F_CMD_ACCESS, 0, ~0, D_BDW_PLUS,
2501 NULL, NULL);
2502 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 4, F_RO | F_CMD_ACCESS, 0,
2503 ~0LL, D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002504#undef RING_REG
2505
2506#define RING_REG(base) (base + 0x244)
Zhao Yan0aa52772017-02-28 15:39:25 +08002507 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2508 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_CMD_ACCESS,
2509 NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002510#undef RING_REG
2511
2512#define RING_REG(base) (base + 0x370)
2513 MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
2514 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 48, F_RO, 0, ~0, D_BDW_PLUS,
2515 NULL, NULL);
2516#undef RING_REG
2517
2518#define RING_REG(base) (base + 0x3a0)
2519 MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2520 MMIO_DFH(RING_REG(GEN8_BSD2_RING_BASE), D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
2521#undef RING_REG
2522
2523 MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
2524 MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
2525 MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
2526 MMIO_D(0x1c1d0, D_BDW_PLUS);
2527 MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
2528 MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
2529 MMIO_D(0x1c054, D_BDW_PLUS);
2530
Weinan Li8bcd7c12017-02-24 17:07:38 +08002531 MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
2532
Zhi Wange39c5ad2016-09-02 13:33:29 +08002533 MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
2534 MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
2535
2536 MMIO_D(GAMTARBMODE, D_BDW_PLUS);
2537
2538#define RING_REG(base) (base + 0x270)
2539 MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2540 MMIO_F(RING_REG(GEN8_BSD2_RING_BASE), 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
2541#undef RING_REG
2542
Zhao Yan0aa52772017-02-28 15:39:25 +08002543 MMIO_RING_GM_RDR(RING_HWS_PGA, D_BDW_PLUS, NULL, NULL);
2544 MMIO_GM_RDR(RING_HWS_PGA(GEN8_BSD2_RING_BASE), D_BDW_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002545
Ping Gaoa045fba2016-11-14 10:22:54 +08002546 MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002547
Zhao Yan593e59b2017-02-20 15:51:13 +08002548 MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
2549 MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
2550 MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002551
2552 MMIO_D(WM_MISC, D_BDW);
2553 MMIO_D(BDW_EDP_PSR_BASE, D_BDW);
2554
2555 MMIO_D(0x66c00, D_BDW_PLUS);
2556 MMIO_D(0x66c04, D_BDW_PLUS);
2557
2558 MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
2559
2560 MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
2561 MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
2562 MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
2563
Zhao Yan593e59b2017-02-20 15:51:13 +08002564 MMIO_D(0xfdc, D_BDW_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002565 MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2566 NULL, NULL);
2567 MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
2568 NULL, NULL);
2569 MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002570
Zhao Yan0aa52772017-02-28 15:39:25 +08002571 MMIO_DFH(0xb1f0, D_BDW, F_CMD_ACCESS, NULL, NULL);
2572 MMIO_DFH(0xb1c0, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002573 MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002574 MMIO_DFH(0xb100, D_BDW, F_CMD_ACCESS, NULL, NULL);
2575 MMIO_DFH(0xb10c, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002576 MMIO_D(0xb110, D_BDW);
2577
Zhao Yane6cedfe2017-02-21 10:38:53 +08002578 MMIO_F(0x24d0, 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
2579 NULL, force_nonpriv_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002580
Zhao Yan593e59b2017-02-20 15:51:13 +08002581 MMIO_D(0x22040, D_BDW_PLUS);
2582 MMIO_D(0x44484, D_BDW_PLUS);
2583 MMIO_D(0x4448c, D_BDW_PLUS);
2584
Zhao Yan0aa52772017-02-28 15:39:25 +08002585 MMIO_DFH(0x83a4, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002586 MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
2587
Zhao Yan0aa52772017-02-28 15:39:25 +08002588 MMIO_DFH(0x8430, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002589
2590 MMIO_D(0x110000, D_BDW_PLUS);
2591
2592 MMIO_D(0x48400, D_BDW_PLUS);
2593
2594 MMIO_D(0x6e570, D_BDW_PLUS);
2595 MMIO_D(0x65f10, D_BDW_PLUS);
2596
Ping Gaoa045fba2016-11-14 10:22:54 +08002597 MMIO_DFH(0xe194, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2598 MMIO_DFH(0xe188, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
2599 MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhao Yan0aa52772017-02-28 15:39:25 +08002600 MMIO_DFH(0x2580, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002601
Zhao Yan0aa52772017-02-28 15:39:25 +08002602 MMIO_DFH(0x2248, D_BDW, F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002603
Zhao Yan9112caa2017-02-28 15:40:10 +08002604 MMIO_DFH(0xe220, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2605 MMIO_DFH(0xe230, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2606 MMIO_DFH(0xe240, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2607 MMIO_DFH(0xe260, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2608 MMIO_DFH(0xe270, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2609 MMIO_DFH(0xe280, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2610 MMIO_DFH(0xe2a0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2611 MMIO_DFH(0xe2b0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
2612 MMIO_DFH(0xe2c0, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
Zhi Wang12d14cc2016-08-30 11:06:17 +08002613 return 0;
2614}
2615
Zhi Wange39c5ad2016-09-02 13:33:29 +08002616static int init_skl_mmio_info(struct intel_gvt *gvt)
2617{
2618 struct drm_i915_private *dev_priv = gvt->dev_priv;
2619 int ret;
2620
2621 MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2622 MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
2623 MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2624 MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
2625 MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
2626 MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
2627
Xu Han5cf5fe82017-03-29 10:13:57 +08002628 MMIO_F(_DPB_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2629 dp_aux_ch_ctl_mmio_write);
2630 MMIO_F(_DPC_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2631 dp_aux_ch_ctl_mmio_write);
2632 MMIO_F(_DPD_AUX_CH_CTL, 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
2633 dp_aux_ch_ctl_mmio_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002634
Xu Han5cf5fe82017-03-29 10:13:57 +08002635 MMIO_D(HSW_PWR_WELL_BIOS, D_SKL_PLUS);
2636 MMIO_DH(HSW_PWR_WELL_DRIVER, D_SKL_PLUS, NULL,
2637 skl_power_well_ctl_write);
2638 MMIO_DH(GEN6_PCODE_MAILBOX, D_SKL_PLUS, NULL, mailbox_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002639
Zhi Wange39c5ad2016-09-02 13:33:29 +08002640 MMIO_D(0xa210, D_SKL_PLUS);
2641 MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
2642 MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
Ping Gaoa045fba2016-11-14 10:22:54 +08002643 MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002644 MMIO_DH(0x4ddc, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2645 MMIO_DH(0x42080, D_SKL_PLUS, NULL, skl_misc_ctl_write);
2646 MMIO_D(0x45504, D_SKL_PLUS);
2647 MMIO_D(0x45520, D_SKL_PLUS);
2648 MMIO_D(0x46000, D_SKL_PLUS);
2649 MMIO_DH(0x46010, D_SKL | D_KBL, NULL, skl_lcpll_write);
2650 MMIO_DH(0x46014, D_SKL | D_KBL, NULL, skl_lcpll_write);
2651 MMIO_D(0x6C040, D_SKL | D_KBL);
2652 MMIO_D(0x6C048, D_SKL | D_KBL);
2653 MMIO_D(0x6C050, D_SKL | D_KBL);
2654 MMIO_D(0x6C044, D_SKL | D_KBL);
2655 MMIO_D(0x6C04C, D_SKL | D_KBL);
2656 MMIO_D(0x6C054, D_SKL | D_KBL);
2657 MMIO_D(0x6c058, D_SKL | D_KBL);
2658 MMIO_D(0x6c05c, D_SKL | D_KBL);
2659 MMIO_DH(0X6c060, D_SKL | D_KBL, dpll_status_read, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002660
Xu Han5cf5fe82017-03-29 10:13:57 +08002661 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2662 MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2663 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2664 MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2665 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2666 MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002667
Xu Han5cf5fe82017-03-29 10:13:57 +08002668 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2669 MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2670 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2671 MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2672 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2673 MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002674
Xu Han5cf5fe82017-03-29 10:13:57 +08002675 MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
2676 MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
2677 MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
2678 MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
2679 MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
2680 MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002681
Xu Han5cf5fe82017-03-29 10:13:57 +08002682 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2683 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2684 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2685 MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002686
Xu Han5cf5fe82017-03-29 10:13:57 +08002687 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2688 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2689 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2690 MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002691
Xu Han5cf5fe82017-03-29 10:13:57 +08002692 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2693 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2694 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2695 MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002696
Xu Han5cf5fe82017-03-29 10:13:57 +08002697 MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL);
2698 MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL_PLUS, NULL, NULL);
2699 MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002700
Xu Han5cf5fe82017-03-29 10:13:57 +08002701 MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2702 MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2703 MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002704
Xu Han5cf5fe82017-03-29 10:13:57 +08002705 MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2706 MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2707 MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002708
Xu Han5cf5fe82017-03-29 10:13:57 +08002709 MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2710 MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2711 MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002712
Xu Han5cf5fe82017-03-29 10:13:57 +08002713 MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2714 MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
2715 MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002716
Xu Han5cf5fe82017-03-29 10:13:57 +08002717 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2718 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2719 MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002720
Xu Han5cf5fe82017-03-29 10:13:57 +08002721 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2722 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2723 MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002724
Xu Han5cf5fe82017-03-29 10:13:57 +08002725 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2726 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2727 MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002728
Xu Han5cf5fe82017-03-29 10:13:57 +08002729 MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL_PLUS, NULL, NULL);
2730 MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL_PLUS, NULL, NULL);
2731 MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002732
Xu Han5cf5fe82017-03-29 10:13:57 +08002733 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
2734 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2735 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2736 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002737
Xu Han5cf5fe82017-03-29 10:13:57 +08002738 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
2739 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2740 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2741 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002742
Xu Han5cf5fe82017-03-29 10:13:57 +08002743 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
2744 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2745 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2746 MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002747
Xu Han5cf5fe82017-03-29 10:13:57 +08002748 MMIO_DH(_REG_701C0(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2749 MMIO_DH(_REG_701C0(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2750 MMIO_DH(_REG_701C0(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2751 MMIO_DH(_REG_701C0(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002752
Xu Han5cf5fe82017-03-29 10:13:57 +08002753 MMIO_DH(_REG_701C0(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2754 MMIO_DH(_REG_701C0(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2755 MMIO_DH(_REG_701C0(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2756 MMIO_DH(_REG_701C0(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002757
Xu Han5cf5fe82017-03-29 10:13:57 +08002758 MMIO_DH(_REG_701C0(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2759 MMIO_DH(_REG_701C0(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2760 MMIO_DH(_REG_701C0(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2761 MMIO_DH(_REG_701C0(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002762
Xu Han5cf5fe82017-03-29 10:13:57 +08002763 MMIO_DH(_REG_701C4(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
2764 MMIO_DH(_REG_701C4(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
2765 MMIO_DH(_REG_701C4(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
2766 MMIO_DH(_REG_701C4(PIPE_A, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002767
Xu Han5cf5fe82017-03-29 10:13:57 +08002768 MMIO_DH(_REG_701C4(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
2769 MMIO_DH(_REG_701C4(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
2770 MMIO_DH(_REG_701C4(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
2771 MMIO_DH(_REG_701C4(PIPE_B, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002772
Xu Han5cf5fe82017-03-29 10:13:57 +08002773 MMIO_DH(_REG_701C4(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
2774 MMIO_DH(_REG_701C4(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
2775 MMIO_DH(_REG_701C4(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
2776 MMIO_DH(_REG_701C4(PIPE_C, 4), D_SKL_PLUS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002777
Xu Han5cf5fe82017-03-29 10:13:57 +08002778 MMIO_D(0x70380, D_SKL_PLUS);
2779 MMIO_D(0x71380, D_SKL_PLUS);
2780 MMIO_D(0x72380, D_SKL_PLUS);
2781 MMIO_D(0x7039c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002782
Xu Han5cf5fe82017-03-29 10:13:57 +08002783 MMIO_D(0x8f074, D_SKL | D_KBL);
2784 MMIO_D(0x8f004, D_SKL | D_KBL);
2785 MMIO_D(0x8f034, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002786
Xu Han5cf5fe82017-03-29 10:13:57 +08002787 MMIO_D(0xb11c, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002788
Xu Han5cf5fe82017-03-29 10:13:57 +08002789 MMIO_D(0x51000, D_SKL | D_KBL);
2790 MMIO_D(0x6c00c, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002791
Xu Han5cf5fe82017-03-29 10:13:57 +08002792 MMIO_F(0xc800, 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
2793 MMIO_F(0xb020, 0x80, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002794
Xu Han5cf5fe82017-03-29 10:13:57 +08002795 MMIO_D(0xd08, D_SKL_PLUS);
2796 MMIO_DFH(0x20e0, D_SKL_PLUS, F_MODE_MASK, NULL, NULL);
2797 MMIO_DFH(0x20ec, D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002798
2799 /* TRTT */
Xu Han5cf5fe82017-03-29 10:13:57 +08002800 MMIO_DFH(0x4de0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2801 MMIO_DFH(0x4de4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2802 MMIO_DFH(0x4de8, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2803 MMIO_DFH(0x4dec, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2804 MMIO_DFH(0x4df0, D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
2805 MMIO_DFH(0x4df4, D_SKL | D_KBL, F_CMD_ACCESS, NULL, gen9_trtte_write);
2806 MMIO_DH(0x4dfc, D_SKL | D_KBL, NULL, gen9_trtt_chicken_write);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002807
Xu Han5cf5fe82017-03-29 10:13:57 +08002808 MMIO_D(0x45008, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002809
Xu Han5cf5fe82017-03-29 10:13:57 +08002810 MMIO_D(0x46430, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002811
Xu Han5cf5fe82017-03-29 10:13:57 +08002812 MMIO_D(0x46520, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002813
Xu Han5cf5fe82017-03-29 10:13:57 +08002814 MMIO_D(0xc403c, D_SKL | D_KBL);
2815 MMIO_D(0xb004, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002816 MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
2817
Xu Han5cf5fe82017-03-29 10:13:57 +08002818 MMIO_D(0x65900, D_SKL_PLUS);
2819 MMIO_D(0x1082c0, D_SKL | D_KBL);
2820 MMIO_D(0x4068, D_SKL | D_KBL);
2821 MMIO_D(0x67054, D_SKL | D_KBL);
2822 MMIO_D(0x6e560, D_SKL | D_KBL);
2823 MMIO_D(0x6e554, D_SKL | D_KBL);
2824 MMIO_D(0x2b20, D_SKL | D_KBL);
2825 MMIO_D(0x65f00, D_SKL | D_KBL);
2826 MMIO_D(0x65f08, D_SKL | D_KBL);
2827 MMIO_D(0x320f0, D_SKL | D_KBL);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002828
Xu Han5cf5fe82017-03-29 10:13:57 +08002829 MMIO_DFH(_REG_VCS2_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2830 MMIO_DFH(_REG_VECS_EXCC, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
2831 MMIO_D(0x70034, D_SKL_PLUS);
2832 MMIO_D(0x71034, D_SKL_PLUS);
2833 MMIO_D(0x72034, D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002834
Xu Han5cf5fe82017-03-29 10:13:57 +08002835 MMIO_D(_PLANE_KEYVAL_1(PIPE_A), D_SKL_PLUS);
2836 MMIO_D(_PLANE_KEYVAL_1(PIPE_B), D_SKL_PLUS);
2837 MMIO_D(_PLANE_KEYVAL_1(PIPE_C), D_SKL_PLUS);
2838 MMIO_D(_PLANE_KEYMSK_1(PIPE_A), D_SKL_PLUS);
2839 MMIO_D(_PLANE_KEYMSK_1(PIPE_B), D_SKL_PLUS);
2840 MMIO_D(_PLANE_KEYMSK_1(PIPE_C), D_SKL_PLUS);
Zhi Wange39c5ad2016-09-02 13:33:29 +08002841
Xu Han5cf5fe82017-03-29 10:13:57 +08002842 MMIO_D(0x44500, D_SKL_PLUS);
Zhao Yan0aa52772017-02-28 15:39:25 +08002843 MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002844 MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL | D_KBL, F_MODE_MASK | F_CMD_ACCESS,
Zhao Yan9112caa2017-02-28 15:40:10 +08002845 NULL, NULL);
Xu Han5cf5fe82017-03-29 10:13:57 +08002846
2847 MMIO_D(0x4ab8, D_KBL);
2848 MMIO_D(0x940c, D_SKL_PLUS);
2849 MMIO_D(0x2248, D_SKL_PLUS | D_KBL);
2850 MMIO_D(0x4ab0, D_SKL | D_KBL);
2851 MMIO_D(0x20d4, D_SKL | D_KBL);
2852
Zhi Wange39c5ad2016-09-02 13:33:29 +08002853 return 0;
2854}
Zhi Wang04d348a2016-04-25 18:28:56 -04002855
Changbin Du65f9f6f2017-06-06 15:56:09 +08002856/* Special MMIO blocks. */
2857static struct gvt_mmio_block {
2858 unsigned int device;
2859 i915_reg_t offset;
2860 unsigned int size;
2861 gvt_mmio_func read;
2862 gvt_mmio_func write;
2863} gvt_mmio_blocks[] = {
2864 {D_SKL_PLUS, _MMIO(CSR_MMIO_START_RANGE), 0x3000, NULL, NULL},
2865 {D_ALL, _MMIO(MCHBAR_MIRROR_BASE_SNB), 0x40000, NULL, NULL},
2866 {D_ALL, _MMIO(VGT_PVINFO_PAGE), VGT_PVINFO_SIZE,
2867 pvinfo_mmio_read, pvinfo_mmio_write},
2868 {D_ALL, LGC_PALETTE(PIPE_A, 0), 1024, NULL, NULL},
2869 {D_ALL, LGC_PALETTE(PIPE_B, 0), 1024, NULL, NULL},
2870 {D_ALL, LGC_PALETTE(PIPE_C, 0), 1024, NULL, NULL},
2871};
2872
2873static struct gvt_mmio_block *find_mmio_block(struct intel_gvt *gvt,
2874 unsigned int offset)
Zhi Wang12d14cc2016-08-30 11:06:17 +08002875{
Changbin Du65f9f6f2017-06-06 15:56:09 +08002876 unsigned long device = intel_gvt_get_device_type(gvt);
2877 struct gvt_mmio_block *block = gvt_mmio_blocks;
2878 int i;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002879
Changbin Du65f9f6f2017-06-06 15:56:09 +08002880 for (i = 0; i < ARRAY_SIZE(gvt_mmio_blocks); i++, block++) {
2881 if (!(device & block->device))
2882 continue;
2883 if (offset >= INTEL_GVT_MMIO_OFFSET(block->offset) &&
2884 offset < INTEL_GVT_MMIO_OFFSET(block->offset) + block->size)
2885 return block;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002886 }
2887 return NULL;
2888}
2889
2890/**
2891 * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
2892 * @gvt: GVT device
2893 *
2894 * This function is called at the driver unloading stage, to clean up the MMIO
2895 * information table of GVT device
2896 *
2897 */
2898void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
2899{
2900 struct hlist_node *tmp;
2901 struct intel_gvt_mmio_info *e;
2902 int i;
2903
2904 hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
2905 kfree(e);
2906
2907 vfree(gvt->mmio.mmio_attribute);
2908 gvt->mmio.mmio_attribute = NULL;
2909}
2910
2911/**
2912 * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
2913 * @gvt: GVT device
2914 *
2915 * This function is called at the initialization stage, to setup the MMIO
2916 * information table for GVT device
2917 *
2918 * Returns:
2919 * zero on success, negative if failed.
2920 */
2921int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
2922{
2923 struct intel_gvt_device_info *info = &gvt->device_info;
2924 struct drm_i915_private *dev_priv = gvt->dev_priv;
2925 int ret;
2926
2927 gvt->mmio.mmio_attribute = vzalloc(info->mmio_size);
2928 if (!gvt->mmio.mmio_attribute)
2929 return -ENOMEM;
2930
2931 ret = init_generic_mmio_info(gvt);
2932 if (ret)
2933 goto err;
2934
2935 if (IS_BROADWELL(dev_priv)) {
2936 ret = init_broadwell_mmio_info(gvt);
2937 if (ret)
2938 goto err;
Xu Hane3476c02017-03-29 10:13:59 +08002939 } else if (IS_SKYLAKE(dev_priv)
2940 || IS_KABYLAKE(dev_priv)) {
Zhi Wange39c5ad2016-09-02 13:33:29 +08002941 ret = init_broadwell_mmio_info(gvt);
2942 if (ret)
2943 goto err;
2944 ret = init_skl_mmio_info(gvt);
2945 if (ret)
2946 goto err;
Zhi Wang12d14cc2016-08-30 11:06:17 +08002947 }
2948 return 0;
2949err:
2950 intel_gvt_clean_mmio_info(gvt);
2951 return ret;
2952}
Zhi Wange39c5ad2016-09-02 13:33:29 +08002953
2954/**
2955 * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
2956 * @gvt: a GVT device
2957 * @offset: register offset
2958 *
2959 */
2960void intel_gvt_mmio_set_accessed(struct intel_gvt *gvt, unsigned int offset)
2961{
2962 gvt->mmio.mmio_attribute[offset >> 2] |=
2963 F_ACCESSED;
2964}
2965
2966/**
2967 * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
2968 * @gvt: a GVT device
2969 * @offset: register offset
2970 *
2971 */
2972bool intel_gvt_mmio_is_cmd_access(struct intel_gvt *gvt,
2973 unsigned int offset)
2974{
2975 return gvt->mmio.mmio_attribute[offset >> 2] &
2976 F_CMD_ACCESS;
2977}
2978
2979/**
2980 * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
2981 * @gvt: a GVT device
2982 * @offset: register offset
2983 *
2984 */
2985bool intel_gvt_mmio_is_unalign(struct intel_gvt *gvt,
2986 unsigned int offset)
2987{
2988 return gvt->mmio.mmio_attribute[offset >> 2] &
2989 F_UNALIGN;
2990}
2991
2992/**
2993 * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
2994 * @gvt: a GVT device
2995 * @offset: register offset
2996 *
2997 */
2998void intel_gvt_mmio_set_cmd_accessed(struct intel_gvt *gvt,
2999 unsigned int offset)
3000{
3001 gvt->mmio.mmio_attribute[offset >> 2] |=
3002 F_CMD_ACCESSED;
3003}
3004
3005/**
3006 * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
3007 * @gvt: a GVT device
3008 * @offset: register offset
3009 *
3010 * Returns:
3011 * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
3012 *
3013 */
3014bool intel_gvt_mmio_has_mode_mask(struct intel_gvt *gvt, unsigned int offset)
3015{
3016 return gvt->mmio.mmio_attribute[offset >> 2] &
3017 F_MODE_MASK;
3018}
3019
3020/**
3021 * intel_vgpu_default_mmio_read - default MMIO read handler
3022 * @vgpu: a vGPU
3023 * @offset: access offset
3024 * @p_data: data return buffer
3025 * @bytes: access data length
3026 *
3027 * Returns:
3028 * Zero on success, negative error code if failed.
3029 */
3030int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
3031 void *p_data, unsigned int bytes)
3032{
3033 read_vreg(vgpu, offset, p_data, bytes);
3034 return 0;
3035}
3036
3037/**
3038 * intel_t_default_mmio_write - default MMIO write handler
3039 * @vgpu: a vGPU
3040 * @offset: access offset
3041 * @p_data: write data buffer
3042 * @bytes: access data length
3043 *
3044 * Returns:
3045 * Zero on success, negative error code if failed.
3046 */
3047int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
3048 void *p_data, unsigned int bytes)
3049{
3050 write_vreg(vgpu, offset, p_data, bytes);
3051 return 0;
3052}
Zhao Yan4938ca92017-03-09 10:09:44 +08003053
3054/**
3055 * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
3056 * force-nopriv register
3057 *
3058 * @gvt: a GVT device
3059 * @offset: register offset
3060 *
3061 * Returns:
3062 * True if the register is in force-nonpriv whitelist;
3063 * False if outside;
3064 */
3065bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
3066 unsigned int offset)
3067{
3068 return in_whitelist(offset);
3069}
Changbin Du65f9f6f2017-06-06 15:56:09 +08003070
3071/**
3072 * intel_vgpu_mmio_reg_rw - emulate tracked mmio registers
3073 * @vgpu: a vGPU
3074 * @offset: register offset
3075 * @pdata: data buffer
3076 * @bytes: data length
3077 *
3078 * Returns:
3079 * Zero on success, negative error code if failed.
3080 */
3081int intel_vgpu_mmio_reg_rw(struct intel_vgpu *vgpu, unsigned int offset,
3082 void *pdata, unsigned int bytes, bool is_read)
3083{
3084 struct intel_gvt *gvt = vgpu->gvt;
3085 struct intel_gvt_mmio_info *mmio_info;
3086 struct gvt_mmio_block *mmio_block;
3087 gvt_mmio_func func;
3088 int ret;
3089
3090 if (WARN_ON(bytes > 4))
3091 return -EINVAL;
3092
3093 /*
3094 * Handle special MMIO blocks.
3095 */
3096 mmio_block = find_mmio_block(gvt, offset);
3097 if (mmio_block) {
3098 func = is_read ? mmio_block->read : mmio_block->write;
3099 if (func)
3100 return func(vgpu, offset, pdata, bytes);
3101 goto default_rw;
3102 }
3103
3104 /*
3105 * Normal tracked MMIOs.
3106 */
3107 mmio_info = find_mmio_info(gvt, offset);
3108 if (!mmio_info) {
3109 if (!vgpu->mmio.disable_warn_untrack)
3110 gvt_vgpu_err("untracked MMIO %08x len %d\n",
3111 offset, bytes);
3112 goto default_rw;
3113 }
3114
Changbin Du65f9f6f2017-06-06 15:56:09 +08003115 if (is_read)
3116 return mmio_info->read(vgpu, offset, pdata, bytes);
3117 else {
3118 u64 ro_mask = mmio_info->ro_mask;
3119 u32 old_vreg = 0, old_sreg = 0;
3120 u64 data = 0;
3121
3122 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3123 old_vreg = vgpu_vreg(vgpu, offset);
3124 old_sreg = vgpu_sreg(vgpu, offset);
3125 }
3126
3127 if (likely(!ro_mask))
3128 ret = mmio_info->write(vgpu, offset, pdata, bytes);
3129 else if (!~ro_mask) {
3130 gvt_vgpu_err("try to write RO reg %x\n", offset);
3131 return 0;
3132 } else {
3133 /* keep the RO bits in the virtual register */
3134 memcpy(&data, pdata, bytes);
3135 data &= ~ro_mask;
3136 data |= vgpu_vreg(vgpu, offset) & ro_mask;
3137 ret = mmio_info->write(vgpu, offset, &data, bytes);
3138 }
3139
3140 /* higher 16bits of mode ctl regs are mask bits for change */
3141 if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
3142 u32 mask = vgpu_vreg(vgpu, offset) >> 16;
3143
3144 vgpu_vreg(vgpu, offset) = (old_vreg & ~mask)
3145 | (vgpu_vreg(vgpu, offset) & mask);
3146 vgpu_sreg(vgpu, offset) = (old_sreg & ~mask)
3147 | (vgpu_sreg(vgpu, offset) & mask);
3148 }
3149 }
3150
3151 return ret;
3152
3153default_rw:
3154 return is_read ?
3155 intel_vgpu_default_mmio_read(vgpu, offset, pdata, bytes) :
3156 intel_vgpu_default_mmio_write(vgpu, offset, pdata, bytes);
3157}