blob: 4e83a9ffa5e205336270d585b64badfcfca27861 [file] [log] [blame]
Ray Jui1fb37a82015-04-08 11:21:35 -07001/*
2 * Copyright (C) 2014 Hauke Mehrtens <hauke@hauke-m.de>
Florian Fainellibe908d22015-10-16 12:04:04 -07003 * Copyright (C) 2015 Broadcom Corporation
Ray Jui1fb37a82015-04-08 11:21:35 -07004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation version 2.
8 *
9 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
10 * kind, whether express or implied; without even the implied warranty
11 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <linux/kernel.h>
16#include <linux/pci.h>
17#include <linux/msi.h>
18#include <linux/clk.h>
19#include <linux/module.h>
20#include <linux/mbus.h>
21#include <linux/slab.h>
22#include <linux/delay.h>
23#include <linux/interrupt.h>
Ray Jui787b3c42016-10-31 17:38:35 -070024#include <linux/irqchip/arm-gic-v3.h>
Ray Jui1fb37a82015-04-08 11:21:35 -070025#include <linux/platform_device.h>
26#include <linux/of_address.h>
27#include <linux/of_pci.h>
28#include <linux/of_irq.h>
29#include <linux/of_platform.h>
30#include <linux/phy/phy.h>
31
32#include "pcie-iproc.h"
33
Ray Jui199ff142015-09-15 17:39:18 -070034#define EP_PERST_SOURCE_SELECT_SHIFT 2
35#define EP_PERST_SOURCE_SELECT BIT(EP_PERST_SOURCE_SELECT_SHIFT)
Ray Jui1fb37a82015-04-08 11:21:35 -070036#define EP_MODE_SURVIVE_PERST_SHIFT 1
37#define EP_MODE_SURVIVE_PERST BIT(EP_MODE_SURVIVE_PERST_SHIFT)
38#define RC_PCIE_RST_OUTPUT_SHIFT 0
39#define RC_PCIE_RST_OUTPUT BIT(RC_PCIE_RST_OUTPUT_SHIFT)
Ray Jui943ebae2015-12-04 09:34:59 -080040#define PAXC_RESET_MASK 0x7f
Ray Jui1fb37a82015-04-08 11:21:35 -070041
Ray Jui787b3c42016-10-31 17:38:35 -070042#define GIC_V3_CFG_SHIFT 0
43#define GIC_V3_CFG BIT(GIC_V3_CFG_SHIFT)
44
45#define MSI_ENABLE_CFG_SHIFT 0
46#define MSI_ENABLE_CFG BIT(MSI_ENABLE_CFG_SHIFT)
47
Ray Jui1fb37a82015-04-08 11:21:35 -070048#define CFG_IND_ADDR_MASK 0x00001ffc
49
Ray Jui1fb37a82015-04-08 11:21:35 -070050#define CFG_ADDR_BUS_NUM_SHIFT 20
51#define CFG_ADDR_BUS_NUM_MASK 0x0ff00000
52#define CFG_ADDR_DEV_NUM_SHIFT 15
53#define CFG_ADDR_DEV_NUM_MASK 0x000f8000
54#define CFG_ADDR_FUNC_NUM_SHIFT 12
55#define CFG_ADDR_FUNC_NUM_MASK 0x00007000
56#define CFG_ADDR_REG_NUM_SHIFT 2
57#define CFG_ADDR_REG_NUM_MASK 0x00000ffc
58#define CFG_ADDR_CFG_TYPE_SHIFT 0
59#define CFG_ADDR_CFG_TYPE_MASK 0x00000003
60
Ray Jui1fb37a82015-04-08 11:21:35 -070061#define SYS_RC_INTX_MASK 0xf
62
Ray Juiaaf22ab2015-09-15 17:39:19 -070063#define PCIE_PHYLINKUP_SHIFT 3
64#define PCIE_PHYLINKUP BIT(PCIE_PHYLINKUP_SHIFT)
65#define PCIE_DL_ACTIVE_SHIFT 2
66#define PCIE_DL_ACTIVE BIT(PCIE_DL_ACTIVE_SHIFT)
67
Ray Jui538928f2016-10-31 17:38:33 -070068#define APB_ERR_EN_SHIFT 0
69#define APB_ERR_EN BIT(APB_ERR_EN_SHIFT)
70
Oza Pawandeep39b7a4f2017-08-28 16:43:30 -050071#define CFG_RETRY_STATUS 0xffff0001
72#define CFG_RETRY_STATUS_TIMEOUT_US 500000 /* 500 milliseconds */
73
Ray Jui4213e152016-10-31 17:38:37 -070074/* derive the enum index of the outbound/inbound mapping registers */
75#define MAP_REG(base_reg, index) ((base_reg) + (index) * 2)
76
77/*
78 * Maximum number of outbound mapping window sizes that can be supported by any
79 * OARR/OMAP mapping pair
80 */
81#define MAX_NUM_OB_WINDOW_SIZES 4
82
Ray Juie99a1872015-10-16 08:18:24 -050083#define OARR_VALID_SHIFT 0
84#define OARR_VALID BIT(OARR_VALID_SHIFT)
85#define OARR_SIZE_CFG_SHIFT 1
Ray Juie99a1872015-10-16 08:18:24 -050086
Ray Juidd9d4e72016-10-31 17:38:39 -070087/*
88 * Maximum number of inbound mapping region sizes that can be supported by an
89 * IARR
90 */
91#define MAX_NUM_IB_REGION_SIZES 9
92
93#define IMAP_VALID_SHIFT 0
94#define IMAP_VALID BIT(IMAP_VALID_SHIFT)
95
Bjorn Helgaasd8fa9342017-09-05 12:27:11 -050096#define IPROC_PCI_EXP_CAP 0xac
Bjorn Helgaase3a16982016-10-06 13:36:07 -050097
Ray Jui943ebae2015-12-04 09:34:59 -080098#define IPROC_PCIE_REG_INVALID 0xffff
99
Ray Jui4213e152016-10-31 17:38:37 -0700100/**
101 * iProc PCIe outbound mapping controller specific parameters
102 *
103 * @window_sizes: list of supported outbound mapping window sizes in MB
104 * @nr_sizes: number of supported outbound mapping window sizes
105 */
106struct iproc_pcie_ob_map {
107 resource_size_t window_sizes[MAX_NUM_OB_WINDOW_SIZES];
108 unsigned int nr_sizes;
109};
110
111static const struct iproc_pcie_ob_map paxb_ob_map[] = {
112 {
113 /* OARR0/OMAP0 */
114 .window_sizes = { 128, 256 },
115 .nr_sizes = 2,
116 },
117 {
118 /* OARR1/OMAP1 */
119 .window_sizes = { 128, 256 },
120 .nr_sizes = 2,
121 },
122};
123
Ray Juic7c44522016-10-31 17:38:41 -0700124static const struct iproc_pcie_ob_map paxb_v2_ob_map[] = {
125 {
126 /* OARR0/OMAP0 */
127 .window_sizes = { 128, 256 },
128 .nr_sizes = 2,
129 },
130 {
131 /* OARR1/OMAP1 */
132 .window_sizes = { 128, 256 },
133 .nr_sizes = 2,
134 },
135 {
136 /* OARR2/OMAP2 */
137 .window_sizes = { 128, 256, 512, 1024 },
138 .nr_sizes = 4,
139 },
140 {
141 /* OARR3/OMAP3 */
142 .window_sizes = { 128, 256, 512, 1024 },
143 .nr_sizes = 4,
144 },
145};
146
Ray Juidd9d4e72016-10-31 17:38:39 -0700147/**
148 * iProc PCIe inbound mapping type
149 */
150enum iproc_pcie_ib_map_type {
151 /* for DDR memory */
152 IPROC_PCIE_IB_MAP_MEM = 0,
153
154 /* for device I/O memory */
155 IPROC_PCIE_IB_MAP_IO,
156
157 /* invalid or unused */
158 IPROC_PCIE_IB_MAP_INVALID
159};
160
161/**
162 * iProc PCIe inbound mapping controller specific parameters
163 *
164 * @type: inbound mapping region type
165 * @size_unit: inbound mapping region size unit, could be SZ_1K, SZ_1M, or
166 * SZ_1G
167 * @region_sizes: list of supported inbound mapping region sizes in KB, MB, or
168 * GB, depedning on the size unit
169 * @nr_sizes: number of supported inbound mapping region sizes
170 * @nr_windows: number of supported inbound mapping windows for the region
171 * @imap_addr_offset: register offset between the upper and lower 32-bit
172 * IMAP address registers
173 * @imap_window_offset: register offset between each IMAP window
174 */
175struct iproc_pcie_ib_map {
176 enum iproc_pcie_ib_map_type type;
177 unsigned int size_unit;
178 resource_size_t region_sizes[MAX_NUM_IB_REGION_SIZES];
179 unsigned int nr_sizes;
180 unsigned int nr_windows;
181 u16 imap_addr_offset;
182 u16 imap_window_offset;
183};
184
Ray Juic7c44522016-10-31 17:38:41 -0700185static const struct iproc_pcie_ib_map paxb_v2_ib_map[] = {
186 {
187 /* IARR0/IMAP0 */
188 .type = IPROC_PCIE_IB_MAP_IO,
189 .size_unit = SZ_1K,
190 .region_sizes = { 32 },
191 .nr_sizes = 1,
192 .nr_windows = 8,
193 .imap_addr_offset = 0x40,
194 .imap_window_offset = 0x4,
195 },
196 {
197 /* IARR1/IMAP1 (currently unused) */
198 .type = IPROC_PCIE_IB_MAP_INVALID,
199 },
200 {
201 /* IARR2/IMAP2 */
202 .type = IPROC_PCIE_IB_MAP_MEM,
203 .size_unit = SZ_1M,
204 .region_sizes = { 64, 128, 256, 512, 1024, 2048, 4096, 8192,
205 16384 },
206 .nr_sizes = 9,
207 .nr_windows = 1,
208 .imap_addr_offset = 0x4,
209 .imap_window_offset = 0x8,
210 },
211 {
212 /* IARR3/IMAP3 */
213 .type = IPROC_PCIE_IB_MAP_MEM,
214 .size_unit = SZ_1G,
215 .region_sizes = { 1, 2, 4, 8, 16, 32 },
216 .nr_sizes = 6,
217 .nr_windows = 8,
218 .imap_addr_offset = 0x4,
219 .imap_window_offset = 0x8,
220 },
221 {
222 /* IARR4/IMAP4 */
223 .type = IPROC_PCIE_IB_MAP_MEM,
224 .size_unit = SZ_1G,
225 .region_sizes = { 32, 64, 128, 256, 512 },
226 .nr_sizes = 5,
227 .nr_windows = 8,
228 .imap_addr_offset = 0x4,
229 .imap_window_offset = 0x8,
230 },
231};
232
Ray Jui06324ed2016-10-31 17:38:30 -0700233/*
234 * iProc PCIe host registers
235 */
Ray Jui943ebae2015-12-04 09:34:59 -0800236enum iproc_pcie_reg {
Ray Jui06324ed2016-10-31 17:38:30 -0700237 /* clock/reset signal control */
Ray Jui943ebae2015-12-04 09:34:59 -0800238 IPROC_PCIE_CLK_CTRL = 0,
Ray Jui06324ed2016-10-31 17:38:30 -0700239
Ray Jui787b3c42016-10-31 17:38:35 -0700240 /*
241 * To allow MSI to be steered to an external MSI controller (e.g., ARM
242 * GICv3 ITS)
243 */
244 IPROC_PCIE_MSI_GIC_MODE,
245
246 /*
247 * IPROC_PCIE_MSI_BASE_ADDR and IPROC_PCIE_MSI_WINDOW_SIZE define the
248 * window where the MSI posted writes are written, for the writes to be
249 * interpreted as MSI writes.
250 */
251 IPROC_PCIE_MSI_BASE_ADDR,
252 IPROC_PCIE_MSI_WINDOW_SIZE,
253
254 /*
255 * To hold the address of the register where the MSI writes are
256 * programed. When ARM GICv3 ITS is used, this should be programmed
257 * with the address of the GITS_TRANSLATER register.
258 */
259 IPROC_PCIE_MSI_ADDR_LO,
260 IPROC_PCIE_MSI_ADDR_HI,
261
262 /* enable MSI */
263 IPROC_PCIE_MSI_EN_CFG,
264
Ray Jui06324ed2016-10-31 17:38:30 -0700265 /* allow access to root complex configuration space */
Ray Jui943ebae2015-12-04 09:34:59 -0800266 IPROC_PCIE_CFG_IND_ADDR,
267 IPROC_PCIE_CFG_IND_DATA,
Ray Jui06324ed2016-10-31 17:38:30 -0700268
269 /* allow access to device configuration space */
Ray Jui943ebae2015-12-04 09:34:59 -0800270 IPROC_PCIE_CFG_ADDR,
271 IPROC_PCIE_CFG_DATA,
Ray Jui06324ed2016-10-31 17:38:30 -0700272
273 /* enable INTx */
Ray Jui943ebae2015-12-04 09:34:59 -0800274 IPROC_PCIE_INTX_EN,
Ray Jui06324ed2016-10-31 17:38:30 -0700275
276 /* outbound address mapping */
Ray Jui4213e152016-10-31 17:38:37 -0700277 IPROC_PCIE_OARR0,
278 IPROC_PCIE_OMAP0,
279 IPROC_PCIE_OARR1,
280 IPROC_PCIE_OMAP1,
281 IPROC_PCIE_OARR2,
282 IPROC_PCIE_OMAP2,
283 IPROC_PCIE_OARR3,
284 IPROC_PCIE_OMAP3,
Ray Jui06324ed2016-10-31 17:38:30 -0700285
Ray Juidd9d4e72016-10-31 17:38:39 -0700286 /* inbound address mapping */
287 IPROC_PCIE_IARR0,
288 IPROC_PCIE_IMAP0,
289 IPROC_PCIE_IARR1,
290 IPROC_PCIE_IMAP1,
291 IPROC_PCIE_IARR2,
292 IPROC_PCIE_IMAP2,
293 IPROC_PCIE_IARR3,
294 IPROC_PCIE_IMAP3,
295 IPROC_PCIE_IARR4,
296 IPROC_PCIE_IMAP4,
297
Ray Jui06324ed2016-10-31 17:38:30 -0700298 /* link status */
Ray Jui943ebae2015-12-04 09:34:59 -0800299 IPROC_PCIE_LINK_STATUS,
Ray Jui06324ed2016-10-31 17:38:30 -0700300
Ray Jui538928f2016-10-31 17:38:33 -0700301 /* enable APB error for unsupported requests */
302 IPROC_PCIE_APB_ERR_EN,
303
Ray Jui06324ed2016-10-31 17:38:30 -0700304 /* total number of core registers */
305 IPROC_PCIE_MAX_NUM_REG,
Ray Jui943ebae2015-12-04 09:34:59 -0800306};
307
Ray Jui404349c2016-10-31 17:38:32 -0700308/* iProc PCIe PAXB BCMA registers */
309static const u16 iproc_pcie_reg_paxb_bcma[] = {
310 [IPROC_PCIE_CLK_CTRL] = 0x000,
311 [IPROC_PCIE_CFG_IND_ADDR] = 0x120,
312 [IPROC_PCIE_CFG_IND_DATA] = 0x124,
313 [IPROC_PCIE_CFG_ADDR] = 0x1f8,
314 [IPROC_PCIE_CFG_DATA] = 0x1fc,
315 [IPROC_PCIE_INTX_EN] = 0x330,
316 [IPROC_PCIE_LINK_STATUS] = 0xf0c,
317};
318
Ray Jui943ebae2015-12-04 09:34:59 -0800319/* iProc PCIe PAXB registers */
320static const u16 iproc_pcie_reg_paxb[] = {
Ray Jui4213e152016-10-31 17:38:37 -0700321 [IPROC_PCIE_CLK_CTRL] = 0x000,
322 [IPROC_PCIE_CFG_IND_ADDR] = 0x120,
323 [IPROC_PCIE_CFG_IND_DATA] = 0x124,
324 [IPROC_PCIE_CFG_ADDR] = 0x1f8,
325 [IPROC_PCIE_CFG_DATA] = 0x1fc,
326 [IPROC_PCIE_INTX_EN] = 0x330,
327 [IPROC_PCIE_OARR0] = 0xd20,
328 [IPROC_PCIE_OMAP0] = 0xd40,
329 [IPROC_PCIE_OARR1] = 0xd28,
330 [IPROC_PCIE_OMAP1] = 0xd48,
331 [IPROC_PCIE_LINK_STATUS] = 0xf0c,
332 [IPROC_PCIE_APB_ERR_EN] = 0xf40,
Ray Jui943ebae2015-12-04 09:34:59 -0800333};
334
Ray Juic7c44522016-10-31 17:38:41 -0700335/* iProc PCIe PAXB v2 registers */
336static const u16 iproc_pcie_reg_paxb_v2[] = {
337 [IPROC_PCIE_CLK_CTRL] = 0x000,
338 [IPROC_PCIE_CFG_IND_ADDR] = 0x120,
339 [IPROC_PCIE_CFG_IND_DATA] = 0x124,
340 [IPROC_PCIE_CFG_ADDR] = 0x1f8,
341 [IPROC_PCIE_CFG_DATA] = 0x1fc,
342 [IPROC_PCIE_INTX_EN] = 0x330,
343 [IPROC_PCIE_OARR0] = 0xd20,
344 [IPROC_PCIE_OMAP0] = 0xd40,
345 [IPROC_PCIE_OARR1] = 0xd28,
346 [IPROC_PCIE_OMAP1] = 0xd48,
347 [IPROC_PCIE_OARR2] = 0xd60,
348 [IPROC_PCIE_OMAP2] = 0xd68,
349 [IPROC_PCIE_OARR3] = 0xdf0,
350 [IPROC_PCIE_OMAP3] = 0xdf8,
351 [IPROC_PCIE_IARR0] = 0xd00,
352 [IPROC_PCIE_IMAP0] = 0xc00,
353 [IPROC_PCIE_IARR2] = 0xd10,
354 [IPROC_PCIE_IMAP2] = 0xcc0,
355 [IPROC_PCIE_IARR3] = 0xe00,
356 [IPROC_PCIE_IMAP3] = 0xe08,
357 [IPROC_PCIE_IARR4] = 0xe68,
358 [IPROC_PCIE_IMAP4] = 0xe70,
359 [IPROC_PCIE_LINK_STATUS] = 0xf0c,
360 [IPROC_PCIE_APB_ERR_EN] = 0xf40,
361};
362
Ray Jui943ebae2015-12-04 09:34:59 -0800363/* iProc PCIe PAXC v1 registers */
364static const u16 iproc_pcie_reg_paxc[] = {
Ray Jui4213e152016-10-31 17:38:37 -0700365 [IPROC_PCIE_CLK_CTRL] = 0x000,
366 [IPROC_PCIE_CFG_IND_ADDR] = 0x1f0,
367 [IPROC_PCIE_CFG_IND_DATA] = 0x1f4,
368 [IPROC_PCIE_CFG_ADDR] = 0x1f8,
369 [IPROC_PCIE_CFG_DATA] = 0x1fc,
Ray Jui943ebae2015-12-04 09:34:59 -0800370};
Ray Juie99a1872015-10-16 08:18:24 -0500371
Ray Jui787b3c42016-10-31 17:38:35 -0700372/* iProc PCIe PAXC v2 registers */
373static const u16 iproc_pcie_reg_paxc_v2[] = {
374 [IPROC_PCIE_MSI_GIC_MODE] = 0x050,
375 [IPROC_PCIE_MSI_BASE_ADDR] = 0x074,
376 [IPROC_PCIE_MSI_WINDOW_SIZE] = 0x078,
377 [IPROC_PCIE_MSI_ADDR_LO] = 0x07c,
378 [IPROC_PCIE_MSI_ADDR_HI] = 0x080,
379 [IPROC_PCIE_MSI_EN_CFG] = 0x09c,
380 [IPROC_PCIE_CFG_IND_ADDR] = 0x1f0,
381 [IPROC_PCIE_CFG_IND_DATA] = 0x1f4,
382 [IPROC_PCIE_CFG_ADDR] = 0x1f8,
383 [IPROC_PCIE_CFG_DATA] = 0x1fc,
384};
385
Ray Jui8d9bfe32015-07-21 18:29:40 -0700386static inline struct iproc_pcie *iproc_data(struct pci_bus *bus)
Ray Jui1fb37a82015-04-08 11:21:35 -0700387{
Ray Jui8d9bfe32015-07-21 18:29:40 -0700388 struct iproc_pcie *pcie;
389#ifdef CONFIG_ARM
390 struct pci_sys_data *sys = bus->sysdata;
391
392 pcie = sys->private_data;
393#else
394 pcie = bus->sysdata;
395#endif
396 return pcie;
Ray Jui1fb37a82015-04-08 11:21:35 -0700397}
398
Ray Jui943ebae2015-12-04 09:34:59 -0800399static inline bool iproc_pcie_reg_is_invalid(u16 reg_offset)
400{
401 return !!(reg_offset == IPROC_PCIE_REG_INVALID);
402}
403
404static inline u16 iproc_pcie_reg_offset(struct iproc_pcie *pcie,
405 enum iproc_pcie_reg reg)
406{
407 return pcie->reg_offsets[reg];
408}
409
410static inline u32 iproc_pcie_read_reg(struct iproc_pcie *pcie,
411 enum iproc_pcie_reg reg)
412{
413 u16 offset = iproc_pcie_reg_offset(pcie, reg);
414
415 if (iproc_pcie_reg_is_invalid(offset))
416 return 0;
417
418 return readl(pcie->base + offset);
419}
420
421static inline void iproc_pcie_write_reg(struct iproc_pcie *pcie,
422 enum iproc_pcie_reg reg, u32 val)
423{
424 u16 offset = iproc_pcie_reg_offset(pcie, reg);
425
426 if (iproc_pcie_reg_is_invalid(offset))
427 return;
428
429 writel(val, pcie->base + offset);
430}
431
Ray Jui538928f2016-10-31 17:38:33 -0700432/**
433 * APB error forwarding can be disabled during access of configuration
434 * registers of the endpoint device, to prevent unsupported requests
435 * (typically seen during enumeration with multi-function devices) from
436 * triggering a system exception.
437 */
438static inline void iproc_pcie_apb_err_disable(struct pci_bus *bus,
439 bool disable)
440{
441 struct iproc_pcie *pcie = iproc_data(bus);
442 u32 val;
443
444 if (bus->number && pcie->has_apb_err_disable) {
445 val = iproc_pcie_read_reg(pcie, IPROC_PCIE_APB_ERR_EN);
446 if (disable)
447 val &= ~APB_ERR_EN;
448 else
449 val |= APB_ERR_EN;
450 iproc_pcie_write_reg(pcie, IPROC_PCIE_APB_ERR_EN, val);
451 }
452}
453
Oza Pawandeepd0050452017-08-28 16:43:24 -0500454static void __iomem *iproc_pcie_map_ep_cfg_reg(struct iproc_pcie *pcie,
455 unsigned int busno,
456 unsigned int slot,
457 unsigned int fn,
458 int where)
459{
460 u16 offset;
461 u32 val;
462
463 /* EP device access */
464 val = (busno << CFG_ADDR_BUS_NUM_SHIFT) |
465 (slot << CFG_ADDR_DEV_NUM_SHIFT) |
466 (fn << CFG_ADDR_FUNC_NUM_SHIFT) |
467 (where & CFG_ADDR_REG_NUM_MASK) |
468 (1 & CFG_ADDR_CFG_TYPE_MASK);
469
470 iproc_pcie_write_reg(pcie, IPROC_PCIE_CFG_ADDR, val);
471 offset = iproc_pcie_reg_offset(pcie, IPROC_PCIE_CFG_DATA);
472
473 if (iproc_pcie_reg_is_invalid(offset))
474 return NULL;
475
476 return (pcie->base + offset);
477}
478
Oza Pawandeep39b7a4f2017-08-28 16:43:30 -0500479static unsigned int iproc_pcie_cfg_retry(void __iomem *cfg_data_p)
480{
481 int timeout = CFG_RETRY_STATUS_TIMEOUT_US;
482 unsigned int data;
483
484 /*
485 * As per PCIe spec r3.1, sec 2.3.2, CRS Software Visibility only
486 * affects config reads of the Vendor ID. For config writes or any
487 * other config reads, the Root may automatically reissue the
488 * configuration request again as a new request.
489 *
490 * For config reads, this hardware returns CFG_RETRY_STATUS data
491 * when it receives a CRS completion, regardless of the address of
492 * the read or the CRS Software Visibility Enable bit. As a
493 * partial workaround for this, we retry in software any read that
494 * returns CFG_RETRY_STATUS.
495 *
496 * Note that a non-Vendor ID config register may have a value of
497 * CFG_RETRY_STATUS. If we read that, we can't distinguish it from
498 * a CRS completion, so we will incorrectly retry the read and
499 * eventually return the wrong data (0xffffffff).
500 */
501 data = readl(cfg_data_p);
502 while (data == CFG_RETRY_STATUS && timeout--) {
503 udelay(1);
504 data = readl(cfg_data_p);
505 }
506
507 if (data == CFG_RETRY_STATUS)
508 data = 0xffffffff;
509
510 return data;
511}
512
513static int iproc_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
514 int where, int size, u32 *val)
515{
516 struct iproc_pcie *pcie = iproc_data(bus);
517 unsigned int slot = PCI_SLOT(devfn);
518 unsigned int fn = PCI_FUNC(devfn);
519 unsigned int busno = bus->number;
520 void __iomem *cfg_data_p;
521 unsigned int data;
522 int ret;
523
524 /* root complex access */
525 if (busno == 0) {
526 ret = pci_generic_config_read32(bus, devfn, where, size, val);
527 if (ret != PCIBIOS_SUCCESSFUL)
528 return ret;
529
530 /* Don't advertise CRS SV support */
Bjorn Helgaasd8fa9342017-09-05 12:27:11 -0500531 if ((where & ~0x3) == IPROC_PCI_EXP_CAP + PCI_EXP_RTCTL)
Oza Pawandeep39b7a4f2017-08-28 16:43:30 -0500532 *val &= ~(PCI_EXP_RTCAP_CRSVIS << 16);
533 return PCIBIOS_SUCCESSFUL;
534 }
535
536 cfg_data_p = iproc_pcie_map_ep_cfg_reg(pcie, busno, slot, fn, where);
537
538 if (!cfg_data_p)
539 return PCIBIOS_DEVICE_NOT_FOUND;
540
541 data = iproc_pcie_cfg_retry(cfg_data_p);
542
543 *val = data;
544 if (size <= 2)
545 *val = (data >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
546
547 return PCIBIOS_SUCCESSFUL;
548}
549
Ray Jui1fb37a82015-04-08 11:21:35 -0700550/**
551 * Note access to the configuration registers are protected at the higher layer
552 * by 'pci_lock' in drivers/pci/access.c
553 */
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500554static void __iomem *iproc_pcie_map_cfg_bus(struct iproc_pcie *pcie,
555 int busno,
Ray Jui1fb37a82015-04-08 11:21:35 -0700556 unsigned int devfn,
557 int where)
558{
Ray Jui1fb37a82015-04-08 11:21:35 -0700559 unsigned slot = PCI_SLOT(devfn);
560 unsigned fn = PCI_FUNC(devfn);
Ray Jui943ebae2015-12-04 09:34:59 -0800561 u16 offset;
562
Ray Jui1fb37a82015-04-08 11:21:35 -0700563 /* root complex access */
564 if (busno == 0) {
Ray Jui46560382016-01-27 16:52:24 -0600565 if (slot > 0 || fn > 0)
566 return NULL;
567
Ray Jui943ebae2015-12-04 09:34:59 -0800568 iproc_pcie_write_reg(pcie, IPROC_PCIE_CFG_IND_ADDR,
569 where & CFG_IND_ADDR_MASK);
570 offset = iproc_pcie_reg_offset(pcie, IPROC_PCIE_CFG_IND_DATA);
571 if (iproc_pcie_reg_is_invalid(offset))
Ray Jui1fb37a82015-04-08 11:21:35 -0700572 return NULL;
Ray Jui943ebae2015-12-04 09:34:59 -0800573 else
574 return (pcie->base + offset);
Ray Jui1fb37a82015-04-08 11:21:35 -0700575 }
576
Ray Jui46560382016-01-27 16:52:24 -0600577 /*
578 * PAXC is connected to an internally emulated EP within the SoC. It
579 * allows only one device.
580 */
Ray Jui06324ed2016-10-31 17:38:30 -0700581 if (pcie->ep_is_internal)
Ray Jui46560382016-01-27 16:52:24 -0600582 if (slot > 0)
583 return NULL;
584
Oza Pawandeepd0050452017-08-28 16:43:24 -0500585 return iproc_pcie_map_ep_cfg_reg(pcie, busno, slot, fn, where);
Ray Jui1fb37a82015-04-08 11:21:35 -0700586}
587
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500588static void __iomem *iproc_pcie_bus_map_cfg_bus(struct pci_bus *bus,
589 unsigned int devfn,
590 int where)
591{
592 return iproc_pcie_map_cfg_bus(iproc_data(bus), bus->number, devfn,
593 where);
594}
595
596static int iproc_pci_raw_config_read32(struct iproc_pcie *pcie,
597 unsigned int devfn, int where,
598 int size, u32 *val)
599{
600 void __iomem *addr;
601
602 addr = iproc_pcie_map_cfg_bus(pcie, 0, devfn, where & ~0x3);
603 if (!addr) {
604 *val = ~0;
605 return PCIBIOS_DEVICE_NOT_FOUND;
606 }
607
608 *val = readl(addr);
609
610 if (size <= 2)
611 *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
612
613 return PCIBIOS_SUCCESSFUL;
614}
615
616static int iproc_pci_raw_config_write32(struct iproc_pcie *pcie,
617 unsigned int devfn, int where,
618 int size, u32 val)
619{
620 void __iomem *addr;
621 u32 mask, tmp;
622
623 addr = iproc_pcie_map_cfg_bus(pcie, 0, devfn, where & ~0x3);
624 if (!addr)
625 return PCIBIOS_DEVICE_NOT_FOUND;
626
627 if (size == 4) {
628 writel(val, addr);
629 return PCIBIOS_SUCCESSFUL;
630 }
631
632 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
633 tmp = readl(addr) & mask;
634 tmp |= val << ((where & 0x3) * 8);
635 writel(tmp, addr);
636
637 return PCIBIOS_SUCCESSFUL;
638}
639
Ray Jui538928f2016-10-31 17:38:33 -0700640static int iproc_pcie_config_read32(struct pci_bus *bus, unsigned int devfn,
641 int where, int size, u32 *val)
642{
643 int ret;
Oza Pawandeep39b7a4f2017-08-28 16:43:30 -0500644 struct iproc_pcie *pcie = iproc_data(bus);
Ray Jui538928f2016-10-31 17:38:33 -0700645
646 iproc_pcie_apb_err_disable(bus, true);
Oza Pawandeep39b7a4f2017-08-28 16:43:30 -0500647 if (pcie->type == IPROC_PCIE_PAXB_V2)
648 ret = iproc_pcie_config_read(bus, devfn, where, size, val);
649 else
650 ret = pci_generic_config_read32(bus, devfn, where, size, val);
Ray Jui538928f2016-10-31 17:38:33 -0700651 iproc_pcie_apb_err_disable(bus, false);
652
653 return ret;
654}
655
656static int iproc_pcie_config_write32(struct pci_bus *bus, unsigned int devfn,
657 int where, int size, u32 val)
658{
659 int ret;
660
661 iproc_pcie_apb_err_disable(bus, true);
662 ret = pci_generic_config_write32(bus, devfn, where, size, val);
663 iproc_pcie_apb_err_disable(bus, false);
664
665 return ret;
666}
667
Ray Jui1fb37a82015-04-08 11:21:35 -0700668static struct pci_ops iproc_pcie_ops = {
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500669 .map_bus = iproc_pcie_bus_map_cfg_bus,
Ray Jui538928f2016-10-31 17:38:33 -0700670 .read = iproc_pcie_config_read32,
671 .write = iproc_pcie_config_write32,
Ray Jui1fb37a82015-04-08 11:21:35 -0700672};
673
Oza Pawandeepb91c26c2017-08-28 16:43:35 -0500674static void iproc_pcie_perst_ctrl(struct iproc_pcie *pcie, bool assert)
Ray Jui1fb37a82015-04-08 11:21:35 -0700675{
676 u32 val;
677
Ray Jui7cbd50d2016-10-31 17:38:31 -0700678 /*
679 * PAXC and the internal emulated endpoint device downstream should not
680 * be reset. If firmware has been loaded on the endpoint device at an
681 * earlier boot stage, reset here causes issues.
682 */
683 if (pcie->ep_is_internal)
Ray Jui943ebae2015-12-04 09:34:59 -0800684 return;
Ray Jui943ebae2015-12-04 09:34:59 -0800685
Oza Pawandeepb91c26c2017-08-28 16:43:35 -0500686 if (assert) {
687 val = iproc_pcie_read_reg(pcie, IPROC_PCIE_CLK_CTRL);
688 val &= ~EP_PERST_SOURCE_SELECT & ~EP_MODE_SURVIVE_PERST &
689 ~RC_PCIE_RST_OUTPUT;
690 iproc_pcie_write_reg(pcie, IPROC_PCIE_CLK_CTRL, val);
691 udelay(250);
692 } else {
693 val = iproc_pcie_read_reg(pcie, IPROC_PCIE_CLK_CTRL);
694 val |= RC_PCIE_RST_OUTPUT;
695 iproc_pcie_write_reg(pcie, IPROC_PCIE_CLK_CTRL, val);
696 msleep(100);
697 }
Ray Jui1fb37a82015-04-08 11:21:35 -0700698}
699
Oza Pawandeepb91c26c2017-08-28 16:43:35 -0500700int iproc_pcie_shutdown(struct iproc_pcie *pcie)
701{
702 iproc_pcie_perst_ctrl(pcie, true);
703 msleep(500);
704
705 return 0;
706}
707EXPORT_SYMBOL_GPL(iproc_pcie_shutdown);
708
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500709static int iproc_pcie_check_link(struct iproc_pcie *pcie)
Ray Jui1fb37a82015-04-08 11:21:35 -0700710{
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500711 struct device *dev = pcie->dev;
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500712 u32 hdr_type, link_ctrl, link_status, class, val;
Ray Juiaaf22ab2015-09-15 17:39:19 -0700713 bool link_is_active = false;
714
Ray Jui943ebae2015-12-04 09:34:59 -0800715 /*
716 * PAXC connects to emulated endpoint devices directly and does not
717 * have a Serdes. Therefore skip the link detection logic here.
718 */
Ray Jui06324ed2016-10-31 17:38:30 -0700719 if (pcie->ep_is_internal)
Ray Jui943ebae2015-12-04 09:34:59 -0800720 return 0;
721
722 val = iproc_pcie_read_reg(pcie, IPROC_PCIE_LINK_STATUS);
Ray Juiaaf22ab2015-09-15 17:39:19 -0700723 if (!(val & PCIE_PHYLINKUP) || !(val & PCIE_DL_ACTIVE)) {
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500724 dev_err(dev, "PHY or data link is INACTIVE!\n");
Ray Juiaaf22ab2015-09-15 17:39:19 -0700725 return -ENODEV;
726 }
Ray Jui1fb37a82015-04-08 11:21:35 -0700727
728 /* make sure we are not in EP mode */
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500729 iproc_pci_raw_config_read32(pcie, 0, PCI_HEADER_TYPE, 1, &hdr_type);
Ray Jui1fb37a82015-04-08 11:21:35 -0700730 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE) {
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500731 dev_err(dev, "in EP mode, hdr=%#02x\n", hdr_type);
Ray Jui1fb37a82015-04-08 11:21:35 -0700732 return -EFAULT;
733 }
734
735 /* force class to PCI_CLASS_BRIDGE_PCI (0x0604) */
Ray Juiaaf22ab2015-09-15 17:39:19 -0700736#define PCI_BRIDGE_CTRL_REG_OFFSET 0x43c
737#define PCI_CLASS_BRIDGE_MASK 0xffff00
738#define PCI_CLASS_BRIDGE_SHIFT 8
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500739 iproc_pci_raw_config_read32(pcie, 0, PCI_BRIDGE_CTRL_REG_OFFSET,
740 4, &class);
Ray Juiaaf22ab2015-09-15 17:39:19 -0700741 class &= ~PCI_CLASS_BRIDGE_MASK;
742 class |= (PCI_CLASS_BRIDGE_PCI << PCI_CLASS_BRIDGE_SHIFT);
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500743 iproc_pci_raw_config_write32(pcie, 0, PCI_BRIDGE_CTRL_REG_OFFSET,
744 4, class);
Ray Jui1fb37a82015-04-08 11:21:35 -0700745
746 /* check link status to see if link is active */
Bjorn Helgaasd8fa9342017-09-05 12:27:11 -0500747 iproc_pci_raw_config_read32(pcie, 0, IPROC_PCI_EXP_CAP + PCI_EXP_LNKSTA,
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500748 2, &link_status);
Ray Jui1fb37a82015-04-08 11:21:35 -0700749 if (link_status & PCI_EXP_LNKSTA_NLW)
Ray Juiaaf22ab2015-09-15 17:39:19 -0700750 link_is_active = true;
Ray Jui1fb37a82015-04-08 11:21:35 -0700751
752 if (!link_is_active) {
753 /* try GEN 1 link speed */
Ray Jui1fb37a82015-04-08 11:21:35 -0700754#define PCI_TARGET_LINK_SPEED_MASK 0xf
755#define PCI_TARGET_LINK_SPEED_GEN2 0x2
756#define PCI_TARGET_LINK_SPEED_GEN1 0x1
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500757 iproc_pci_raw_config_read32(pcie, 0,
Bjorn Helgaasd8fa9342017-09-05 12:27:11 -0500758 IPROC_PCI_EXP_CAP + PCI_EXP_LNKCTL2,
759 4, &link_ctrl);
Ray Jui1fb37a82015-04-08 11:21:35 -0700760 if ((link_ctrl & PCI_TARGET_LINK_SPEED_MASK) ==
761 PCI_TARGET_LINK_SPEED_GEN2) {
762 link_ctrl &= ~PCI_TARGET_LINK_SPEED_MASK;
763 link_ctrl |= PCI_TARGET_LINK_SPEED_GEN1;
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500764 iproc_pci_raw_config_write32(pcie, 0,
Bjorn Helgaasd8fa9342017-09-05 12:27:11 -0500765 IPROC_PCI_EXP_CAP + PCI_EXP_LNKCTL2,
766 4, link_ctrl);
Ray Jui1fb37a82015-04-08 11:21:35 -0700767 msleep(100);
768
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -0500769 iproc_pci_raw_config_read32(pcie, 0,
Bjorn Helgaasd8fa9342017-09-05 12:27:11 -0500770 IPROC_PCI_EXP_CAP + PCI_EXP_LNKSTA,
771 2, &link_status);
Ray Jui1fb37a82015-04-08 11:21:35 -0700772 if (link_status & PCI_EXP_LNKSTA_NLW)
Ray Juiaaf22ab2015-09-15 17:39:19 -0700773 link_is_active = true;
Ray Jui1fb37a82015-04-08 11:21:35 -0700774 }
775 }
776
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500777 dev_info(dev, "link: %s\n", link_is_active ? "UP" : "DOWN");
Ray Jui1fb37a82015-04-08 11:21:35 -0700778
779 return link_is_active ? 0 : -ENODEV;
780}
781
782static void iproc_pcie_enable(struct iproc_pcie *pcie)
783{
Ray Jui943ebae2015-12-04 09:34:59 -0800784 iproc_pcie_write_reg(pcie, IPROC_PCIE_INTX_EN, SYS_RC_INTX_MASK);
Ray Jui1fb37a82015-04-08 11:21:35 -0700785}
786
Ray Jui4213e152016-10-31 17:38:37 -0700787static inline bool iproc_pcie_ob_is_valid(struct iproc_pcie *pcie,
788 int window_idx)
789{
790 u32 val;
791
792 val = iproc_pcie_read_reg(pcie, MAP_REG(IPROC_PCIE_OARR0, window_idx));
793
794 return !!(val & OARR_VALID);
795}
796
797static inline int iproc_pcie_ob_write(struct iproc_pcie *pcie, int window_idx,
798 int size_idx, u64 axi_addr, u64 pci_addr)
799{
800 struct device *dev = pcie->dev;
801 u16 oarr_offset, omap_offset;
802
803 /*
804 * Derive the OARR/OMAP offset from the first pair (OARR0/OMAP0) based
805 * on window index.
806 */
807 oarr_offset = iproc_pcie_reg_offset(pcie, MAP_REG(IPROC_PCIE_OARR0,
808 window_idx));
809 omap_offset = iproc_pcie_reg_offset(pcie, MAP_REG(IPROC_PCIE_OMAP0,
810 window_idx));
811 if (iproc_pcie_reg_is_invalid(oarr_offset) ||
812 iproc_pcie_reg_is_invalid(omap_offset))
813 return -EINVAL;
814
815 /*
816 * Program the OARR registers. The upper 32-bit OARR register is
817 * always right after the lower 32-bit OARR register.
818 */
819 writel(lower_32_bits(axi_addr) | (size_idx << OARR_SIZE_CFG_SHIFT) |
820 OARR_VALID, pcie->base + oarr_offset);
821 writel(upper_32_bits(axi_addr), pcie->base + oarr_offset + 4);
822
823 /* now program the OMAP registers */
824 writel(lower_32_bits(pci_addr), pcie->base + omap_offset);
825 writel(upper_32_bits(pci_addr), pcie->base + omap_offset + 4);
826
827 dev_info(dev, "ob window [%d]: offset 0x%x axi %pap pci %pap\n",
828 window_idx, oarr_offset, &axi_addr, &pci_addr);
829 dev_info(dev, "oarr lo 0x%x oarr hi 0x%x\n",
830 readl(pcie->base + oarr_offset),
831 readl(pcie->base + oarr_offset + 4));
832 dev_info(dev, "omap lo 0x%x omap hi 0x%x\n",
833 readl(pcie->base + omap_offset),
834 readl(pcie->base + omap_offset + 4));
835
836 return 0;
837}
838
Ray Juie99a1872015-10-16 08:18:24 -0500839/**
840 * Some iProc SoCs require the SW to configure the outbound address mapping
841 *
842 * Outbound address translation:
843 *
844 * iproc_pcie_address = axi_address - axi_offset
845 * OARR = iproc_pcie_address
846 * OMAP = pci_addr
847 *
848 * axi_addr -> iproc_pcie_address -> OARR -> OMAP -> pci_address
849 */
850static int iproc_pcie_setup_ob(struct iproc_pcie *pcie, u64 axi_addr,
851 u64 pci_addr, resource_size_t size)
852{
853 struct iproc_pcie_ob *ob = &pcie->ob;
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500854 struct device *dev = pcie->dev;
Ray Jui4213e152016-10-31 17:38:37 -0700855 int ret = -EINVAL, window_idx, size_idx;
Ray Juie99a1872015-10-16 08:18:24 -0500856
857 if (axi_addr < ob->axi_offset) {
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500858 dev_err(dev, "axi address %pap less than offset %pap\n",
Ray Juie99a1872015-10-16 08:18:24 -0500859 &axi_addr, &ob->axi_offset);
860 return -EINVAL;
861 }
862
863 /*
864 * Translate the AXI address to the internal address used by the iProc
865 * PCIe core before programming the OARR
866 */
867 axi_addr -= ob->axi_offset;
868
Ray Jui4213e152016-10-31 17:38:37 -0700869 /* iterate through all OARR/OMAP mapping windows */
870 for (window_idx = ob->nr_windows - 1; window_idx >= 0; window_idx--) {
871 const struct iproc_pcie_ob_map *ob_map =
872 &pcie->ob_map[window_idx];
Ray Juie99a1872015-10-16 08:18:24 -0500873
Ray Jui4213e152016-10-31 17:38:37 -0700874 /*
875 * If current outbound window is already in use, move on to the
876 * next one.
877 */
878 if (iproc_pcie_ob_is_valid(pcie, window_idx))
879 continue;
880
881 /*
882 * Iterate through all supported window sizes within the
883 * OARR/OMAP pair to find a match. Go through the window sizes
884 * in a descending order.
885 */
886 for (size_idx = ob_map->nr_sizes - 1; size_idx >= 0;
887 size_idx--) {
888 resource_size_t window_size =
889 ob_map->window_sizes[size_idx] * SZ_1M;
890
891 if (size < window_size)
892 continue;
893
894 if (!IS_ALIGNED(axi_addr, window_size) ||
895 !IS_ALIGNED(pci_addr, window_size)) {
896 dev_err(dev,
897 "axi %pap or pci %pap not aligned\n",
898 &axi_addr, &pci_addr);
899 return -EINVAL;
900 }
901
902 /*
903 * Match found! Program both OARR and OMAP and mark
904 * them as a valid entry.
905 */
906 ret = iproc_pcie_ob_write(pcie, window_idx, size_idx,
907 axi_addr, pci_addr);
908 if (ret)
909 goto err_ob;
910
911 size -= window_size;
912 if (size == 0)
913 return 0;
914
915 /*
916 * If we are here, we are done with the current window,
917 * but not yet finished all mappings. Need to move on
918 * to the next window.
919 */
920 axi_addr += window_size;
921 pci_addr += window_size;
Ray Juie99a1872015-10-16 08:18:24 -0500922 break;
Ray Jui4213e152016-10-31 17:38:37 -0700923 }
Ray Juie99a1872015-10-16 08:18:24 -0500924 }
925
Ray Jui4213e152016-10-31 17:38:37 -0700926err_ob:
927 dev_err(dev, "unable to configure outbound mapping\n");
928 dev_err(dev,
929 "axi %pap, axi offset %pap, pci %pap, res size %pap\n",
930 &axi_addr, &ob->axi_offset, &pci_addr, &size);
931
932 return ret;
Ray Juie99a1872015-10-16 08:18:24 -0500933}
934
935static int iproc_pcie_map_ranges(struct iproc_pcie *pcie,
936 struct list_head *resources)
937{
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500938 struct device *dev = pcie->dev;
Ray Juie99a1872015-10-16 08:18:24 -0500939 struct resource_entry *window;
940 int ret;
941
942 resource_list_for_each_entry(window, resources) {
943 struct resource *res = window->res;
944 u64 res_type = resource_type(res);
945
946 switch (res_type) {
947 case IORESOURCE_IO:
948 case IORESOURCE_BUS:
949 break;
950 case IORESOURCE_MEM:
951 ret = iproc_pcie_setup_ob(pcie, res->start,
952 res->start - window->offset,
953 resource_size(res));
954 if (ret)
955 return ret;
956 break;
957 default:
Bjorn Helgaas786aecc2016-10-06 13:36:08 -0500958 dev_err(dev, "invalid resource %pR\n", res);
Ray Juie99a1872015-10-16 08:18:24 -0500959 return -EINVAL;
960 }
961 }
962
963 return 0;
964}
965
Ray Juidd9d4e72016-10-31 17:38:39 -0700966static inline bool iproc_pcie_ib_is_in_use(struct iproc_pcie *pcie,
967 int region_idx)
968{
969 const struct iproc_pcie_ib_map *ib_map = &pcie->ib_map[region_idx];
970 u32 val;
971
972 val = iproc_pcie_read_reg(pcie, MAP_REG(IPROC_PCIE_IARR0, region_idx));
973
974 return !!(val & (BIT(ib_map->nr_sizes) - 1));
975}
976
977static inline bool iproc_pcie_ib_check_type(const struct iproc_pcie_ib_map *ib_map,
978 enum iproc_pcie_ib_map_type type)
979{
980 return !!(ib_map->type == type);
981}
982
983static int iproc_pcie_ib_write(struct iproc_pcie *pcie, int region_idx,
984 int size_idx, int nr_windows, u64 axi_addr,
985 u64 pci_addr, resource_size_t size)
986{
987 struct device *dev = pcie->dev;
988 const struct iproc_pcie_ib_map *ib_map = &pcie->ib_map[region_idx];
989 u16 iarr_offset, imap_offset;
990 u32 val;
991 int window_idx;
992
993 iarr_offset = iproc_pcie_reg_offset(pcie,
994 MAP_REG(IPROC_PCIE_IARR0, region_idx));
995 imap_offset = iproc_pcie_reg_offset(pcie,
996 MAP_REG(IPROC_PCIE_IMAP0, region_idx));
997 if (iproc_pcie_reg_is_invalid(iarr_offset) ||
998 iproc_pcie_reg_is_invalid(imap_offset))
999 return -EINVAL;
1000
1001 dev_info(dev, "ib region [%d]: offset 0x%x axi %pap pci %pap\n",
1002 region_idx, iarr_offset, &axi_addr, &pci_addr);
1003
1004 /*
1005 * Program the IARR registers. The upper 32-bit IARR register is
1006 * always right after the lower 32-bit IARR register.
1007 */
1008 writel(lower_32_bits(pci_addr) | BIT(size_idx),
1009 pcie->base + iarr_offset);
1010 writel(upper_32_bits(pci_addr), pcie->base + iarr_offset + 4);
1011
1012 dev_info(dev, "iarr lo 0x%x iarr hi 0x%x\n",
1013 readl(pcie->base + iarr_offset),
1014 readl(pcie->base + iarr_offset + 4));
1015
1016 /*
1017 * Now program the IMAP registers. Each IARR region may have one or
1018 * more IMAP windows.
1019 */
1020 size >>= ilog2(nr_windows);
1021 for (window_idx = 0; window_idx < nr_windows; window_idx++) {
1022 val = readl(pcie->base + imap_offset);
1023 val |= lower_32_bits(axi_addr) | IMAP_VALID;
1024 writel(val, pcie->base + imap_offset);
1025 writel(upper_32_bits(axi_addr),
1026 pcie->base + imap_offset + ib_map->imap_addr_offset);
1027
1028 dev_info(dev, "imap window [%d] lo 0x%x hi 0x%x\n",
1029 window_idx, readl(pcie->base + imap_offset),
1030 readl(pcie->base + imap_offset +
1031 ib_map->imap_addr_offset));
1032
1033 imap_offset += ib_map->imap_window_offset;
1034 axi_addr += size;
1035 }
1036
1037 return 0;
1038}
1039
1040static int iproc_pcie_setup_ib(struct iproc_pcie *pcie,
1041 struct of_pci_range *range,
1042 enum iproc_pcie_ib_map_type type)
1043{
1044 struct device *dev = pcie->dev;
1045 struct iproc_pcie_ib *ib = &pcie->ib;
1046 int ret;
1047 unsigned int region_idx, size_idx;
1048 u64 axi_addr = range->cpu_addr, pci_addr = range->pci_addr;
1049 resource_size_t size = range->size;
1050
1051 /* iterate through all IARR mapping regions */
1052 for (region_idx = 0; region_idx < ib->nr_regions; region_idx++) {
1053 const struct iproc_pcie_ib_map *ib_map =
1054 &pcie->ib_map[region_idx];
1055
1056 /*
1057 * If current inbound region is already in use or not a
1058 * compatible type, move on to the next.
1059 */
1060 if (iproc_pcie_ib_is_in_use(pcie, region_idx) ||
1061 !iproc_pcie_ib_check_type(ib_map, type))
1062 continue;
1063
1064 /* iterate through all supported region sizes to find a match */
1065 for (size_idx = 0; size_idx < ib_map->nr_sizes; size_idx++) {
1066 resource_size_t region_size =
1067 ib_map->region_sizes[size_idx] * ib_map->size_unit;
1068
1069 if (size != region_size)
1070 continue;
1071
1072 if (!IS_ALIGNED(axi_addr, region_size) ||
1073 !IS_ALIGNED(pci_addr, region_size)) {
1074 dev_err(dev,
1075 "axi %pap or pci %pap not aligned\n",
1076 &axi_addr, &pci_addr);
1077 return -EINVAL;
1078 }
1079
1080 /* Match found! Program IARR and all IMAP windows. */
1081 ret = iproc_pcie_ib_write(pcie, region_idx, size_idx,
1082 ib_map->nr_windows, axi_addr,
1083 pci_addr, size);
1084 if (ret)
1085 goto err_ib;
1086 else
1087 return 0;
1088
1089 }
1090 }
1091 ret = -EINVAL;
1092
1093err_ib:
1094 dev_err(dev, "unable to configure inbound mapping\n");
1095 dev_err(dev, "axi %pap, pci %pap, res size %pap\n",
1096 &axi_addr, &pci_addr, &size);
1097
1098 return ret;
1099}
1100
1101static int pci_dma_range_parser_init(struct of_pci_range_parser *parser,
1102 struct device_node *node)
1103{
1104 const int na = 3, ns = 2;
1105 int rlen;
1106
1107 parser->node = node;
1108 parser->pna = of_n_addr_cells(node);
1109 parser->np = parser->pna + na + ns;
1110
1111 parser->range = of_get_property(node, "dma-ranges", &rlen);
1112 if (!parser->range)
1113 return -ENOENT;
1114
1115 parser->end = parser->range + rlen / sizeof(__be32);
1116 return 0;
1117}
1118
1119static int iproc_pcie_map_dma_ranges(struct iproc_pcie *pcie)
1120{
1121 struct of_pci_range range;
1122 struct of_pci_range_parser parser;
1123 int ret;
1124
1125 /* Get the dma-ranges from DT */
1126 ret = pci_dma_range_parser_init(&parser, pcie->dev->of_node);
1127 if (ret)
1128 return ret;
1129
1130 for_each_of_pci_range(&parser, &range) {
1131 /* Each range entry corresponds to an inbound mapping region */
1132 ret = iproc_pcie_setup_ib(pcie, &range, IPROC_PCIE_IB_MAP_MEM);
1133 if (ret)
1134 return ret;
1135 }
1136
1137 return 0;
1138}
1139
Ray Jui787b3c42016-10-31 17:38:35 -07001140static int iproce_pcie_get_msi(struct iproc_pcie *pcie,
1141 struct device_node *msi_node,
1142 u64 *msi_addr)
1143{
1144 struct device *dev = pcie->dev;
1145 int ret;
1146 struct resource res;
1147
1148 /*
1149 * Check if 'msi-map' points to ARM GICv3 ITS, which is the only
1150 * supported external MSI controller that requires steering.
1151 */
1152 if (!of_device_is_compatible(msi_node, "arm,gic-v3-its")) {
1153 dev_err(dev, "unable to find compatible MSI controller\n");
1154 return -ENODEV;
1155 }
1156
1157 /* derive GITS_TRANSLATER address from GICv3 */
1158 ret = of_address_to_resource(msi_node, 0, &res);
1159 if (ret < 0) {
1160 dev_err(dev, "unable to obtain MSI controller resources\n");
1161 return ret;
1162 }
1163
1164 *msi_addr = res.start + GITS_TRANSLATER;
1165 return 0;
1166}
1167
Ray Juic7c44522016-10-31 17:38:41 -07001168static int iproc_pcie_paxb_v2_msi_steer(struct iproc_pcie *pcie, u64 msi_addr)
1169{
1170 int ret;
1171 struct of_pci_range range;
1172
1173 memset(&range, 0, sizeof(range));
1174 range.size = SZ_32K;
Ray Juifeacdb42016-11-21 17:48:30 -08001175 range.pci_addr = range.cpu_addr = msi_addr & ~(range.size - 1);
Ray Juic7c44522016-10-31 17:38:41 -07001176
1177 ret = iproc_pcie_setup_ib(pcie, &range, IPROC_PCIE_IB_MAP_IO);
1178 return ret;
1179}
1180
Ray Jui787b3c42016-10-31 17:38:35 -07001181static void iproc_pcie_paxc_v2_msi_steer(struct iproc_pcie *pcie, u64 msi_addr)
1182{
1183 u32 val;
1184
1185 /*
1186 * Program bits [43:13] of address of GITS_TRANSLATER register into
1187 * bits [30:0] of the MSI base address register. In fact, in all iProc
1188 * based SoCs, all I/O register bases are well below the 32-bit
1189 * boundary, so we can safely assume bits [43:32] are always zeros.
1190 */
1191 iproc_pcie_write_reg(pcie, IPROC_PCIE_MSI_BASE_ADDR,
1192 (u32)(msi_addr >> 13));
1193
1194 /* use a default 8K window size */
1195 iproc_pcie_write_reg(pcie, IPROC_PCIE_MSI_WINDOW_SIZE, 0);
1196
1197 /* steering MSI to GICv3 ITS */
1198 val = iproc_pcie_read_reg(pcie, IPROC_PCIE_MSI_GIC_MODE);
1199 val |= GIC_V3_CFG;
1200 iproc_pcie_write_reg(pcie, IPROC_PCIE_MSI_GIC_MODE, val);
1201
1202 /*
1203 * Program bits [43:2] of address of GITS_TRANSLATER register into the
1204 * iProc MSI address registers.
1205 */
1206 msi_addr >>= 2;
1207 iproc_pcie_write_reg(pcie, IPROC_PCIE_MSI_ADDR_HI,
1208 upper_32_bits(msi_addr));
1209 iproc_pcie_write_reg(pcie, IPROC_PCIE_MSI_ADDR_LO,
1210 lower_32_bits(msi_addr));
1211
1212 /* enable MSI */
1213 val = iproc_pcie_read_reg(pcie, IPROC_PCIE_MSI_EN_CFG);
1214 val |= MSI_ENABLE_CFG;
1215 iproc_pcie_write_reg(pcie, IPROC_PCIE_MSI_EN_CFG, val);
1216}
1217
1218static int iproc_pcie_msi_steer(struct iproc_pcie *pcie,
1219 struct device_node *msi_node)
1220{
1221 struct device *dev = pcie->dev;
1222 int ret;
1223 u64 msi_addr;
1224
1225 ret = iproce_pcie_get_msi(pcie, msi_node, &msi_addr);
1226 if (ret < 0) {
1227 dev_err(dev, "msi steering failed\n");
1228 return ret;
1229 }
1230
1231 switch (pcie->type) {
Ray Juic7c44522016-10-31 17:38:41 -07001232 case IPROC_PCIE_PAXB_V2:
1233 ret = iproc_pcie_paxb_v2_msi_steer(pcie, msi_addr);
1234 if (ret)
1235 return ret;
1236 break;
Ray Jui787b3c42016-10-31 17:38:35 -07001237 case IPROC_PCIE_PAXC_V2:
1238 iproc_pcie_paxc_v2_msi_steer(pcie, msi_addr);
1239 break;
1240 default:
1241 return -EINVAL;
1242 }
1243
1244 return 0;
1245}
1246
Ray Jui3bc2b232016-01-06 18:04:35 -06001247static int iproc_pcie_msi_enable(struct iproc_pcie *pcie)
1248{
1249 struct device_node *msi_node;
Ray Jui787b3c42016-10-31 17:38:35 -07001250 int ret;
1251
1252 /*
1253 * Either the "msi-parent" or the "msi-map" phandle needs to exist
1254 * for us to obtain the MSI node.
1255 */
Ray Jui3bc2b232016-01-06 18:04:35 -06001256
1257 msi_node = of_parse_phandle(pcie->dev->of_node, "msi-parent", 0);
Ray Jui787b3c42016-10-31 17:38:35 -07001258 if (!msi_node) {
1259 const __be32 *msi_map = NULL;
1260 int len;
1261 u32 phandle;
1262
1263 msi_map = of_get_property(pcie->dev->of_node, "msi-map", &len);
1264 if (!msi_map)
1265 return -ENODEV;
1266
1267 phandle = be32_to_cpup(msi_map + 1);
1268 msi_node = of_find_node_by_phandle(phandle);
1269 if (!msi_node)
1270 return -ENODEV;
1271 }
1272
1273 /*
1274 * Certain revisions of the iProc PCIe controller require additional
1275 * configurations to steer the MSI writes towards an external MSI
1276 * controller.
1277 */
1278 if (pcie->need_msi_steer) {
1279 ret = iproc_pcie_msi_steer(pcie, msi_node);
1280 if (ret)
1281 return ret;
1282 }
Ray Jui3bc2b232016-01-06 18:04:35 -06001283
1284 /*
1285 * If another MSI controller is being used, the call below should fail
1286 * but that is okay
1287 */
1288 return iproc_msi_init(pcie, msi_node);
1289}
1290
1291static void iproc_pcie_msi_disable(struct iproc_pcie *pcie)
1292{
1293 iproc_msi_exit(pcie);
1294}
1295
Ray Jui06324ed2016-10-31 17:38:30 -07001296static int iproc_pcie_rev_init(struct iproc_pcie *pcie)
1297{
1298 struct device *dev = pcie->dev;
1299 unsigned int reg_idx;
1300 const u16 *regs;
1301
1302 switch (pcie->type) {
Ray Jui404349c2016-10-31 17:38:32 -07001303 case IPROC_PCIE_PAXB_BCMA:
1304 regs = iproc_pcie_reg_paxb_bcma;
1305 break;
Ray Jui06324ed2016-10-31 17:38:30 -07001306 case IPROC_PCIE_PAXB:
1307 regs = iproc_pcie_reg_paxb;
Ray Jui538928f2016-10-31 17:38:33 -07001308 pcie->has_apb_err_disable = true;
Ray Jui4213e152016-10-31 17:38:37 -07001309 if (pcie->need_ob_cfg) {
1310 pcie->ob_map = paxb_ob_map;
1311 pcie->ob.nr_windows = ARRAY_SIZE(paxb_ob_map);
1312 }
Ray Jui06324ed2016-10-31 17:38:30 -07001313 break;
Ray Juic7c44522016-10-31 17:38:41 -07001314 case IPROC_PCIE_PAXB_V2:
1315 regs = iproc_pcie_reg_paxb_v2;
1316 pcie->has_apb_err_disable = true;
1317 if (pcie->need_ob_cfg) {
1318 pcie->ob_map = paxb_v2_ob_map;
1319 pcie->ob.nr_windows = ARRAY_SIZE(paxb_v2_ob_map);
1320 }
1321 pcie->ib.nr_regions = ARRAY_SIZE(paxb_v2_ib_map);
1322 pcie->ib_map = paxb_v2_ib_map;
1323 pcie->need_msi_steer = true;
Oza Pawandeep39b7a4f2017-08-28 16:43:30 -05001324 dev_warn(dev, "reads of config registers that contain %#x return incorrect data\n",
1325 CFG_RETRY_STATUS);
Ray Juic7c44522016-10-31 17:38:41 -07001326 break;
Ray Jui06324ed2016-10-31 17:38:30 -07001327 case IPROC_PCIE_PAXC:
1328 regs = iproc_pcie_reg_paxc;
1329 pcie->ep_is_internal = true;
1330 break;
Ray Jui787b3c42016-10-31 17:38:35 -07001331 case IPROC_PCIE_PAXC_V2:
1332 regs = iproc_pcie_reg_paxc_v2;
1333 pcie->ep_is_internal = true;
1334 pcie->need_msi_steer = true;
1335 break;
Ray Jui06324ed2016-10-31 17:38:30 -07001336 default:
1337 dev_err(dev, "incompatible iProc PCIe interface\n");
1338 return -EINVAL;
1339 }
1340
1341 pcie->reg_offsets = devm_kcalloc(dev, IPROC_PCIE_MAX_NUM_REG,
1342 sizeof(*pcie->reg_offsets),
1343 GFP_KERNEL);
1344 if (!pcie->reg_offsets)
1345 return -ENOMEM;
1346
1347 /* go through the register table and populate all valid registers */
Ray Jui787b3c42016-10-31 17:38:35 -07001348 pcie->reg_offsets[0] = (pcie->type == IPROC_PCIE_PAXC_V2) ?
1349 IPROC_PCIE_REG_INVALID : regs[0];
Ray Jui06324ed2016-10-31 17:38:30 -07001350 for (reg_idx = 1; reg_idx < IPROC_PCIE_MAX_NUM_REG; reg_idx++)
1351 pcie->reg_offsets[reg_idx] = regs[reg_idx] ?
1352 regs[reg_idx] : IPROC_PCIE_REG_INVALID;
1353
1354 return 0;
1355}
1356
Hauke Mehrtens18c43422015-05-24 22:37:02 +02001357int iproc_pcie_setup(struct iproc_pcie *pcie, struct list_head *res)
Ray Jui1fb37a82015-04-08 11:21:35 -07001358{
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001359 struct device *dev;
Ray Jui1fb37a82015-04-08 11:21:35 -07001360 int ret;
Ray Jui8d9bfe32015-07-21 18:29:40 -07001361 void *sysdata;
Lorenzo Pieralisi52774072017-06-28 15:13:57 -05001362 struct pci_bus *child;
1363 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
Ray Jui1fb37a82015-04-08 11:21:35 -07001364
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001365 dev = pcie->dev;
Ray Jui06324ed2016-10-31 17:38:30 -07001366
1367 ret = iproc_pcie_rev_init(pcie);
1368 if (ret) {
1369 dev_err(dev, "unable to initialize controller parameters\n");
1370 return ret;
1371 }
1372
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001373 ret = devm_request_pci_bus_resources(dev, res);
Bjorn Helgaasc3245a52016-05-28 18:22:24 -05001374 if (ret)
1375 return ret;
1376
Markus Elfring93972d12015-06-28 16:42:04 +02001377 ret = phy_init(pcie->phy);
1378 if (ret) {
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001379 dev_err(dev, "unable to initialize PCIe PHY\n");
Markus Elfring93972d12015-06-28 16:42:04 +02001380 return ret;
1381 }
Ray Jui1fb37a82015-04-08 11:21:35 -07001382
Markus Elfring93972d12015-06-28 16:42:04 +02001383 ret = phy_power_on(pcie->phy);
1384 if (ret) {
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001385 dev_err(dev, "unable to power on PCIe PHY\n");
Markus Elfring93972d12015-06-28 16:42:04 +02001386 goto err_exit_phy;
Ray Jui1fb37a82015-04-08 11:21:35 -07001387 }
1388
Oza Pawandeepb91c26c2017-08-28 16:43:35 -05001389 iproc_pcie_perst_ctrl(pcie, true);
1390 iproc_pcie_perst_ctrl(pcie, false);
Ray Jui1fb37a82015-04-08 11:21:35 -07001391
Ray Juie99a1872015-10-16 08:18:24 -05001392 if (pcie->need_ob_cfg) {
1393 ret = iproc_pcie_map_ranges(pcie, res);
1394 if (ret) {
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001395 dev_err(dev, "map failed\n");
Ray Juie99a1872015-10-16 08:18:24 -05001396 goto err_power_off_phy;
1397 }
1398 }
1399
Ray Juidd9d4e72016-10-31 17:38:39 -07001400 ret = iproc_pcie_map_dma_ranges(pcie);
1401 if (ret && ret != -ENOENT)
1402 goto err_power_off_phy;
1403
Ray Jui8d9bfe32015-07-21 18:29:40 -07001404#ifdef CONFIG_ARM
Ray Jui1fb37a82015-04-08 11:21:35 -07001405 pcie->sysdata.private_data = pcie;
Ray Jui8d9bfe32015-07-21 18:29:40 -07001406 sysdata = &pcie->sysdata;
1407#else
1408 sysdata = pcie;
1409#endif
Ray Jui1fb37a82015-04-08 11:21:35 -07001410
Lorenzo Pieralisi022adcf2017-06-28 15:13:50 -05001411 ret = iproc_pcie_check_link(pcie);
Ray Jui1fb37a82015-04-08 11:21:35 -07001412 if (ret) {
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001413 dev_err(dev, "no PCIe EP device detected\n");
Lorenzo Pieralisi52774072017-06-28 15:13:57 -05001414 goto err_power_off_phy;
Ray Jui1fb37a82015-04-08 11:21:35 -07001415 }
1416
1417 iproc_pcie_enable(pcie);
1418
Ray Jui3bc2b232016-01-06 18:04:35 -06001419 if (IS_ENABLED(CONFIG_PCI_MSI))
1420 if (iproc_pcie_msi_enable(pcie))
Bjorn Helgaas786aecc2016-10-06 13:36:08 -05001421 dev_info(dev, "not using iProc MSI\n");
Ray Jui3bc2b232016-01-06 18:04:35 -06001422
Lorenzo Pieralisi52774072017-06-28 15:13:57 -05001423 list_splice_init(res, &host->windows);
1424 host->busnr = 0;
1425 host->dev.parent = dev;
1426 host->ops = &iproc_pcie_ops;
1427 host->sysdata = sysdata;
Lorenzo Pieralisi64bcd002017-06-28 15:14:07 -05001428 host->map_irq = pcie->map_irq;
1429 host->swizzle_irq = pci_common_swizzle;
Lorenzo Pieralisi52774072017-06-28 15:13:57 -05001430
1431 ret = pci_scan_root_bus_bridge(host);
1432 if (ret < 0) {
1433 dev_err(dev, "failed to scan host: %d\n", ret);
1434 goto err_power_off_phy;
1435 }
Andy Gospodarekffbd7962016-12-01 15:34:52 -05001436
Lorenzo Pieralisi52774072017-06-28 15:13:57 -05001437 pci_assign_unassigned_bus_resources(host->bus);
1438
1439 pcie->root_bus = host->bus;
1440
1441 list_for_each_entry(child, &host->bus->children, node)
Jon Mason4d4836a2017-01-27 16:44:08 -05001442 pcie_bus_configure_settings(child);
1443
Lorenzo Pieralisi52774072017-06-28 15:13:57 -05001444 pci_bus_add_devices(host->bus);
Ray Jui1fb37a82015-04-08 11:21:35 -07001445
1446 return 0;
1447
Ray Jui1fb37a82015-04-08 11:21:35 -07001448err_power_off_phy:
Markus Elfring93972d12015-06-28 16:42:04 +02001449 phy_power_off(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -07001450err_exit_phy:
Markus Elfring93972d12015-06-28 16:42:04 +02001451 phy_exit(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -07001452 return ret;
1453}
1454EXPORT_SYMBOL(iproc_pcie_setup);
1455
1456int iproc_pcie_remove(struct iproc_pcie *pcie)
1457{
1458 pci_stop_root_bus(pcie->root_bus);
1459 pci_remove_root_bus(pcie->root_bus);
1460
Ray Jui3bc2b232016-01-06 18:04:35 -06001461 iproc_pcie_msi_disable(pcie);
1462
Markus Elfring93972d12015-06-28 16:42:04 +02001463 phy_power_off(pcie->phy);
1464 phy_exit(pcie->phy);
Ray Jui1fb37a82015-04-08 11:21:35 -07001465
1466 return 0;
1467}
1468EXPORT_SYMBOL(iproc_pcie_remove);
1469
1470MODULE_AUTHOR("Ray Jui <rjui@broadcom.com>");
1471MODULE_DESCRIPTION("Broadcom iPROC PCIe common driver");
1472MODULE_LICENSE("GPL v2");