blob: 36a065521fa0a1c21226711ddf671f27ccd1d67f [file] [log] [blame]
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07001#ifndef __LINUX_GPIO_DRIVER_H
2#define __LINUX_GPIO_DRIVER_H
3
Linus Walleijff2b1352015-10-20 11:10:38 +02004#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07005#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01006#include <linux/irq.h>
7#include <linux/irqchip/chained_irq.h>
8#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +03009#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010010#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030011#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070012
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090014struct of_phandle_args;
15struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110016struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020017struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040018struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070019
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090020#ifdef CONFIG_GPIOLIB
21
Thierry Redingc44eafd2017-11-07 19:15:45 +010022#ifdef CONFIG_GPIOLIB_IRQCHIP
23/**
24 * struct gpio_irq_chip - GPIO interrupt controller
25 */
26struct gpio_irq_chip {
27 /**
28 * @domain_ops:
29 *
30 * Table of interrupt domain operations for this IRQ chip.
31 */
32 const struct irq_domain_ops *domain_ops;
33
34 /**
35 * @parent_handler:
36 *
37 * The interrupt handler for the GPIO chip's parent interrupts, may be
38 * NULL if the parent interrupts are nested rather than cascaded.
39 */
40 irq_flow_handler_t parent_handler;
41
42 /**
43 * @parent_handler_data:
44 *
45 * Data associated, and passed to, the handler for the parent
46 * interrupt.
47 */
48 void *parent_handler_data;
49};
50#endif
51
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070052/**
53 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +010054 * @label: a functional name for the GPIO device, such as a part
55 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +020056 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +010057 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070058 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070059 * @request: optional hook for chip-specific activation, such as
60 * enabling module power and clock; may sleep
61 * @free: optional hook for chip-specific deactivation, such as
62 * disabling module power and clock; may sleep
63 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
64 * (same as GPIOF_DIR_XXX), or negative error
65 * @direction_input: configures signal "offset" as input, or returns error
66 * @direction_output: configures signal "offset" as output, or returns error
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +020067 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +020068 * @get_multiple: reads values for multiple signals defined by "mask" and
69 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070070 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +010071 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +030072 * @set_config: optional hook for all kinds of settings. Uses the same
73 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070074 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
75 * implementation may not sleep
76 * @dbg_show: optional routine to show contents in debugfs; default code
77 * will be used when this is omitted, but custom code can show extra
78 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +020079 * @base: identifies the first GPIO number handled by this chip;
80 * or, if negative during registration, requests dynamic ID allocation.
81 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +020082 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +020083 * let gpiolib select the chip base in all possible cases. We want to
84 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070085 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
86 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070087 * @names: if set, must be an array of strings to use as alternative
88 * names for the GPIOs in this chip. Any entry in the array
89 * may be NULL if there is no alias for the GPIO, however the
90 * array must be @ngpio entries long. A name can include a single printk
91 * format specifier for an unsigned int. It is substituted by the actual
92 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +010093 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +020094 * must while accessing GPIO expander chips over I2C or SPI. This
95 * implies that if the chip supports IRQs, these IRQs need to be threaded
96 * as the chip access may sleep when e.g. reading out the IRQ status
97 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +010098 * @read_reg: reader function for generic GPIO
99 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200100 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
101 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
102 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100103 * @reg_dat: data (in) register for generic GPIO
104 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600105 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100106 * @reg_dir: direction setting register for generic GPIO
107 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
108 * <register width> * 8
109 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
110 * shadowed and real data registers writes together.
111 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
112 * safely.
113 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
114 * direction safely.
Grygorii Strashko41d6bb42015-08-17 15:35:24 +0300115 * @irqchip: GPIO IRQ chip impl, provided by GPIO driver
116 * @irqdomain: Interrupt translation domain; responsible for mapping
117 * between GPIO hwirq number and linux irq number
Grygorii Strashko41d6bb42015-08-17 15:35:24 +0300118 * @irq_handler: the irq handler to use (often a predefined irq core function)
119 * for GPIO IRQs, provided by GPIO driver
120 * @irq_default_type: default IRQ triggering type applied during GPIO driver
121 * initialization, provided by GPIO driver
Linus Walleijd245b3f2016-11-24 10:57:25 +0100122 * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number,
123 * provided by GPIO driver for chained interrupt (not for nested
124 * interrupts).
125 * @irq_nested: True if set the interrupt handling is nested.
Mika Westerberg79b804c2016-09-20 15:15:21 +0300126 * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
127 * bits set to one
128 * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
129 * be included in IRQ domain of the chip
Grygorii Strashko41d6bb42015-08-17 15:35:24 +0300130 * @lock_key: per GPIO IRQ chip lockdep class
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700131 *
132 * A gpio_chip can help platforms abstract various sources of GPIOs so
133 * they can all be accessed through a common programing interface.
134 * Example sources would be SOC controllers, FPGAs, multifunction
135 * chips, dedicated GPIO expanders, and so on.
136 *
137 * Each chip controls a number of signals, identified in method calls
138 * by "offset" values in the range 0..(@ngpio - 1). When those signals
139 * are referenced through calls like gpio_get_value(gpio), the offset
140 * is calculated by subtracting @base from the gpio number.
141 */
142struct gpio_chip {
143 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200144 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100145 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700146 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700147
148 int (*request)(struct gpio_chip *chip,
149 unsigned offset);
150 void (*free)(struct gpio_chip *chip,
151 unsigned offset);
152 int (*get_direction)(struct gpio_chip *chip,
153 unsigned offset);
154 int (*direction_input)(struct gpio_chip *chip,
155 unsigned offset);
156 int (*direction_output)(struct gpio_chip *chip,
157 unsigned offset, int value);
158 int (*get)(struct gpio_chip *chip,
159 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200160 int (*get_multiple)(struct gpio_chip *chip,
161 unsigned long *mask,
162 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700163 void (*set)(struct gpio_chip *chip,
164 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100165 void (*set_multiple)(struct gpio_chip *chip,
166 unsigned long *mask,
167 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300168 int (*set_config)(struct gpio_chip *chip,
169 unsigned offset,
170 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700171 int (*to_irq)(struct gpio_chip *chip,
172 unsigned offset);
173
174 void (*dbg_show)(struct seq_file *s,
175 struct gpio_chip *chip);
176 int base;
177 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700178 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100179 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700180
Linus Walleij0f4630f2015-12-04 14:02:58 +0100181#if IS_ENABLED(CONFIG_GPIO_GENERIC)
182 unsigned long (*read_reg)(void __iomem *reg);
183 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200184 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100185 void __iomem *reg_dat;
186 void __iomem *reg_set;
187 void __iomem *reg_clr;
188 void __iomem *reg_dir;
189 int bgpio_bits;
190 spinlock_t bgpio_lock;
191 unsigned long bgpio_data;
192 unsigned long bgpio_dir;
193#endif
194
Linus Walleij14250522014-03-25 10:40:18 +0100195#ifdef CONFIG_GPIOLIB_IRQCHIP
196 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200197 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100198 * to handle IRQs for most practical cases.
199 */
200 struct irq_chip *irqchip;
201 struct irq_domain *irqdomain;
202 irq_flow_handler_t irq_handler;
203 unsigned int irq_default_type;
Thierry Reding6f793092017-04-03 18:05:21 +0200204 unsigned int irq_chained_parent;
Linus Walleijd245b3f2016-11-24 10:57:25 +0100205 bool irq_nested;
Mika Westerberg79b804c2016-09-20 15:15:21 +0300206 bool irq_need_valid_mask;
207 unsigned long *irq_valid_mask;
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300208 struct lock_class_key *lock_key;
Thierry Redingc44eafd2017-11-07 19:15:45 +0100209
210 /**
211 * @irq:
212 *
213 * Integrates interrupt chip functionality with the GPIO chip. Can be
214 * used to handle IRQs for most practical cases.
215 */
216 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100217#endif
218
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700219#if defined(CONFIG_OF_GPIO)
220 /*
221 * If CONFIG_OF is enabled, then all GPIO controllers described in the
222 * device tree automatically may have an OF translation
223 */
Thierry Reding67049c52017-07-24 16:57:23 +0200224
225 /**
226 * @of_node:
227 *
228 * Pointer to a device tree node representing this GPIO controller.
229 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700230 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200231
232 /**
233 * @of_gpio_n_cells:
234 *
235 * Number of cells used to form the GPIO specifier.
236 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200237 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200238
239 /**
240 * @of_xlate:
241 *
242 * Callback to translate a device tree GPIO specifier into a chip-
243 * relative GPIO number and flags.
244 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700245 int (*of_xlate)(struct gpio_chip *gc,
246 const struct of_phandle_args *gpiospec, u32 *flags);
247#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700248};
249
250extern const char *gpiochip_is_requested(struct gpio_chip *chip,
251 unsigned offset);
252
253/* add/remove chips */
Linus Walleijb08ea352015-12-03 15:14:13 +0100254extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
255static inline int gpiochip_add(struct gpio_chip *chip)
256{
257 return gpiochip_add_data(chip, NULL);
258}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200259extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530260extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
261 void *data);
262extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
263
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700264extern struct gpio_chip *gpiochip_find(void *data,
265 int (*match)(struct gpio_chip *chip, void *data));
266
267/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900268int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
269void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100270bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700271
Linus Walleij143b65d2016-02-16 15:41:42 +0100272/* Line status inquiry for drivers */
273bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
274bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
275
Charles Keepax05f479b2017-05-23 15:47:29 +0100276/* Sleep persistence inquiry for drivers */
277bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
278
Linus Walleijb08ea352015-12-03 15:14:13 +0100279/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100280void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100281
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900282struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
283
Linus Walleij0f4630f2015-12-04 14:02:58 +0100284struct bgpio_pdata {
285 const char *label;
286 int base;
287 int ngpio;
288};
289
Arnd Bergmannc474e342016-01-09 22:16:42 +0100290#if IS_ENABLED(CONFIG_GPIO_GENERIC)
291
Linus Walleij0f4630f2015-12-04 14:02:58 +0100292int bgpio_init(struct gpio_chip *gc, struct device *dev,
293 unsigned long sz, void __iomem *dat, void __iomem *set,
294 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
295 unsigned long flags);
296
297#define BGPIOF_BIG_ENDIAN BIT(0)
298#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
299#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
300#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
301#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
302#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
303
304#endif
305
Linus Walleij14250522014-03-25 10:40:18 +0100306#ifdef CONFIG_GPIOLIB_IRQCHIP
307
308void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
309 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200310 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100311 irq_flow_handler_t parent_handler);
312
Linus Walleijd245b3f2016-11-24 10:57:25 +0100313void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
314 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200315 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100316
Linus Walleij739e6f52017-01-11 13:37:07 +0100317int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
318 struct irq_chip *irqchip,
319 unsigned int first_irq,
320 irq_flow_handler_t handler,
321 unsigned int type,
322 bool nested,
323 struct lock_class_key *lock_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300324
Linus Walleij739e6f52017-01-11 13:37:07 +0100325#ifdef CONFIG_LOCKDEP
326
327/*
328 * Lockdep requires that each irqchip instance be created with a
329 * unique key so as to avoid unnecessary warnings. This upfront
330 * boilerplate static inlines provides such a key for each
331 * unique instance.
332 */
333static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
334 struct irq_chip *irqchip,
335 unsigned int first_irq,
336 irq_flow_handler_t handler,
337 unsigned int type)
338{
339 static struct lock_class_key key;
340
341 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
342 handler, type, false, &key);
343}
344
Linus Walleijd245b3f2016-11-24 10:57:25 +0100345static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
346 struct irq_chip *irqchip,
347 unsigned int first_irq,
348 irq_flow_handler_t handler,
349 unsigned int type)
350{
Linus Walleij739e6f52017-01-11 13:37:07 +0100351
352 static struct lock_class_key key;
353
354 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
355 handler, type, true, &key);
356}
357#else
358static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
359 struct irq_chip *irqchip,
360 unsigned int first_irq,
361 irq_flow_handler_t handler,
362 unsigned int type)
363{
364 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
365 handler, type, false, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100366}
367
Linus Walleij739e6f52017-01-11 13:37:07 +0100368static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
369 struct irq_chip *irqchip,
370 unsigned int first_irq,
371 irq_flow_handler_t handler,
372 unsigned int type)
373{
374 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
375 handler, type, true, NULL);
376}
377#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100378
Paul Bolle7d75a872014-09-05 13:09:25 +0200379#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100380
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200381int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
382void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300383int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
384 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200385
Linus Walleij964cb342015-03-18 01:56:17 +0100386#ifdef CONFIG_PINCTRL
387
388/**
389 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200390 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100391 * @pctldev: pinctrl device which handles corresponding pins
392 * @range: actual range of pins controlled by a gpio controller
393 */
Linus Walleij964cb342015-03-18 01:56:17 +0100394struct gpio_pin_range {
395 struct list_head node;
396 struct pinctrl_dev *pctldev;
397 struct pinctrl_gpio_range range;
398};
399
400int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
401 unsigned int gpio_offset, unsigned int pin_offset,
402 unsigned int npins);
403int gpiochip_add_pingroup_range(struct gpio_chip *chip,
404 struct pinctrl_dev *pctldev,
405 unsigned int gpio_offset, const char *pin_group);
406void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
407
408#else
409
410static inline int
411gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
412 unsigned int gpio_offset, unsigned int pin_offset,
413 unsigned int npins)
414{
415 return 0;
416}
417static inline int
418gpiochip_add_pingroup_range(struct gpio_chip *chip,
419 struct pinctrl_dev *pctldev,
420 unsigned int gpio_offset, const char *pin_group)
421{
422 return 0;
423}
424
425static inline void
426gpiochip_remove_pin_ranges(struct gpio_chip *chip)
427{
428}
429
430#endif /* CONFIG_PINCTRL */
431
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700432struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
433 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700434void gpiochip_free_own_desc(struct gpio_desc *desc);
435
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900436#else /* CONFIG_GPIOLIB */
437
438static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
439{
440 /* GPIO can never have been requested */
441 WARN_ON(1);
442 return ERR_PTR(-ENODEV);
443}
444
445#endif /* CONFIG_GPIOLIB */
446
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700447#endif