blob: d50368e58314cd006707c9d35e9520d289560a42 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
110};
111
Paul Mundte108b2c2006-09-27 16:32:13 +0900112struct sci_port {
113 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Paul Mundtce6738b2011-01-19 15:24:40 +0900115 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200117 const struct plat_sci_port *cfg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200118 unsigned int overrun_reg;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200119 unsigned int overrun_mask;
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100120 unsigned int error_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +0200121 unsigned int error_clear;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100122 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900123 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200124 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900125
Paul Mundte108b2c2006-09-27 16:32:13 +0900126 /* Break timer */
127 struct timer_list break_timer;
128 int break_flag;
dmitry pervushin1534a3b2007-04-24 13:41:12 +0900129
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100130 /* Clocks */
131 struct clk *clks[SCI_NUM_CLKS];
132 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900133
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100134 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900135 char *irqstr[SCIx_NR_IRQS];
136
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900137 struct dma_chan *chan_tx;
138 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900139
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900140#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900141 dma_cookie_t cookie_tx;
142 dma_cookie_t cookie_rx[2];
143 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200144 dma_addr_t tx_dma_addr;
145 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200147 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900149 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000151 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900152#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200153
154 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900155};
156
Paul Mundte108b2c2006-09-27 16:32:13 +0900157#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
158
159static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160static struct uart_driver sci_uart_driver;
161
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900162static inline struct sci_port *
163to_sci_port(struct uart_port *uart)
164{
165 return container_of(uart, struct sci_port, port);
166}
167
Laurent Pincharte095ee62017-01-11 16:43:34 +0200168static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900169 /*
170 * Common SCI definitions, dependent on the port's regshift
171 * value.
172 */
173 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200174 .regs = {
175 [SCSMR] = { 0x00, 8 },
176 [SCBRR] = { 0x01, 8 },
177 [SCSCR] = { 0x02, 8 },
178 [SCxTDR] = { 0x03, 8 },
179 [SCxSR] = { 0x04, 8 },
180 [SCxRDR] = { 0x05, 8 },
181 },
Paul Mundt61a69762011-06-14 12:40:19 +0900182 },
183
184 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200185 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900186 */
187 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200188 .regs = {
189 [SCSMR] = { 0x00, 8 },
190 [SCBRR] = { 0x02, 8 },
191 [SCSCR] = { 0x04, 8 },
192 [SCxTDR] = { 0x06, 8 },
193 [SCxSR] = { 0x08, 16 },
194 [SCxRDR] = { 0x0a, 8 },
195 [SCFCR] = { 0x0c, 8 },
196 [SCFDR] = { 0x0e, 16 },
197 },
Paul Mundt61a69762011-06-14 12:40:19 +0900198 },
199
200 /*
201 * Common SCIFA definitions.
202 */
203 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200204 .regs = {
205 [SCSMR] = { 0x00, 16 },
206 [SCBRR] = { 0x04, 8 },
207 [SCSCR] = { 0x08, 16 },
208 [SCxTDR] = { 0x20, 8 },
209 [SCxSR] = { 0x14, 16 },
210 [SCxRDR] = { 0x24, 8 },
211 [SCFCR] = { 0x18, 16 },
212 [SCFDR] = { 0x1c, 16 },
213 [SCPCR] = { 0x30, 16 },
214 [SCPDR] = { 0x34, 16 },
215 },
Paul Mundt61a69762011-06-14 12:40:19 +0900216 },
217
218 /*
219 * Common SCIFB definitions.
220 */
221 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200222 .regs = {
223 [SCSMR] = { 0x00, 16 },
224 [SCBRR] = { 0x04, 8 },
225 [SCSCR] = { 0x08, 16 },
226 [SCxTDR] = { 0x40, 8 },
227 [SCxSR] = { 0x14, 16 },
228 [SCxRDR] = { 0x60, 8 },
229 [SCFCR] = { 0x18, 16 },
230 [SCTFDR] = { 0x38, 16 },
231 [SCRFDR] = { 0x3c, 16 },
232 [SCPCR] = { 0x30, 16 },
233 [SCPDR] = { 0x34, 16 },
234 },
Paul Mundt61a69762011-06-14 12:40:19 +0900235 },
236
237 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100238 * Common SH-2(A) SCIF definitions for ports with FIFO data
239 * count registers.
240 */
241 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200242 .regs = {
243 [SCSMR] = { 0x00, 16 },
244 [SCBRR] = { 0x04, 8 },
245 [SCSCR] = { 0x08, 16 },
246 [SCxTDR] = { 0x0c, 8 },
247 [SCxSR] = { 0x10, 16 },
248 [SCxRDR] = { 0x14, 8 },
249 [SCFCR] = { 0x18, 16 },
250 [SCFDR] = { 0x1c, 16 },
251 [SCSPTR] = { 0x20, 16 },
252 [SCLSR] = { 0x24, 16 },
253 },
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100254 },
255
256 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900257 * Common SH-3 SCIF definitions.
258 */
259 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200260 .regs = {
261 [SCSMR] = { 0x00, 8 },
262 [SCBRR] = { 0x02, 8 },
263 [SCSCR] = { 0x04, 8 },
264 [SCxTDR] = { 0x06, 8 },
265 [SCxSR] = { 0x08, 16 },
266 [SCxRDR] = { 0x0a, 8 },
267 [SCFCR] = { 0x0c, 8 },
268 [SCFDR] = { 0x0e, 16 },
269 },
Paul Mundt61a69762011-06-14 12:40:19 +0900270 },
271
272 /*
273 * Common SH-4(A) SCIF(B) definitions.
274 */
275 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200276 .regs = {
277 [SCSMR] = { 0x00, 16 },
278 [SCBRR] = { 0x04, 8 },
279 [SCSCR] = { 0x08, 16 },
280 [SCxTDR] = { 0x0c, 8 },
281 [SCxSR] = { 0x10, 16 },
282 [SCxRDR] = { 0x14, 8 },
283 [SCFCR] = { 0x18, 16 },
284 [SCFDR] = { 0x1c, 16 },
285 [SCSPTR] = { 0x20, 16 },
286 [SCLSR] = { 0x24, 16 },
287 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100288 },
289
290 /*
291 * Common SCIF definitions for ports with a Baud Rate Generator for
292 * External Clock (BRG).
293 */
294 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200295 .regs = {
296 [SCSMR] = { 0x00, 16 },
297 [SCBRR] = { 0x04, 8 },
298 [SCSCR] = { 0x08, 16 },
299 [SCxTDR] = { 0x0c, 8 },
300 [SCxSR] = { 0x10, 16 },
301 [SCxRDR] = { 0x14, 8 },
302 [SCFCR] = { 0x18, 16 },
303 [SCFDR] = { 0x1c, 16 },
304 [SCSPTR] = { 0x20, 16 },
305 [SCLSR] = { 0x24, 16 },
306 [SCDL] = { 0x30, 16 },
307 [SCCKS] = { 0x34, 16 },
308 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200309 },
310
311 /*
312 * Common HSCIF definitions.
313 */
314 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200315 .regs = {
316 [SCSMR] = { 0x00, 16 },
317 [SCBRR] = { 0x04, 8 },
318 [SCSCR] = { 0x08, 16 },
319 [SCxTDR] = { 0x0c, 8 },
320 [SCxSR] = { 0x10, 16 },
321 [SCxRDR] = { 0x14, 8 },
322 [SCFCR] = { 0x18, 16 },
323 [SCFDR] = { 0x1c, 16 },
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
326 [HSSRR] = { 0x40, 16 },
327 [SCDL] = { 0x30, 16 },
328 [SCCKS] = { 0x34, 16 },
329 },
Paul Mundt61a69762011-06-14 12:40:19 +0900330 },
331
332 /*
333 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
334 * register.
335 */
336 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200337 .regs = {
338 [SCSMR] = { 0x00, 16 },
339 [SCBRR] = { 0x04, 8 },
340 [SCSCR] = { 0x08, 16 },
341 [SCxTDR] = { 0x0c, 8 },
342 [SCxSR] = { 0x10, 16 },
343 [SCxRDR] = { 0x14, 8 },
344 [SCFCR] = { 0x18, 16 },
345 [SCFDR] = { 0x1c, 16 },
346 [SCLSR] = { 0x24, 16 },
347 },
Paul Mundt61a69762011-06-14 12:40:19 +0900348 },
349
350 /*
351 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
352 * count registers.
353 */
354 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200355 .regs = {
356 [SCSMR] = { 0x00, 16 },
357 [SCBRR] = { 0x04, 8 },
358 [SCSCR] = { 0x08, 16 },
359 [SCxTDR] = { 0x0c, 8 },
360 [SCxSR] = { 0x10, 16 },
361 [SCxRDR] = { 0x14, 8 },
362 [SCFCR] = { 0x18, 16 },
363 [SCFDR] = { 0x1c, 16 },
364 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
365 [SCRFDR] = { 0x20, 16 },
366 [SCSPTR] = { 0x24, 16 },
367 [SCLSR] = { 0x28, 16 },
368 },
Paul Mundt61a69762011-06-14 12:40:19 +0900369 },
370
371 /*
372 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
373 * registers.
374 */
375 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200376 .regs = {
377 [SCSMR] = { 0x00, 16 },
378 [SCBRR] = { 0x04, 8 },
379 [SCSCR] = { 0x08, 16 },
380 [SCxTDR] = { 0x20, 8 },
381 [SCxSR] = { 0x14, 16 },
382 [SCxRDR] = { 0x24, 8 },
383 [SCFCR] = { 0x18, 16 },
384 [SCFDR] = { 0x1c, 16 },
385 },
Paul Mundt61a69762011-06-14 12:40:19 +0900386 },
387};
388
Laurent Pincharte095ee62017-01-11 16:43:34 +0200389#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900390
Paul Mundt61a69762011-06-14 12:40:19 +0900391/*
392 * The "offset" here is rather misleading, in that it refers to an enum
393 * value relative to the port mapping rather than the fixed offset
394 * itself, which needs to be manually retrieved from the platform's
395 * register map for the given port.
396 */
397static unsigned int sci_serial_in(struct uart_port *p, int offset)
398{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200399 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900400
401 if (reg->size == 8)
402 return ioread8(p->membase + (reg->offset << p->regshift));
403 else if (reg->size == 16)
404 return ioread16(p->membase + (reg->offset << p->regshift));
405 else
406 WARN(1, "Invalid register access\n");
407
408 return 0;
409}
410
411static void sci_serial_out(struct uart_port *p, int offset, int value)
412{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200413 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900414
415 if (reg->size == 8)
416 iowrite8(value, p->membase + (reg->offset << p->regshift));
417 else if (reg->size == 16)
418 iowrite16(value, p->membase + (reg->offset << p->regshift));
419 else
420 WARN(1, "Invalid register access\n");
421}
422
Paul Mundt23241d42011-06-28 13:55:31 +0900423static void sci_port_enable(struct sci_port *sci_port)
424{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100425 unsigned int i;
426
Paul Mundt23241d42011-06-28 13:55:31 +0900427 if (!sci_port->port.dev)
428 return;
429
430 pm_runtime_get_sync(sci_port->port.dev);
431
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100432 for (i = 0; i < SCI_NUM_CLKS; i++) {
433 clk_prepare_enable(sci_port->clks[i]);
434 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
435 }
436 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900437}
438
439static void sci_port_disable(struct sci_port *sci_port)
440{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100441 unsigned int i;
442
Paul Mundt23241d42011-06-28 13:55:31 +0900443 if (!sci_port->port.dev)
444 return;
445
Laurent Pinchartcaec7032013-11-28 18:11:45 +0100446 /* Cancel the break timer to ensure that the timer handler will not try
447 * to access the hardware with clocks and power disabled. Reset the
448 * break flag to make the break debouncing state machine ready for the
449 * next break.
450 */
451 del_timer_sync(&sci_port->break_timer);
452 sci_port->break_flag = 0;
453
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100454 for (i = SCI_NUM_CLKS; i-- > 0; )
455 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900456
457 pm_runtime_put_sync(sci_port->port.dev);
458}
459
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200460static inline unsigned long port_rx_irq_mask(struct uart_port *port)
461{
462 /*
463 * Not all ports (such as SCIFA) will support REIE. Rather than
464 * special-casing the port type, we check the port initialization
465 * IRQ enable mask to see whether the IRQ is desired at all. If
466 * it's unset, it's logically inferred that there's no point in
467 * testing for it.
468 */
469 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
470}
471
472static void sci_start_tx(struct uart_port *port)
473{
474 struct sci_port *s = to_sci_port(port);
475 unsigned short ctrl;
476
477#ifdef CONFIG_SERIAL_SH_SCI_DMA
478 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
479 u16 new, scr = serial_port_in(port, SCSCR);
480 if (s->chan_tx)
481 new = scr | SCSCR_TDRQE;
482 else
483 new = scr & ~SCSCR_TDRQE;
484 if (new != scr)
485 serial_port_out(port, SCSCR, new);
486 }
487
488 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
489 dma_submit_error(s->cookie_tx)) {
490 s->cookie_tx = 0;
491 schedule_work(&s->work_tx);
492 }
493#endif
494
495 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
496 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
497 ctrl = serial_port_in(port, SCSCR);
498 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
499 }
500}
501
502static void sci_stop_tx(struct uart_port *port)
503{
504 unsigned short ctrl;
505
506 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
507 ctrl = serial_port_in(port, SCSCR);
508
509 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
510 ctrl &= ~SCSCR_TDRQE;
511
512 ctrl &= ~SCSCR_TIE;
513
514 serial_port_out(port, SCSCR, ctrl);
515}
516
517static void sci_start_rx(struct uart_port *port)
518{
519 unsigned short ctrl;
520
521 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
522
523 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
524 ctrl &= ~SCSCR_RDRQE;
525
526 serial_port_out(port, SCSCR, ctrl);
527}
528
529static void sci_stop_rx(struct uart_port *port)
530{
531 unsigned short ctrl;
532
533 ctrl = serial_port_in(port, SCSCR);
534
535 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
536 ctrl &= ~SCSCR_RDRQE;
537
538 ctrl &= ~port_rx_irq_mask(port);
539
540 serial_port_out(port, SCSCR, ctrl);
541}
542
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200543static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
544{
545 if (port->type == PORT_SCI) {
546 /* Just store the mask */
547 serial_port_out(port, SCxSR, mask);
548 } else if (to_sci_port(port)->overrun_mask == SCIFA_ORER) {
549 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
550 /* Only clear the status bits we want to clear */
551 serial_port_out(port, SCxSR,
552 serial_port_in(port, SCxSR) & mask);
553 } else {
554 /* Store the mask, clear parity/framing errors */
555 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
556 }
557}
558
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100559#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
560 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900561
562#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900563static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 unsigned short status;
566 int c;
567
Paul Mundte108b2c2006-09-27 16:32:13 +0900568 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900569 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200571 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 continue;
573 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500574 break;
575 } while (1);
576
577 if (!(status & SCxSR_RDxF(port)))
578 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900579
Paul Mundtb12bb292012-03-30 19:50:15 +0900580 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900581
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900582 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900583 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200584 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
586 return c;
587}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900588#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900590static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 unsigned short status;
593
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900595 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 } while (!(status & SCxSR_TDxE(port)));
597
Paul Mundtb12bb292012-03-30 19:50:15 +0900598 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200599 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100601#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
602 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Paul Mundt61a69762011-06-14 12:40:19 +0900604static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900605{
Paul Mundt61a69762011-06-14 12:40:19 +0900606 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900607
Paul Mundt61a69762011-06-14 12:40:19 +0900608 /*
609 * Use port-specific handler if provided.
610 */
611 if (s->cfg->ops && s->cfg->ops->init_pins) {
612 s->cfg->ops->init_pins(port, cflag);
613 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200616 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
617 u16 ctrl = serial_port_in(port, SCPCR);
618
619 /* Enable RXD and TXD pin functions */
620 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
621 if (to_sci_port(port)->cfg->capabilities & SCIx_HAVE_RTSCTS) {
622 /* RTS# is output, driven 1 */
623 ctrl |= SCPCR_RTSC;
624 serial_port_out(port, SCPDR,
625 serial_port_in(port, SCPDR) | SCPDR_RTSD);
626 /* Enable CTS# pin function */
627 ctrl &= ~SCPCR_CTSC;
628 }
629 serial_port_out(port, SCPCR, ctrl);
630 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200631 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800632
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200633 /* RTS# is output, driven 1 */
634 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
635 /* CTS# and SCK are inputs */
636 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
637 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900638 }
Paul Mundtd5701642008-12-16 20:07:27 +0900639}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900641static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900642{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200643 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900644
645 reg = sci_getreg(port, SCTFDR);
646 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900647 return serial_port_in(port, SCTFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900648
649 reg = sci_getreg(port, SCFDR);
650 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900651 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900652
Paul Mundtb12bb292012-03-30 19:50:15 +0900653 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900654}
655
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900656static int sci_txroom(struct uart_port *port)
657{
Paul Mundt72b294c2011-06-14 17:38:19 +0900658 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900659}
660
661static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900662{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200663 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900664
665 reg = sci_getreg(port, SCRFDR);
666 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900667 return serial_port_in(port, SCRFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900668
669 reg = sci_getreg(port, SCFDR);
670 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900671 return serial_port_in(port, SCFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900672
Paul Mundtb12bb292012-03-30 19:50:15 +0900673 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900674}
675
Paul Mundt514820e2011-06-08 18:51:32 +0900676/*
677 * SCI helper for checking the state of the muxed port/RXD pins.
678 */
679static inline int sci_rxd_in(struct uart_port *port)
680{
681 struct sci_port *s = to_sci_port(port);
682
683 if (s->cfg->port_reg <= 0)
684 return 1;
685
Paul Mundt0dd4d5c2012-10-15 14:08:48 +0900686 /* Cast for ARM damage */
Laurent Pincharte2afca62013-12-11 13:40:31 +0100687 return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg);
Paul Mundt514820e2011-06-08 18:51:32 +0900688}
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690/* ********************************************************************** *
691 * the interrupt related routines *
692 * ********************************************************************** */
693
694static void sci_transmit_chars(struct uart_port *port)
695{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700696 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 unsigned short status;
699 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900700 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
Paul Mundtb12bb292012-03-30 19:50:15 +0900702 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900704 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900705 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900706 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900707 else
Paul Mundt8e698612009-06-24 19:44:32 +0900708 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900709 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 return;
711 }
712
Paul Mundt72b294c2011-06-14 17:38:19 +0900713 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
715 do {
716 unsigned char c;
717
718 if (port->x_char) {
719 c = port->x_char;
720 port->x_char = 0;
721 } else if (!uart_circ_empty(xmit) && !stopped) {
722 c = xmit->buf[xmit->tail];
723 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
724 } else {
725 break;
726 }
727
Paul Mundtb12bb292012-03-30 19:50:15 +0900728 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
730 port->icount.tx++;
731 } while (--count > 0);
732
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200733 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
735 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
736 uart_write_wakeup(port);
737 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100738 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900740 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900742 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900743 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200744 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Paul Mundt8e698612009-06-24 19:44:32 +0900747 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900748 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 }
750}
751
752/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900753#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900755static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756{
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900757 struct sci_port *sci_port = to_sci_port(port);
Jiri Slaby227434f2013-01-03 15:53:01 +0100758 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 int i, count, copied = 0;
760 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800761 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Paul Mundtb12bb292012-03-30 19:50:15 +0900763 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 if (!(status & SCxSR_RDxF(port)))
765 return;
766
767 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100769 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771 /* If for any reason we can't copy more data, we're done! */
772 if (count == 0)
773 break;
774
775 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900776 char c = serial_port_in(port, SCxRDR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900777 if (uart_handle_sysrq_char(port, c) ||
778 sci_port->break_flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900780 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100781 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900783 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900784 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900785
Paul Mundtb12bb292012-03-30 19:50:15 +0900786 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787#if defined(CONFIG_CPU_SH3)
788 /* Skip "chars" during break */
Paul Mundte108b2c2006-09-27 16:32:13 +0900789 if (sci_port->break_flag) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 if ((c == 0) &&
791 (status & SCxSR_FER(port))) {
792 count--; i--;
793 continue;
794 }
Paul Mundte108b2c2006-09-27 16:32:13 +0900795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 /* Nonzero => end-of-break */
Paul Mundt762c69e2008-12-16 18:55:26 +0900797 dev_dbg(port->dev, "debounce<%02x>\n", c);
Paul Mundte108b2c2006-09-27 16:32:13 +0900798 sci_port->break_flag = 0;
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 if (STEPFN(c)) {
801 count--; i--;
802 continue;
803 }
804 }
805#endif /* CONFIG_CPU_SH3 */
David Howells7d12e782006-10-05 14:55:46 +0100806 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 count--; i--;
808 continue;
809 }
810
811 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900812 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800813 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900814 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900815 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900816 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800817 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900818 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900819 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800820 } else
821 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900822
Jiri Slaby92a19f92013-01-03 15:53:03 +0100823 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 }
825 }
826
Paul Mundtb12bb292012-03-30 19:50:15 +0900827 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200828 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 copied += count;
831 port->icount.rx += count;
832 }
833
834 if (copied) {
835 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100836 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900838 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200839 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 }
841}
842
843#define SCI_BREAK_JIFFIES (HZ/20)
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900844
845/*
846 * The sci generates interrupts during the break,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 * 1 per millisecond or so during the break period, for 9600 baud.
848 * So dont bother disabling interrupts.
849 * But dont want more than 1 break event.
850 * Use a kernel timer to periodically poll the rx line until
851 * the break is finished.
852 */
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900853static inline void sci_schedule_break_timer(struct sci_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854{
Paul Mundtbc9b3f52011-01-20 23:30:19 +0900855 mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856}
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858/* Ensure that two consecutive samples find the break over. */
859static void sci_break_timer(unsigned long data)
860{
Paul Mundte108b2c2006-09-27 16:32:13 +0900861 struct sci_port *port = (struct sci_port *)data;
862
863 if (sci_rxd_in(&port->port) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 port->break_flag = 1;
Paul Mundte108b2c2006-09-27 16:32:13 +0900865 sci_schedule_break_timer(port);
866 } else if (port->break_flag == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 /* break is over. */
868 port->break_flag = 2;
Paul Mundte108b2c2006-09-27 16:32:13 +0900869 sci_schedule_break_timer(port);
870 } else
871 port->break_flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872}
873
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900874static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875{
876 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900877 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100878 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900879 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100881 /* Handle overruns */
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200882 if (status & s->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100883 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900884
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100885 /* overrun error */
886 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
887 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900888
Joe Perches9b971cd2014-03-11 10:10:46 -0700889 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 }
891
Paul Mundte108b2c2006-09-27 16:32:13 +0900892 if (status & SCxSR_FER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 if (sci_rxd_in(port) == 0) {
894 /* Notify of BREAK */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900895 struct sci_port *sci_port = to_sci_port(port);
Paul Mundte108b2c2006-09-27 16:32:13 +0900896
897 if (!sci_port->break_flag) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900898 port->icount.brk++;
899
Paul Mundte108b2c2006-09-27 16:32:13 +0900900 sci_port->break_flag = 1;
901 sci_schedule_break_timer(sci_port);
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 /* Do sysrq handling. */
Paul Mundte108b2c2006-09-27 16:32:13 +0900904 if (uart_handle_break(port))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 return 0;
Paul Mundt762c69e2008-12-16 18:55:26 +0900906
907 dev_dbg(port->dev, "BREAK detected\n");
908
Jiri Slaby92a19f92013-01-03 15:53:03 +0100909 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900910 copied++;
911 }
912
Paul Mundte108b2c2006-09-27 16:32:13 +0900913 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /* frame error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900915 port->icount.frame++;
916
Jiri Slaby92a19f92013-01-03 15:53:03 +0100917 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
Alan Cox33f0f882006-01-09 20:54:13 -0800918 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900919
920 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
922 }
923
Paul Mundte108b2c2006-09-27 16:32:13 +0900924 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900926 port->icount.parity++;
927
Jiri Slaby92a19f92013-01-03 15:53:03 +0100928 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900929 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900930
Joe Perches9b971cd2014-03-11 10:10:46 -0700931 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 }
933
Alan Cox33f0f882006-01-09 20:54:13 -0800934 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100935 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 return copied;
938}
939
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900940static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900941{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100942 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900943 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200944 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200945 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200946 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900947
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200948 reg = sci_getreg(port, s->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900949 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900950 return 0;
951
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200952 status = serial_port_in(port, s->overrun_reg);
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200953 if (status & s->overrun_mask) {
954 status &= ~s->overrun_mask;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200955 serial_port_out(port, s->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900956
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900957 port->icount.overrun++;
958
Jiri Slaby92a19f92013-01-03 15:53:03 +0100959 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100960 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900961
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900962 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900963 copied++;
964 }
965
966 return copied;
967}
968
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900969static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
971 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900972 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100973 struct tty_port *tport = &port->state->port;
Magnus Damma5660ad2009-01-21 15:14:38 +0000974 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900976 if (uart_handle_break(port))
977 return 0;
978
Paul Mundtb7a76e42006-02-01 03:06:06 -0800979 if (!s->break_flag && status & SCxSR_BRK(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980#if defined(CONFIG_CPU_SH3)
981 /* Debounce break */
982 s->break_flag = 1;
983#endif
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900984
985 port->icount.brk++;
986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100988 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800989 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900990
991 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 }
993
Alan Cox33f0f882006-01-09 20:54:13 -0800994 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100995 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900996
Paul Mundtd830fa42008-12-16 19:29:38 +0900997 copied += sci_handle_fifo_overrun(port);
998
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 return copied;
1000}
1001
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001002#ifdef CONFIG_SERIAL_SH_SCI_DMA
1003static void sci_dma_tx_complete(void *arg)
1004{
1005 struct sci_port *s = arg;
1006 struct uart_port *port = &s->port;
1007 struct circ_buf *xmit = &port->state->xmit;
1008 unsigned long flags;
1009
1010 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1011
1012 spin_lock_irqsave(&port->lock, flags);
1013
1014 xmit->tail += s->tx_dma_len;
1015 xmit->tail &= UART_XMIT_SIZE - 1;
1016
1017 port->icount.tx += s->tx_dma_len;
1018
1019 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1020 uart_write_wakeup(port);
1021
1022 if (!uart_circ_empty(xmit)) {
1023 s->cookie_tx = 0;
1024 schedule_work(&s->work_tx);
1025 } else {
1026 s->cookie_tx = -EINVAL;
1027 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1028 u16 ctrl = serial_port_in(port, SCSCR);
1029 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1030 }
1031 }
1032
1033 spin_unlock_irqrestore(&port->lock, flags);
1034}
1035
1036/* Locking: called with port lock held */
1037static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1038{
1039 struct uart_port *port = &s->port;
1040 struct tty_port *tport = &port->state->port;
1041 int copied;
1042
1043 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001044 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001045 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001046
1047 port->icount.rx += copied;
1048
1049 return copied;
1050}
1051
1052static int sci_dma_rx_find_active(struct sci_port *s)
1053{
1054 unsigned int i;
1055
1056 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1057 if (s->active_rx == s->cookie_rx[i])
1058 return i;
1059
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001060 return -1;
1061}
1062
1063static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1064{
1065 struct dma_chan *chan = s->chan_rx;
1066 struct uart_port *port = &s->port;
1067 unsigned long flags;
1068
1069 spin_lock_irqsave(&port->lock, flags);
1070 s->chan_rx = NULL;
1071 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1072 spin_unlock_irqrestore(&port->lock, flags);
1073 dmaengine_terminate_all(chan);
1074 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1075 sg_dma_address(&s->sg_rx[0]));
1076 dma_release_channel(chan);
1077 if (enable_pio)
1078 sci_start_rx(port);
1079}
1080
1081static void sci_dma_rx_complete(void *arg)
1082{
1083 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001084 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001085 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001086 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001087 unsigned long flags;
1088 int active, count = 0;
1089
1090 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1091 s->active_rx);
1092
1093 spin_lock_irqsave(&port->lock, flags);
1094
1095 active = sci_dma_rx_find_active(s);
1096 if (active >= 0)
1097 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1098
1099 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1100
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001101 if (count)
1102 tty_flip_buffer_push(&port->state->port);
1103
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001104 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1105 DMA_DEV_TO_MEM,
1106 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1107 if (!desc)
1108 goto fail;
1109
1110 desc->callback = sci_dma_rx_complete;
1111 desc->callback_param = s;
1112 s->cookie_rx[active] = dmaengine_submit(desc);
1113 if (dma_submit_error(s->cookie_rx[active]))
1114 goto fail;
1115
1116 s->active_rx = s->cookie_rx[!active];
1117
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001118 dma_async_issue_pending(chan);
1119
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001120 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001121 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1122 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001123 return;
1124
1125fail:
1126 spin_unlock_irqrestore(&port->lock, flags);
1127 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1128 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001129}
1130
1131static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1132{
1133 struct dma_chan *chan = s->chan_tx;
1134 struct uart_port *port = &s->port;
1135 unsigned long flags;
1136
1137 spin_lock_irqsave(&port->lock, flags);
1138 s->chan_tx = NULL;
1139 s->cookie_tx = -EINVAL;
1140 spin_unlock_irqrestore(&port->lock, flags);
1141 dmaengine_terminate_all(chan);
1142 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1143 DMA_TO_DEVICE);
1144 dma_release_channel(chan);
1145 if (enable_pio)
1146 sci_start_tx(port);
1147}
1148
1149static void sci_submit_rx(struct sci_port *s)
1150{
1151 struct dma_chan *chan = s->chan_rx;
1152 int i;
1153
1154 for (i = 0; i < 2; i++) {
1155 struct scatterlist *sg = &s->sg_rx[i];
1156 struct dma_async_tx_descriptor *desc;
1157
1158 desc = dmaengine_prep_slave_sg(chan,
1159 sg, 1, DMA_DEV_TO_MEM,
1160 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1161 if (!desc)
1162 goto fail;
1163
1164 desc->callback = sci_dma_rx_complete;
1165 desc->callback_param = s;
1166 s->cookie_rx[i] = dmaengine_submit(desc);
1167 if (dma_submit_error(s->cookie_rx[i]))
1168 goto fail;
1169
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001170 }
1171
1172 s->active_rx = s->cookie_rx[0];
1173
1174 dma_async_issue_pending(chan);
1175 return;
1176
1177fail:
1178 if (i)
1179 dmaengine_terminate_all(chan);
1180 for (i = 0; i < 2; i++)
1181 s->cookie_rx[i] = -EINVAL;
1182 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001183 sci_rx_dma_release(s, true);
1184}
1185
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001186static void work_fn_tx(struct work_struct *work)
1187{
1188 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1189 struct dma_async_tx_descriptor *desc;
1190 struct dma_chan *chan = s->chan_tx;
1191 struct uart_port *port = &s->port;
1192 struct circ_buf *xmit = &port->state->xmit;
1193 dma_addr_t buf;
1194
1195 /*
1196 * DMA is idle now.
1197 * Port xmit buffer is already mapped, and it is one page... Just adjust
1198 * offsets and lengths. Since it is a circular buffer, we have to
1199 * transmit till the end, and then the rest. Take the port lock to get a
1200 * consistent xmit buffer state.
1201 */
1202 spin_lock_irq(&port->lock);
1203 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1204 s->tx_dma_len = min_t(unsigned int,
1205 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1206 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1207 spin_unlock_irq(&port->lock);
1208
1209 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1210 DMA_MEM_TO_DEV,
1211 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1212 if (!desc) {
1213 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1214 /* switch to PIO */
1215 sci_tx_dma_release(s, true);
1216 return;
1217 }
1218
1219 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1220 DMA_TO_DEVICE);
1221
1222 spin_lock_irq(&port->lock);
1223 desc->callback = sci_dma_tx_complete;
1224 desc->callback_param = s;
1225 spin_unlock_irq(&port->lock);
1226 s->cookie_tx = dmaengine_submit(desc);
1227 if (dma_submit_error(s->cookie_tx)) {
1228 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1229 /* switch to PIO */
1230 sci_tx_dma_release(s, true);
1231 return;
1232 }
1233
1234 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1235 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1236
1237 dma_async_issue_pending(chan);
1238}
1239
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001240static void rx_timer_fn(unsigned long arg)
1241{
1242 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001243 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001244 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001245 struct dma_tx_state state;
1246 enum dma_status status;
1247 unsigned long flags;
1248 unsigned int read;
1249 int active, count;
1250 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001251
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001252 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001253
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001254 spin_lock_irqsave(&port->lock, flags);
1255
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001256 active = sci_dma_rx_find_active(s);
1257 if (active < 0) {
1258 spin_unlock_irqrestore(&port->lock, flags);
1259 return;
1260 }
1261
1262 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001263 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001264 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001265 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1266 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001267
1268 /* Let packet complete handler take care of the packet */
1269 return;
1270 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001271
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001272 dmaengine_pause(chan);
1273
1274 /*
1275 * sometimes DMA transfer doesn't stop even if it is stopped and
1276 * data keeps on coming until transaction is complete so check
1277 * for DMA_COMPLETE again
1278 * Let packet complete handler take care of the packet
1279 */
1280 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1281 if (status == DMA_COMPLETE) {
1282 spin_unlock_irqrestore(&port->lock, flags);
1283 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1284 return;
1285 }
1286
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001287 /* Handle incomplete DMA receive */
1288 dmaengine_terminate_all(s->chan_rx);
1289 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001290
1291 if (read) {
1292 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1293 if (count)
1294 tty_flip_buffer_push(&port->state->port);
1295 }
1296
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001297 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1298 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001299
1300 /* Direct new serial port interrupts back to CPU */
1301 scr = serial_port_in(port, SCSCR);
1302 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1303 scr &= ~SCSCR_RDRQE;
1304 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1305 }
1306 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1307
1308 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001309}
1310
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001311static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1312 enum dma_transfer_direction dir,
1313 unsigned int id)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001314{
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001315 dma_cap_mask_t mask;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001316 struct dma_chan *chan;
1317 struct dma_slave_config cfg;
1318 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001319
1320 dma_cap_zero(mask);
1321 dma_cap_set(DMA_SLAVE, mask);
1322
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001323 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1324 (void *)(unsigned long)id, port->dev,
1325 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1326 if (!chan) {
1327 dev_warn(port->dev,
1328 "dma_request_slave_channel_compat failed\n");
1329 return NULL;
1330 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001331
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001332 memset(&cfg, 0, sizeof(cfg));
1333 cfg.direction = dir;
1334 if (dir == DMA_MEM_TO_DEV) {
1335 cfg.dst_addr = port->mapbase +
1336 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1337 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1338 } else {
1339 cfg.src_addr = port->mapbase +
1340 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1341 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1342 }
1343
1344 ret = dmaengine_slave_config(chan, &cfg);
1345 if (ret) {
1346 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1347 dma_release_channel(chan);
1348 return NULL;
1349 }
1350
1351 return chan;
1352}
1353
1354static void sci_request_dma(struct uart_port *port)
1355{
1356 struct sci_port *s = to_sci_port(port);
1357 struct dma_chan *chan;
1358
1359 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1360
1361 if (!port->dev->of_node &&
1362 (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0))
1363 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001364
1365 s->cookie_tx = -EINVAL;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001366 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV, s->cfg->dma_slave_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001367 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1368 if (chan) {
1369 s->chan_tx = chan;
1370 /* UART circular tx buffer is an aligned page. */
1371 s->tx_dma_addr = dma_map_single(chan->device->dev,
1372 port->state->xmit.buf,
1373 UART_XMIT_SIZE,
1374 DMA_TO_DEVICE);
1375 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1376 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1377 dma_release_channel(chan);
1378 s->chan_tx = NULL;
1379 } else {
1380 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1381 __func__, UART_XMIT_SIZE,
1382 port->state->xmit.buf, &s->tx_dma_addr);
1383 }
1384
1385 INIT_WORK(&s->work_tx, work_fn_tx);
1386 }
1387
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001388 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM, s->cfg->dma_slave_rx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001389 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1390 if (chan) {
1391 unsigned int i;
1392 dma_addr_t dma;
1393 void *buf;
1394
1395 s->chan_rx = chan;
1396
1397 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1398 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1399 &dma, GFP_KERNEL);
1400 if (!buf) {
1401 dev_warn(port->dev,
1402 "Failed to allocate Rx dma buffer, using PIO\n");
1403 dma_release_channel(chan);
1404 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001405 return;
1406 }
1407
1408 for (i = 0; i < 2; i++) {
1409 struct scatterlist *sg = &s->sg_rx[i];
1410
1411 sg_init_table(sg, 1);
1412 s->rx_buf[i] = buf;
1413 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001414 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001415
1416 buf += s->buf_len_rx;
1417 dma += s->buf_len_rx;
1418 }
1419
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001420 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1421
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001422 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1423 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001424 }
1425}
1426
1427static void sci_free_dma(struct uart_port *port)
1428{
1429 struct sci_port *s = to_sci_port(port);
1430
1431 if (s->chan_tx)
1432 sci_tx_dma_release(s, false);
1433 if (s->chan_rx)
1434 sci_rx_dma_release(s, false);
1435}
1436#else
1437static inline void sci_request_dma(struct uart_port *port)
1438{
1439}
1440
1441static inline void sci_free_dma(struct uart_port *port)
1442{
1443}
1444#endif
1445
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001446static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001448#ifdef CONFIG_SERIAL_SH_SCI_DMA
1449 struct uart_port *port = ptr;
1450 struct sci_port *s = to_sci_port(port);
1451
1452 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001453 u16 scr = serial_port_in(port, SCSCR);
1454 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001455
1456 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001457 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001458 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001459 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001460 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001461 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001462 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001463 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001464 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001465 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001466 serial_port_out(port, SCxSR,
1467 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001468 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1469 jiffies, s->rx_timeout);
1470 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001471
1472 return IRQ_HANDLED;
1473 }
1474#endif
1475
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 /* I think sci_receive_chars has to be called irrespective
1477 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1478 * to be disabled?
1479 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001480 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
1482 return IRQ_HANDLED;
1483}
1484
David Howells7d12e782006-10-05 14:55:46 +01001485static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486{
1487 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001488 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Stuart Menefyfd78a762009-07-29 23:01:24 +09001490 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001492 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
1494 return IRQ_HANDLED;
1495}
1496
David Howells7d12e782006-10-05 14:55:46 +01001497static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498{
1499 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001500 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
1502 /* Handle errors */
1503 if (port->type == PORT_SCI) {
1504 if (sci_handle_errors(port)) {
1505 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001506 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001507 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 }
1509 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001510 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001511 if (!s->chan_rx)
1512 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 }
1514
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001515 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
1517 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001518 if (!s->chan_tx)
1519 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 return IRQ_HANDLED;
1522}
1523
David Howells7d12e782006-10-05 14:55:46 +01001524static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525{
1526 struct uart_port *port = ptr;
1527
1528 /* Handle BREAKs */
1529 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001530 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
1532 return IRQ_HANDLED;
1533}
1534
David Howells7d12e782006-10-05 14:55:46 +01001535static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001537 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001538 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001539 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001540 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
Paul Mundtb12bb292012-03-30 19:50:15 +09001542 ssr_status = serial_port_in(port, SCxSR);
1543 scr_status = serial_port_in(port, SCSCR);
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001544 if (s->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001545 orer_status = ssr_status;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001546 else {
1547 if (sci_getreg(port, s->overrun_reg)->size)
1548 orer_status = serial_port_in(port, s->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001549 }
1550
Paul Mundtf43dc232011-01-13 15:06:28 +09001551 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
1553 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001554 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001555 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001556 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001557
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001558 /*
1559 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1560 * DR flags
1561 */
1562 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001563 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001564 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001565
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001567 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001568 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001571 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001572 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001574 /* Overrun Interrupt */
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001575 if (orer_status & s->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001576 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001577 ret = IRQ_HANDLED;
1578 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001579
Michael Trimarchia8884e32008-10-31 16:10:23 +09001580 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581}
1582
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001583static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001584 const char *desc;
1585 irq_handler_t handler;
1586} sci_irq_desc[] = {
1587 /*
1588 * Split out handlers, the default case.
1589 */
1590 [SCIx_ERI_IRQ] = {
1591 .desc = "rx err",
1592 .handler = sci_er_interrupt,
1593 },
1594
1595 [SCIx_RXI_IRQ] = {
1596 .desc = "rx full",
1597 .handler = sci_rx_interrupt,
1598 },
1599
1600 [SCIx_TXI_IRQ] = {
1601 .desc = "tx empty",
1602 .handler = sci_tx_interrupt,
1603 },
1604
1605 [SCIx_BRI_IRQ] = {
1606 .desc = "break",
1607 .handler = sci_br_interrupt,
1608 },
1609
1610 /*
1611 * Special muxed handler.
1612 */
1613 [SCIx_MUX_IRQ] = {
1614 .desc = "mux",
1615 .handler = sci_mpxed_interrupt,
1616 },
1617};
1618
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619static int sci_request_irq(struct sci_port *port)
1620{
Paul Mundt9174fc82011-06-28 15:25:36 +09001621 struct uart_port *up = &port->port;
1622 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Paul Mundt9174fc82011-06-28 15:25:36 +09001624 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001625 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001626 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001627
Paul Mundt9174fc82011-06-28 15:25:36 +09001628 if (SCIx_IRQ_IS_MUXED(port)) {
1629 i = SCIx_MUX_IRQ;
1630 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001631 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001632 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001633
Paul Mundt0e8963d2012-05-18 18:21:06 +09001634 /*
1635 * Certain port types won't support all of the
1636 * available interrupt sources.
1637 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001638 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001639 continue;
1640 }
1641
Paul Mundt9174fc82011-06-28 15:25:36 +09001642 desc = sci_irq_desc + i;
1643 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1644 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001645 if (!port->irqstr[j]) {
1646 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001647 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001648 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001649
Paul Mundt9174fc82011-06-28 15:25:36 +09001650 ret = request_irq(irq, desc->handler, up->irqflags,
1651 port->irqstr[j], port);
1652 if (unlikely(ret)) {
1653 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1654 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 }
1656 }
1657
1658 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001659
1660out_noirq:
1661 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001662 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001663
1664out_nomem:
1665 while (--j >= 0)
1666 kfree(port->irqstr[j]);
1667
1668 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669}
1670
1671static void sci_free_irq(struct sci_port *port)
1672{
1673 int i;
1674
Paul Mundt9174fc82011-06-28 15:25:36 +09001675 /*
1676 * Intentionally in reverse order so we iterate over the muxed
1677 * IRQ first.
1678 */
1679 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001680 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001681
1682 /*
1683 * Certain port types won't support all of the available
1684 * interrupt sources.
1685 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001686 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001687 continue;
1688
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001689 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001690 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
Paul Mundt9174fc82011-06-28 15:25:36 +09001692 if (SCIx_IRQ_IS_MUXED(port)) {
1693 /* If there's only one IRQ, we're done. */
1694 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 }
1696 }
1697}
1698
1699static unsigned int sci_tx_empty(struct uart_port *port)
1700{
Paul Mundtb12bb292012-03-30 19:50:15 +09001701 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001702 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001703
1704 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705}
1706
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001707static void sci_set_rts(struct uart_port *port, bool state)
1708{
1709 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1710 u16 data = serial_port_in(port, SCPDR);
1711
1712 /* Active low */
1713 if (state)
1714 data &= ~SCPDR_RTSD;
1715 else
1716 data |= SCPDR_RTSD;
1717 serial_port_out(port, SCPDR, data);
1718
1719 /* RTS# is output */
1720 serial_port_out(port, SCPCR,
1721 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1722 } else if (sci_getreg(port, SCSPTR)->size) {
1723 u16 ctrl = serial_port_in(port, SCSPTR);
1724
1725 /* Active low */
1726 if (state)
1727 ctrl &= ~SCSPTR_RTSDT;
1728 else
1729 ctrl |= SCSPTR_RTSDT;
1730 serial_port_out(port, SCSPTR, ctrl);
1731 }
1732}
1733
1734static bool sci_get_cts(struct uart_port *port)
1735{
1736 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1737 /* Active low */
1738 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1739 } else if (sci_getreg(port, SCSPTR)->size) {
1740 /* Active low */
1741 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1742 }
1743
1744 return true;
1745}
1746
Paul Mundtcdf7c422011-11-24 20:18:32 +09001747/*
1748 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1749 * CTS/RTS is supported in hardware by at least one port and controlled
1750 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1751 * handled via the ->init_pins() op, which is a bit of a one-way street,
1752 * lacking any ability to defer pin control -- this will later be
1753 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001754 *
1755 * Other modes (such as loopback) are supported generically on certain
1756 * port types, but not others. For these it's sufficient to test for the
1757 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001758 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1760{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001761 struct sci_port *s = to_sci_port(port);
1762
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001763 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001764 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001765
1766 /*
1767 * Standard loopback mode for SCFCR ports.
1768 */
1769 reg = sci_getreg(port, SCFCR);
1770 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001771 serial_port_out(port, SCFCR,
1772 serial_port_in(port, SCFCR) |
1773 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001774 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001775
1776 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001777
1778 if (!(s->cfg->capabilities & SCIx_HAVE_RTSCTS))
1779 return;
1780
1781 if (!(mctrl & TIOCM_RTS)) {
1782 /* Disable Auto RTS */
1783 serial_port_out(port, SCFCR,
1784 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1785
1786 /* Clear RTS */
1787 sci_set_rts(port, 0);
1788 } else if (s->autorts) {
1789 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1790 /* Enable RTS# pin function */
1791 serial_port_out(port, SCPCR,
1792 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1793 }
1794
1795 /* Enable Auto RTS */
1796 serial_port_out(port, SCFCR,
1797 serial_port_in(port, SCFCR) | SCFCR_MCE);
1798 } else {
1799 /* Set RTS */
1800 sci_set_rts(port, 1);
1801 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802}
1803
1804static unsigned int sci_get_mctrl(struct uart_port *port)
1805{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001806 struct sci_port *s = to_sci_port(port);
1807 struct mctrl_gpios *gpios = s->gpios;
1808 unsigned int mctrl = 0;
1809
1810 mctrl_gpio_get(gpios, &mctrl);
1811
Paul Mundtcdf7c422011-11-24 20:18:32 +09001812 /*
1813 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001814 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001815 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001816 if (s->autorts) {
1817 if (sci_get_cts(port))
1818 mctrl |= TIOCM_CTS;
1819 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001820 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001821 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001822 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1823 mctrl |= TIOCM_DSR;
1824 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1825 mctrl |= TIOCM_CAR;
1826
1827 return mctrl;
1828}
1829
1830static void sci_enable_ms(struct uart_port *port)
1831{
1832 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833}
1834
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835static void sci_break_ctl(struct uart_port *port, int break_state)
1836{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001837 unsigned short scscr, scsptr;
1838
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001839 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001840 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001841 /*
1842 * Not supported by hardware. Most parts couple break and rx
1843 * interrupts together, with break detection always enabled.
1844 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001845 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001846 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001847
1848 scsptr = serial_port_in(port, SCSPTR);
1849 scscr = serial_port_in(port, SCSCR);
1850
1851 if (break_state == -1) {
1852 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1853 scscr &= ~SCSCR_TE;
1854 } else {
1855 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1856 scscr |= SCSCR_TE;
1857 }
1858
1859 serial_port_out(port, SCSPTR, scsptr);
1860 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861}
1862
1863static int sci_startup(struct uart_port *port)
1864{
Magnus Damma5660ad2009-01-21 15:14:38 +00001865 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001866 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001868 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1869
Paul Mundt073e84c2011-01-19 17:30:53 +09001870 ret = sci_request_irq(s);
1871 if (unlikely(ret < 0))
1872 return ret;
1873
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001874 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001875
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 return 0;
1877}
1878
1879static void sci_shutdown(struct uart_port *port)
1880{
Magnus Damma5660ad2009-01-21 15:14:38 +00001881 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001882 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001883 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001885 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1886
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001887 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001888 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1889
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001890 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001892 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001893 /* Stop RX and TX, disable related interrupts, keep clock source */
1894 scr = serial_port_in(port, SCSCR);
1895 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001896 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001897
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001898#ifdef CONFIG_SERIAL_SH_SCI_DMA
1899 if (s->chan_rx) {
1900 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1901 port->line);
1902 del_timer_sync(&s->rx_timer);
1903 }
1904#endif
1905
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001906 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908}
1909
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001910static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1911 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001912{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001913 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001914 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001915 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001916
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001917 if (s->port.type != PORT_HSCIF)
1918 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001919
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001920 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001921 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1922 if (abs(err) >= abs(min_err))
1923 continue;
1924
1925 min_err = err;
1926 *srr = sr - 1;
1927
1928 if (!err)
1929 break;
1930 }
1931
1932 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1933 *srr + 1);
1934 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001935}
1936
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001937static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1938 unsigned long freq, unsigned int *dlr,
1939 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001940{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001941 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001942 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001943
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001944 if (s->port.type != PORT_HSCIF)
1945 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001946
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001947 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001948 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1949 dl = clamp(dl, 1U, 65535U);
1950
1951 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1952 if (abs(err) >= abs(min_err))
1953 continue;
1954
1955 min_err = err;
1956 *dlr = dl;
1957 *srr = sr - 1;
1958
1959 if (!err)
1960 break;
1961 }
1962
1963 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1964 min_err, *dlr, *srr + 1);
1965 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001966}
1967
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001968/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001969static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
1970 unsigned int *brr, unsigned int *srr,
1971 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02001972{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001973 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001974 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001975 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001976
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001977 if (s->port.type != PORT_HSCIF)
1978 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001979
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001980 /*
1981 * Find the combination of sample rate and clock select with the
1982 * smallest deviation from the desired baud rate.
1983 * Prefer high sample rates to maximise the receive margin.
1984 *
1985 * M: Receive margin (%)
1986 * N: Ratio of bit rate to clock (N = sampling rate)
1987 * D: Clock duty (D = 0 to 1.0)
1988 * L: Frame length (L = 9 to 12)
1989 * F: Absolute value of clock frequency deviation
1990 *
1991 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
1992 * (|D - 0.5| / N * (1 + F))|
1993 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
1994 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001995 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02001996 for (c = 0; c <= 3; c++) {
1997 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001998 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001999
2000 /*
2001 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002002 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002003 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002004 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002005 *
2006 * Watch out for overflow when calculating the desired
2007 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002008 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002009 if (bps > UINT_MAX / prediv)
2010 break;
2011
2012 scrate = prediv * bps;
2013 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002014 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002015
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002016 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002017 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002018 continue;
2019
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002020 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002021 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002022 *srr = sr - 1;
2023 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002024
2025 if (!err)
2026 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002027 }
2028 }
2029
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002030found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002031 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2032 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002033 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002034}
2035
Magnus Damm1ba76222011-08-03 03:47:36 +00002036static void sci_reset(struct uart_port *port)
2037{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002038 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002039 unsigned int status;
2040
2041 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002042 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002043 } while (!(status & SCxSR_TEND(port)));
2044
Paul Mundtb12bb292012-03-30 19:50:15 +09002045 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002046
Paul Mundt0979e0e2011-11-24 18:35:49 +09002047 reg = sci_getreg(port, SCFCR);
2048 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002049 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002050
2051 sci_clear_SCxSR(port,
2052 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2053 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002054 if (sci_getreg(port, SCLSR)->size) {
2055 status = serial_port_in(port, SCLSR);
2056 status &= ~(SCLSR_TO | SCLSR_ORER);
2057 serial_port_out(port, SCLSR, status);
2058 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002059}
2060
Alan Cox606d0992006-12-08 02:38:45 -08002061static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2062 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002064 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002065 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2066 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002067 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002068 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002069 int min_err = INT_MAX, err;
2070 unsigned long max_freq = 0;
2071 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002073 if ((termios->c_cflag & CSIZE) == CS7)
2074 smr_val |= SCSMR_CHR;
2075 if (termios->c_cflag & PARENB)
2076 smr_val |= SCSMR_PE;
2077 if (termios->c_cflag & PARODD)
2078 smr_val |= SCSMR_PE | SCSMR_ODD;
2079 if (termios->c_cflag & CSTOPB)
2080 smr_val |= SCSMR_STOP;
2081
Magnus Damm154280f2009-12-22 03:37:28 +00002082 /*
2083 * earlyprintk comes here early on with port->uartclk set to zero.
2084 * the clock framework is not up and running at this point so here
2085 * we assume that 115200 is the maximum baud rate. please note that
2086 * the baud rate is not programmed during earlyprintk - it is assumed
2087 * that the previous boot loader has enabled required clocks and
2088 * setup the baud rate generator hardware for us already.
2089 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002090 if (!port->uartclk) {
2091 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2092 goto done;
2093 }
Magnus Damm154280f2009-12-22 03:37:28 +00002094
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002095 for (i = 0; i < SCI_NUM_CLKS; i++)
2096 max_freq = max(max_freq, s->clk_rates[i]);
2097
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002098 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002099 if (!baud)
2100 goto done;
2101
2102 /*
2103 * There can be multiple sources for the sampling clock. Find the one
2104 * that gives us the smallest deviation from the desired baud rate.
2105 */
2106
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002107 /* Optional Undivided External Clock */
2108 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2109 port->type != PORT_SCIFB) {
2110 err = sci_sck_calc(s, baud, &srr1);
2111 if (abs(err) < abs(min_err)) {
2112 best_clk = SCI_SCK;
2113 scr_val = SCSCR_CKE1;
2114 sccks = SCCKS_CKS;
2115 min_err = err;
2116 srr = srr1;
2117 if (!err)
2118 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002119 }
2120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002122 /* Optional BRG Frequency Divided External Clock */
2123 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2124 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2125 &srr1);
2126 if (abs(err) < abs(min_err)) {
2127 best_clk = SCI_SCIF_CLK;
2128 scr_val = SCSCR_CKE1;
2129 sccks = 0;
2130 min_err = err;
2131 dl = dl1;
2132 srr = srr1;
2133 if (!err)
2134 goto done;
2135 }
2136 }
2137
2138 /* Optional BRG Frequency Divided Internal Clock */
2139 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2140 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2141 &srr1);
2142 if (abs(err) < abs(min_err)) {
2143 best_clk = SCI_BRG_INT;
2144 scr_val = SCSCR_CKE1;
2145 sccks = SCCKS_XIN;
2146 min_err = err;
2147 dl = dl1;
2148 srr = srr1;
2149 if (!min_err)
2150 goto done;
2151 }
2152 }
2153
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002154 /* Divided Functional Clock using standard Bit Rate Register */
2155 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2156 if (abs(err) < abs(min_err)) {
2157 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002158 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002159 min_err = err;
2160 brr = brr1;
2161 srr = srr1;
2162 cks = cks1;
2163 }
2164
2165done:
2166 if (best_clk >= 0)
2167 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2168 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169
Paul Mundt23241d42011-06-28 13:55:31 +09002170 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002171
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002172 /*
2173 * Program the optional External Baud Rate Generator (BRG) first.
2174 * It controls the mux to select (H)SCK or frequency divided clock.
2175 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002176 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2177 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002178 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002179 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002180
Magnus Damm1ba76222011-08-03 03:47:36 +00002181 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002182
Paul Mundte108b2c2006-09-27 16:32:13 +09002183 uart_update_timeout(port, termios->c_cflag, baud);
2184
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002185 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002186 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2187 switch (srr + 1) {
2188 case 5: smr_val |= SCSMR_SRC_5; break;
2189 case 7: smr_val |= SCSMR_SRC_7; break;
2190 case 11: smr_val |= SCSMR_SRC_11; break;
2191 case 13: smr_val |= SCSMR_SRC_13; break;
2192 case 16: smr_val |= SCSMR_SRC_16; break;
2193 case 17: smr_val |= SCSMR_SRC_17; break;
2194 case 19: smr_val |= SCSMR_SRC_19; break;
2195 case 27: smr_val |= SCSMR_SRC_27; break;
2196 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002197 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002198 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002199 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2200 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002201 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002202 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002203 serial_port_out(port, SCBRR, brr);
2204 if (sci_getreg(port, HSSRR)->size)
2205 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2206
2207 /* Wait one bit interval */
2208 udelay((1000000 + (baud - 1)) / baud);
2209 } else {
2210 /* Don't touch the bit rate configuration */
2211 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002212 smr_val |= serial_port_in(port, SCSMR) &
2213 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002214 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2215 serial_port_out(port, SCSCR, scr_val);
2216 serial_port_out(port, SCSMR, smr_val);
2217 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218
Paul Mundtd5701642008-12-16 20:07:27 +09002219 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002220
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002221 port->status &= ~UPSTAT_AUTOCTS;
2222 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002223 reg = sci_getreg(port, SCFCR);
2224 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002225 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002226
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002227 if ((port->flags & UPF_HARD_FLOW) &&
2228 (termios->c_cflag & CRTSCTS)) {
2229 /* There is no CTS interrupt to restart the hardware */
2230 port->status |= UPSTAT_AUTOCTS;
2231 /* MCE is enabled when RTS is raised */
2232 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002233 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002234
2235 /*
2236 * As we've done a sci_reset() above, ensure we don't
2237 * interfere with the FIFOs while toggling MCE. As the
2238 * reset values could still be set, simply mask them out.
2239 */
2240 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2241
Paul Mundtb12bb292012-03-30 19:50:15 +09002242 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002243 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002244
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002245 scr_val |= SCSCR_RE | SCSCR_TE |
2246 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002247 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2248 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002249 if ((srr + 1 == 5) &&
2250 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2251 /*
2252 * In asynchronous mode, when the sampling rate is 1/5, first
2253 * received data may become invalid on some SCIFA and SCIFB.
2254 * To avoid this problem wait more than 1 serial data time (1
2255 * bit time x serial data number) after setting SCSCR.RE = 1.
2256 */
2257 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2258 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002260#ifdef CONFIG_SERIAL_SH_SCI_DMA
2261 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002262 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002263 * See serial_core.c::uart_update_timeout().
2264 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2265 * function calculates 1 jiffie for the data plus 5 jiffies for the
2266 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2267 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2268 * value obtained by this formula is too small. Therefore, if the value
2269 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002270 */
2271 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002272 unsigned int bits;
2273
2274 /* byte size and parity */
2275 switch (termios->c_cflag & CSIZE) {
2276 case CS5:
2277 bits = 7;
2278 break;
2279 case CS6:
2280 bits = 8;
2281 break;
2282 case CS7:
2283 bits = 9;
2284 break;
2285 default:
2286 bits = 10;
2287 break;
2288 }
2289
2290 if (termios->c_cflag & CSTOPB)
2291 bits++;
2292 if (termios->c_cflag & PARENB)
2293 bits++;
2294 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2295 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002296 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002297 s->rx_timeout * 1000 / HZ, port->timeout);
2298 if (s->rx_timeout < msecs_to_jiffies(20))
2299 s->rx_timeout = msecs_to_jiffies(20);
2300 }
2301#endif
2302
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002304 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002305
Paul Mundt23241d42011-06-28 13:55:31 +09002306 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002307
2308 if (UART_ENABLE_MS(port, termios->c_cflag))
2309 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310}
2311
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002312static void sci_pm(struct uart_port *port, unsigned int state,
2313 unsigned int oldstate)
2314{
2315 struct sci_port *sci_port = to_sci_port(port);
2316
2317 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002318 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002319 sci_port_disable(sci_port);
2320 break;
2321 default:
2322 sci_port_enable(sci_port);
2323 break;
2324 }
2325}
2326
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327static const char *sci_type(struct uart_port *port)
2328{
2329 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002330 case PORT_IRDA:
2331 return "irda";
2332 case PORT_SCI:
2333 return "sci";
2334 case PORT_SCIF:
2335 return "scif";
2336 case PORT_SCIFA:
2337 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002338 case PORT_SCIFB:
2339 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002340 case PORT_HSCIF:
2341 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 }
2343
Paul Mundtfa439722008-09-04 18:53:58 +09002344 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345}
2346
Paul Mundtf6e94952011-01-21 15:25:36 +09002347static int sci_remap_port(struct uart_port *port)
2348{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002349 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002350
2351 /*
2352 * Nothing to do if there's already an established membase.
2353 */
2354 if (port->membase)
2355 return 0;
2356
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002357 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002358 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002359 if (unlikely(!port->membase)) {
2360 dev_err(port->dev, "can't remap port#%d\n", port->line);
2361 return -ENXIO;
2362 }
2363 } else {
2364 /*
2365 * For the simple (and majority of) cases where we don't
2366 * need to do any remapping, just cast the cookie
2367 * directly.
2368 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002369 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002370 }
2371
2372 return 0;
2373}
2374
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375static void sci_release_port(struct uart_port *port)
2376{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002377 struct sci_port *sport = to_sci_port(port);
2378
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002379 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002380 iounmap(port->membase);
2381 port->membase = NULL;
2382 }
2383
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002384 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385}
2386
2387static int sci_request_port(struct uart_port *port)
2388{
Paul Mundte2651642011-01-20 21:24:03 +09002389 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002390 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002391 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002393 res = request_mem_region(port->mapbase, sport->reg_size,
2394 dev_name(port->dev));
2395 if (unlikely(res == NULL)) {
2396 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002397 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002398 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399
Paul Mundtf6e94952011-01-21 15:25:36 +09002400 ret = sci_remap_port(port);
2401 if (unlikely(ret != 0)) {
2402 release_resource(res);
2403 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002404 }
Paul Mundte2651642011-01-20 21:24:03 +09002405
2406 return 0;
2407}
2408
2409static void sci_config_port(struct uart_port *port, int flags)
2410{
2411 if (flags & UART_CONFIG_TYPE) {
2412 struct sci_port *sport = to_sci_port(port);
2413
2414 port->type = sport->cfg->type;
2415 sci_request_port(port);
2416 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417}
2418
2419static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2420{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 if (ser->baud_base < 2400)
2422 /* No paper tape reader for Mitch.. */
2423 return -EINVAL;
2424
2425 return 0;
2426}
2427
Julia Lawall069a47e2016-09-01 19:51:35 +02002428static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 .tx_empty = sci_tx_empty,
2430 .set_mctrl = sci_set_mctrl,
2431 .get_mctrl = sci_get_mctrl,
2432 .start_tx = sci_start_tx,
2433 .stop_tx = sci_stop_tx,
2434 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002435 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436 .break_ctl = sci_break_ctl,
2437 .startup = sci_startup,
2438 .shutdown = sci_shutdown,
2439 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002440 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 .type = sci_type,
2442 .release_port = sci_release_port,
2443 .request_port = sci_request_port,
2444 .config_port = sci_config_port,
2445 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002446#ifdef CONFIG_CONSOLE_POLL
2447 .poll_get_char = sci_poll_get_char,
2448 .poll_put_char = sci_poll_put_char,
2449#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450};
2451
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002452static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2453{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002454 const char *clk_names[] = {
2455 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002456 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002457 [SCI_BRG_INT] = "brg_int",
2458 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002459 };
2460 struct clk *clk;
2461 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002462
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002463 if (sci_port->cfg->type == PORT_HSCIF)
2464 clk_names[SCI_SCK] = "hsck";
2465
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002466 for (i = 0; i < SCI_NUM_CLKS; i++) {
2467 clk = devm_clk_get(dev, clk_names[i]);
2468 if (PTR_ERR(clk) == -EPROBE_DEFER)
2469 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002470
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002471 if (IS_ERR(clk) && i == SCI_FCK) {
2472 /*
2473 * "fck" used to be called "sci_ick", and we need to
2474 * maintain DT backward compatibility.
2475 */
2476 clk = devm_clk_get(dev, "sci_ick");
2477 if (PTR_ERR(clk) == -EPROBE_DEFER)
2478 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002479
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002480 if (!IS_ERR(clk))
2481 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002482
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002483 /*
2484 * Not all SH platforms declare a clock lookup entry
2485 * for SCI devices, in which case we need to get the
2486 * global "peripheral_clk" clock.
2487 */
2488 clk = devm_clk_get(dev, "peripheral_clk");
2489 if (!IS_ERR(clk))
2490 goto found;
2491
2492 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2493 PTR_ERR(clk));
2494 return PTR_ERR(clk);
2495 }
2496
2497found:
2498 if (IS_ERR(clk))
2499 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2500 PTR_ERR(clk));
2501 else
2502 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2503 clk, clk);
2504 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2505 }
2506 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002507}
2508
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002509static const struct sci_port_params *
2510sci_probe_regmap(const struct plat_sci_port *cfg)
2511{
2512 unsigned int regtype;
2513
2514 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2515 return &sci_port_params[cfg->regtype];
2516
2517 switch (cfg->type) {
2518 case PORT_SCI:
2519 regtype = SCIx_SCI_REGTYPE;
2520 break;
2521 case PORT_IRDA:
2522 regtype = SCIx_IRDA_REGTYPE;
2523 break;
2524 case PORT_SCIFA:
2525 regtype = SCIx_SCIFA_REGTYPE;
2526 break;
2527 case PORT_SCIFB:
2528 regtype = SCIx_SCIFB_REGTYPE;
2529 break;
2530 case PORT_SCIF:
2531 /*
2532 * The SH-4 is a bit of a misnomer here, although that's
2533 * where this particular port layout originated. This
2534 * configuration (or some slight variation thereof)
2535 * remains the dominant model for all SCIFs.
2536 */
2537 regtype = SCIx_SH4_SCIF_REGTYPE;
2538 break;
2539 case PORT_HSCIF:
2540 regtype = SCIx_HSCIF_REGTYPE;
2541 break;
2542 default:
2543 pr_err("Can't probe register map for given port\n");
2544 return NULL;
2545 }
2546
2547 return &sci_port_params[regtype];
2548}
2549
Bill Pemberton9671f092012-11-19 13:21:50 -05002550static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002551 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002552 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002553{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002554 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002555 const struct resource *res;
2556 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002557 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002558
Paul Mundt50f09592011-12-02 20:09:48 +09002559 sci_port->cfg = p;
2560
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002561 port->ops = &sci_uart_ops;
2562 port->iotype = UPIO_MEM;
2563 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002564
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002565 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2566 if (res == NULL)
2567 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002568
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002569 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002570 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002571
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002572 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2573 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002574
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002575 /* The SCI generates several interrupts. They can be muxed together or
2576 * connected to different interrupt lines. In the muxed case only one
2577 * interrupt resource is specified. In the non-muxed case three or four
2578 * interrupt resources are specified, as the BRI interrupt is optional.
2579 */
2580 if (sci_port->irqs[0] < 0)
2581 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002582
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002583 if (sci_port->irqs[1] < 0) {
2584 sci_port->irqs[1] = sci_port->irqs[0];
2585 sci_port->irqs[2] = sci_port->irqs[0];
2586 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002587 }
2588
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002589 sci_port->params = sci_probe_regmap(p);
2590 if (unlikely(sci_port->params == NULL))
2591 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002592
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002593 switch (p->type) {
2594 case PORT_SCIFB:
2595 port->fifosize = 256;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002596 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002597 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002598 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002599 break;
2600 case PORT_HSCIF:
2601 port->fifosize = 128;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002602 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002603 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002604 sci_port->sampling_rate_mask = SCI_SR_RANGE(8, 32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002605 break;
2606 case PORT_SCIFA:
2607 port->fifosize = 64;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002608 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002609 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002610 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002611 break;
2612 case PORT_SCIF:
2613 port->fifosize = 16;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002614 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002615 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002616 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002617 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002618 } else {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002619 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002620 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002621 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002622 }
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002623 break;
2624 default:
2625 port->fifosize = 1;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002626 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002627 sci_port->overrun_mask = SCI_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002628 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002629 break;
2630 }
2631
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002632 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2633 * match the SoC datasheet, this should be investigated. Let platform
2634 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002635 */
Geert Uytterhoevenf84b6bd2015-08-21 20:02:31 +02002636 if (p->sampling_rate)
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002637 sci_port->sampling_rate_mask = SCI_SR(p->sampling_rate);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002638
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002639 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002640 ret = sci_init_clocks(sci_port, &dev->dev);
2641 if (ret < 0)
2642 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002643
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002644 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002645
2646 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002647 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002648
Magnus Damm7ed7e072009-01-21 15:14:14 +00002649 sci_port->break_timer.data = (unsigned long)sci_port;
2650 sci_port->break_timer.function = sci_break_timer;
2651 init_timer(&sci_port->break_timer);
Paul Mundte108b2c2006-09-27 16:32:13 +09002652
Paul Mundtdebf9502011-06-08 18:19:37 +09002653 /*
2654 * Establish some sensible defaults for the error detection.
2655 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002656 if (p->type == PORT_SCI) {
2657 sci_port->error_mask = SCI_DEFAULT_ERROR_MASK;
2658 sci_port->error_clear = SCI_ERROR_CLEAR;
2659 } else {
2660 sci_port->error_mask = SCIF_DEFAULT_ERROR_MASK;
2661 sci_port->error_clear = SCIF_ERROR_CLEAR;
2662 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002663
2664 /*
Laurent Pinchart3ae988d2013-12-06 10:59:17 +01002665 * Make the error mask inclusive of overrun detection, if
2666 * supported.
2667 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002668 if (sci_port->overrun_reg == SCxSR) {
Geert Uytterhoevenafd66db2015-04-30 18:21:33 +02002669 sci_port->error_mask |= sci_port->overrun_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002670 sci_port->error_clear &= ~sci_port->overrun_mask;
2671 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002672
Paul Mundtce6738b2011-01-19 15:24:40 +09002673 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002674 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002675 port->regshift = p->regshift;
Paul Mundtce6738b2011-01-19 15:24:40 +09002676
2677 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002678 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002679 * for the multi-IRQ ports, which is where we are primarily
2680 * concerned with the shutdown path synchronization.
2681 *
2682 * For the muxed case there's nothing more to do.
2683 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002684 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002685 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002686
Paul Mundt61a69762011-06-14 12:40:19 +09002687 port->serial_in = sci_serial_in;
2688 port->serial_out = sci_serial_out;
2689
Guennadi Liakhovetski937bb6e2011-06-24 13:56:15 +02002690 if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0)
2691 dev_dbg(port->dev, "DMA tx %d, rx %d\n",
2692 p->dma_slave_tx, p->dma_slave_rx);
Magnus Damm7ed7e072009-01-21 15:14:14 +00002693
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002694 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002695}
2696
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002697static void sci_cleanup_single(struct sci_port *port)
2698{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002699 pm_runtime_disable(port->port.dev);
2700}
2701
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002702#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2703 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002704static void serial_console_putchar(struct uart_port *port, int ch)
2705{
2706 sci_poll_put_char(port, ch);
2707}
2708
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709/*
2710 * Print a string to the serial port trying not to disturb
2711 * any possible real use of the port...
2712 */
2713static void serial_console_write(struct console *co, const char *s,
2714 unsigned count)
2715{
Paul Mundt906b17d2011-01-21 16:19:53 +09002716 struct sci_port *sci_port = &sci_ports[co->index];
2717 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002718 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002719 unsigned long flags;
2720 int locked = 1;
2721
2722 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002723#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002724 if (port->sysrq)
2725 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002726 else
2727#endif
2728 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002729 locked = spin_trylock(&port->lock);
2730 else
2731 spin_lock(&port->lock);
2732
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002733 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002734 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002735 ctrl_temp = SCSCR_RE | SCSCR_TE |
2736 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002737 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2738 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002739
Magnus Damm501b8252009-01-21 15:14:30 +00002740 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002741
2742 /* wait until fifo is empty and last bit has been transmitted */
2743 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002744 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002745 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002746
2747 /* restore the SCSCR */
2748 serial_port_out(port, SCSCR, ctrl);
2749
2750 if (locked)
2751 spin_unlock(&port->lock);
2752 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753}
2754
Bill Pemberton9671f092012-11-19 13:21:50 -05002755static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002757 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002758 struct uart_port *port;
2759 int baud = 115200;
2760 int bits = 8;
2761 int parity = 'n';
2762 int flow = 'n';
2763 int ret;
2764
Paul Mundte108b2c2006-09-27 16:32:13 +09002765 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002766 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002767 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002768 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002769 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002770
Paul Mundt906b17d2011-01-21 16:19:53 +09002771 sci_port = &sci_ports[co->index];
2772 port = &sci_port->port;
2773
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002774 /*
2775 * Refuse to handle uninitialized ports.
2776 */
2777 if (!port->ops)
2778 return -ENODEV;
2779
Paul Mundtf6e94952011-01-21 15:25:36 +09002780 ret = sci_remap_port(port);
2781 if (unlikely(ret != 0))
2782 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002783
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784 if (options)
2785 uart_parse_options(options, &baud, &parity, &bits, &flow);
2786
Paul Mundtab7cfb52011-06-01 14:47:42 +09002787 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788}
2789
2790static struct console serial_console = {
2791 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002792 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793 .write = serial_console_write,
2794 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002795 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002797 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798};
2799
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002800static struct console early_serial_console = {
2801 .name = "early_ttySC",
2802 .write = serial_console_write,
2803 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002804 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002805};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002806
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002807static char early_serial_buf[32];
2808
Bill Pemberton9671f092012-11-19 13:21:50 -05002809static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002810{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002811 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002812
2813 if (early_serial_console.data)
2814 return -EEXIST;
2815
2816 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002817
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002818 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002819
2820 serial_console_setup(&early_serial_console, early_serial_buf);
2821
2822 if (!strstr(early_serial_buf, "keep"))
2823 early_serial_console.flags |= CON_BOOT;
2824
2825 register_console(&early_serial_console);
2826 return 0;
2827}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002828
2829#define SCI_CONSOLE (&serial_console)
2830
Paul Mundtecdf8a42011-01-21 00:05:48 +09002831#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002832static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002833{
2834 return -EINVAL;
2835}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002837#define SCI_CONSOLE NULL
2838
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002839#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002841static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842
2843static struct uart_driver sci_uart_driver = {
2844 .owner = THIS_MODULE,
2845 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846 .dev_name = "ttySC",
2847 .major = SCI_MAJOR,
2848 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002849 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 .cons = SCI_CONSOLE,
2851};
2852
Paul Mundt54507f62009-05-08 23:48:33 +09002853static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002854{
Paul Mundtd535a232011-01-19 17:19:35 +09002855 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002856
Paul Mundtd535a232011-01-19 17:19:35 +09002857 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002858
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002859 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002860
Magnus Damme552de22009-01-21 15:13:42 +00002861 return 0;
2862}
2863
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002864
2865#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2866#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2867#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002868
2869static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002870 /* SoC-specific types */
2871 {
2872 .compatible = "renesas,scif-r7s72100",
2873 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2874 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002875 /* Family-specific types */
2876 {
2877 .compatible = "renesas,rcar-gen1-scif",
2878 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2879 }, {
2880 .compatible = "renesas,rcar-gen2-scif",
2881 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2882 }, {
2883 .compatible = "renesas,rcar-gen3-scif",
2884 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2885 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002886 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002887 {
2888 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002889 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002890 }, {
2891 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002892 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002893 }, {
2894 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002895 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002896 }, {
2897 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002898 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002899 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002900 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002901 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002902 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002903 /* Terminator */
2904 },
2905};
2906MODULE_DEVICE_TABLE(of, of_sci_match);
2907
2908static struct plat_sci_port *
2909sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2910{
2911 struct device_node *np = pdev->dev.of_node;
2912 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002913 struct plat_sci_port *p;
2914 int id;
2915
2916 if (!IS_ENABLED(CONFIG_OF) || !np)
2917 return NULL;
2918
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002919 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002920 if (!match)
2921 return NULL;
2922
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002923 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002924 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002925 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002926
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002927 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002928 id = of_alias_get_id(np, "serial");
2929 if (id < 0) {
2930 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2931 return NULL;
2932 }
2933
2934 *dev_id = id;
2935
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002936 p->type = SCI_OF_TYPE(match->data);
2937 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002938
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002939 if (of_find_property(np, "uart-has-rtscts", NULL))
2940 p->capabilities |= SCIx_HAVE_RTSCTS;
2941
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002942 return p;
2943}
2944
Bill Pemberton9671f092012-11-19 13:21:50 -05002945static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002946 unsigned int index,
2947 struct plat_sci_port *p,
2948 struct sci_port *sciport)
2949{
Magnus Damm0ee70712009-01-21 15:13:50 +00002950 int ret;
2951
2952 /* Sanity check */
2953 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002954 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002955 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002956 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002957 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002958 }
2959
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002960 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002961 if (ret)
2962 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002963
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002964 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2965 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2966 return PTR_ERR(sciport->gpios);
2967
2968 if (p->capabilities & SCIx_HAVE_RTSCTS) {
2969 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2970 UART_GPIO_CTS)) ||
2971 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2972 UART_GPIO_RTS))) {
2973 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2974 return -EINVAL;
2975 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002976 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002977 }
2978
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002979 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2980 if (ret) {
2981 sci_cleanup_single(sciport);
2982 return ret;
2983 }
2984
2985 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002986}
2987
Bill Pemberton9671f092012-11-19 13:21:50 -05002988static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002990 struct plat_sci_port *p;
2991 struct sci_port *sp;
2992 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002993 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002994
Paul Mundtecdf8a42011-01-21 00:05:48 +09002995 /*
2996 * If we've come here via earlyprintk initialization, head off to
2997 * the special early probe. We don't have sufficient device state
2998 * to make it beyond this yet.
2999 */
3000 if (is_early_platform_device(dev))
3001 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003002
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003003 if (dev->dev.of_node) {
3004 p = sci_parse_dt(dev, &dev_id);
3005 if (p == NULL)
3006 return -EINVAL;
3007 } else {
3008 p = dev->dev.platform_data;
3009 if (p == NULL) {
3010 dev_err(&dev->dev, "no platform data supplied\n");
3011 return -EINVAL;
3012 }
3013
3014 dev_id = dev->id;
3015 }
3016
3017 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003018 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003019
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003020 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003021 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003022 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003023
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024#ifdef CONFIG_SH_STANDARD_BIOS
3025 sh_bios_gdb_detach();
3026#endif
3027
Paul Mundte108b2c2006-09-27 16:32:13 +09003028 return 0;
3029}
3030
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003031static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003032{
Paul Mundtd535a232011-01-19 17:19:35 +09003033 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003034
Paul Mundtd535a232011-01-19 17:19:35 +09003035 if (sport)
3036 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003037
3038 return 0;
3039}
3040
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003041static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003042{
Paul Mundtd535a232011-01-19 17:19:35 +09003043 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003044
Paul Mundtd535a232011-01-19 17:19:35 +09003045 if (sport)
3046 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003047
3048 return 0;
3049}
3050
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003051static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003052
Paul Mundte108b2c2006-09-27 16:32:13 +09003053static struct platform_driver sci_driver = {
3054 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003055 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003056 .driver = {
3057 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003058 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003059 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003060 },
3061};
3062
3063static int __init sci_init(void)
3064{
3065 int ret;
3066
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003067 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003068
Paul Mundte108b2c2006-09-27 16:32:13 +09003069 ret = uart_register_driver(&sci_uart_driver);
3070 if (likely(ret == 0)) {
3071 ret = platform_driver_register(&sci_driver);
3072 if (unlikely(ret))
3073 uart_unregister_driver(&sci_uart_driver);
3074 }
3075
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076 return ret;
3077}
3078
3079static void __exit sci_exit(void)
3080{
Paul Mundte108b2c2006-09-27 16:32:13 +09003081 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082 uart_unregister_driver(&sci_uart_driver);
3083}
3084
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003085#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3086early_platform_init_buffer("earlyprintk", &sci_driver,
3087 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3088#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003089#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3090static struct __init plat_sci_port port_cfg;
3091
3092static int __init early_console_setup(struct earlycon_device *device,
3093 int type)
3094{
3095 if (!device->port.membase)
3096 return -ENODEV;
3097
3098 device->port.serial_in = sci_serial_in;
3099 device->port.serial_out = sci_serial_out;
3100 device->port.type = type;
3101 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003102 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003103 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003104 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003105 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3106 sci_serial_out(&sci_ports[0].port, SCSCR,
3107 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003108
3109 device->con->write = serial_console_write;
3110 return 0;
3111}
3112static int __init sci_early_console_setup(struct earlycon_device *device,
3113 const char *opt)
3114{
3115 return early_console_setup(device, PORT_SCI);
3116}
3117static int __init scif_early_console_setup(struct earlycon_device *device,
3118 const char *opt)
3119{
3120 return early_console_setup(device, PORT_SCIF);
3121}
3122static int __init scifa_early_console_setup(struct earlycon_device *device,
3123 const char *opt)
3124{
3125 return early_console_setup(device, PORT_SCIFA);
3126}
3127static int __init scifb_early_console_setup(struct earlycon_device *device,
3128 const char *opt)
3129{
3130 return early_console_setup(device, PORT_SCIFB);
3131}
3132static int __init hscif_early_console_setup(struct earlycon_device *device,
3133 const char *opt)
3134{
3135 return early_console_setup(device, PORT_HSCIF);
3136}
3137
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003138OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003139OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003140OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003141OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003142OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3143#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3144
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145module_init(sci_init);
3146module_exit(sci_exit);
3147
Paul Mundte108b2c2006-09-27 16:32:13 +09003148MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003149MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003150MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003151MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");