blob: 90f4b771df024da01e70487a4305d41a8b13bfc9 [file] [log] [blame]
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +10001#ifndef _ASM_POWERPC_EXCEPTION_H
2#define _ASM_POWERPC_EXCEPTION_H
3/*
4 * Extracted from head_64.S
5 *
6 * PowerPC version
7 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
8 *
9 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
10 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
11 * Adapted for Power Macintosh by Paul Mackerras.
12 * Low-level exception handlers and MMU support
13 * rewritten by Paul Mackerras.
14 * Copyright (C) 1996 Paul Mackerras.
15 *
16 * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
17 * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
18 *
19 * This file contains the low-level support and setup for the
20 * PowerPC-64 platform, including trap and interrupt dispatch.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License
24 * as published by the Free Software Foundation; either version
25 * 2 of the License, or (at your option) any later version.
26 */
27/*
28 * The following macros define the code that appears as
29 * the prologue to each of the exception handlers. They
30 * are split into two parts to allow a single kernel binary
31 * to be used for pSeries and iSeries.
32 *
33 * We make as much of the exception code common between native
34 * exception handlers (including pSeries LPAR) and iSeries LPAR
35 * implementations as possible.
36 */
Michael Ellermanda2bc462016-09-30 19:43:18 +100037#include <asm/head-64.h>
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100038
Nicholas Piggin8c388512017-05-21 23:15:46 +100039/* PACA save area offsets (exgen, exmc, etc) */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100040#define EX_R9 0
41#define EX_R10 8
42#define EX_R11 16
43#define EX_R12 24
44#define EX_R13 32
Nicholas Piggin36670fc2017-05-21 23:15:47 +100045#define EX_DAR 40
46#define EX_DSISR 48
47#define EX_CCR 52
48#define EX_R3 56
Nicholas Piggindbeea1d2017-05-21 23:15:48 +100049#define EX_CFAR 64
50#define EX_PPR 72
51#define EX_CTR 80
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100052
Nicholas Piggindbeea1d2017-05-21 23:15:48 +100053#define EX_SIZE 11 /* size in u64 units */
54
55/*
56 * EX_LR is only used in EXSLB and where it does not overlap with EX_DAR
57 * EX_CCR similarly with DSISR, but being 4 byte registers there is a hole
58 * in the save area so it's not necessary to overlap them. Could be used
59 * for future savings though if another 4 byte register was to be saved.
60 */
61#define EX_LR EX_DAR
Nicholas Piggin8c388512017-05-21 23:15:46 +100062
Michael Neuling4700dfa2012-11-02 17:21:28 +110063#ifdef CONFIG_RELOCATABLE
Paul Mackerras1707dd12013-02-04 18:10:15 +000064#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110065 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
66 LOAD_HANDLER(r12,label); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100067 mtctr r12; \
Michael Neuling4700dfa2012-11-02 17:21:28 +110068 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
69 li r10,MSR_RI; \
70 mtmsrd r10,1; /* Set RI (EE=0) */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100071 bctr;
Michael Neuling4700dfa2012-11-02 17:21:28 +110072#else
73/* If not relocatable, we can jump directly -- and save messing with LR */
Paul Mackerras1707dd12013-02-04 18:10:15 +000074#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110075 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
76 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
77 li r10,MSR_RI; \
78 mtmsrd r10,1; /* Set RI (EE=0) */ \
79 b label;
80#endif
Paul Mackerras1707dd12013-02-04 18:10:15 +000081#define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
82 __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110083
84/*
85 * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
86 * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
87 * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
88 */
89#define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +000090 EXCEPTION_PROLOG_0(area); \
Michael Neuling4700dfa2012-11-02 17:21:28 +110091 EXCEPTION_PROLOG_1(area, extra, vec); \
92 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
93
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100094/*
95 * We're short on space and time in the exception prolog, so we can't
Michael Ellerman27510232016-07-26 15:29:29 +100096 * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
97 * Instead we get the base of the kernel from paca->kernelbase and or in the low
98 * part of label. This requires that the label be within 64KB of kernelbase, and
99 * that kernelbase be 64K aligned.
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000100 */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000101#define LOAD_HANDLER(reg, label) \
Michael Ellermand8d42b02016-07-26 15:29:30 +1000102 ld reg,PACAKBASE(r13); /* get high part of &label */ \
Hugh Dickinse6740ae2016-11-07 22:28:21 -0800103 ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000104
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100105#define __LOAD_HANDLER(reg, label) \
106 ld reg,PACAKBASE(r13); \
107 ori reg,reg,(ABS_ADDR(label))@l;
108
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000109/*
110 * Branches from unrelocated code (e.g., interrupts) to labels outside
111 * head-y require >64K offsets.
112 */
113#define __LOAD_FAR_HANDLER(reg, label) \
114 ld reg,PACAKBASE(r13); \
115 ori reg,reg,(ABS_ADDR(label))@l; \
116 addis reg,reg,(ABS_ADDR(label))@h;
117
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000118/* Exception register prefixes */
119#define EXC_HV H
120#define EXC_STD
121
Michael Neuling4700dfa2012-11-02 17:21:28 +1100122#if defined(CONFIG_RELOCATABLE)
123/*
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000124 * If we support interrupts with relocation on AND we're a relocatable kernel,
125 * we need to use CTR to get to the 2nd level handler. So, save/restore it
126 * when required.
Michael Neuling4700dfa2012-11-02 17:21:28 +1100127 */
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000128#define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
129#define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
130#define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
Michael Neuling4700dfa2012-11-02 17:21:28 +1100131#else
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000132/* ...else CTR is unused and in register. */
133#define SAVE_CTR(reg, area)
134#define GET_CTR(reg, area) mfctr reg
135#define RESTORE_CTR(reg, area)
Michael Neuling4700dfa2012-11-02 17:21:28 +1100136#endif
137
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000138/*
139 * PPR save/restore macros used in exceptions_64s.S
140 * Used for P7 or later processors
141 */
142#define SAVE_PPR(area, ra, rb) \
143BEGIN_FTR_SECTION_NESTED(940) \
144 ld ra,PACACURRENT(r13); \
145 ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
146 std rb,TASKTHREADPPR(ra); \
147END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
148
149#define RESTORE_PPR_PACA(area, ra) \
150BEGIN_FTR_SECTION_NESTED(941) \
151 ld ra,area+EX_PPR(r13); \
152 mtspr SPRN_PPR,ra; \
153END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
154
155/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000156 * Get an SPR into a register if the CPU has the given feature
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000157 */
Paul Mackerras1707dd12013-02-04 18:10:15 +0000158#define OPT_GET_SPR(ra, spr, ftr) \
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000159BEGIN_FTR_SECTION_NESTED(943) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000160 mfspr ra,spr; \
161END_FTR_SECTION_NESTED(ftr,ftr,943)
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000162
Paul Mackerras1707dd12013-02-04 18:10:15 +0000163/*
Mahesh Salgaonkard410ae22014-03-11 10:56:18 +0530164 * Set an SPR from a register if the CPU has the given feature
165 */
166#define OPT_SET_SPR(ra, spr, ftr) \
167BEGIN_FTR_SECTION_NESTED(943) \
168 mtspr spr,ra; \
169END_FTR_SECTION_NESTED(ftr,ftr,943)
170
171/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000172 * Save a register to the PACA if the CPU has the given feature
173 */
174#define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
175BEGIN_FTR_SECTION_NESTED(943) \
176 std ra,offset(r13); \
177END_FTR_SECTION_NESTED(ftr,ftr,943)
178
Nicholas Piggin544686c2017-04-19 23:05:45 +1000179#define EXCEPTION_PROLOG_0(area) \
180 GET_PACA(r13); \
Haren Myneni44e93092012-12-06 21:51:04 +0000181 std r9,area+EX_R9(r13); /* save r9 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000182 OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
183 HMT_MEDIUM; \
Haren Myneni44e93092012-12-06 21:51:04 +0000184 std r10,area+EX_R10(r13); /* save r10 - r12 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000185 OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
186
187#define __EXCEPTION_PROLOG_1(area, extra, vec) \
188 OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
189 OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000190 SAVE_CTR(r10, area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000191 mfcr r9; \
192 extra(vec); \
193 std r11,area+EX_R11(r13); \
194 std r12,area+EX_R12(r13); \
195 GET_SCRATCH0(r10); \
196 std r10,area+EX_R13(r13)
197#define EXCEPTION_PROLOG_1(area, extra, vec) \
198 __EXCEPTION_PROLOG_1(area, extra, vec)
Stephen Rothwell7180e3e2007-08-22 13:48:37 +1000199
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000200#define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000201 ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000202 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000203 LOAD_HANDLER(r12,label) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000204 mtspr SPRN_##h##SRR0,r12; \
205 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
206 mtspr SPRN_##h##SRR1,r10; \
207 h##rfid; \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000208 b . /* prevent speculative execution */
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000209#define EXCEPTION_PROLOG_PSERIES_1(label, h) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000210 __EXCEPTION_PROLOG_PSERIES_1(label, h)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000211
Nicholas Piggin83a980f2016-12-20 04:30:02 +1000212/* _NORI variant keeps MSR_RI clear */
213#define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
214 ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
215 xori r10,r10,MSR_RI; /* Clear MSR_RI */ \
216 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
217 LOAD_HANDLER(r12,label) \
218 mtspr SPRN_##h##SRR0,r12; \
219 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
220 mtspr SPRN_##h##SRR1,r10; \
221 h##rfid; \
222 b . /* prevent speculative execution */
223
224#define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
225 __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h)
226
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000227#define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000228 EXCEPTION_PROLOG_0(area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000229 EXCEPTION_PROLOG_1(area, extra, vec); \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000230 EXCEPTION_PROLOG_PSERIES_1(label, h);
Benjamin Herrenschmidtc5a8c0c2009-07-16 19:36:57 +0000231
Michael Ellermanda2bc462016-09-30 19:43:18 +1000232#define __KVMTEST(h, n) \
233 lbz r10,HSTATE_IN_GUEST(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000234 cmpwi r10,0; \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000235 bne do_kvm_##h##n
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000236
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +0530237#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
238/*
239 * If hv is possible, interrupts come into to the hv version
240 * of the kvmppc_interrupt code, which then jumps to the PR handler,
241 * kvmppc_interrupt_pr, if the guest is a PR guest.
242 */
243#define kvmppc_interrupt kvmppc_interrupt_hv
244#else
245#define kvmppc_interrupt kvmppc_interrupt_pr
246#endif
247
Nicholas Pigginb51351e2017-06-13 23:05:50 +1000248/*
249 * Branch to label using its 0xC000 address. This results in instruction
250 * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned
251 * on using mtmsr rather than rfid.
252 *
253 * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than
254 * load KBASE for a slight optimisation.
255 */
256#define BRANCH_TO_C000(reg, label) \
257 __LOAD_HANDLER(reg, label); \
258 mtctr reg; \
259 bctr
260
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100261#ifdef CONFIG_RELOCATABLE
262#define BRANCH_TO_COMMON(reg, label) \
263 __LOAD_HANDLER(reg, label); \
264 mtctr reg; \
265 bctr
266
Michael Ellermanbe5c5e82017-04-18 14:08:15 +1000267#define BRANCH_LINK_TO_FAR(label) \
268 __LOAD_FAR_HANDLER(r12, label); \
269 mtctr r12; \
Nicholas Piggin2337d202017-01-27 14:24:33 +1000270 bctrl
271
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000272/*
273 * KVM requires __LOAD_FAR_HANDLER.
274 *
275 * __BRANCH_TO_KVM_EXIT branches are also a special case because they
276 * explicitly use r9 then reload it from PACA before branching. Hence
277 * the double-underscore.
278 */
279#define __BRANCH_TO_KVM_EXIT(area, label) \
280 mfctr r9; \
281 std r9,HSTATE_SCRATCH1(r13); \
282 __LOAD_FAR_HANDLER(r9, label); \
283 mtctr r9; \
284 ld r9,area+EX_R9(r13); \
285 bctr
286
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100287#else
288#define BRANCH_TO_COMMON(reg, label) \
289 b label
290
Michael Ellermanbe5c5e82017-04-18 14:08:15 +1000291#define BRANCH_LINK_TO_FAR(label) \
Nicholas Piggin2337d202017-01-27 14:24:33 +1000292 bl label
293
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000294#define __BRANCH_TO_KVM_EXIT(area, label) \
295 ld r9,area+EX_R9(r13); \
296 b label
297
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100298#endif
299
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000300/* Do not enable RI */
301#define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \
302 EXCEPTION_PROLOG_0(area); \
303 EXCEPTION_PROLOG_1(area, extra, vec); \
304 EXCEPTION_PROLOG_PSERIES_1_NORI(label, h);
305
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000306
Nicholas Piggind3918e72016-12-22 04:29:25 +1000307#define __KVM_HANDLER(area, h, n) \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000308 BEGIN_FTR_SECTION_NESTED(947) \
309 ld r10,area+EX_CFAR(r13); \
310 std r10,HSTATE_CFAR(r13); \
311 END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000312 BEGIN_FTR_SECTION_NESTED(948) \
313 ld r10,area+EX_PPR(r13); \
314 std r10,HSTATE_PPR(r13); \
315 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000316 ld r10,area+EX_R10(r13); \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000317 std r12,HSTATE_SCRATCH0(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000318 sldi r12,r9,32; \
319 ori r12,r12,(n); \
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000320 /* This reloads r9 before branching to kvmppc_interrupt */ \
321 __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000322
323#define __KVM_HANDLER_SKIP(area, h, n) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000324 cmpwi r10,KVM_GUEST_MODE_SKIP; \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000325 beq 89f; \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000326 BEGIN_FTR_SECTION_NESTED(948) \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000327 ld r10,area+EX_PPR(r13); \
328 std r10,HSTATE_PPR(r13); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000329 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000330 ld r10,area+EX_R10(r13); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000331 std r12,HSTATE_SCRATCH0(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000332 sldi r12,r9,32; \
333 ori r12,r12,(n); \
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000334 /* This reloads r9 before branching to kvmppc_interrupt */ \
335 __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +000033689: mtocrf 0x80,r9; \
337 ld r9,area+EX_R9(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000338 ld r10,area+EX_R10(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000339 b kvmppc_skip_##h##interrupt
340
341#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
Michael Ellermanda2bc462016-09-30 19:43:18 +1000342#define KVMTEST(h, n) __KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000343#define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
344#define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
345
346#else
Michael Ellermanda2bc462016-09-30 19:43:18 +1000347#define KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000348#define KVM_HANDLER(area, h, n)
349#define KVM_HANDLER_SKIP(area, h, n)
350#endif
351
352#define NOTEST(n)
353
Nicholas Piggina4087a42016-12-20 04:30:03 +1000354#define EXCEPTION_PROLOG_COMMON_1() \
355 std r9,_CCR(r1); /* save CR in stackframe */ \
356 std r11,_NIP(r1); /* save SRR0 in stackframe */ \
357 std r12,_MSR(r1); /* save SRR1 in stackframe */ \
358 std r10,0(r1); /* make stack chain pointer */ \
359 std r0,GPR0(r1); /* save r0 in stackframe */ \
360 std r10,GPR1(r1); /* save r1 in stackframe */ \
361
362
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000363/*
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000364 * The common exception prolog is used for all except a few exceptions
365 * such as a segment miss on a kernel address. We have to be prepared
366 * to take another exception from the point where we first touch the
367 * kernel stack onwards.
368 *
369 * On entry r13 points to the paca, r9-r13 are saved in the paca,
370 * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
371 * SRR1, and relocation is on.
372 */
373#define EXCEPTION_PROLOG_COMMON(n, area) \
374 andi. r10,r12,MSR_PR; /* See if coming from user */ \
375 mr r10,r1; /* Save r1 */ \
376 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
377 beq- 1f; \
378 ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
Michael Neuling90ff5d62013-12-16 15:12:43 +11003791: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
Paul Mackerras1977b502011-05-01 19:46:44 +0000380 blt+ cr1,3f; /* abort if it is */ \
381 li r1,(n); /* will be reloaded later */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000382 sth r1,PACA_TRAP_SAVE(r13); \
Paul Mackerras1977b502011-05-01 19:46:44 +0000383 std r3,area+EX_R3(r13); \
384 addi r3,r13,area; /* r3 -> where regs are saved*/ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000385 RESTORE_CTR(r1, area); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000386 b bad_stack; \
Nicholas Piggina4087a42016-12-20 04:30:03 +10003873: EXCEPTION_PROLOG_COMMON_1(); \
Haren Myneni5d75b262012-12-06 21:46:37 +0000388 beq 4f; /* if from kernel mode */ \
Christophe Leroyc223c902016-05-17 08:33:46 +0200389 ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
Haren Myneni44e93092012-12-06 21:51:04 +0000390 SAVE_PPR(area, r9, r10); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +05303914: EXCEPTION_PROLOG_COMMON_2(area) \
392 EXCEPTION_PROLOG_COMMON_3(n) \
393 ACCOUNT_STOLEN_TIME
394
395/* Save original regs values from save area to stack frame. */
396#define EXCEPTION_PROLOG_COMMON_2(area) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000397 ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
398 ld r10,area+EX_R10(r13); \
399 std r9,GPR9(r1); \
400 std r10,GPR10(r1); \
401 ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
402 ld r10,area+EX_R12(r13); \
403 ld r11,area+EX_R13(r13); \
404 std r9,GPR11(r1); \
405 std r10,GPR12(r1); \
406 std r11,GPR13(r1); \
Paul Mackerras48404f22011-05-01 19:48:20 +0000407 BEGIN_FTR_SECTION_NESTED(66); \
408 ld r10,area+EX_CFAR(r13); \
409 std r10,ORIG_GPR3(r1); \
410 END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530411 GET_CTR(r10, area); \
412 std r10,_CTR(r1);
413
414#define EXCEPTION_PROLOG_COMMON_3(n) \
415 std r2,GPR2(r1); /* save r2 in stackframe */ \
416 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
417 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000418 mflr r9; /* Get LR, later save to stack */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000419 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000420 std r9,_LINK(r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000421 lbz r10,PACASOFTIRQEN(r13); \
422 mfspr r11,SPRN_XER; /* save XER in stackframe */ \
423 std r10,SOFTE(r1); \
424 std r11,_XER(r1); \
425 li r9,(n)+1; \
426 std r9,_TRAP(r1); /* set trap number */ \
427 li r10,0; \
428 ld r11,exception_marker@toc(r2); \
429 std r10,RESULT(r1); /* clear regs->result */ \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530430 std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000431
432/*
433 * Exception vectors.
434 */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000435#define STD_EXCEPTION_PSERIES(vec, label) \
Paul Mackerras673b1892011-04-05 13:59:58 +1000436 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000437 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
438 EXC_STD, KVMTEST_PR, vec); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000439
Paul Mackerras1707dd12013-02-04 18:10:15 +0000440/* Version of above for when we have to branch out-of-line */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000441#define __OOL_EXCEPTION(vec, label, hdlr) \
442 SET_SCRATCH0(r13) \
443 EXCEPTION_PROLOG_0(PACA_EXGEN) \
444 b hdlr;
445
Paul Mackerras1707dd12013-02-04 18:10:15 +0000446#define STD_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000447 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
448 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000449
Michael Ellermanda2bc462016-09-30 19:43:18 +1000450#define STD_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000451 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000452 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
453 EXC_HV, KVMTEST_HV, vec);
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000454
Michael Ellermanda2bc462016-09-30 19:43:18 +1000455#define STD_EXCEPTION_HV_OOL(vec, label) \
456 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
457 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000458
Michael Neuling4700dfa2012-11-02 17:21:28 +1100459#define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100460 /* No guest interrupts come through here */ \
461 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000462 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100463
Paul Mackerras1707dd12013-02-04 18:10:15 +0000464#define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanc9f69512013-06-25 17:47:55 +1000465 EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000466 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000467
Michael Neuling4700dfa2012-11-02 17:21:28 +1100468#define STD_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100469 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100470 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
471 EXC_HV, KVMTEST_HV, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100472
Paul Mackerras1707dd12013-02-04 18:10:15 +0000473#define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100474 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000475 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000476
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100477/* This associate vector numbers with bits in paca->irq_happened */
478#define SOFTEN_VALUE_0x500 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100479#define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
Michael Ellermanda2bc462016-09-30 19:43:18 +1000480#define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
Ian Munsie1dbdafe2012-11-14 18:49:46 +0000481#define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
Ian Munsie655bb3f2012-11-14 18:49:45 +0000482#define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530483#define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
Benjamin Herrenschmidt9baaef0a2016-07-08 16:37:06 +1000484#define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100485
486#define __SOFTEN_TEST(h, vec) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000487 lbz r10,PACASOFTIRQEN(r13); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000488 cmpwi r10,0; \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100489 li r10,SOFTEN_VALUE_##vec; \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000490 beq masked_##h##interrupt
Michael Ellermanda2bc462016-09-30 19:43:18 +1000491
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100492#define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000493
Paul Mackerrasde56a942011-06-29 00:21:34 +0000494#define SOFTEN_TEST_PR(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000495 KVMTEST(EXC_STD, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100496 _SOFTEN_TEST(EXC_STD, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000497
498#define SOFTEN_TEST_HV(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000499 KVMTEST(EXC_HV, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100500 _SOFTEN_TEST(EXC_HV, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000501
Michael Ellermanda2bc462016-09-30 19:43:18 +1000502#define KVMTEST_PR(vec) \
503 KVMTEST(EXC_STD, vec)
504
505#define KVMTEST_HV(vec) \
506 KVMTEST(EXC_HV, vec)
507
Michael Neuling4700dfa2012-11-02 17:21:28 +1100508#define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
509#define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
510
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000511#define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000512 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000513 EXCEPTION_PROLOG_0(PACA_EXGEN); \
514 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000515 EXCEPTION_PROLOG_PSERIES_1(label, h);
Paul Mackerras1707dd12013-02-04 18:10:15 +0000516
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000517#define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
518 __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000519
520#define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000521 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
Paul Mackerrasde56a942011-06-29 00:21:34 +0000522 EXC_STD, SOFTEN_TEST_PR)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000523
Michael Ellermanda2bc462016-09-30 19:43:18 +1000524#define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
525 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
526 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
527
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000528#define MASKABLE_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000529 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
530 EXC_HV, SOFTEN_TEST_HV)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000531
Paul Mackerras1707dd12013-02-04 18:10:15 +0000532#define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000533 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000534 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000535
Michael Neuling4700dfa2012-11-02 17:21:28 +1100536#define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100537 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000538 EXCEPTION_PROLOG_0(PACA_EXGEN); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000539 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
540 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
541
542#define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100543 __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
544
545#define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100546 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
547 EXC_STD, SOFTEN_NOTEST_PR)
548
549#define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100550 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100551 EXC_HV, SOFTEN_TEST_HV)
Michael Neuling4700dfa2012-11-02 17:21:28 +1100552
Paul Mackerras1707dd12013-02-04 18:10:15 +0000553#define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100554 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
Nicholas Piggina050d202017-04-13 19:45:48 +1000555 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000556
Benjamin Herrenschmidt1b701172012-03-01 15:42:56 +1100557/*
558 * Our exception common code can be passed various "additions"
559 * to specify the behaviour of interrupts, whether to kick the
560 * runlatch, etc...
561 */
562
Michael Ellerman9daf1122014-07-15 21:15:38 +1000563/*
564 * This addition reconciles our actual IRQ state with the various software
565 * flags that track it. This may call C code.
566 */
567#define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000568
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100569#define ADD_NVGPRS \
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100570 bl save_nvgprs
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100571
572#define RUNLATCH_ON \
573BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000574 CURRENT_THREAD_INFO(r3, r1); \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100575 ld r4,TI_LOCAL_FLAGS(r3); \
576 andi. r0,r4,_TLF_RUNLATCH; \
577 beql ppc64_runlatch_on_trampoline; \
578END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
579
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000580#define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
581 EXCEPTION_PROLOG_COMMON(trap, area); \
Michael Ellermana1d711c2014-07-15 21:15:37 +1000582 /* Volatile regs are potentially clobbered here */ \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100583 additions; \
584 addi r3,r1,STACK_FRAME_OVERHEAD; \
585 bl hdlr; \
586 b ret
587
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000588/*
589 * Exception where stack is already set in r1, r1 is saved in r10, and it
590 * continues rather than returns.
591 */
592#define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \
593 EXCEPTION_PROLOG_COMMON_1(); \
594 EXCEPTION_PROLOG_COMMON_2(area); \
595 EXCEPTION_PROLOG_COMMON_3(trap); \
596 /* Volatile regs are potentially clobbered here */ \
597 additions; \
598 addi r3,r1,STACK_FRAME_OVERHEAD; \
599 bl hdlr
600
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100601#define STD_EXCEPTION_COMMON(trap, label, hdlr) \
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000602 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
603 ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000604
605/*
606 * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
Benjamin Herrenschmidt7450f6f2012-03-01 10:52:01 +1100607 * in the idle task and therefore need the special idle handling
608 * (finish nap and runlatch)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000609 */
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000610#define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
611 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
612 ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000613
614/*
615 * When the idle code in power4_idle puts the CPU into NAP mode,
616 * it has to do so in a loop, and relies on the external interrupt
617 * and decrementer interrupt entry code to get it out of the loop.
618 * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
619 * to signal that it is in the loop and needs help to get out.
620 */
621#ifdef CONFIG_PPC_970_NAP
622#define FINISH_NAP \
623BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000624 CURRENT_THREAD_INFO(r11, r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000625 ld r9,TI_LOCAL_FLAGS(r11); \
626 andi. r10,r9,_TLF_NAPPING; \
627 bnel power4_fixup_nap; \
628END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
629#else
630#define FINISH_NAP
631#endif
632
633#endif /* _ASM_POWERPC_EXCEPTION_H */