blob: fc997d4d2a4afb7e3e5eeee1e5d67e96104a067e [file] [log] [blame]
Magnus Damma6557eb2014-01-15 16:43:08 +09001/*
2 * R-Car SYSC Power management support
3 *
4 * Copyright (C) 2014 Magnus Damm
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +02005 * Copyright (C) 2015-2016 Glider bvba
Magnus Damma6557eb2014-01-15 16:43:08 +09006 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
9 * for more details.
10 */
11
Geert Uytterhoeven1c8c77f2016-04-20 14:02:40 +020012#include <linux/clk/renesas.h>
Magnus Damma6557eb2014-01-15 16:43:08 +090013#include <linux/delay.h>
14#include <linux/err.h>
15#include <linux/mm.h>
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +020016#include <linux/of_address.h>
17#include <linux/pm_domain.h>
18#include <linux/slab.h>
Magnus Damma6557eb2014-01-15 16:43:08 +090019#include <linux/spinlock.h>
Dan Williams2584cf82015-08-10 23:07:05 -040020#include <linux/io.h>
Geert Uytterhoevenbe32bcb2016-04-20 14:02:36 +020021#include <linux/soc/renesas/rcar-sysc.h>
Magnus Damma6557eb2014-01-15 16:43:08 +090022
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +020023#include "rcar-sysc.h"
24
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020025/* SYSC Common */
26#define SYSCSR 0x00 /* SYSC Status Register */
27#define SYSCISR 0x04 /* Interrupt Status Register */
28#define SYSCISCR 0x08 /* Interrupt Status Clear Register */
29#define SYSCIER 0x0c /* Interrupt Enable Register */
30#define SYSCIMR 0x10 /* Interrupt Mask Register */
Magnus Damma6557eb2014-01-15 16:43:08 +090031
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020032/* SYSC Status Register */
33#define SYSCSR_PONENB 1 /* Ready for power resume requests */
34#define SYSCSR_POFFENB 0 /* Ready for power shutoff requests */
Magnus Damma6557eb2014-01-15 16:43:08 +090035
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020036/*
37 * Power Control Register Offsets inside the register block for each domain
38 * Note: The "CR" registers for ARM cores exist on H1 only
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +020039 * Use WFI to power off, CPG/APMU to resume ARM cores on R-Car Gen2
40 * Use PSCI on R-Car Gen3
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020041 */
42#define PWRSR_OFFS 0x00 /* Power Status Register */
43#define PWROFFCR_OFFS 0x04 /* Power Shutoff Control Register */
44#define PWROFFSR_OFFS 0x08 /* Power Shutoff Status Register */
45#define PWRONCR_OFFS 0x0c /* Power Resume Control Register */
46#define PWRONSR_OFFS 0x10 /* Power Resume Status Register */
47#define PWRER_OFFS 0x14 /* Power Shutoff/Resume Error */
Magnus Damma6557eb2014-01-15 16:43:08 +090048
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020049
50#define SYSCSR_RETRIES 100
51#define SYSCSR_DELAY_US 1
52
Geert Uytterhoeven2f575fc2015-06-04 20:22:29 +020053#define PWRER_RETRIES 100
54#define PWRER_DELAY_US 1
55
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020056#define SYSCISR_RETRIES 1000
57#define SYSCISR_DELAY_US 1
Magnus Damma6557eb2014-01-15 16:43:08 +090058
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +020059#define RCAR_PD_ALWAYS_ON 32 /* Always-on power area */
60
Magnus Dammc4ca5d82014-02-24 14:52:12 +090061static void __iomem *rcar_sysc_base;
Magnus Damma6557eb2014-01-15 16:43:08 +090062static DEFINE_SPINLOCK(rcar_sysc_lock); /* SMP CPUs + I/O devices */
63
Geert Uytterhoevenbcb82432015-06-04 20:22:32 +020064static int rcar_sysc_pwr_on_off(const struct rcar_sysc_ch *sysc_ch, bool on)
Magnus Damma6557eb2014-01-15 16:43:08 +090065{
Geert Uytterhoevenbcb82432015-06-04 20:22:32 +020066 unsigned int sr_bit, reg_offs;
Magnus Damma6557eb2014-01-15 16:43:08 +090067 int k;
68
Geert Uytterhoevenbcb82432015-06-04 20:22:32 +020069 if (on) {
70 sr_bit = SYSCSR_PONENB;
71 reg_offs = PWRONCR_OFFS;
72 } else {
73 sr_bit = SYSCSR_POFFENB;
74 reg_offs = PWROFFCR_OFFS;
75 }
76
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020077 /* Wait until SYSC is ready to accept a power request */
Magnus Damma6557eb2014-01-15 16:43:08 +090078 for (k = 0; k < SYSCSR_RETRIES; k++) {
Geert Uytterhoeven21437c52015-06-04 20:22:31 +020079 if (ioread32(rcar_sysc_base + SYSCSR) & BIT(sr_bit))
Magnus Damma6557eb2014-01-15 16:43:08 +090080 break;
81 udelay(SYSCSR_DELAY_US);
82 }
83
84 if (k == SYSCSR_RETRIES)
85 return -EAGAIN;
86
Geert Uytterhoeven577d1042015-06-04 20:22:27 +020087 /* Submit power shutoff or power resume request */
Geert Uytterhoeven21437c52015-06-04 20:22:31 +020088 iowrite32(BIT(sysc_ch->chan_bit),
Magnus Damma6557eb2014-01-15 16:43:08 +090089 rcar_sysc_base + sysc_ch->chan_offs + reg_offs);
90
91 return 0;
92}
93
Geert Uytterhoevenbcb82432015-06-04 20:22:32 +020094static int rcar_sysc_power(const struct rcar_sysc_ch *sysc_ch, bool on)
Magnus Damma6557eb2014-01-15 16:43:08 +090095{
Geert Uytterhoeven21437c52015-06-04 20:22:31 +020096 unsigned int isr_mask = BIT(sysc_ch->isr_bit);
97 unsigned int chan_mask = BIT(sysc_ch->chan_bit);
Magnus Damma6557eb2014-01-15 16:43:08 +090098 unsigned int status;
99 unsigned long flags;
100 int ret = 0;
101 int k;
102
103 spin_lock_irqsave(&rcar_sysc_lock, flags);
104
105 iowrite32(isr_mask, rcar_sysc_base + SYSCISCR);
106
Geert Uytterhoeven577d1042015-06-04 20:22:27 +0200107 /* Submit power shutoff or resume request until it was accepted */
Geert Uytterhoeven2f575fc2015-06-04 20:22:29 +0200108 for (k = 0; k < PWRER_RETRIES; k++) {
Geert Uytterhoevenbcb82432015-06-04 20:22:32 +0200109 ret = rcar_sysc_pwr_on_off(sysc_ch, on);
Magnus Damma6557eb2014-01-15 16:43:08 +0900110 if (ret)
111 goto out;
112
113 status = ioread32(rcar_sysc_base +
114 sysc_ch->chan_offs + PWRER_OFFS);
Geert Uytterhoeven2f575fc2015-06-04 20:22:29 +0200115 if (!(status & chan_mask))
116 break;
117
118 udelay(PWRER_DELAY_US);
119 }
120
121 if (k == PWRER_RETRIES) {
122 ret = -EIO;
123 goto out;
124 }
Magnus Damma6557eb2014-01-15 16:43:08 +0900125
Geert Uytterhoeven577d1042015-06-04 20:22:27 +0200126 /* Wait until the power shutoff or resume request has completed * */
Magnus Damma6557eb2014-01-15 16:43:08 +0900127 for (k = 0; k < SYSCISR_RETRIES; k++) {
128 if (ioread32(rcar_sysc_base + SYSCISR) & isr_mask)
129 break;
130 udelay(SYSCISR_DELAY_US);
131 }
132
133 if (k == SYSCISR_RETRIES)
134 ret = -EIO;
135
136 iowrite32(isr_mask, rcar_sysc_base + SYSCISCR);
137
138 out:
139 spin_unlock_irqrestore(&rcar_sysc_lock, flags);
140
Geert Uytterhoeven68667ce2016-04-20 14:02:37 +0200141 pr_debug("sysc power %s domain %d: %08x -> %d\n", on ? "on" : "off",
Magnus Damma6557eb2014-01-15 16:43:08 +0900142 sysc_ch->isr_bit, ioread32(rcar_sysc_base + SYSCISR), ret);
143 return ret;
144}
145
Geert Uytterhoeven624deb32015-06-04 20:22:30 +0200146int rcar_sysc_power_down(const struct rcar_sysc_ch *sysc_ch)
Magnus Damma6557eb2014-01-15 16:43:08 +0900147{
Geert Uytterhoevenbcb82432015-06-04 20:22:32 +0200148 return rcar_sysc_power(sysc_ch, false);
Magnus Damma6557eb2014-01-15 16:43:08 +0900149}
150
Geert Uytterhoeven624deb32015-06-04 20:22:30 +0200151int rcar_sysc_power_up(const struct rcar_sysc_ch *sysc_ch)
Magnus Damma6557eb2014-01-15 16:43:08 +0900152{
Geert Uytterhoevenbcb82432015-06-04 20:22:32 +0200153 return rcar_sysc_power(sysc_ch, true);
Magnus Damma6557eb2014-01-15 16:43:08 +0900154}
155
Geert Uytterhoeven2f024ce2016-04-20 14:02:39 +0200156static bool rcar_sysc_power_is_off(const struct rcar_sysc_ch *sysc_ch)
Magnus Damma6557eb2014-01-15 16:43:08 +0900157{
158 unsigned int st;
159
160 st = ioread32(rcar_sysc_base + sysc_ch->chan_offs + PWRSR_OFFS);
Geert Uytterhoeven21437c52015-06-04 20:22:31 +0200161 if (st & BIT(sysc_ch->chan_bit))
Magnus Damma6557eb2014-01-15 16:43:08 +0900162 return true;
163
164 return false;
165}
166
167void __iomem *rcar_sysc_init(phys_addr_t base)
168{
169 rcar_sysc_base = ioremap_nocache(base, PAGE_SIZE);
170 if (!rcar_sysc_base)
171 panic("unable to ioremap R-Car SYSC hardware block\n");
172
173 return rcar_sysc_base;
174}
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +0200175
176struct rcar_sysc_pd {
177 struct generic_pm_domain genpd;
178 struct rcar_sysc_ch ch;
179 unsigned int flags;
180 char name[0];
181};
182
183static inline struct rcar_sysc_pd *to_rcar_pd(struct generic_pm_domain *d)
184{
185 return container_of(d, struct rcar_sysc_pd, genpd);
186}
187
188static int rcar_sysc_pd_power_off(struct generic_pm_domain *genpd)
189{
190 struct rcar_sysc_pd *pd = to_rcar_pd(genpd);
191
192 pr_debug("%s: %s\n", __func__, genpd->name);
193
194 if (pd->flags & PD_NO_CR) {
195 pr_debug("%s: Cannot control %s\n", __func__, genpd->name);
196 return -EBUSY;
197 }
198
199 if (pd->flags & PD_BUSY) {
200 pr_debug("%s: %s busy\n", __func__, genpd->name);
201 return -EBUSY;
202 }
203
204 return rcar_sysc_power_down(&pd->ch);
205}
206
207static int rcar_sysc_pd_power_on(struct generic_pm_domain *genpd)
208{
209 struct rcar_sysc_pd *pd = to_rcar_pd(genpd);
210
211 pr_debug("%s: %s\n", __func__, genpd->name);
212
213 if (pd->flags & PD_NO_CR) {
214 pr_debug("%s: Cannot control %s\n", __func__, genpd->name);
215 return 0;
216 }
217
218 return rcar_sysc_power_up(&pd->ch);
219}
220
Geert Uytterhoeven1c8c77f2016-04-20 14:02:40 +0200221static bool has_cpg_mstp;
222
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +0200223static void __init rcar_sysc_pd_setup(struct rcar_sysc_pd *pd)
224{
225 struct generic_pm_domain *genpd = &pd->genpd;
226 const char *name = pd->genpd.name;
227 struct dev_power_governor *gov = &simple_qos_governor;
228
229 if (pd->flags & PD_CPU) {
230 /*
231 * This domain contains a CPU core and therefore it should
232 * only be turned off if the CPU is not in use.
233 */
234 pr_debug("PM domain %s contains %s\n", name, "CPU");
235 pd->flags |= PD_BUSY;
236 gov = &pm_domain_always_on_gov;
237 } else if (pd->flags & PD_SCU) {
238 /*
239 * This domain contains an SCU and cache-controller, and
240 * therefore it should only be turned off if the CPU cores are
241 * not in use.
242 */
243 pr_debug("PM domain %s contains %s\n", name, "SCU");
244 pd->flags |= PD_BUSY;
245 gov = &pm_domain_always_on_gov;
246 } else if (pd->flags & PD_NO_CR) {
247 /*
248 * This domain cannot be turned off.
249 */
250 pd->flags |= PD_BUSY;
251 gov = &pm_domain_always_on_gov;
252 }
253
Geert Uytterhoeven1c8c77f2016-04-20 14:02:40 +0200254 if (!(pd->flags & (PD_CPU | PD_SCU))) {
255 /* Enable Clock Domain for I/O devices */
256 genpd->flags = GENPD_FLAG_PM_CLK;
257 if (has_cpg_mstp) {
258 genpd->attach_dev = cpg_mstp_attach_dev;
259 genpd->detach_dev = cpg_mstp_detach_dev;
260 } else {
261 genpd->attach_dev = cpg_mssr_attach_dev;
262 genpd->detach_dev = cpg_mssr_detach_dev;
263 }
264 }
265
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +0200266 genpd->power_off = rcar_sysc_pd_power_off;
267 genpd->power_on = rcar_sysc_pd_power_on;
268
269 if (pd->flags & (PD_CPU | PD_NO_CR)) {
270 /* Skip CPUs (handled by SMP code) and areas without control */
271 pr_debug("%s: Not touching %s\n", __func__, genpd->name);
272 goto finalize;
273 }
274
275 if (!rcar_sysc_power_is_off(&pd->ch)) {
276 pr_debug("%s: %s is already powered\n", __func__, genpd->name);
277 goto finalize;
278 }
279
280 rcar_sysc_power_up(&pd->ch);
281
282finalize:
283 pm_genpd_init(genpd, gov, false);
284}
285
286static const struct of_device_id rcar_sysc_matches[] = {
Geert Uytterhoeven9b83ea12016-04-20 14:02:41 +0200287#ifdef CONFIG_ARCH_R8A7779
288 { .compatible = "renesas,r8a7779-sysc", .data = &r8a7779_sysc_info },
289#endif
Geert Uytterhoevenad7c9db2016-04-20 14:02:42 +0200290#ifdef CONFIG_ARCH_R8A7790
291 { .compatible = "renesas,r8a7790-sysc", .data = &r8a7790_sysc_info },
292#endif
Geert Uytterhoevenc5fbb3c2016-04-20 14:02:43 +0200293#ifdef CONFIG_ARCH_R8A7791
294 { .compatible = "renesas,r8a7791-sysc", .data = &r8a7791_sysc_info },
295#endif
Geert Uytterhoevena247eb92016-04-20 14:02:44 +0200296#ifdef CONFIG_ARCH_R8A7793
297 /* R-Car M2-N is identical to R-Car M2-W w.r.t. power domains. */
298 { .compatible = "renesas,r8a7793-sysc", .data = &r8a7791_sysc_info },
299#endif
Geert Uytterhoeven9af1dbc2016-04-20 14:02:45 +0200300#ifdef CONFIG_ARCH_R8A7794
301 { .compatible = "renesas,r8a7794-sysc", .data = &r8a7794_sysc_info },
302#endif
Geert Uytterhoeven23f1e2e2016-04-20 14:02:46 +0200303#ifdef CONFIG_ARCH_R8A7795
304 { .compatible = "renesas,r8a7795-sysc", .data = &r8a7795_sysc_info },
305#endif
Geert Uytterhoevene0c98b92016-05-30 19:05:11 +0200306#ifdef CONFIG_ARCH_R8A7796
307 { .compatible = "renesas,r8a7796-sysc", .data = &r8a7796_sysc_info },
308#endif
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +0200309 { /* sentinel */ }
310};
311
312struct rcar_pm_domains {
313 struct genpd_onecell_data onecell_data;
314 struct generic_pm_domain *domains[RCAR_PD_ALWAYS_ON + 1];
315};
316
317static int __init rcar_sysc_pd_init(void)
318{
319 const struct rcar_sysc_info *info;
320 const struct of_device_id *match;
321 struct rcar_pm_domains *domains;
322 struct device_node *np;
323 u32 syscier, syscimr;
324 void __iomem *base;
325 unsigned int i;
326 int error;
327
328 np = of_find_matching_node_and_match(NULL, rcar_sysc_matches, &match);
329 if (!np)
330 return -ENODEV;
331
332 info = match->data;
333
Geert Uytterhoeven1c8c77f2016-04-20 14:02:40 +0200334 has_cpg_mstp = of_find_compatible_node(NULL, NULL,
335 "renesas,cpg-mstp-clocks");
336
Geert Uytterhoevendcc09fd2016-04-20 14:02:38 +0200337 base = of_iomap(np, 0);
338 if (!base) {
339 pr_warn("%s: Cannot map regs\n", np->full_name);
340 error = -ENOMEM;
341 goto out_put;
342 }
343
344 rcar_sysc_base = base;
345
346 domains = kzalloc(sizeof(*domains), GFP_KERNEL);
347 if (!domains) {
348 error = -ENOMEM;
349 goto out_put;
350 }
351
352 domains->onecell_data.domains = domains->domains;
353 domains->onecell_data.num_domains = ARRAY_SIZE(domains->domains);
354
355 for (i = 0, syscier = 0; i < info->num_areas; i++)
356 syscier |= BIT(info->areas[i].isr_bit);
357
358 /*
359 * Mask all interrupt sources to prevent the CPU from receiving them.
360 * Make sure not to clear reserved bits that were set before.
361 */
362 syscimr = ioread32(base + SYSCIMR);
363 syscimr |= syscier;
364 pr_debug("%s: syscimr = 0x%08x\n", np->full_name, syscimr);
365 iowrite32(syscimr, base + SYSCIMR);
366
367 /*
368 * SYSC needs all interrupt sources enabled to control power.
369 */
370 pr_debug("%s: syscier = 0x%08x\n", np->full_name, syscier);
371 iowrite32(syscier, base + SYSCIER);
372
373 for (i = 0; i < info->num_areas; i++) {
374 const struct rcar_sysc_area *area = &info->areas[i];
375 struct rcar_sysc_pd *pd;
376
377 pd = kzalloc(sizeof(*pd) + strlen(area->name) + 1, GFP_KERNEL);
378 if (!pd) {
379 error = -ENOMEM;
380 goto out_put;
381 }
382
383 strcpy(pd->name, area->name);
384 pd->genpd.name = pd->name;
385 pd->ch.chan_offs = area->chan_offs;
386 pd->ch.chan_bit = area->chan_bit;
387 pd->ch.isr_bit = area->isr_bit;
388 pd->flags = area->flags;
389
390 rcar_sysc_pd_setup(pd);
391 if (area->parent >= 0)
392 pm_genpd_add_subdomain(domains->domains[area->parent],
393 &pd->genpd);
394
395 domains->domains[area->isr_bit] = &pd->genpd;
396 }
397
398 of_genpd_add_provider_onecell(np, &domains->onecell_data);
399
400out_put:
401 of_node_put(np);
402 return error;
403}
404early_initcall(rcar_sysc_pd_init);