blob: 6392f67dc1af61568e140a4b93dc42cb0b785d40 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Johannes Berg128e63e2013-01-21 21:39:26 +01008 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Johannes Berg128e63e2013-01-21 21:39:26 +010033 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Lilach Edelsteine139dc42013-01-13 13:31:10 +020078static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
79 u32 reg, u32 mask, u32 value)
80{
81 u32 v;
82
83#ifdef CONFIG_IWLWIFI_DEBUG
84 WARN_ON_ONCE(value & ~mask);
85#endif
86
87 v = iwl_read32(trans, reg);
88 v &= ~mask;
89 v |= value;
90 iwl_write32(trans, reg, v);
91}
92
93static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
94 u32 reg, u32 mask)
95{
96 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
97}
98
99static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
100 u32 reg, u32 mask)
101{
102 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
103}
104
Johannes Bergddaf5a52013-01-08 11:25:44 +0100105static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300106{
Johannes Bergddaf5a52013-01-08 11:25:44 +0100107 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
108 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
109 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
110 ~APMG_PS_CTRL_MSK_PWR_SRC);
111 else
112 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
113 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
114 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300115}
116
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200117/* PCI registers */
118#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200119
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200120static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200123 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200124
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200125 /*
126 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
127 * Check if BIOS (or OS) enabled L1-ASPM on this device.
128 * If so (likely), disable L0S, so device moves directly L0->L1;
129 * costs negligible amount of power savings.
130 * If not (unlikely), enable L0S, so there is at least some
131 * power savings, even without L1.
132 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200133 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700134 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200135 /* L1-ASPM enabled; disable(!) L0S */
136 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700137 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200138 } else {
139 /* L1-ASPM disabled; enable(!) L0S */
140 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700141 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200142 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700143 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200144}
145
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200146/*
147 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200148 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200149 * NOTE: This does not load uCode nor start the embedded processor
150 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200151static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200152{
Don Fry83626402012-03-07 09:52:37 -0800153 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200154 int ret = 0;
155 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
156
157 /*
158 * Use "set_bit" below rather than "write", to preserve any hardware
159 * bits already set by default after reset.
160 */
161
162 /* Disable L0S exit timer (platform NMI Work/Around) */
163 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200164 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200165
166 /*
167 * Disable L0s without affecting L1;
168 * don't wait for ICH L0s (ICH bug W/A)
169 */
170 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200171 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200172
173 /* Set FH wait threshold to maximum (HW error during stress W/A) */
174 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
175
176 /*
177 * Enable HAP INTA (interrupt from management bus) to
178 * wake device's PCI Express link L1a -> L0s
179 */
180 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200181 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200182
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200183 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200184
185 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700186 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200187 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700188 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200189
190 /*
191 * Set "initialization complete" bit to move adapter from
192 * D0U* --> D0A* (powered-up active) state.
193 */
194 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
195
196 /*
197 * Wait for clock stabilization; once stabilized, access to
198 * device-internal resources is supported, e.g. iwl_write_prph()
199 * and accesses to uCode SRAM.
200 */
201 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200202 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
203 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200204 if (ret < 0) {
205 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
206 goto out;
207 }
208
209 /*
210 * Enable DMA clock and wait for it to stabilize.
211 *
212 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
213 * do not disable clocks. This preserves any hardware bits already
214 * set by default in "CLK_CTRL_REG" after reset.
215 */
216 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
217 udelay(20);
218
219 /* Disable L1-Active */
220 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
221 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
222
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300223 /* Clear the interrupt in APMG if the NIC is in RFKILL */
224 iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);
225
Don Fry83626402012-03-07 09:52:37 -0800226 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200227
228out:
229 return ret;
230}
231
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200232static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200233{
234 int ret = 0;
235
236 /* stop device's busmaster DMA activity */
237 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
238
239 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200240 CSR_RESET_REG_FLAG_MASTER_DISABLED,
241 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200242 if (ret)
243 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
244
245 IWL_DEBUG_INFO(trans, "stop master\n");
246
247 return ret;
248}
249
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200250static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200251{
Don Fry83626402012-03-07 09:52:37 -0800252 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200253 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
254
Don Fry83626402012-03-07 09:52:37 -0800255 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200256
257 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200258 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200259
260 /* Reset the entire device */
261 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
262
263 udelay(10);
264
265 /*
266 * Clear "initialization complete" bit to move adapter from
267 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
268 */
269 iwl_clear_bit(trans, CSR_GP_CNTRL,
270 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
271}
272
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200273static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300274{
Johannes Berg7b114882012-02-05 13:55:11 -0800275 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300276 unsigned long flags;
277
278 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800279 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200280 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300281
282 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200283 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300284
Johannes Berg7b114882012-02-05 13:55:11 -0800285 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300286
Johannes Bergddaf5a52013-01-08 11:25:44 +0100287 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300288
Johannes Bergecdb9752012-03-06 13:31:03 -0800289 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300290
291 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200292 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300293
294 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200295 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300296 return -ENOMEM;
297
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700298 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300299 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200300 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200301 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300302 }
303
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300304 return 0;
305}
306
307#define HW_READY_TIMEOUT (50)
308
309/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200310static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300311{
312 int ret;
313
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200314 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200315 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300316
317 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200318 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200319 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
320 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
321 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300322
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700323 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300324 return ret;
325}
326
327/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200328static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300329{
330 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300331 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300332
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700333 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300334
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200335 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200336 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300337 if (ret >= 0)
338 return 0;
339
340 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200341 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200342 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300343
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300344 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200345 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300346 if (ret >= 0)
347 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300348
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300349 usleep_range(200, 1000);
350 t += 200;
351 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300352
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300353 return ret;
354}
355
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200356/*
357 * ucode
358 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200359static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200360 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200361{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800362 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200363 int ret;
364
Johannes Berg13df1aa2012-03-06 13:31:00 -0800365 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200366
367 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200368 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
369 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200370
371 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200372 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
373 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200374
375 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200376 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
377 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200378
379 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200380 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
381 (iwl_get_dma_hi_addr(phy_addr)
382 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200383
384 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200385 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
386 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
387 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
388 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200389
390 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200391 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
392 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
393 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
394 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200395
Johannes Berg13df1aa2012-03-06 13:31:00 -0800396 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
397 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200398 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200399 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200400 return -ETIMEDOUT;
401 }
402
403 return 0;
404}
405
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200406static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200407 const struct fw_desc *section)
408{
409 u8 *v_addr;
410 dma_addr_t p_addr;
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300411 u32 offset, chunk_sz = section->len;
Johannes Berg83f84d72012-09-10 11:50:18 +0200412 int ret = 0;
413
414 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
415 section_num);
416
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300417 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
418 GFP_KERNEL | __GFP_NOWARN);
419 if (!v_addr) {
420 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
421 chunk_sz = PAGE_SIZE;
422 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
423 &p_addr, GFP_KERNEL);
424 if (!v_addr)
425 return -ENOMEM;
426 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200427
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300428 for (offset = 0; offset < section->len; offset += chunk_sz) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200429 u32 copy_size;
430
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300431 copy_size = min_t(u32, chunk_sz, section->len - offset);
Johannes Berg83f84d72012-09-10 11:50:18 +0200432
433 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200434 ret = iwl_pcie_load_firmware_chunk(trans,
435 section->offset + offset,
436 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200437 if (ret) {
438 IWL_ERR(trans,
439 "Could not load the [%d] uCode section\n",
440 section_num);
441 break;
442 }
443 }
444
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300445 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200446 return ret;
447}
448
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200449static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800450 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200451{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200452 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200453
Johannes Berg2d1c0042012-09-09 20:59:17 +0200454 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200455 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200456 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200457
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200458 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200459 if (ret)
460 return ret;
461 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200462
463 /* Remove all resets to allow NIC to operate */
464 iwl_write32(trans, CSR_RESET, 0);
465
466 return 0;
467}
468
Johannes Berg0692fe42012-03-06 13:30:37 -0800469static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200470 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300471{
Johannes Bergd18aa872012-11-06 16:36:21 +0100472 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300473 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800474 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300475
Johannes Berg496bab32012-03-06 13:30:45 -0800476 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200477 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700478 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300479 return -EIO;
480 }
481
Johannes Bergd18aa872012-11-06 16:36:21 +0100482 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
483
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200484 iwl_enable_rfkill_int(trans);
485
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300486 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200487 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200488 if (hw_rfkill)
489 set_bit(STATUS_RFKILL, &trans_pcie->status);
490 else
491 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800492 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200493 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300494 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300495
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200496 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300497
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200498 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300499 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700500 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300501 return ret;
502 }
503
504 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200505 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
506 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300507 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
508
509 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200510 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700511 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300512
513 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200514 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
515 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300516
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200517 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200518 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300519}
520
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200521static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200522{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200523 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200524 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700525}
526
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800527static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700528{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800529 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +0200530 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700531
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800532 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -0800533 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700534 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800535 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700536
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300537 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200538 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300539
540 /*
541 * If a HW restart happens during firmware loading,
542 * then the firmware loading might call this function
543 * and later it might be called again due to the
544 * restart. So don't process again if the device is
545 * already dead.
546 */
Don Fry83626402012-03-07 09:52:37 -0800547 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200548 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200549 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200550
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300551 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200552 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300553 APMG_CLK_VAL_DMA_CLK_RQT);
554 udelay(5);
555 }
556
557 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200558 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200559 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300560
561 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200562 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800563
564 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
565 * Clean again the interrupt here
566 */
Johannes Berg7b114882012-02-05 13:55:11 -0800567 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800568 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800569 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800570
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700571 iwl_enable_rfkill_int(trans);
572
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800573 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200574 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700575
576 /* clear all status bits */
577 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
578 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
579 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -0700580 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200581 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300582}
583
Johannes Bergdebff612013-05-14 13:53:45 +0200584static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800585{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800586 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +0200587
588 /*
589 * in testing mode, the host stays awake and the
590 * hardware won't be reset (not even partially)
591 */
592 if (test)
593 return;
594
Johannes Bergddaf5a52013-01-08 11:25:44 +0100595 iwl_pcie_disable_ict(trans);
596
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800597 iwl_clear_bit(trans, CSR_GP_CNTRL,
598 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100599 iwl_clear_bit(trans, CSR_GP_CNTRL,
600 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
601
602 /*
603 * reset TX queues -- some of their registers reset during S3
604 * so if we don't reset everything here the D3 image would try
605 * to execute some invalid memory upon resume
606 */
607 iwl_trans_pcie_tx_reset(trans);
608
609 iwl_pcie_set_pwr(trans, true);
610}
611
612static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +0200613 enum iwl_d3_status *status,
614 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +0100615{
616 u32 val;
617 int ret;
618
Johannes Bergdebff612013-05-14 13:53:45 +0200619 if (test) {
620 iwl_enable_interrupts(trans);
621 *status = IWL_D3_STATUS_ALIVE;
622 return 0;
623 }
624
Johannes Bergddaf5a52013-01-08 11:25:44 +0100625 iwl_pcie_set_pwr(trans, false);
626
627 val = iwl_read32(trans, CSR_RESET);
628 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
629 *status = IWL_D3_STATUS_RESET;
630 return 0;
631 }
632
633 /*
634 * Also enables interrupts - none will happen as the device doesn't
635 * know we're waking it up, only when the opmode actually tells it
636 * after this call.
637 */
638 iwl_pcie_reset_ict(trans);
639
640 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
641 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
642
643 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
644 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
645 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
646 25000);
647 if (ret) {
648 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
649 return ret;
650 }
651
652 iwl_trans_pcie_tx_reset(trans);
653
654 ret = iwl_pcie_rx_init(trans);
655 if (ret) {
656 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
657 return ret;
658 }
659
Johannes Bergddaf5a52013-01-08 11:25:44 +0100660 *status = IWL_D3_STATUS_ALIVE;
661 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800662}
663
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200664static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300665{
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200666 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800667 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100668 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300669
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200670 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200671 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200672 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100673 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200674 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200675
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300676 /* Reset the entire device */
677 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
678
679 usleep_range(10, 15);
680
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200681 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200682
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200683 /* From now on, the op_mode will be kept updated about RF kill state */
684 iwl_enable_rfkill_int(trans);
685
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200686 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200687 if (hw_rfkill)
688 set_bit(STATUS_RFKILL, &trans_pcie->status);
689 else
690 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800691 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200692
Johannes Berga8b691e2012-12-27 23:08:06 +0100693 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300694}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700695
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700696static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
697 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200698{
Johannes Berg20d3b642012-05-16 22:54:29 +0200699 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200700 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700701 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200702
David Spinadelee7d7372012-08-12 08:14:04 +0300703 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
704 iwl_disable_interrupts(trans);
705 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
706
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200707 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200708
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700709 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
710 iwl_disable_interrupts(trans);
711 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
712
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200713 iwl_pcie_disable_ict(trans);
714
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700715 if (!op_mode_leaving) {
716 /*
717 * Even if we stop the HW, we still want the RF kill
718 * interrupt
719 */
720 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200721
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700722 /*
723 * Check again since the RF kill state may have changed while
724 * all the interrupts were disabled, in this case we couldn't
725 * receive the RF kill interrupt and update the state in the
726 * op_mode.
727 */
728 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200729 if (hw_rfkill)
730 set_bit(STATUS_RFKILL, &trans_pcie->status);
731 else
732 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700733 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
734 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200735}
736
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200737static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
738{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800739 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200740}
741
742static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
743{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800744 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200745}
746
747static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
748{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800749 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200750}
751
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200752static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
753{
Amnon Pazf9477c12013-02-27 11:28:16 +0200754 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
755 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200756 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
757}
758
759static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
760 u32 val)
761{
762 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +0200763 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200764 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
765}
766
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800767static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700768 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800769{
770 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
771
772 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300773 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800774 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
775 trans_pcie->n_no_reclaim_cmds = 0;
776 else
777 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
778 if (trans_pcie->n_no_reclaim_cmds)
779 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
780 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700781
Johannes Bergb2cf4102012-04-09 17:46:51 -0700782 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
783 if (trans_pcie->rx_buf_size_8k)
784 trans_pcie->rx_page_order = get_order(8 * 1024);
785 else
786 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700787
788 trans_pcie->wd_timeout =
789 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700790
791 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200792 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800793}
794
Johannes Bergd1ff5252012-04-12 06:24:30 -0700795void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700796{
Johannes Berg20d3b642012-05-16 22:54:29 +0200797 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800798
Johannes Berg0aa86df2012-12-27 22:58:21 +0100799 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +0100800
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200801 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200802 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200803
Johannes Berga8b691e2012-12-27 23:08:06 +0100804 free_irq(trans_pcie->pci_dev->irq, trans);
805 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800806
807 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800808 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800809 pci_release_regions(trans_pcie->pci_dev);
810 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300811 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800812
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700813 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700814}
815
Don Fry47107e82012-03-15 13:27:06 -0700816static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
817{
818 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
819
820 if (state)
Don Fry01d651d2012-03-23 08:34:31 -0700821 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700822 else
Don Fry01d651d2012-03-23 08:34:31 -0700823 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700824}
825
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200826static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
827 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200828{
829 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +0200830 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
831
832 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200833
834 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200835 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
836 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200837
838 /*
839 * These bits say the device is running, and should keep running for
840 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
841 * but they do not indicate that embedded SRAM is restored yet;
842 * 3945 and 4965 have volatile SRAM, and must save/restore contents
843 * to/from host DRAM when sleeping/waking for power-saving.
844 * Each direction takes approximately 1/4 millisecond; with this
845 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
846 * series of register accesses are expected (e.g. reading Event Log),
847 * to keep device from sleeping.
848 *
849 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
850 * SRAM is okay/restored. We don't check that here because this call
851 * is just for hardware register access; but GP1 MAC_SLEEP check is a
852 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
853 *
854 * 5000 series and later (including 1000 series) have non-volatile SRAM,
855 * and do not save/restore SRAM when power cycling.
856 */
857 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
858 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
859 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
860 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
861 if (unlikely(ret < 0)) {
862 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
863 if (!silent) {
864 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
865 WARN_ONCE(1,
866 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
867 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +0200868 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200869 return false;
870 }
871 }
872
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200873 /*
874 * Fool sparse by faking we release the lock - sparse will
875 * track nic_access anyway.
876 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200877 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200878 return true;
879}
880
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200881static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
882 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200883{
Johannes Bergcfb4e622013-06-20 22:02:05 +0200884 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200885
Johannes Bergcfb4e622013-06-20 22:02:05 +0200886 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200887
888 /*
889 * Fool sparse by faking we acquiring the lock - sparse will
890 * track nic_access anyway.
891 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200892 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200893
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200894 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
895 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200896 /*
897 * Above we read the CSR_GP_CNTRL register, which will flush
898 * any previous writes, but we need the write that clears the
899 * MAC_ACCESS_REQ bit to be performed before any other writes
900 * scheduled on different CPUs (after we drop reg_lock).
901 */
902 mmiowb();
Johannes Bergcfb4e622013-06-20 22:02:05 +0200903 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200904}
905
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200906static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
907 void *buf, int dwords)
908{
909 unsigned long flags;
910 int offs, ret = 0;
911 u32 *vals = buf;
912
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200913 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200914 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
915 for (offs = 0; offs < dwords; offs++)
916 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200917 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200918 } else {
919 ret = -EBUSY;
920 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200921 return ret;
922}
923
924static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +0300925 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200926{
927 unsigned long flags;
928 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +0300929 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200930
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200931 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200932 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
933 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +0200934 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
935 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200936 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200937 } else {
938 ret = -EBUSY;
939 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200940 return ret;
941}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200942
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700943#define IWL_FLUSH_WAIT_MS 2000
944
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200945static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700946{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700947 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200948 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700949 struct iwl_queue *q;
950 int cnt;
951 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +0200952 u32 scd_sram_addr;
953 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700954 int ret = 0;
955
956 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700957 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800958 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700959 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700960 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700961 q = &txq->q;
962 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
963 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
964 msleep(1);
965
966 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +0200967 IWL_ERR(trans,
968 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700969 ret = -ETIMEDOUT;
970 break;
971 }
972 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +0200973
974 if (!ret)
975 return 0;
976
977 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
978 txq->q.read_ptr, txq->q.write_ptr);
979
980 scd_sram_addr = trans_pcie->scd_base_addr +
981 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
982 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
983
984 iwl_print_hex_error(trans, buf, sizeof(buf));
985
986 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
987 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
988 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
989
990 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
991 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
992 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
993 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
994 u32 tbl_dw =
995 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
996 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
997
998 if (cnt & 0x1)
999 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1000 else
1001 tbl_dw = tbl_dw & 0x0000FFFF;
1002
1003 IWL_ERR(trans,
1004 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1005 cnt, active ? "" : "in", fifo, tbl_dw,
1006 iwl_read_prph(trans,
1007 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1008 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1009 }
1010
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001011 return ret;
1012}
1013
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001014static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1015 u32 mask, u32 value)
1016{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001017 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001018 unsigned long flags;
1019
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001020 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001021 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001022 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001023}
1024
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001025static const char *get_csr_string(int cmd)
1026{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001027#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001028 switch (cmd) {
1029 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1030 IWL_CMD(CSR_INT_COALESCING);
1031 IWL_CMD(CSR_INT);
1032 IWL_CMD(CSR_INT_MASK);
1033 IWL_CMD(CSR_FH_INT_STATUS);
1034 IWL_CMD(CSR_GPIO_IN);
1035 IWL_CMD(CSR_RESET);
1036 IWL_CMD(CSR_GP_CNTRL);
1037 IWL_CMD(CSR_HW_REV);
1038 IWL_CMD(CSR_EEPROM_REG);
1039 IWL_CMD(CSR_EEPROM_GP);
1040 IWL_CMD(CSR_OTP_GP_REG);
1041 IWL_CMD(CSR_GIO_REG);
1042 IWL_CMD(CSR_GP_UCODE_REG);
1043 IWL_CMD(CSR_GP_DRIVER_REG);
1044 IWL_CMD(CSR_UCODE_DRV_GP1);
1045 IWL_CMD(CSR_UCODE_DRV_GP2);
1046 IWL_CMD(CSR_LED_REG);
1047 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1048 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1049 IWL_CMD(CSR_ANA_PLL_CFG);
1050 IWL_CMD(CSR_HW_REV_WA_REG);
1051 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1052 default:
1053 return "UNKNOWN";
1054 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001055#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001056}
1057
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001058void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001059{
1060 int i;
1061 static const u32 csr_tbl[] = {
1062 CSR_HW_IF_CONFIG_REG,
1063 CSR_INT_COALESCING,
1064 CSR_INT,
1065 CSR_INT_MASK,
1066 CSR_FH_INT_STATUS,
1067 CSR_GPIO_IN,
1068 CSR_RESET,
1069 CSR_GP_CNTRL,
1070 CSR_HW_REV,
1071 CSR_EEPROM_REG,
1072 CSR_EEPROM_GP,
1073 CSR_OTP_GP_REG,
1074 CSR_GIO_REG,
1075 CSR_GP_UCODE_REG,
1076 CSR_GP_DRIVER_REG,
1077 CSR_UCODE_DRV_GP1,
1078 CSR_UCODE_DRV_GP2,
1079 CSR_LED_REG,
1080 CSR_DRAM_INT_TBL_REG,
1081 CSR_GIO_CHICKEN_BITS,
1082 CSR_ANA_PLL_CFG,
1083 CSR_HW_REV_WA_REG,
1084 CSR_DBG_HPET_MEM_REG
1085 };
1086 IWL_ERR(trans, "CSR values:\n");
1087 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1088 "CSR_INT_PERIODIC_REG)\n");
1089 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1090 IWL_ERR(trans, " %25s: 0X%08x\n",
1091 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001092 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001093 }
1094}
1095
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001096#ifdef CONFIG_IWLWIFI_DEBUGFS
1097/* create and remove of files */
1098#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001099 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001100 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001101 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001102} while (0)
1103
1104/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001105#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001106static const struct file_operations iwl_dbgfs_##name##_ops = { \
1107 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001108 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001109 .llseek = generic_file_llseek, \
1110};
1111
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001112#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001113static const struct file_operations iwl_dbgfs_##name##_ops = { \
1114 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001115 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001116 .llseek = generic_file_llseek, \
1117};
1118
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001119#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001120static const struct file_operations iwl_dbgfs_##name##_ops = { \
1121 .write = iwl_dbgfs_##name##_write, \
1122 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001123 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001124 .llseek = generic_file_llseek, \
1125};
1126
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001127static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001128 char __user *user_buf,
1129 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001130{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001131 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001132 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001133 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001134 struct iwl_queue *q;
1135 char *buf;
1136 int pos = 0;
1137 int cnt;
1138 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001139 size_t bufsz;
1140
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001141 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001142
Johannes Bergf9e75442012-03-30 09:37:39 +02001143 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001144 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001145
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001146 buf = kzalloc(bufsz, GFP_KERNEL);
1147 if (!buf)
1148 return -ENOMEM;
1149
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001150 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001151 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001152 q = &txq->q;
1153 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001154 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001155 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001156 !!test_bit(cnt, trans_pcie->queue_used),
1157 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001158 }
1159 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1160 kfree(buf);
1161 return ret;
1162}
1163
1164static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001165 char __user *user_buf,
1166 size_t count, loff_t *ppos)
1167{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001168 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001169 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001170 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001171 char buf[256];
1172 int pos = 0;
1173 const size_t bufsz = sizeof(buf);
1174
1175 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1176 rxq->read);
1177 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1178 rxq->write);
1179 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1180 rxq->free_count);
1181 if (rxq->rb_stts) {
1182 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1183 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1184 } else {
1185 pos += scnprintf(buf + pos, bufsz - pos,
1186 "closed_rb_num: Not Allocated\n");
1187 }
1188 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1189}
1190
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001191static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1192 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001193 size_t count, loff_t *ppos)
1194{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001195 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001196 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001197 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1198
1199 int pos = 0;
1200 char *buf;
1201 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1202 ssize_t ret;
1203
1204 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001205 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001206 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001207
1208 pos += scnprintf(buf + pos, bufsz - pos,
1209 "Interrupt Statistics Report:\n");
1210
1211 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1212 isr_stats->hw);
1213 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1214 isr_stats->sw);
1215 if (isr_stats->sw || isr_stats->hw) {
1216 pos += scnprintf(buf + pos, bufsz - pos,
1217 "\tLast Restarting Code: 0x%X\n",
1218 isr_stats->err_code);
1219 }
1220#ifdef CONFIG_IWLWIFI_DEBUG
1221 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1222 isr_stats->sch);
1223 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1224 isr_stats->alive);
1225#endif
1226 pos += scnprintf(buf + pos, bufsz - pos,
1227 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1228
1229 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1230 isr_stats->ctkill);
1231
1232 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1233 isr_stats->wakeup);
1234
1235 pos += scnprintf(buf + pos, bufsz - pos,
1236 "Rx command responses:\t\t %u\n", isr_stats->rx);
1237
1238 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1239 isr_stats->tx);
1240
1241 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1242 isr_stats->unhandled);
1243
1244 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1245 kfree(buf);
1246 return ret;
1247}
1248
1249static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1250 const char __user *user_buf,
1251 size_t count, loff_t *ppos)
1252{
1253 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001254 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001255 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1256
1257 char buf[8];
1258 int buf_size;
1259 u32 reset_flag;
1260
1261 memset(buf, 0, sizeof(buf));
1262 buf_size = min(count, sizeof(buf) - 1);
1263 if (copy_from_user(buf, user_buf, buf_size))
1264 return -EFAULT;
1265 if (sscanf(buf, "%x", &reset_flag) != 1)
1266 return -EFAULT;
1267 if (reset_flag == 0)
1268 memset(isr_stats, 0, sizeof(*isr_stats));
1269
1270 return count;
1271}
1272
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001273static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001274 const char __user *user_buf,
1275 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001276{
1277 struct iwl_trans *trans = file->private_data;
1278 char buf[8];
1279 int buf_size;
1280 int csr;
1281
1282 memset(buf, 0, sizeof(buf));
1283 buf_size = min(count, sizeof(buf) - 1);
1284 if (copy_from_user(buf, user_buf, buf_size))
1285 return -EFAULT;
1286 if (sscanf(buf, "%d", &csr) != 1)
1287 return -EFAULT;
1288
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001289 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001290
1291 return count;
1292}
1293
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001294static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001295 char __user *user_buf,
1296 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001297{
1298 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001299 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001300 int pos = 0;
1301 ssize_t ret = -EFAULT;
1302
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001303 ret = pos = iwl_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001304 if (buf) {
1305 ret = simple_read_from_buffer(user_buf,
1306 count, ppos, buf, pos);
1307 kfree(buf);
1308 }
1309
1310 return ret;
1311}
1312
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001313DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001314DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001315DEBUGFS_READ_FILE_OPS(rx_queue);
1316DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001317DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001318
1319/*
1320 * Create the debugfs files and directories
1321 *
1322 */
1323static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001324 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001325{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001326 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1327 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001328 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001329 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1330 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001331 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001332
1333err:
1334 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1335 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001336}
1337#else
1338static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001339 struct dentry *dir)
1340{
1341 return 0;
1342}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001343#endif /*CONFIG_IWLWIFI_DEBUGFS */
1344
Johannes Bergd1ff5252012-04-12 06:24:30 -07001345static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001346 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001347 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001348 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001349 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001350 .stop_device = iwl_trans_pcie_stop_device,
1351
Johannes Bergddaf5a52013-01-08 11:25:44 +01001352 .d3_suspend = iwl_trans_pcie_d3_suspend,
1353 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001354
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001355 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001356
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001357 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001358 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001359
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001360 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001361 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001362
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001363 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001364
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001365 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001366
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001367 .write8 = iwl_trans_pcie_write8,
1368 .write32 = iwl_trans_pcie_write32,
1369 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001370 .read_prph = iwl_trans_pcie_read_prph,
1371 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001372 .read_mem = iwl_trans_pcie_read_mem,
1373 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001374 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001375 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001376 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001377 .release_nic_access = iwl_trans_pcie_release_nic_access,
1378 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001379};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001380
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001381struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001382 const struct pci_device_id *ent,
1383 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001384{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001385 struct iwl_trans_pcie *trans_pcie;
1386 struct iwl_trans *trans;
1387 u16 pci_cmd;
1388 int err;
1389
1390 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001391 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03001392 if (!trans) {
1393 err = -ENOMEM;
1394 goto out;
1395 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001396
1397 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1398
1399 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001400 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001401 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001402 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001403 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001404 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001405 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001406
Johannes Bergd819c6c2013-09-30 11:02:46 +02001407 err = pci_enable_device(pdev);
1408 if (err)
1409 goto out_no_pci;
1410
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03001411 if (!cfg->base_params->pcie_l1_allowed) {
1412 /*
1413 * W/A - seems to solve weird behavior. We need to remove this
1414 * if we don't want to stay in L1 all the time. This wastes a
1415 * lot of power.
1416 */
1417 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1418 PCIE_LINK_STATE_L1 |
1419 PCIE_LINK_STATE_CLKPM);
1420 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001421
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001422 pci_set_master(pdev);
1423
1424 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1425 if (!err)
1426 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1427 if (err) {
1428 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1429 if (!err)
1430 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001431 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001432 /* both attempts failed: */
1433 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001434 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001435 goto out_pci_disable_device;
1436 }
1437 }
1438
1439 err = pci_request_regions(pdev, DRV_NAME);
1440 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001441 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001442 goto out_pci_disable_device;
1443 }
1444
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001445 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001446 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001447 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001448 err = -ENODEV;
1449 goto out_pci_release_regions;
1450 }
1451
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001452 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1453 * PCI Tx retries from interfering with C3 CPU state */
1454 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1455
1456 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001457 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001458 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001459 /* enable rfkill interrupt: hw bug w/a */
1460 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1461 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1462 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1463 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1464 }
1465 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001466
1467 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001468 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001469 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001470 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001471 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1472 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001473
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001474 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001475 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001476
Johannes Berg3ec45882012-07-12 13:56:28 +02001477 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1478 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001479
1480 trans->dev_cmd_headroom = 0;
1481 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001482 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001483 sizeof(struct iwl_device_cmd)
1484 + trans->dev_cmd_headroom,
1485 sizeof(void *),
1486 SLAB_HWCACHE_ALIGN,
1487 NULL);
1488
Luciano Coelho6965a352013-08-10 16:35:45 +03001489 if (!trans->dev_cmd_pool) {
1490 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001491 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03001492 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001493
Johannes Berga8b691e2012-12-27 23:08:06 +01001494 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1495
Johannes Berga8b691e2012-12-27 23:08:06 +01001496 if (iwl_pcie_alloc_ict(trans))
1497 goto out_free_cmd_pool;
1498
Luciano Coelho6965a352013-08-10 16:35:45 +03001499 err = request_threaded_irq(pdev->irq, iwl_pcie_isr_ict,
1500 iwl_pcie_irq_handler,
1501 IRQF_SHARED, DRV_NAME, trans);
1502 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01001503 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1504 goto out_free_ict;
1505 }
1506
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001507 return trans;
1508
Johannes Berga8b691e2012-12-27 23:08:06 +01001509out_free_ict:
1510 iwl_pcie_free_ict(trans);
1511out_free_cmd_pool:
1512 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001513out_pci_disable_msi:
1514 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001515out_pci_release_regions:
1516 pci_release_regions(pdev);
1517out_pci_disable_device:
1518 pci_disable_device(pdev);
1519out_no_pci:
1520 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03001521out:
1522 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001523}