blob: ff0c7c620c4ef5862e9dafb9c5fce66ef75e76e3 [file] [log] [blame]
Franky Lina83369b2011-11-04 22:23:28 +01001/*
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01002 * Copyright (c) 2014 Broadcom Corporation
Franky Lina83369b2011-11-04 22:23:28 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +010016#include <linux/kernel.h>
17#include <linux/delay.h>
18#include <linux/list.h>
Franky Lin61213be2011-11-04 22:23:41 +010019#include <linux/ssb/ssb_regs.h>
Franky Lin99ba15c2011-11-04 22:23:42 +010020#include <linux/bcma/bcma.h>
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +010021#include <linux/bcma/bcma_regs.h>
Franky Lin61213be2011-11-04 22:23:41 +010022
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +010023#include <defs.h>
Franky Lin2d4a9af2011-11-04 22:23:31 +010024#include <soc.h>
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +010025#include <brcm_hw_ids.h>
26#include <brcmu_utils.h>
27#include <chipcommon.h>
Hante Meulemana8e8ed32014-10-28 14:56:13 +010028#include "debug.h"
Arend van Spriel20c9c9b2014-01-29 15:32:15 +010029#include "chip.h"
Franky Lina83369b2011-11-04 22:23:28 +010030
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +010031/* SOC Interconnect types (aka chip types) */
32#define SOCI_SB 0
33#define SOCI_AI 1
34
Arend van Spriel4aa2c472014-01-29 15:32:22 +010035/* PL-368 DMP definitions */
36#define DMP_DESC_TYPE_MSK 0x0000000F
37#define DMP_DESC_EMPTY 0x00000000
38#define DMP_DESC_VALID 0x00000001
39#define DMP_DESC_COMPONENT 0x00000001
40#define DMP_DESC_MASTER_PORT 0x00000003
41#define DMP_DESC_ADDRESS 0x00000005
42#define DMP_DESC_ADDRSIZE_GT32 0x00000008
43#define DMP_DESC_EOT 0x0000000F
44
45#define DMP_COMP_DESIGNER 0xFFF00000
46#define DMP_COMP_DESIGNER_S 20
47#define DMP_COMP_PARTNUM 0x000FFF00
48#define DMP_COMP_PARTNUM_S 8
49#define DMP_COMP_CLASS 0x000000F0
50#define DMP_COMP_CLASS_S 4
51#define DMP_COMP_REVISION 0xFF000000
52#define DMP_COMP_REVISION_S 24
53#define DMP_COMP_NUM_SWRAP 0x00F80000
54#define DMP_COMP_NUM_SWRAP_S 19
55#define DMP_COMP_NUM_MWRAP 0x0007C000
56#define DMP_COMP_NUM_MWRAP_S 14
57#define DMP_COMP_NUM_SPORT 0x00003E00
58#define DMP_COMP_NUM_SPORT_S 9
59#define DMP_COMP_NUM_MPORT 0x000001F0
60#define DMP_COMP_NUM_MPORT_S 4
61
62#define DMP_MASTER_PORT_UID 0x0000FF00
63#define DMP_MASTER_PORT_UID_S 8
64#define DMP_MASTER_PORT_NUM 0x000000F0
65#define DMP_MASTER_PORT_NUM_S 4
66
67#define DMP_SLAVE_ADDR_BASE 0xFFFFF000
68#define DMP_SLAVE_ADDR_BASE_S 12
69#define DMP_SLAVE_PORT_NUM 0x00000F00
70#define DMP_SLAVE_PORT_NUM_S 8
71#define DMP_SLAVE_TYPE 0x000000C0
72#define DMP_SLAVE_TYPE_S 6
73#define DMP_SLAVE_TYPE_SLAVE 0
74#define DMP_SLAVE_TYPE_BRIDGE 1
75#define DMP_SLAVE_TYPE_SWRAP 2
76#define DMP_SLAVE_TYPE_MWRAP 3
77#define DMP_SLAVE_SIZE_TYPE 0x00000030
78#define DMP_SLAVE_SIZE_TYPE_S 4
79#define DMP_SLAVE_SIZE_4K 0
80#define DMP_SLAVE_SIZE_8K 1
81#define DMP_SLAVE_SIZE_16K 2
82#define DMP_SLAVE_SIZE_DESC 3
83
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +010084/* EROM CompIdentB */
85#define CIB_REV_MASK 0xff000000
86#define CIB_REV_SHIFT 24
87
88/* ARM CR4 core specific control flag bits */
89#define ARMCR4_BCMA_IOCTL_CPUHALT 0x0020
90
91/* D11 core specific control flag bits */
92#define D11_BCMA_IOCTL_PHYCLOCKEN 0x0004
93#define D11_BCMA_IOCTL_PHYRESET 0x0008
94
Franky Lina83369b2011-11-04 22:23:28 +010095/* chip core base & ramsize */
96/* bcm4329 */
97/* SDIO device core, ID 0x829 */
98#define BCM4329_CORE_BUS_BASE 0x18011000
99/* internal memory core, ID 0x80e */
100#define BCM4329_CORE_SOCRAM_BASE 0x18003000
101/* ARM Cortex M3 core, ID 0x82a */
102#define BCM4329_CORE_ARM_BASE 0x18002000
Hante Meuleman369508c2013-04-11 13:28:54 +0200103
Hante Meuleman07fe2e32015-08-27 16:14:06 +0200104/* Max possibly supported memory size (limited by IO mapped memory) */
105#define BRCMF_CHIP_MAX_MEMSIZE (4 * 1024 * 1024)
106
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100107#define CORE_SB(base, field) \
108 (base + SBCONFIGOFF + offsetof(struct sbconfig, field))
Franky Lina83369b2011-11-04 22:23:28 +0100109#define SBCOREREV(sbidh) \
Franky Lin61213be2011-11-04 22:23:41 +0100110 ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
111 ((sbidh) & SSB_IDHIGH_RCLO))
Franky Lina83369b2011-11-04 22:23:28 +0100112
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100113struct sbconfig {
114 u32 PAD[2];
115 u32 sbipsflag; /* initiator port ocp slave flag */
116 u32 PAD[3];
117 u32 sbtpsflag; /* target port ocp slave flag */
118 u32 PAD[11];
119 u32 sbtmerrloga; /* (sonics >= 2.3) */
120 u32 PAD;
121 u32 sbtmerrlog; /* (sonics >= 2.3) */
122 u32 PAD[3];
123 u32 sbadmatch3; /* address match3 */
124 u32 PAD;
125 u32 sbadmatch2; /* address match2 */
126 u32 PAD;
127 u32 sbadmatch1; /* address match1 */
128 u32 PAD[7];
129 u32 sbimstate; /* initiator agent state */
130 u32 sbintvec; /* interrupt mask */
131 u32 sbtmstatelow; /* target state */
132 u32 sbtmstatehigh; /* target state */
133 u32 sbbwa0; /* bandwidth allocation table0 */
134 u32 PAD;
135 u32 sbimconfiglow; /* initiator configuration */
136 u32 sbimconfighigh; /* initiator configuration */
137 u32 sbadmatch0; /* address match0 */
138 u32 PAD;
139 u32 sbtmconfiglow; /* target configuration */
140 u32 sbtmconfighigh; /* target configuration */
141 u32 sbbconfig; /* broadcast configuration */
142 u32 PAD;
143 u32 sbbstate; /* broadcast state */
144 u32 PAD[3];
145 u32 sbactcnfg; /* activate configuration */
146 u32 PAD[3];
147 u32 sbflagst; /* current sbflags */
148 u32 PAD[3];
149 u32 sbidlow; /* identification */
150 u32 sbidhigh; /* identification */
151};
Franky Lin6ca687d2011-11-10 20:30:21 +0100152
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100153/* bankidx and bankinfo reg defines corerev >= 8 */
154#define SOCRAM_BANKINFO_RETNTRAM_MASK 0x00010000
155#define SOCRAM_BANKINFO_SZMASK 0x0000007f
156#define SOCRAM_BANKIDX_ROM_MASK 0x00000100
157
158#define SOCRAM_BANKIDX_MEMTYPE_SHIFT 8
159/* socram bankinfo memtype */
160#define SOCRAM_MEMTYPE_RAM 0
161#define SOCRAM_MEMTYPE_R0M 1
162#define SOCRAM_MEMTYPE_DEVRAM 2
163
164#define SOCRAM_BANKINFO_SZBASE 8192
165#define SRCI_LSS_MASK 0x00f00000
166#define SRCI_LSS_SHIFT 20
167#define SRCI_SRNB_MASK 0xf0
168#define SRCI_SRNB_SHIFT 4
169#define SRCI_SRBSZ_MASK 0xf
170#define SRCI_SRBSZ_SHIFT 0
171#define SR_BSZ_BASE 14
172
173struct sbsocramregs {
174 u32 coreinfo;
175 u32 bwalloc;
176 u32 extracoreinfo;
177 u32 biststat;
178 u32 bankidx;
179 u32 standbyctrl;
180
181 u32 errlogstatus; /* rev 6 */
182 u32 errlogaddr; /* rev 6 */
183 /* used for patching rev 3 & 5 */
184 u32 cambankidx;
185 u32 cambankstandbyctrl;
186 u32 cambankpatchctrl;
187 u32 cambankpatchtblbaseaddr;
188 u32 cambankcmdreg;
189 u32 cambankdatareg;
190 u32 cambankmaskreg;
191 u32 PAD[1];
192 u32 bankinfo; /* corev 8 */
193 u32 bankpda;
194 u32 PAD[14];
195 u32 extmemconfig;
196 u32 extmemparitycsr;
197 u32 extmemparityerrdata;
198 u32 extmemparityerrcnt;
199 u32 extmemwrctrlandsize;
200 u32 PAD[84];
201 u32 workaround;
202 u32 pwrctl; /* corerev >= 2 */
203 u32 PAD[133];
204 u32 sr_control; /* corerev >= 15 */
205 u32 sr_status; /* corerev >= 15 */
206 u32 sr_address; /* corerev >= 15 */
207 u32 sr_data; /* corerev >= 15 */
208};
209
210#define SOCRAMREGOFFS(_f) offsetof(struct sbsocramregs, _f)
211
212#define ARMCR4_CAP (0x04)
213#define ARMCR4_BANKIDX (0x40)
214#define ARMCR4_BANKINFO (0x44)
215#define ARMCR4_BANKPDA (0x4C)
216
217#define ARMCR4_TCBBNB_MASK 0xf0
218#define ARMCR4_TCBBNB_SHIFT 4
219#define ARMCR4_TCBANB_MASK 0xf
220#define ARMCR4_TCBANB_SHIFT 0
221
222#define ARMCR4_BSZ_MASK 0x3f
223#define ARMCR4_BSZ_MULT 8192
224
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100225struct brcmf_core_priv {
226 struct brcmf_core pub;
227 u32 wrapbase;
228 struct list_head list;
229 struct brcmf_chip_priv *chip;
230};
Franky Lin523894f2011-11-10 20:30:22 +0100231
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100232struct brcmf_chip_priv {
233 struct brcmf_chip pub;
234 const struct brcmf_buscore_ops *ops;
235 void *ctx;
236 /* assured first core is chipcommon, second core is buscore */
237 struct list_head cores;
238 u16 num_cores;
Franky Lin99ba15c2011-11-04 22:23:42 +0100239
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100240 bool (*iscoreup)(struct brcmf_core_priv *core);
241 void (*coredisable)(struct brcmf_core_priv *core, u32 prereset,
242 u32 reset);
243 void (*resetcore)(struct brcmf_core_priv *core, u32 prereset, u32 reset,
244 u32 postreset);
245};
Franky Lin99ba15c2011-11-04 22:23:42 +0100246
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100247static void brcmf_chip_sb_corerev(struct brcmf_chip_priv *ci,
248 struct brcmf_core *core)
Franky Lin454d2a82011-11-04 22:23:37 +0100249{
250 u32 regdata;
Franky Lin523894f2011-11-10 20:30:22 +0100251
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100252 regdata = ci->ops->read32(ci->ctx, CORE_SB(core->base, sbidhigh));
253 core->rev = SBCOREREV(regdata);
Franky Lin454d2a82011-11-04 22:23:37 +0100254}
255
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100256static bool brcmf_chip_sb_iscoreup(struct brcmf_core_priv *core)
Franky Lin523894f2011-11-10 20:30:22 +0100257{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100258 struct brcmf_chip_priv *ci;
Franky Lind8f64a42011-11-04 22:23:36 +0100259 u32 regdata;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100260 u32 address;
Franky Lin6ca687d2011-11-10 20:30:21 +0100261
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100262 ci = core->chip;
263 address = CORE_SB(core->pub.base, sbtmstatelow);
264 regdata = ci->ops->read32(ci->ctx, address);
Franky Lin61213be2011-11-04 22:23:41 +0100265 regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
266 SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
Arend van Spriel20c9c9b2014-01-29 15:32:15 +0100267 return SSB_TMSLOW_CLOCK == regdata;
Franky Lind8f64a42011-11-04 22:23:36 +0100268}
269
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100270static bool brcmf_chip_ai_iscoreup(struct brcmf_core_priv *core)
Franky Lin6ca687d2011-11-10 20:30:21 +0100271{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100272 struct brcmf_chip_priv *ci;
Franky Lin6ca687d2011-11-10 20:30:21 +0100273 u32 regdata;
Franky Lin6ca687d2011-11-10 20:30:21 +0100274 bool ret;
275
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100276 ci = core->chip;
277 regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
Franky Lin6ca687d2011-11-10 20:30:21 +0100278 ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
279
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100280 regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL);
Franky Lin6ca687d2011-11-10 20:30:21 +0100281 ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
282
283 return ret;
284}
285
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100286static void brcmf_chip_sb_coredisable(struct brcmf_core_priv *core,
287 u32 prereset, u32 reset)
Franky Lin2d4a9af2011-11-04 22:23:31 +0100288{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100289 struct brcmf_chip_priv *ci;
290 u32 val, base;
Franky Lin086a2e02011-11-10 20:30:23 +0100291
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100292 ci = core->chip;
293 base = core->pub.base;
294 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
295 if (val & SSB_TMSLOW_RESET)
Franky Lin2d4a9af2011-11-04 22:23:31 +0100296 return;
297
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100298 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
299 if ((val & SSB_TMSLOW_CLOCK) != 0) {
Franky Lin2d4a9af2011-11-04 22:23:31 +0100300 /*
301 * set target reject and spin until busy is clear
302 * (preserve core-specific bits)
303 */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100304 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
305 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
306 val | SSB_TMSLOW_REJECT);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100307
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100308 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
Franky Lin2d4a9af2011-11-04 22:23:31 +0100309 udelay(1);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100310 SPINWAIT((ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh))
311 & SSB_TMSHIGH_BUSY), 100000);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100312
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100313 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh));
314 if (val & SSB_TMSHIGH_BUSY)
Arend van Spriel5e8149f2012-12-07 10:49:57 +0100315 brcmf_err("core state still busy\n");
Franky Lin2d4a9af2011-11-04 22:23:31 +0100316
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100317 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbidlow));
318 if (val & SSB_IDLOW_INITIATOR) {
319 val = ci->ops->read32(ci->ctx,
320 CORE_SB(base, sbimstate));
321 val |= SSB_IMSTATE_REJECT;
322 ci->ops->write32(ci->ctx,
323 CORE_SB(base, sbimstate), val);
324 val = ci->ops->read32(ci->ctx,
325 CORE_SB(base, sbimstate));
Franky Lin2d4a9af2011-11-04 22:23:31 +0100326 udelay(1);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100327 SPINWAIT((ci->ops->read32(ci->ctx,
328 CORE_SB(base, sbimstate)) &
Arend van Spriela39be272013-12-12 11:58:58 +0100329 SSB_IMSTATE_BUSY), 100000);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100330 }
331
332 /* set reset and reject while enabling the clocks */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100333 val = SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
334 SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET;
335 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow), val);
336 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
Franky Lin2d4a9af2011-11-04 22:23:31 +0100337 udelay(10);
338
339 /* clear the initiator reject bit */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100340 val = ci->ops->read32(ci->ctx, CORE_SB(base, sbidlow));
341 if (val & SSB_IDLOW_INITIATOR) {
342 val = ci->ops->read32(ci->ctx,
343 CORE_SB(base, sbimstate));
344 val &= ~SSB_IMSTATE_REJECT;
345 ci->ops->write32(ci->ctx,
346 CORE_SB(base, sbimstate), val);
Franky Lin2d4a9af2011-11-04 22:23:31 +0100347 }
348 }
349
350 /* leave reset and reject asserted */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100351 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
352 (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
Franky Lin2d4a9af2011-11-04 22:23:31 +0100353 udelay(1);
354}
355
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100356static void brcmf_chip_ai_coredisable(struct brcmf_core_priv *core,
357 u32 prereset, u32 reset)
Franky Lin086a2e02011-11-10 20:30:23 +0100358{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100359 struct brcmf_chip_priv *ci;
Franky Lin086a2e02011-11-10 20:30:23 +0100360 u32 regdata;
361
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100362 ci = core->chip;
Hante Meuleman53036262014-01-13 22:20:23 +0100363
Hans de Goedeffa216b2014-04-23 12:20:55 +0200364 /* if core is already in reset, skip reset */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100365 regdata = ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL);
Franky Lin086a2e02011-11-10 20:30:23 +0100366 if ((regdata & BCMA_RESET_CTL_RESET) != 0)
Hans de Goedeffa216b2014-04-23 12:20:55 +0200367 goto in_reset_configure;
Franky Lin086a2e02011-11-10 20:30:23 +0100368
Hante Meuleman53036262014-01-13 22:20:23 +0100369 /* configure reset */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100370 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL,
371 prereset | BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
372 ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
Franky Lin086a2e02011-11-10 20:30:23 +0100373
Hante Meuleman53036262014-01-13 22:20:23 +0100374 /* put in reset */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100375 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_RESET_CTL,
376 BCMA_RESET_CTL_RESET);
Franky Lin1640f282013-04-11 13:28:51 +0200377 usleep_range(10, 20);
378
Hante Meuleman53036262014-01-13 22:20:23 +0100379 /* wait till reset is 1 */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100380 SPINWAIT(ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL) !=
Hante Meuleman53036262014-01-13 22:20:23 +0100381 BCMA_RESET_CTL_RESET, 300);
382
Hans de Goedeffa216b2014-04-23 12:20:55 +0200383in_reset_configure:
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100384 /* in-reset configure */
385 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL,
386 reset | BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
387 ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
Franky Lin086a2e02011-11-10 20:30:23 +0100388}
389
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100390static void brcmf_chip_sb_resetcore(struct brcmf_core_priv *core, u32 prereset,
391 u32 reset, u32 postreset)
Franky Lin2bc78e12011-11-04 22:23:38 +0100392{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100393 struct brcmf_chip_priv *ci;
Franky Lin2bc78e12011-11-04 22:23:38 +0100394 u32 regdata;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100395 u32 base;
Franky Lin086a2e02011-11-10 20:30:23 +0100396
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100397 ci = core->chip;
398 base = core->pub.base;
Franky Lin2bc78e12011-11-04 22:23:38 +0100399 /*
400 * Must do the disable sequence first to work for
401 * arbitrary current core state.
402 */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100403 brcmf_chip_sb_coredisable(core, 0, 0);
Franky Lin2bc78e12011-11-04 22:23:38 +0100404
405 /*
406 * Now do the initialization sequence.
407 * set reset while enabling the clock and
408 * forcing them on throughout the core
409 */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100410 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
411 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
412 SSB_TMSLOW_RESET);
413 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
Franky Lin2bc78e12011-11-04 22:23:38 +0100414 udelay(1);
415
Franky Lind77e70f2011-11-10 20:30:24 +0100416 /* clear any serror */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100417 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatehigh));
Franky Lin61213be2011-11-04 22:23:41 +0100418 if (regdata & SSB_TMSHIGH_SERR)
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100419 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatehigh), 0);
Franky Lin2bc78e12011-11-04 22:23:38 +0100420
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100421 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbimstate));
422 if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
423 regdata &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
424 ci->ops->write32(ci->ctx, CORE_SB(base, sbimstate), regdata);
425 }
Franky Lin2bc78e12011-11-04 22:23:38 +0100426
427 /* clear reset and allow it to propagate throughout the core */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100428 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
429 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
430 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
Franky Lin2bc78e12011-11-04 22:23:38 +0100431 udelay(1);
432
433 /* leave clock enabled */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100434 ci->ops->write32(ci->ctx, CORE_SB(base, sbtmstatelow),
435 SSB_TMSLOW_CLOCK);
436 regdata = ci->ops->read32(ci->ctx, CORE_SB(base, sbtmstatelow));
Franky Lind77e70f2011-11-10 20:30:24 +0100437 udelay(1);
438}
439
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100440static void brcmf_chip_ai_resetcore(struct brcmf_core_priv *core, u32 prereset,
441 u32 reset, u32 postreset)
Franky Lind77e70f2011-11-10 20:30:24 +0100442{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100443 struct brcmf_chip_priv *ci;
444 int count;
Franky Lind77e70f2011-11-10 20:30:24 +0100445
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100446 ci = core->chip;
Hante Meuleman53036262014-01-13 22:20:23 +0100447
Franky Lind77e70f2011-11-10 20:30:24 +0100448 /* must disable first to work for arbitrary current core state */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100449 brcmf_chip_ai_coredisable(core, prereset, reset);
Franky Lind77e70f2011-11-10 20:30:24 +0100450
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100451 count = 0;
452 while (ci->ops->read32(ci->ctx, core->wrapbase + BCMA_RESET_CTL) &
Hante Meuleman53036262014-01-13 22:20:23 +0100453 BCMA_RESET_CTL_RESET) {
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100454 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_RESET_CTL, 0);
455 count++;
456 if (count > 50)
457 break;
Hante Meuleman53036262014-01-13 22:20:23 +0100458 usleep_range(40, 60);
459 }
Franky Lind77e70f2011-11-10 20:30:24 +0100460
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100461 ci->ops->write32(ci->ctx, core->wrapbase + BCMA_IOCTL,
462 postreset | BCMA_IOCTL_CLK);
463 ci->ops->read32(ci->ctx, core->wrapbase + BCMA_IOCTL);
464}
465
466static char *brcmf_chip_name(uint chipid, char *buf, uint len)
467{
468 const char *fmt;
469
470 fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
471 snprintf(buf, len, fmt, chipid);
472 return buf;
473}
474
475static struct brcmf_core *brcmf_chip_add_core(struct brcmf_chip_priv *ci,
476 u16 coreid, u32 base,
477 u32 wrapbase)
478{
479 struct brcmf_core_priv *core;
480
481 core = kzalloc(sizeof(*core), GFP_KERNEL);
482 if (!core)
483 return ERR_PTR(-ENOMEM);
484
485 core->pub.id = coreid;
486 core->pub.base = base;
487 core->chip = ci;
488 core->wrapbase = wrapbase;
489
490 list_add_tail(&core->list, &ci->cores);
491 return &core->pub;
Franky Lin2bc78e12011-11-04 22:23:38 +0100492}
493
Franky Lin1640f282013-04-11 13:28:51 +0200494/* safety check for chipinfo */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100495static int brcmf_chip_cores_check(struct brcmf_chip_priv *ci)
Franky Lin1640f282013-04-11 13:28:51 +0200496{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100497 struct brcmf_core_priv *core;
498 bool need_socram = false;
499 bool has_socram = false;
Arend van Spriel5ded1c22015-03-11 16:11:28 +0100500 bool cpu_found = false;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100501 int idx = 1;
502
503 list_for_each_entry(core, &ci->cores, list) {
Arend van Spriel4aa2c472014-01-29 15:32:22 +0100504 brcmf_dbg(INFO, " [%-2d] core 0x%x:%-2d base 0x%08x wrap 0x%08x\n",
505 idx++, core->pub.id, core->pub.rev, core->pub.base,
506 core->wrapbase);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100507
508 switch (core->pub.id) {
509 case BCMA_CORE_ARM_CM3:
Arend van Spriel5ded1c22015-03-11 16:11:28 +0100510 cpu_found = true;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100511 need_socram = true;
512 break;
513 case BCMA_CORE_INTERNAL_MEM:
514 has_socram = true;
515 break;
516 case BCMA_CORE_ARM_CR4:
Arend van Spriel5ded1c22015-03-11 16:11:28 +0100517 cpu_found = true;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100518 break;
519 default:
520 break;
521 }
522 }
Franky Lin1640f282013-04-11 13:28:51 +0200523
Arend van Spriel5ded1c22015-03-11 16:11:28 +0100524 if (!cpu_found) {
525 brcmf_err("CPU core not detected\n");
526 return -ENXIO;
527 }
Franky Lin1640f282013-04-11 13:28:51 +0200528 /* check RAM core presence for ARM CM3 core */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100529 if (need_socram && !has_socram) {
530 brcmf_err("RAM core not provided with ARM CM3 core\n");
531 return -ENODEV;
Franky Lin1640f282013-04-11 13:28:51 +0200532 }
Franky Lin1640f282013-04-11 13:28:51 +0200533 return 0;
534}
Franky Lin1640f282013-04-11 13:28:51 +0200535
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100536static u32 brcmf_chip_core_read32(struct brcmf_core_priv *core, u16 reg)
537{
538 return core->chip->ops->read32(core->chip->ctx, core->pub.base + reg);
539}
540
541static void brcmf_chip_core_write32(struct brcmf_core_priv *core,
542 u16 reg, u32 val)
543{
544 core->chip->ops->write32(core->chip->ctx, core->pub.base + reg, val);
545}
546
547static bool brcmf_chip_socram_banksize(struct brcmf_core_priv *core, u8 idx,
548 u32 *banksize)
549{
550 u32 bankinfo;
551 u32 bankidx = (SOCRAM_MEMTYPE_RAM << SOCRAM_BANKIDX_MEMTYPE_SHIFT);
552
553 bankidx |= idx;
554 brcmf_chip_core_write32(core, SOCRAMREGOFFS(bankidx), bankidx);
555 bankinfo = brcmf_chip_core_read32(core, SOCRAMREGOFFS(bankinfo));
556 *banksize = (bankinfo & SOCRAM_BANKINFO_SZMASK) + 1;
557 *banksize *= SOCRAM_BANKINFO_SZBASE;
558 return !!(bankinfo & SOCRAM_BANKINFO_RETNTRAM_MASK);
559}
560
561static void brcmf_chip_socram_ramsize(struct brcmf_core_priv *sr, u32 *ramsize,
562 u32 *srsize)
563{
564 u32 coreinfo;
565 uint nb, banksize, lss;
566 bool retent;
567 int i;
568
569 *ramsize = 0;
570 *srsize = 0;
571
572 if (WARN_ON(sr->pub.rev < 4))
573 return;
574
575 if (!brcmf_chip_iscoreup(&sr->pub))
576 brcmf_chip_resetcore(&sr->pub, 0, 0, 0);
577
578 /* Get info for determining size */
579 coreinfo = brcmf_chip_core_read32(sr, SOCRAMREGOFFS(coreinfo));
580 nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT;
581
582 if ((sr->pub.rev <= 7) || (sr->pub.rev == 12)) {
583 banksize = (coreinfo & SRCI_SRBSZ_MASK);
584 lss = (coreinfo & SRCI_LSS_MASK) >> SRCI_LSS_SHIFT;
585 if (lss != 0)
586 nb--;
587 *ramsize = nb * (1 << (banksize + SR_BSZ_BASE));
588 if (lss != 0)
589 *ramsize += (1 << ((lss - 1) + SR_BSZ_BASE));
590 } else {
591 nb = (coreinfo & SRCI_SRNB_MASK) >> SRCI_SRNB_SHIFT;
592 for (i = 0; i < nb; i++) {
593 retent = brcmf_chip_socram_banksize(sr, i, &banksize);
594 *ramsize += banksize;
595 if (retent)
596 *srsize += banksize;
597 }
598 }
599
600 /* hardcoded save&restore memory sizes */
601 switch (sr->chip->pub.chip) {
602 case BRCM_CC_4334_CHIP_ID:
603 if (sr->chip->pub.chiprev < 2)
604 *srsize = (32 * 1024);
605 break;
Arend van Spriel25911552015-03-18 13:25:26 +0100606 case BRCM_CC_43430_CHIP_ID:
607 /* assume sr for now as we can not check
608 * firmware sr capability at this point.
609 */
610 *srsize = (64 * 1024);
611 break;
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100612 default:
613 break;
614 }
615}
616
617/** Return the TCM-RAM size of the ARMCR4 core. */
618static u32 brcmf_chip_tcm_ramsize(struct brcmf_core_priv *cr4)
619{
620 u32 corecap;
621 u32 memsize = 0;
622 u32 nab;
623 u32 nbb;
624 u32 totb;
625 u32 bxinfo;
626 u32 idx;
627
628 corecap = brcmf_chip_core_read32(cr4, ARMCR4_CAP);
629
630 nab = (corecap & ARMCR4_TCBANB_MASK) >> ARMCR4_TCBANB_SHIFT;
631 nbb = (corecap & ARMCR4_TCBBNB_MASK) >> ARMCR4_TCBBNB_SHIFT;
632 totb = nab + nbb;
633
634 for (idx = 0; idx < totb; idx++) {
635 brcmf_chip_core_write32(cr4, ARMCR4_BANKIDX, idx);
636 bxinfo = brcmf_chip_core_read32(cr4, ARMCR4_BANKINFO);
637 memsize += ((bxinfo & ARMCR4_BSZ_MASK) + 1) * ARMCR4_BSZ_MULT;
638 }
639
640 return memsize;
641}
642
643static u32 brcmf_chip_tcm_rambase(struct brcmf_chip_priv *ci)
Franky Lina83369b2011-11-04 22:23:28 +0100644{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100645 switch (ci->pub.chip) {
Syed Asifful Dayyan9c510262015-03-06 18:40:42 +0100646 case BRCM_CC_4345_CHIP_ID:
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100647 return 0x198000;
648 case BRCM_CC_4335_CHIP_ID:
Hante Meuleman5779ae62014-07-12 08:49:34 +0200649 case BRCM_CC_4339_CHIP_ID:
Hante Meulemane3c92cb2015-09-18 22:08:05 +0200650 case BRCM_CC_4350_CHIP_ID:
Hante Meuleman5779ae62014-07-12 08:49:34 +0200651 case BRCM_CC_4354_CHIP_ID:
Hante Meuleman9e37f042014-07-30 13:20:04 +0200652 case BRCM_CC_4356_CHIP_ID:
653 case BRCM_CC_43567_CHIP_ID:
654 case BRCM_CC_43569_CHIP_ID:
655 case BRCM_CC_43570_CHIP_ID:
Arend van Spriel67f3b6a2015-04-14 20:10:31 +0200656 case BRCM_CC_4358_CHIP_ID:
Hante Meuleman9e37f042014-07-30 13:20:04 +0200657 case BRCM_CC_43602_CHIP_ID:
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100658 return 0x180000;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100659 default:
660 brcmf_err("unknown chip: %s\n", ci->pub.name);
661 break;
662 }
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100663 return 0;
664}
665
666static int brcmf_chip_get_raminfo(struct brcmf_chip_priv *ci)
667{
668 struct brcmf_core_priv *mem_core;
669 struct brcmf_core *mem;
670
671 mem = brcmf_chip_get_core(&ci->pub, BCMA_CORE_ARM_CR4);
672 if (mem) {
673 mem_core = container_of(mem, struct brcmf_core_priv, pub);
674 ci->pub.ramsize = brcmf_chip_tcm_ramsize(mem_core);
675 ci->pub.rambase = brcmf_chip_tcm_rambase(ci);
676 if (!ci->pub.rambase) {
677 brcmf_err("RAM base not provided with ARM CR4 core\n");
678 return -EINVAL;
679 }
680 } else {
681 mem = brcmf_chip_get_core(&ci->pub, BCMA_CORE_INTERNAL_MEM);
682 mem_core = container_of(mem, struct brcmf_core_priv, pub);
683 brcmf_chip_socram_ramsize(mem_core, &ci->pub.ramsize,
684 &ci->pub.srsize);
685 }
686 brcmf_dbg(INFO, "RAM: base=0x%x size=%d (0x%x) sr=%d (0x%x)\n",
687 ci->pub.rambase, ci->pub.ramsize, ci->pub.ramsize,
688 ci->pub.srsize, ci->pub.srsize);
689
690 if (!ci->pub.ramsize) {
691 brcmf_err("RAM size is undetermined\n");
692 return -ENOMEM;
693 }
Hante Meuleman07fe2e32015-08-27 16:14:06 +0200694
695 if (ci->pub.ramsize > BRCMF_CHIP_MAX_MEMSIZE) {
696 brcmf_err("RAM size is incorrect\n");
697 return -ENOMEM;
698 }
699
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100700 return 0;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100701}
702
Arend van Spriel4aa2c472014-01-29 15:32:22 +0100703static u32 brcmf_chip_dmp_get_desc(struct brcmf_chip_priv *ci, u32 *eromaddr,
704 u8 *type)
705{
706 u32 val;
707
708 /* read next descriptor */
709 val = ci->ops->read32(ci->ctx, *eromaddr);
710 *eromaddr += 4;
711
712 if (!type)
713 return val;
714
715 /* determine descriptor type */
716 *type = (val & DMP_DESC_TYPE_MSK);
717 if ((*type & ~DMP_DESC_ADDRSIZE_GT32) == DMP_DESC_ADDRESS)
718 *type = DMP_DESC_ADDRESS;
719
720 return val;
721}
722
723static int brcmf_chip_dmp_get_regaddr(struct brcmf_chip_priv *ci, u32 *eromaddr,
724 u32 *regbase, u32 *wrapbase)
725{
726 u8 desc;
727 u32 val;
728 u8 mpnum = 0;
729 u8 stype, sztype, wraptype;
730
731 *regbase = 0;
732 *wrapbase = 0;
733
734 val = brcmf_chip_dmp_get_desc(ci, eromaddr, &desc);
735 if (desc == DMP_DESC_MASTER_PORT) {
736 mpnum = (val & DMP_MASTER_PORT_NUM) >> DMP_MASTER_PORT_NUM_S;
737 wraptype = DMP_SLAVE_TYPE_MWRAP;
738 } else if (desc == DMP_DESC_ADDRESS) {
739 /* revert erom address */
740 *eromaddr -= 4;
741 wraptype = DMP_SLAVE_TYPE_SWRAP;
742 } else {
743 *eromaddr -= 4;
744 return -EILSEQ;
745 }
746
747 do {
748 /* locate address descriptor */
749 do {
750 val = brcmf_chip_dmp_get_desc(ci, eromaddr, &desc);
751 /* unexpected table end */
752 if (desc == DMP_DESC_EOT) {
753 *eromaddr -= 4;
754 return -EFAULT;
755 }
756 } while (desc != DMP_DESC_ADDRESS);
757
758 /* skip upper 32-bit address descriptor */
759 if (val & DMP_DESC_ADDRSIZE_GT32)
760 brcmf_chip_dmp_get_desc(ci, eromaddr, NULL);
761
762 sztype = (val & DMP_SLAVE_SIZE_TYPE) >> DMP_SLAVE_SIZE_TYPE_S;
763
764 /* next size descriptor can be skipped */
765 if (sztype == DMP_SLAVE_SIZE_DESC) {
766 val = brcmf_chip_dmp_get_desc(ci, eromaddr, NULL);
767 /* skip upper size descriptor if present */
768 if (val & DMP_DESC_ADDRSIZE_GT32)
769 brcmf_chip_dmp_get_desc(ci, eromaddr, NULL);
770 }
771
772 /* only look for 4K register regions */
773 if (sztype != DMP_SLAVE_SIZE_4K)
774 continue;
775
776 stype = (val & DMP_SLAVE_TYPE) >> DMP_SLAVE_TYPE_S;
777
778 /* only regular slave and wrapper */
779 if (*regbase == 0 && stype == DMP_SLAVE_TYPE_SLAVE)
780 *regbase = val & DMP_SLAVE_ADDR_BASE;
781 if (*wrapbase == 0 && stype == wraptype)
782 *wrapbase = val & DMP_SLAVE_ADDR_BASE;
783 } while (*regbase == 0 || *wrapbase == 0);
784
785 return 0;
786}
787
788static
789int brcmf_chip_dmp_erom_scan(struct brcmf_chip_priv *ci)
790{
791 struct brcmf_core *core;
792 u32 eromaddr;
793 u8 desc_type = 0;
794 u32 val;
795 u16 id;
796 u8 nmp, nsp, nmw, nsw, rev;
797 u32 base, wrap;
798 int err;
799
800 eromaddr = ci->ops->read32(ci->ctx, CORE_CC_REG(SI_ENUM_BASE, eromptr));
801
802 while (desc_type != DMP_DESC_EOT) {
803 val = brcmf_chip_dmp_get_desc(ci, &eromaddr, &desc_type);
804 if (!(val & DMP_DESC_VALID))
805 continue;
806
807 if (desc_type == DMP_DESC_EMPTY)
808 continue;
809
810 /* need a component descriptor */
811 if (desc_type != DMP_DESC_COMPONENT)
812 continue;
813
814 id = (val & DMP_COMP_PARTNUM) >> DMP_COMP_PARTNUM_S;
815
816 /* next descriptor must be component as well */
817 val = brcmf_chip_dmp_get_desc(ci, &eromaddr, &desc_type);
818 if (WARN_ON((val & DMP_DESC_TYPE_MSK) != DMP_DESC_COMPONENT))
819 return -EFAULT;
820
821 /* only look at cores with master port(s) */
822 nmp = (val & DMP_COMP_NUM_MPORT) >> DMP_COMP_NUM_MPORT_S;
823 nsp = (val & DMP_COMP_NUM_SPORT) >> DMP_COMP_NUM_SPORT_S;
824 nmw = (val & DMP_COMP_NUM_MWRAP) >> DMP_COMP_NUM_MWRAP_S;
825 nsw = (val & DMP_COMP_NUM_SWRAP) >> DMP_COMP_NUM_SWRAP_S;
826 rev = (val & DMP_COMP_REVISION) >> DMP_COMP_REVISION_S;
827
828 /* need core with ports */
829 if (nmw + nsw == 0)
830 continue;
831
832 /* try to obtain register address info */
833 err = brcmf_chip_dmp_get_regaddr(ci, &eromaddr, &base, &wrap);
834 if (err)
835 continue;
836
837 /* finally a core to be added */
838 core = brcmf_chip_add_core(ci, id, base, wrap);
839 if (IS_ERR(core))
840 return PTR_ERR(core);
841
842 core->rev = rev;
843 }
844
845 return 0;
846}
847
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100848static int brcmf_chip_recognition(struct brcmf_chip_priv *ci)
849{
850 struct brcmf_core *core;
Franky Lina83369b2011-11-04 22:23:28 +0100851 u32 regdata;
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100852 u32 socitype;
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100853 int ret;
Franky Lina83369b2011-11-04 22:23:28 +0100854
Franky Lin069eddd2013-04-11 13:28:48 +0200855 /* Get CC core rev
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100856 * Chipid is assume to be at offset 0 from SI_ENUM_BASE
Franky Lina83369b2011-11-04 22:23:28 +0100857 * For different chiptypes or old sdio hosts w/o chipcommon,
858 * other ways of recognition should be added here.
859 */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100860 regdata = ci->ops->read32(ci->ctx, CORE_CC_REG(SI_ENUM_BASE, chipid));
861 ci->pub.chip = regdata & CID_ID_MASK;
862 ci->pub.chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100863 socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
Franky Lina83369b2011-11-04 22:23:28 +0100864
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100865 brcmf_chip_name(ci->pub.chip, ci->pub.name, sizeof(ci->pub.name));
866 brcmf_dbg(INFO, "found %s chip: BCM%s, rev=%d\n",
867 socitype == SOCI_SB ? "SB" : "AXI", ci->pub.name,
868 ci->pub.chiprev);
Franky Lina83369b2011-11-04 22:23:28 +0100869
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100870 if (socitype == SOCI_SB) {
Hante Meuleman5779ae62014-07-12 08:49:34 +0200871 if (ci->pub.chip != BRCM_CC_4329_CHIP_ID) {
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100872 brcmf_err("SB chip is not supported\n");
873 return -ENODEV;
874 }
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100875 ci->iscoreup = brcmf_chip_sb_iscoreup;
876 ci->coredisable = brcmf_chip_sb_coredisable;
877 ci->resetcore = brcmf_chip_sb_resetcore;
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100878
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100879 core = brcmf_chip_add_core(ci, BCMA_CORE_CHIPCOMMON,
880 SI_ENUM_BASE, 0);
881 brcmf_chip_sb_corerev(ci, core);
882 core = brcmf_chip_add_core(ci, BCMA_CORE_SDIO_DEV,
883 BCM4329_CORE_BUS_BASE, 0);
884 brcmf_chip_sb_corerev(ci, core);
885 core = brcmf_chip_add_core(ci, BCMA_CORE_INTERNAL_MEM,
886 BCM4329_CORE_SOCRAM_BASE, 0);
887 brcmf_chip_sb_corerev(ci, core);
888 core = brcmf_chip_add_core(ci, BCMA_CORE_ARM_CM3,
889 BCM4329_CORE_ARM_BASE, 0);
890 brcmf_chip_sb_corerev(ci, core);
Arend van Spriel4aa2c472014-01-29 15:32:22 +0100891
892 core = brcmf_chip_add_core(ci, BCMA_CORE_80211, 0x18001000, 0);
893 brcmf_chip_sb_corerev(ci, core);
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100894 } else if (socitype == SOCI_AI) {
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100895 ci->iscoreup = brcmf_chip_ai_iscoreup;
896 ci->coredisable = brcmf_chip_ai_coredisable;
897 ci->resetcore = brcmf_chip_ai_resetcore;
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100898
Arend van Spriel4aa2c472014-01-29 15:32:22 +0100899 brcmf_chip_dmp_erom_scan(ci);
Arend van Sprielc805eeb2014-01-13 22:20:26 +0100900 } else {
901 brcmf_err("chip backplane type %u is not supported\n",
902 socitype);
Franky Lin6ca687d2011-11-10 20:30:21 +0100903 return -ENODEV;
904 }
905
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100906 ret = brcmf_chip_cores_check(ci);
907 if (ret)
908 return ret;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100909
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100910 /* assure chip is passive for core access */
911 brcmf_chip_set_passive(&ci->pub);
Hante Meuleman07fe2e32015-08-27 16:14:06 +0200912
913 /* Call bus specific reset function now. Cores have been determined
914 * but further access may require a chip specific reset at this point.
915 */
916 if (ci->ops->reset) {
917 ci->ops->reset(ci->ctx, &ci->pub);
918 brcmf_chip_set_passive(&ci->pub);
919 }
920
Arend van Spriel0da32ba2015-03-11 16:11:31 +0100921 return brcmf_chip_get_raminfo(ci);
Franky Lina83369b2011-11-04 22:23:28 +0100922}
923
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100924static void brcmf_chip_disable_arm(struct brcmf_chip_priv *chip, u16 id)
Franky Lin5b45e542011-11-04 22:23:30 +0100925{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100926 struct brcmf_core *core;
927 struct brcmf_core_priv *cr4;
928 u32 val;
Franky Lin79ae3952012-05-04 18:27:34 -0700929
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100930
931 core = brcmf_chip_get_core(&chip->pub, id);
932 if (!core)
933 return;
934
935 switch (id) {
936 case BCMA_CORE_ARM_CM3:
937 brcmf_chip_coredisable(core, 0, 0);
938 break;
939 case BCMA_CORE_ARM_CR4:
940 cr4 = container_of(core, struct brcmf_core_priv, pub);
941
942 /* clear all IOCTL bits except HALT bit */
943 val = chip->ops->read32(chip->ctx, cr4->wrapbase + BCMA_IOCTL);
944 val &= ARMCR4_BCMA_IOCTL_CPUHALT;
945 brcmf_chip_resetcore(core, val, ARMCR4_BCMA_IOCTL_CPUHALT,
946 ARMCR4_BCMA_IOCTL_CPUHALT);
947 break;
948 default:
949 brcmf_err("unknown id: %u\n", id);
950 break;
951 }
952}
953
954static int brcmf_chip_setup(struct brcmf_chip_priv *chip)
955{
956 struct brcmf_chip *pub;
957 struct brcmf_core_priv *cc;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100958 u32 base;
959 u32 val;
960 int ret = 0;
961
962 pub = &chip->pub;
963 cc = list_first_entry(&chip->cores, struct brcmf_core_priv, list);
964 base = cc->pub.base;
Franky Lin5b45e542011-11-04 22:23:30 +0100965
966 /* get chipcommon capabilites */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100967 pub->cc_caps = chip->ops->read32(chip->ctx,
968 CORE_CC_REG(base, capabilities));
Franky Lin5b45e542011-11-04 22:23:30 +0100969
970 /* get pmu caps & rev */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100971 if (pub->cc_caps & CC_CAP_PMU) {
972 val = chip->ops->read32(chip->ctx,
973 CORE_CC_REG(base, pmucapabilities));
974 pub->pmurev = val & PCAP_REV_MASK;
975 pub->pmucaps = val;
Franky Lin5b45e542011-11-04 22:23:30 +0100976 }
977
Arend van Spriel4aa2c472014-01-29 15:32:22 +0100978 brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, pmucaps=0x%x\n",
979 cc->pub.rev, pub->pmurev, pub->pmucaps);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100980
981 /* execute bus core specific setup */
982 if (chip->ops->setup)
983 ret = chip->ops->setup(chip->ctx, pub);
Franky Lin966414d2011-11-04 22:23:32 +0100984
Franky Lina83369b2011-11-04 22:23:28 +0100985 return ret;
986}
Franky Lina8a6c042011-11-04 22:23:39 +0100987
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100988struct brcmf_chip *brcmf_chip_attach(void *ctx,
989 const struct brcmf_buscore_ops *ops)
Franky Lina8a6c042011-11-04 22:23:39 +0100990{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100991 struct brcmf_chip_priv *chip;
992 int err = 0;
Franky Lina8a6c042011-11-04 22:23:39 +0100993
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100994 if (WARN_ON(!ops->read32))
995 err = -EINVAL;
996 if (WARN_ON(!ops->write32))
997 err = -EINVAL;
998 if (WARN_ON(!ops->prepare))
999 err = -EINVAL;
Arend van Sprield380ebc2015-03-11 16:11:29 +01001000 if (WARN_ON(!ops->activate))
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001001 err = -EINVAL;
1002 if (err < 0)
1003 return ERR_PTR(-EINVAL);
1004
1005 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1006 if (!chip)
1007 return ERR_PTR(-ENOMEM);
1008
1009 INIT_LIST_HEAD(&chip->cores);
1010 chip->num_cores = 0;
1011 chip->ops = ops;
1012 chip->ctx = ctx;
1013
1014 err = ops->prepare(ctx);
1015 if (err < 0)
1016 goto fail;
1017
1018 err = brcmf_chip_recognition(chip);
1019 if (err < 0)
1020 goto fail;
1021
1022 err = brcmf_chip_setup(chip);
1023 if (err < 0)
1024 goto fail;
1025
1026 return &chip->pub;
1027
1028fail:
1029 brcmf_chip_detach(&chip->pub);
1030 return ERR_PTR(err);
1031}
1032
1033void brcmf_chip_detach(struct brcmf_chip *pub)
1034{
1035 struct brcmf_chip_priv *chip;
1036 struct brcmf_core_priv *core;
1037 struct brcmf_core_priv *tmp;
1038
1039 chip = container_of(pub, struct brcmf_chip_priv, pub);
1040 list_for_each_entry_safe(core, tmp, &chip->cores, list) {
1041 list_del(&core->list);
1042 kfree(core);
1043 }
1044 kfree(chip);
1045}
1046
1047struct brcmf_core *brcmf_chip_get_core(struct brcmf_chip *pub, u16 coreid)
1048{
1049 struct brcmf_chip_priv *chip;
1050 struct brcmf_core_priv *core;
1051
1052 chip = container_of(pub, struct brcmf_chip_priv, pub);
1053 list_for_each_entry(core, &chip->cores, list)
1054 if (core->pub.id == coreid)
1055 return &core->pub;
1056
1057 return NULL;
1058}
1059
1060struct brcmf_core *brcmf_chip_get_chipcommon(struct brcmf_chip *pub)
1061{
1062 struct brcmf_chip_priv *chip;
1063 struct brcmf_core_priv *cc;
1064
1065 chip = container_of(pub, struct brcmf_chip_priv, pub);
1066 cc = list_first_entry(&chip->cores, struct brcmf_core_priv, list);
1067 if (WARN_ON(!cc || cc->pub.id != BCMA_CORE_CHIPCOMMON))
1068 return brcmf_chip_get_core(pub, BCMA_CORE_CHIPCOMMON);
1069 return &cc->pub;
1070}
1071
1072bool brcmf_chip_iscoreup(struct brcmf_core *pub)
1073{
1074 struct brcmf_core_priv *core;
1075
1076 core = container_of(pub, struct brcmf_core_priv, pub);
1077 return core->chip->iscoreup(core);
1078}
1079
1080void brcmf_chip_coredisable(struct brcmf_core *pub, u32 prereset, u32 reset)
1081{
1082 struct brcmf_core_priv *core;
1083
1084 core = container_of(pub, struct brcmf_core_priv, pub);
1085 core->chip->coredisable(core, prereset, reset);
1086}
1087
1088void brcmf_chip_resetcore(struct brcmf_core *pub, u32 prereset, u32 reset,
1089 u32 postreset)
1090{
1091 struct brcmf_core_priv *core;
1092
1093 core = container_of(pub, struct brcmf_core_priv, pub);
1094 core->chip->resetcore(core, prereset, reset, postreset);
Franky Lina8a6c042011-11-04 22:23:39 +01001095}
Franky Line12afb62011-11-04 22:23:40 +01001096
Franky Lin069eddd2013-04-11 13:28:48 +02001097static void
Arend van Sprield380ebc2015-03-11 16:11:29 +01001098brcmf_chip_cm3_set_passive(struct brcmf_chip_priv *chip)
Franky Lin069eddd2013-04-11 13:28:48 +02001099{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001100 struct brcmf_core *core;
Arend van Spriel25911552015-03-18 13:25:26 +01001101 struct brcmf_core_priv *sr;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001102
1103 brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CM3);
1104 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211);
1105 brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET |
1106 D11_BCMA_IOCTL_PHYCLOCKEN,
1107 D11_BCMA_IOCTL_PHYCLOCKEN,
1108 D11_BCMA_IOCTL_PHYCLOCKEN);
1109 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_INTERNAL_MEM);
1110 brcmf_chip_resetcore(core, 0, 0, 0);
Arend van Spriel25911552015-03-18 13:25:26 +01001111
1112 /* disable bank #3 remap for this device */
1113 if (chip->pub.chip == BRCM_CC_43430_CHIP_ID) {
1114 sr = container_of(core, struct brcmf_core_priv, pub);
1115 brcmf_chip_core_write32(sr, SOCRAMREGOFFS(bankidx), 3);
1116 brcmf_chip_core_write32(sr, SOCRAMREGOFFS(bankpda), 0);
1117 }
Franky Lin069eddd2013-04-11 13:28:48 +02001118}
1119
Arend van Sprield380ebc2015-03-11 16:11:29 +01001120static bool brcmf_chip_cm3_set_active(struct brcmf_chip_priv *chip)
Franky Lin069eddd2013-04-11 13:28:48 +02001121{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001122 struct brcmf_core *core;
Franky Lin069eddd2013-04-11 13:28:48 +02001123
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001124 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_INTERNAL_MEM);
1125 if (!brcmf_chip_iscoreup(core)) {
Franky Lin069eddd2013-04-11 13:28:48 +02001126 brcmf_err("SOCRAM core is down after reset?\n");
1127 return false;
1128 }
1129
Arend van Sprield380ebc2015-03-11 16:11:29 +01001130 chip->ops->activate(chip->ctx, &chip->pub, 0);
Franky Lin069eddd2013-04-11 13:28:48 +02001131
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001132 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CM3);
1133 brcmf_chip_resetcore(core, 0, 0, 0);
Franky Lin1640f282013-04-11 13:28:51 +02001134
1135 return true;
1136}
1137
1138static inline void
Arend van Sprield380ebc2015-03-11 16:11:29 +01001139brcmf_chip_cr4_set_passive(struct brcmf_chip_priv *chip)
Franky Lin1640f282013-04-11 13:28:51 +02001140{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001141 struct brcmf_core *core;
Hante Meuleman53036262014-01-13 22:20:23 +01001142
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001143 brcmf_chip_disable_arm(chip, BCMA_CORE_ARM_CR4);
Hante Meuleman53036262014-01-13 22:20:23 +01001144
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001145 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_80211);
1146 brcmf_chip_resetcore(core, D11_BCMA_IOCTL_PHYRESET |
1147 D11_BCMA_IOCTL_PHYCLOCKEN,
1148 D11_BCMA_IOCTL_PHYCLOCKEN,
1149 D11_BCMA_IOCTL_PHYCLOCKEN);
Franky Lin1640f282013-04-11 13:28:51 +02001150}
1151
Arend van Sprield380ebc2015-03-11 16:11:29 +01001152static bool brcmf_chip_cr4_set_active(struct brcmf_chip_priv *chip, u32 rstvec)
Franky Lin1640f282013-04-11 13:28:51 +02001153{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001154 struct brcmf_core *core;
Franky Lin1640f282013-04-11 13:28:51 +02001155
Arend van Sprield380ebc2015-03-11 16:11:29 +01001156 chip->ops->activate(chip->ctx, &chip->pub, rstvec);
Franky Lin1640f282013-04-11 13:28:51 +02001157
1158 /* restore ARM */
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001159 core = brcmf_chip_get_core(&chip->pub, BCMA_CORE_ARM_CR4);
1160 brcmf_chip_resetcore(core, ARMCR4_BCMA_IOCTL_CPUHALT, 0, 0);
Franky Lin069eddd2013-04-11 13:28:48 +02001161
1162 return true;
1163}
1164
Arend van Sprield380ebc2015-03-11 16:11:29 +01001165void brcmf_chip_set_passive(struct brcmf_chip *pub)
Franky Lin069eddd2013-04-11 13:28:48 +02001166{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001167 struct brcmf_chip_priv *chip;
1168 struct brcmf_core *arm;
Franky Lin1640f282013-04-11 13:28:51 +02001169
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001170 brcmf_dbg(TRACE, "Enter\n");
1171
1172 chip = container_of(pub, struct brcmf_chip_priv, pub);
Arend van Spriel2da5cb292014-01-29 15:32:24 +01001173 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CR4);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001174 if (arm) {
Arend van Sprield380ebc2015-03-11 16:11:29 +01001175 brcmf_chip_cr4_set_passive(chip);
Franky Lin1640f282013-04-11 13:28:51 +02001176 return;
1177 }
1178
Arend van Sprield380ebc2015-03-11 16:11:29 +01001179 brcmf_chip_cm3_set_passive(chip);
Franky Lin069eddd2013-04-11 13:28:48 +02001180}
1181
Arend van Sprield380ebc2015-03-11 16:11:29 +01001182bool brcmf_chip_set_active(struct brcmf_chip *pub, u32 rstvec)
Franky Lin069eddd2013-04-11 13:28:48 +02001183{
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001184 struct brcmf_chip_priv *chip;
1185 struct brcmf_core *arm;
Franky Lin1640f282013-04-11 13:28:51 +02001186
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001187 brcmf_dbg(TRACE, "Enter\n");
Franky Lin1640f282013-04-11 13:28:51 +02001188
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001189 chip = container_of(pub, struct brcmf_chip_priv, pub);
Arend van Spriel2da5cb292014-01-29 15:32:24 +01001190 arm = brcmf_chip_get_core(pub, BCMA_CORE_ARM_CR4);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001191 if (arm)
Arend van Sprield380ebc2015-03-11 16:11:29 +01001192 return brcmf_chip_cr4_set_active(chip, rstvec);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001193
Arend van Sprield380ebc2015-03-11 16:11:29 +01001194 return brcmf_chip_cm3_set_active(chip);
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001195}
1196
1197bool brcmf_chip_sr_capable(struct brcmf_chip *pub)
1198{
1199 u32 base, addr, reg, pmu_cc3_mask = ~0;
1200 struct brcmf_chip_priv *chip;
1201
1202 brcmf_dbg(TRACE, "Enter\n");
1203
1204 /* old chips with PMU version less than 17 don't support save restore */
1205 if (pub->pmurev < 17)
1206 return false;
1207
1208 base = brcmf_chip_get_chipcommon(pub)->base;
1209 chip = container_of(pub, struct brcmf_chip_priv, pub);
1210
1211 switch (pub->chip) {
Hante Meuleman5779ae62014-07-12 08:49:34 +02001212 case BRCM_CC_4354_CHIP_ID:
Franky Lina797ca12014-03-15 17:18:17 +01001213 /* explicitly check SR engine enable bit */
1214 pmu_cc3_mask = BIT(2);
1215 /* fall-through */
Hante Meuleman5779ae62014-07-12 08:49:34 +02001216 case BRCM_CC_43241_CHIP_ID:
1217 case BRCM_CC_4335_CHIP_ID:
1218 case BRCM_CC_4339_CHIP_ID:
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001219 /* read PMU chipcontrol register 3 */
1220 addr = CORE_CC_REG(base, chipcontrol_addr);
1221 chip->ops->write32(chip->ctx, addr, 3);
1222 addr = CORE_CC_REG(base, chipcontrol_data);
1223 reg = chip->ops->read32(chip->ctx, addr);
1224 return (reg & pmu_cc3_mask) != 0;
Arend van Spriel25911552015-03-18 13:25:26 +01001225 case BRCM_CC_43430_CHIP_ID:
1226 addr = CORE_CC_REG(base, sr_control1);
1227 reg = chip->ops->read32(chip->ctx, addr);
1228 return reg != 0;
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +01001229 default:
1230 addr = CORE_CC_REG(base, pmucapabilities_ext);
1231 reg = chip->ops->read32(chip->ctx, addr);
1232 if ((reg & PCAPEXT_SR_SUPPORTED_MASK) == 0)
1233 return false;
1234
1235 addr = CORE_CC_REG(base, retention_ctl);
1236 reg = chip->ops->read32(chip->ctx, addr);
1237 return (reg & (PMU_RCTL_MACPHY_DISABLE_MASK |
1238 PMU_RCTL_LOGIC_DISABLE_MASK)) == 0;
1239 }
Franky Lin069eddd2013-04-11 13:28:48 +02001240}