blob: b42e29d1935e303168ed5754b21a26b490b023cf [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->graph.init = nv04_graph_init;
69 engine->graph.takedown = nv04_graph_takedown;
70 engine->graph.fifo_access = nv04_graph_fifo_access;
71 engine->graph.channel = nv04_graph_channel;
72 engine->graph.create_context = nv04_graph_create_context;
73 engine->graph.destroy_context = nv04_graph_destroy_context;
74 engine->graph.load_context = nv04_graph_load_context;
75 engine->graph.unload_context = nv04_graph_unload_context;
76 engine->fifo.channels = 16;
77 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100078 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100079 engine->fifo.disable = nv04_fifo_disable;
80 engine->fifo.enable = nv04_fifo_enable;
81 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010082 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100083 engine->fifo.channel_id = nv04_fifo_channel_id;
84 engine->fifo.create_context = nv04_fifo_create_context;
85 engine->fifo.destroy_context = nv04_fifo_destroy_context;
86 engine->fifo.load_context = nv04_fifo_load_context;
87 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020088 engine->display.early_init = nv04_display_early_init;
89 engine->display.late_takedown = nv04_display_late_takedown;
90 engine->display.create = nv04_display_create;
91 engine->display.init = nv04_display_init;
92 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100093 engine->gpio.init = nouveau_stub_init;
94 engine->gpio.takedown = nouveau_stub_takedown;
95 engine->gpio.get = NULL;
96 engine->gpio.set = NULL;
97 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100098 engine->pm.clock_get = nv04_pm_clock_get;
99 engine->pm.clock_pre = nv04_pm_clock_pre;
100 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000101 engine->crypt.init = nouveau_stub_init;
102 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000103 break;
104 case 0x10:
105 engine->instmem.init = nv04_instmem_init;
106 engine->instmem.takedown = nv04_instmem_takedown;
107 engine->instmem.suspend = nv04_instmem_suspend;
108 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000109 engine->instmem.get = nv04_instmem_get;
110 engine->instmem.put = nv04_instmem_put;
111 engine->instmem.map = nv04_instmem_map;
112 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000113 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114 engine->mc.init = nv04_mc_init;
115 engine->mc.takedown = nv04_mc_takedown;
116 engine->timer.init = nv04_timer_init;
117 engine->timer.read = nv04_timer_read;
118 engine->timer.takedown = nv04_timer_takedown;
119 engine->fb.init = nv10_fb_init;
120 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200121 engine->fb.init_tile_region = nv10_fb_init_tile_region;
122 engine->fb.set_tile_region = nv10_fb_set_tile_region;
123 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->graph.init = nv10_graph_init;
125 engine->graph.takedown = nv10_graph_takedown;
126 engine->graph.channel = nv10_graph_channel;
127 engine->graph.create_context = nv10_graph_create_context;
128 engine->graph.destroy_context = nv10_graph_destroy_context;
129 engine->graph.fifo_access = nv04_graph_fifo_access;
130 engine->graph.load_context = nv10_graph_load_context;
131 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200132 engine->graph.set_tile_region = nv10_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 engine->fifo.channels = 32;
134 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000135 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136 engine->fifo.disable = nv04_fifo_disable;
137 engine->fifo.enable = nv04_fifo_enable;
138 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100139 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140 engine->fifo.channel_id = nv10_fifo_channel_id;
141 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200142 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143 engine->fifo.load_context = nv10_fifo_load_context;
144 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200145 engine->display.early_init = nv04_display_early_init;
146 engine->display.late_takedown = nv04_display_late_takedown;
147 engine->display.create = nv04_display_create;
148 engine->display.init = nv04_display_init;
149 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000150 engine->gpio.init = nouveau_stub_init;
151 engine->gpio.takedown = nouveau_stub_takedown;
152 engine->gpio.get = nv10_gpio_get;
153 engine->gpio.set = nv10_gpio_set;
154 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000155 engine->pm.clock_get = nv04_pm_clock_get;
156 engine->pm.clock_pre = nv04_pm_clock_pre;
157 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000158 engine->crypt.init = nouveau_stub_init;
159 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000160 break;
161 case 0x20:
162 engine->instmem.init = nv04_instmem_init;
163 engine->instmem.takedown = nv04_instmem_takedown;
164 engine->instmem.suspend = nv04_instmem_suspend;
165 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000166 engine->instmem.get = nv04_instmem_get;
167 engine->instmem.put = nv04_instmem_put;
168 engine->instmem.map = nv04_instmem_map;
169 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000170 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000171 engine->mc.init = nv04_mc_init;
172 engine->mc.takedown = nv04_mc_takedown;
173 engine->timer.init = nv04_timer_init;
174 engine->timer.read = nv04_timer_read;
175 engine->timer.takedown = nv04_timer_takedown;
176 engine->fb.init = nv10_fb_init;
177 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200178 engine->fb.init_tile_region = nv10_fb_init_tile_region;
179 engine->fb.set_tile_region = nv10_fb_set_tile_region;
180 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181 engine->graph.init = nv20_graph_init;
182 engine->graph.takedown = nv20_graph_takedown;
183 engine->graph.channel = nv10_graph_channel;
184 engine->graph.create_context = nv20_graph_create_context;
185 engine->graph.destroy_context = nv20_graph_destroy_context;
186 engine->graph.fifo_access = nv04_graph_fifo_access;
187 engine->graph.load_context = nv20_graph_load_context;
188 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200189 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190 engine->fifo.channels = 32;
191 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000192 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193 engine->fifo.disable = nv04_fifo_disable;
194 engine->fifo.enable = nv04_fifo_enable;
195 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100196 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 engine->fifo.channel_id = nv10_fifo_channel_id;
198 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200199 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000200 engine->fifo.load_context = nv10_fifo_load_context;
201 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200202 engine->display.early_init = nv04_display_early_init;
203 engine->display.late_takedown = nv04_display_late_takedown;
204 engine->display.create = nv04_display_create;
205 engine->display.init = nv04_display_init;
206 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000207 engine->gpio.init = nouveau_stub_init;
208 engine->gpio.takedown = nouveau_stub_takedown;
209 engine->gpio.get = nv10_gpio_get;
210 engine->gpio.set = nv10_gpio_set;
211 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000212 engine->pm.clock_get = nv04_pm_clock_get;
213 engine->pm.clock_pre = nv04_pm_clock_pre;
214 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000215 engine->crypt.init = nouveau_stub_init;
216 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217 break;
218 case 0x30:
219 engine->instmem.init = nv04_instmem_init;
220 engine->instmem.takedown = nv04_instmem_takedown;
221 engine->instmem.suspend = nv04_instmem_suspend;
222 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000223 engine->instmem.get = nv04_instmem_get;
224 engine->instmem.put = nv04_instmem_put;
225 engine->instmem.map = nv04_instmem_map;
226 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000227 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228 engine->mc.init = nv04_mc_init;
229 engine->mc.takedown = nv04_mc_takedown;
230 engine->timer.init = nv04_timer_init;
231 engine->timer.read = nv04_timer_read;
232 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200233 engine->fb.init = nv30_fb_init;
234 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200235 engine->fb.init_tile_region = nv30_fb_init_tile_region;
236 engine->fb.set_tile_region = nv10_fb_set_tile_region;
237 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238 engine->graph.init = nv30_graph_init;
239 engine->graph.takedown = nv20_graph_takedown;
240 engine->graph.fifo_access = nv04_graph_fifo_access;
241 engine->graph.channel = nv10_graph_channel;
242 engine->graph.create_context = nv20_graph_create_context;
243 engine->graph.destroy_context = nv20_graph_destroy_context;
244 engine->graph.load_context = nv20_graph_load_context;
245 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200246 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000247 engine->fifo.channels = 32;
248 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000249 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000250 engine->fifo.disable = nv04_fifo_disable;
251 engine->fifo.enable = nv04_fifo_enable;
252 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100253 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000254 engine->fifo.channel_id = nv10_fifo_channel_id;
255 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200256 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 engine->fifo.load_context = nv10_fifo_load_context;
258 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200259 engine->display.early_init = nv04_display_early_init;
260 engine->display.late_takedown = nv04_display_late_takedown;
261 engine->display.create = nv04_display_create;
262 engine->display.init = nv04_display_init;
263 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000264 engine->gpio.init = nouveau_stub_init;
265 engine->gpio.takedown = nouveau_stub_takedown;
266 engine->gpio.get = nv10_gpio_get;
267 engine->gpio.set = nv10_gpio_set;
268 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000269 engine->pm.clock_get = nv04_pm_clock_get;
270 engine->pm.clock_pre = nv04_pm_clock_pre;
271 engine->pm.clock_set = nv04_pm_clock_set;
272 engine->pm.voltage_get = nouveau_voltage_gpio_get;
273 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000274 engine->crypt.init = nouveau_stub_init;
275 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000276 break;
277 case 0x40:
278 case 0x60:
279 engine->instmem.init = nv04_instmem_init;
280 engine->instmem.takedown = nv04_instmem_takedown;
281 engine->instmem.suspend = nv04_instmem_suspend;
282 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000283 engine->instmem.get = nv04_instmem_get;
284 engine->instmem.put = nv04_instmem_put;
285 engine->instmem.map = nv04_instmem_map;
286 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000287 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000288 engine->mc.init = nv40_mc_init;
289 engine->mc.takedown = nv40_mc_takedown;
290 engine->timer.init = nv04_timer_init;
291 engine->timer.read = nv04_timer_read;
292 engine->timer.takedown = nv04_timer_takedown;
293 engine->fb.init = nv40_fb_init;
294 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200295 engine->fb.init_tile_region = nv30_fb_init_tile_region;
296 engine->fb.set_tile_region = nv40_fb_set_tile_region;
297 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298 engine->graph.init = nv40_graph_init;
299 engine->graph.takedown = nv40_graph_takedown;
300 engine->graph.fifo_access = nv04_graph_fifo_access;
301 engine->graph.channel = nv40_graph_channel;
302 engine->graph.create_context = nv40_graph_create_context;
303 engine->graph.destroy_context = nv40_graph_destroy_context;
304 engine->graph.load_context = nv40_graph_load_context;
305 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200306 engine->graph.set_tile_region = nv40_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307 engine->fifo.channels = 32;
308 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000309 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310 engine->fifo.disable = nv04_fifo_disable;
311 engine->fifo.enable = nv04_fifo_enable;
312 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100313 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314 engine->fifo.channel_id = nv10_fifo_channel_id;
315 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200316 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 engine->fifo.load_context = nv40_fifo_load_context;
318 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200319 engine->display.early_init = nv04_display_early_init;
320 engine->display.late_takedown = nv04_display_late_takedown;
321 engine->display.create = nv04_display_create;
322 engine->display.init = nv04_display_init;
323 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000324 engine->gpio.init = nouveau_stub_init;
325 engine->gpio.takedown = nouveau_stub_takedown;
326 engine->gpio.get = nv10_gpio_get;
327 engine->gpio.set = nv10_gpio_set;
328 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000329 engine->pm.clock_get = nv04_pm_clock_get;
330 engine->pm.clock_pre = nv04_pm_clock_pre;
331 engine->pm.clock_set = nv04_pm_clock_set;
332 engine->pm.voltage_get = nouveau_voltage_gpio_get;
333 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200334 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000335 engine->crypt.init = nouveau_stub_init;
336 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000337 break;
338 case 0x50:
339 case 0x80: /* gotta love NVIDIA's consistency.. */
340 case 0x90:
341 case 0xA0:
342 engine->instmem.init = nv50_instmem_init;
343 engine->instmem.takedown = nv50_instmem_takedown;
344 engine->instmem.suspend = nv50_instmem_suspend;
345 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000346 engine->instmem.get = nv50_instmem_get;
347 engine->instmem.put = nv50_instmem_put;
348 engine->instmem.map = nv50_instmem_map;
349 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000350 if (dev_priv->chipset == 0x50)
351 engine->instmem.flush = nv50_instmem_flush;
352 else
353 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000354 engine->mc.init = nv50_mc_init;
355 engine->mc.takedown = nv50_mc_takedown;
356 engine->timer.init = nv04_timer_init;
357 engine->timer.read = nv04_timer_read;
358 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000359 engine->fb.init = nv50_fb_init;
360 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000361 engine->graph.init = nv50_graph_init;
362 engine->graph.takedown = nv50_graph_takedown;
363 engine->graph.fifo_access = nv50_graph_fifo_access;
364 engine->graph.channel = nv50_graph_channel;
365 engine->graph.create_context = nv50_graph_create_context;
366 engine->graph.destroy_context = nv50_graph_destroy_context;
367 engine->graph.load_context = nv50_graph_load_context;
368 engine->graph.unload_context = nv50_graph_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000369 if (dev_priv->chipset != 0x86)
370 engine->graph.tlb_flush = nv50_graph_tlb_flush;
371 else {
372 /* from what i can see nvidia do this on every
373 * pre-NVA3 board except NVAC, but, we've only
374 * ever seen problems on NV86
375 */
376 engine->graph.tlb_flush = nv86_graph_tlb_flush;
377 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000378 engine->fifo.channels = 128;
379 engine->fifo.init = nv50_fifo_init;
380 engine->fifo.takedown = nv50_fifo_takedown;
381 engine->fifo.disable = nv04_fifo_disable;
382 engine->fifo.enable = nv04_fifo_enable;
383 engine->fifo.reassign = nv04_fifo_reassign;
384 engine->fifo.channel_id = nv50_fifo_channel_id;
385 engine->fifo.create_context = nv50_fifo_create_context;
386 engine->fifo.destroy_context = nv50_fifo_destroy_context;
387 engine->fifo.load_context = nv50_fifo_load_context;
388 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000389 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200390 engine->display.early_init = nv50_display_early_init;
391 engine->display.late_takedown = nv50_display_late_takedown;
392 engine->display.create = nv50_display_create;
393 engine->display.init = nv50_display_init;
394 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000395 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000396 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000397 engine->gpio.get = nv50_gpio_get;
398 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000399 engine->gpio.irq_register = nv50_gpio_irq_register;
400 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000401 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000402 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000403 case 0x84:
404 case 0x86:
405 case 0x92:
406 case 0x94:
407 case 0x96:
408 case 0x98:
409 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000410 case 0xaa:
411 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000412 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000413 engine->pm.clock_get = nv50_pm_clock_get;
414 engine->pm.clock_pre = nv50_pm_clock_pre;
415 engine->pm.clock_set = nv50_pm_clock_set;
416 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000417 default:
418 engine->pm.clock_get = nva3_pm_clock_get;
419 engine->pm.clock_pre = nva3_pm_clock_pre;
420 engine->pm.clock_set = nva3_pm_clock_set;
421 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000422 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000423 engine->pm.voltage_get = nouveau_voltage_gpio_get;
424 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200425 if (dev_priv->chipset >= 0x84)
426 engine->pm.temp_get = nv84_temp_get;
427 else
428 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000429 switch (dev_priv->chipset) {
430 case 0x84:
431 case 0x86:
432 case 0x92:
433 case 0x94:
434 case 0x96:
435 case 0xa0:
436 engine->crypt.init = nv84_crypt_init;
437 engine->crypt.takedown = nv84_crypt_fini;
438 engine->crypt.create_context = nv84_crypt_create_context;
439 engine->crypt.destroy_context = nv84_crypt_destroy_context;
440 break;
441 default:
442 engine->crypt.init = nouveau_stub_init;
443 engine->crypt.takedown = nouveau_stub_takedown;
444 break;
445 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000446 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000447 case 0xC0:
448 engine->instmem.init = nvc0_instmem_init;
449 engine->instmem.takedown = nvc0_instmem_takedown;
450 engine->instmem.suspend = nvc0_instmem_suspend;
451 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000452 engine->instmem.get = nvc0_instmem_get;
453 engine->instmem.put = nvc0_instmem_put;
454 engine->instmem.map = nvc0_instmem_map;
455 engine->instmem.unmap = nvc0_instmem_unmap;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000456 engine->instmem.flush = nvc0_instmem_flush;
457 engine->mc.init = nv50_mc_init;
458 engine->mc.takedown = nv50_mc_takedown;
459 engine->timer.init = nv04_timer_init;
460 engine->timer.read = nv04_timer_read;
461 engine->timer.takedown = nv04_timer_takedown;
462 engine->fb.init = nvc0_fb_init;
463 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000464 engine->graph.init = nvc0_graph_init;
465 engine->graph.takedown = nvc0_graph_takedown;
466 engine->graph.fifo_access = nvc0_graph_fifo_access;
467 engine->graph.channel = nvc0_graph_channel;
468 engine->graph.create_context = nvc0_graph_create_context;
469 engine->graph.destroy_context = nvc0_graph_destroy_context;
470 engine->graph.load_context = nvc0_graph_load_context;
471 engine->graph.unload_context = nvc0_graph_unload_context;
472 engine->fifo.channels = 128;
473 engine->fifo.init = nvc0_fifo_init;
474 engine->fifo.takedown = nvc0_fifo_takedown;
475 engine->fifo.disable = nvc0_fifo_disable;
476 engine->fifo.enable = nvc0_fifo_enable;
477 engine->fifo.reassign = nvc0_fifo_reassign;
478 engine->fifo.channel_id = nvc0_fifo_channel_id;
479 engine->fifo.create_context = nvc0_fifo_create_context;
480 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
481 engine->fifo.load_context = nvc0_fifo_load_context;
482 engine->fifo.unload_context = nvc0_fifo_unload_context;
483 engine->display.early_init = nv50_display_early_init;
484 engine->display.late_takedown = nv50_display_late_takedown;
485 engine->display.create = nv50_display_create;
486 engine->display.init = nv50_display_init;
487 engine->display.destroy = nv50_display_destroy;
488 engine->gpio.init = nv50_gpio_init;
489 engine->gpio.takedown = nouveau_stub_takedown;
490 engine->gpio.get = nv50_gpio_get;
491 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000492 engine->gpio.irq_register = nv50_gpio_irq_register;
493 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000494 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000495 engine->crypt.init = nouveau_stub_init;
496 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000497 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000498 default:
499 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
500 return 1;
501 }
502
503 return 0;
504}
505
506static unsigned int
507nouveau_vga_set_decode(void *priv, bool state)
508{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000509 struct drm_device *dev = priv;
510 struct drm_nouveau_private *dev_priv = dev->dev_private;
511
512 if (dev_priv->chipset >= 0x40)
513 nv_wr32(dev, 0x88054, state);
514 else
515 nv_wr32(dev, 0x1854, state);
516
Ben Skeggs6ee73862009-12-11 19:24:15 +1000517 if (state)
518 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
519 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
520 else
521 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
522}
523
Ben Skeggs0735f622009-12-16 14:28:55 +1000524static int
525nouveau_card_init_channel(struct drm_device *dev)
526{
527 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000528 struct nouveau_gpuobj *gpuobj = NULL;
Ben Skeggs0735f622009-12-16 14:28:55 +1000529 int ret;
530
531 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000532 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000533 if (ret)
534 return ret;
535
Ben Skeggs0735f622009-12-16 14:28:55 +1000536 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000537 0, dev_priv->vram_size,
Ben Skeggs0735f622009-12-16 14:28:55 +1000538 NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
539 &gpuobj);
540 if (ret)
541 goto out_err;
542
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000543 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
544 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000545 if (ret)
546 goto out_err;
547
Ben Skeggs0735f622009-12-16 14:28:55 +1000548 ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
549 dev_priv->gart_info.aper_size,
550 NV_DMA_ACCESS_RW, &gpuobj, NULL);
551 if (ret)
552 goto out_err;
553
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000554 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
555 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000556 if (ret)
557 goto out_err;
558
Ben Skeggscff5c132010-10-06 16:16:59 +1000559 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000560 return 0;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000561
Ben Skeggs0735f622009-12-16 14:28:55 +1000562out_err:
Ben Skeggscff5c132010-10-06 16:16:59 +1000563 nouveau_channel_put(&dev_priv->channel);
Ben Skeggs0735f622009-12-16 14:28:55 +1000564 return ret;
565}
566
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000567static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
568 enum vga_switcheroo_state state)
569{
Dave Airliefbf81762010-06-01 09:09:06 +1000570 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000571 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
572 if (state == VGA_SWITCHEROO_ON) {
573 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
574 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000575 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000576 } else {
577 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000578 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000579 nouveau_pci_suspend(pdev, pmm);
580 }
581}
582
583static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
584{
585 struct drm_device *dev = pci_get_drvdata(pdev);
586 bool can_switch;
587
588 spin_lock(&dev->count_lock);
589 can_switch = (dev->open_count == 0);
590 spin_unlock(&dev->count_lock);
591 return can_switch;
592}
593
Ben Skeggs6ee73862009-12-11 19:24:15 +1000594int
595nouveau_card_init(struct drm_device *dev)
596{
597 struct drm_nouveau_private *dev_priv = dev->dev_private;
598 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000599 int ret;
600
Ben Skeggs6ee73862009-12-11 19:24:15 +1000601 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000602 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
603 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000604
605 /* Initialise internal driver API hooks */
606 ret = nouveau_init_engine_ptrs(dev);
607 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000608 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000609 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000610 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200611 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100612 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000613
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200614 /* Make the CRTCs and I2C buses accessible */
615 ret = engine->display.early_init(dev);
616 if (ret)
617 goto out;
618
Ben Skeggs6ee73862009-12-11 19:24:15 +1000619 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000620 ret = nouveau_bios_init(dev);
621 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200622 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000623
Ben Skeggs330c5982010-09-16 15:39:49 +1000624 nouveau_pm_init(dev);
625
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000626 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000627 if (ret)
628 goto out_bios;
629
Ben Skeggs6ee73862009-12-11 19:24:15 +1000630 ret = nouveau_gpuobj_init(dev);
631 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000632 goto out_vram;
633
634 ret = engine->instmem.init(dev);
635 if (ret)
636 goto out_gpuobj;
637
638 ret = nouveau_mem_gart_init(dev);
639 if (ret)
640 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641
642 /* PMC */
643 ret = engine->mc.init(dev);
644 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000645 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000646
Ben Skeggsee2e0132010-07-26 09:28:25 +1000647 /* PGPIO */
648 ret = engine->gpio.init(dev);
649 if (ret)
650 goto out_mc;
651
Ben Skeggs6ee73862009-12-11 19:24:15 +1000652 /* PTIMER */
653 ret = engine->timer.init(dev);
654 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000655 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000656
657 /* PFB */
658 ret = engine->fb.init(dev);
659 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000660 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000661
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000662 if (nouveau_noaccel)
663 engine->graph.accel_blocked = true;
664 else {
665 /* PGRAPH */
666 ret = engine->graph.init(dev);
667 if (ret)
668 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000669
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000670 /* PCRYPT */
671 ret = engine->crypt.init(dev);
672 if (ret)
673 goto out_graph;
674
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000675 /* PFIFO */
676 ret = engine->fifo.init(dev);
677 if (ret)
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000678 goto out_crypt;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000679 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000680
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200681 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000682 if (ret)
683 goto out_fifo;
684
Francisco Jerez042206c2010-10-21 18:19:29 +0200685 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
686 if (ret)
687 goto out_vblank;
688
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000689 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000690 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200691 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000692
693 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
694
Ben Skeggs0735f622009-12-16 14:28:55 +1000695 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200696 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000697 if (ret)
698 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200699
700 ret = nouveau_card_init_channel(dev);
701 if (ret)
702 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000703 }
704
Ben Skeggs6ee73862009-12-11 19:24:15 +1000705 ret = nouveau_backlight_init(dev);
706 if (ret)
707 NV_ERROR(dev, "Error %d registering backlight\n", ret);
708
Ben Skeggscd0b0722010-06-01 15:56:22 +1000709 nouveau_fbcon_init(dev);
710 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000711 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000712
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200713out_fence:
714 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000715out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000716 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200717out_vblank:
718 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200719 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000720out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000721 if (!nouveau_noaccel)
722 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000723out_crypt:
724 if (!nouveau_noaccel)
725 engine->crypt.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000726out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000727 if (!nouveau_noaccel)
728 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000729out_fb:
730 engine->fb.takedown(dev);
731out_timer:
732 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000733out_gpio:
734 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000735out_mc:
736 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000737out_gart:
738 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000739out_instmem:
740 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000741out_gpuobj:
742 nouveau_gpuobj_takedown(dev);
743out_vram:
744 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000745out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000746 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000747 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200748out_display_early:
749 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000750out:
751 vga_client_register(dev->pdev, NULL, NULL, NULL);
752 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000753}
754
755static void nouveau_card_takedown(struct drm_device *dev)
756{
757 struct drm_nouveau_private *dev_priv = dev->dev_private;
758 struct nouveau_engine *engine = &dev_priv->engine;
759
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000760 nouveau_backlight_exit(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000761
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200762 if (!engine->graph.accel_blocked) {
763 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200764 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000765 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000766
767 if (!nouveau_noaccel) {
768 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000769 engine->crypt.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000770 engine->graph.takedown(dev);
771 }
772 engine->fb.takedown(dev);
773 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000774 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000775 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200776 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000777
778 mutex_lock(&dev->struct_mutex);
779 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
780 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
781 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000782 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000783
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000784 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000785 nouveau_gpuobj_takedown(dev);
786 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000787
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000788 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200789 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000790
Ben Skeggs330c5982010-09-16 15:39:49 +1000791 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000792 nouveau_bios_takedown(dev);
793
794 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000795}
796
797/* here a client dies, release the stuff that was allocated for its
798 * file_priv */
799void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
800{
801 nouveau_channel_cleanup(dev, file_priv);
802}
803
804/* first module load, setup the mmio/fb mapping */
805/* KMS: we need mmio at load time, not when the first drm client opens. */
806int nouveau_firstopen(struct drm_device *dev)
807{
808 return 0;
809}
810
811/* if we have an OF card, copy vbios to RAMIN */
812static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
813{
814#if defined(__powerpc__)
815 int size, i;
816 const uint32_t *bios;
817 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
818 if (!dn) {
819 NV_INFO(dev, "Unable to get the OF node\n");
820 return;
821 }
822
823 bios = of_get_property(dn, "NVDA,BMP", &size);
824 if (bios) {
825 for (i = 0; i < size; i += 4)
826 nv_wi32(dev, i, bios[i/4]);
827 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
828 } else {
829 NV_INFO(dev, "Unable to get the OF bios\n");
830 }
831#endif
832}
833
Marcin Slusarz06415c52010-05-16 17:29:56 +0200834static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
835{
836 struct pci_dev *pdev = dev->pdev;
837 struct apertures_struct *aper = alloc_apertures(3);
838 if (!aper)
839 return NULL;
840
841 aper->ranges[0].base = pci_resource_start(pdev, 1);
842 aper->ranges[0].size = pci_resource_len(pdev, 1);
843 aper->count = 1;
844
845 if (pci_resource_len(pdev, 2)) {
846 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
847 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
848 aper->count++;
849 }
850
851 if (pci_resource_len(pdev, 3)) {
852 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
853 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
854 aper->count++;
855 }
856
857 return aper;
858}
859
860static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
861{
862 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200863 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200864 dev_priv->apertures = nouveau_get_apertures(dev);
865 if (!dev_priv->apertures)
866 return -ENOMEM;
867
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200868#ifdef CONFIG_X86
869 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
870#endif
871
872 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200873 return 0;
874}
875
Ben Skeggs6ee73862009-12-11 19:24:15 +1000876int nouveau_load(struct drm_device *dev, unsigned long flags)
877{
878 struct drm_nouveau_private *dev_priv;
879 uint32_t reg0;
880 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000881 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000882
883 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200884 if (!dev_priv) {
885 ret = -ENOMEM;
886 goto err_out;
887 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000888 dev->dev_private = dev_priv;
889 dev_priv->dev = dev;
890
891 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000892
893 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
894 dev->pci_vendor, dev->pci_device, dev->pdev->class);
895
Ben Skeggs6ee73862009-12-11 19:24:15 +1000896 dev_priv->wq = create_workqueue("nouveau");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200897 if (!dev_priv->wq) {
898 ret = -EINVAL;
899 goto err_priv;
900 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000901
902 /* resource 0 is mmio regs */
903 /* resource 1 is linear FB */
904 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
905 /* resource 6 is bios */
906
907 /* map the mmio regs */
908 mmio_start_offs = pci_resource_start(dev->pdev, 0);
909 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
910 if (!dev_priv->mmio) {
911 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
912 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200913 ret = -EINVAL;
914 goto err_wq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000915 }
916 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
917 (unsigned long long)mmio_start_offs);
918
919#ifdef __BIG_ENDIAN
920 /* Put the card in BE mode if it's not */
921 if (nv_rd32(dev, NV03_PMC_BOOT_1))
922 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
923
924 DRM_MEMORYBARRIER();
925#endif
926
927 /* Time to determine the card architecture */
928 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
929
930 /* We're dealing with >=NV10 */
931 if ((reg0 & 0x0f000000) > 0) {
932 /* Bit 27-20 contain the architecture in hex */
933 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
934 /* NV04 or NV05 */
935 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000936 if (reg0 & 0x00f00000)
937 dev_priv->chipset = 0x05;
938 else
939 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000940 } else
941 dev_priv->chipset = 0xff;
942
943 switch (dev_priv->chipset & 0xf0) {
944 case 0x00:
945 case 0x10:
946 case 0x20:
947 case 0x30:
948 dev_priv->card_type = dev_priv->chipset & 0xf0;
949 break;
950 case 0x40:
951 case 0x60:
952 dev_priv->card_type = NV_40;
953 break;
954 case 0x50:
955 case 0x80:
956 case 0x90:
957 case 0xa0:
958 dev_priv->card_type = NV_50;
959 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000960 case 0xc0:
961 dev_priv->card_type = NV_C0;
962 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000963 default:
964 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200965 ret = -EINVAL;
966 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000967 }
968
969 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
970 dev_priv->card_type, reg0);
971
Ben Skeggscd0b0722010-06-01 15:56:22 +1000972 ret = nouveau_remove_conflicting_drivers(dev);
973 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200974 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200975
Ben Skeggs6d696302010-06-02 10:16:24 +1000976 /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000977 if (dev_priv->card_type >= NV_40) {
978 int ramin_bar = 2;
979 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
980 ramin_bar = 3;
981
982 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000983 dev_priv->ramin =
984 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000985 dev_priv->ramin_size);
986 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000987 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200988 ret = -ENOMEM;
989 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000990 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000991 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000992 dev_priv->ramin_size = 1 * 1024 * 1024;
993 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000994 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000995 if (!dev_priv->ramin) {
996 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200997 ret = -ENOMEM;
998 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000999 }
1000 }
1001
1002 nouveau_OF_copy_vbios_to_ramin(dev);
1003
1004 /* Special flags */
1005 if (dev->pci_device == 0x01a0)
1006 dev_priv->flags |= NV_NFORCE;
1007 else if (dev->pci_device == 0x01f0)
1008 dev_priv->flags |= NV_NFORCE2;
1009
1010 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001011 ret = nouveau_card_init(dev);
1012 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001013 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001014
1015 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001016
1017err_ramin:
1018 iounmap(dev_priv->ramin);
1019err_mmio:
1020 iounmap(dev_priv->mmio);
1021err_wq:
1022 destroy_workqueue(dev_priv->wq);
1023err_priv:
1024 kfree(dev_priv);
1025 dev->dev_private = NULL;
1026err_out:
1027 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001028}
1029
Ben Skeggs6ee73862009-12-11 19:24:15 +10001030void nouveau_lastclose(struct drm_device *dev)
1031{
Ben Skeggs6ee73862009-12-11 19:24:15 +10001032}
1033
1034int nouveau_unload(struct drm_device *dev)
1035{
1036 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001037 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001038
Ben Skeggscd0b0722010-06-01 15:56:22 +10001039 drm_kms_helper_poll_fini(dev);
1040 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001041 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001042 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001043
1044 iounmap(dev_priv->mmio);
1045 iounmap(dev_priv->ramin);
1046
1047 kfree(dev_priv);
1048 dev->dev_private = NULL;
1049 return 0;
1050}
1051
Ben Skeggs6ee73862009-12-11 19:24:15 +10001052int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv)
1054{
1055 struct drm_nouveau_private *dev_priv = dev->dev_private;
1056 struct drm_nouveau_getparam *getparam = data;
1057
Ben Skeggs6ee73862009-12-11 19:24:15 +10001058 switch (getparam->param) {
1059 case NOUVEAU_GETPARAM_CHIPSET_ID:
1060 getparam->value = dev_priv->chipset;
1061 break;
1062 case NOUVEAU_GETPARAM_PCI_VENDOR:
1063 getparam->value = dev->pci_vendor;
1064 break;
1065 case NOUVEAU_GETPARAM_PCI_DEVICE:
1066 getparam->value = dev->pci_device;
1067 break;
1068 case NOUVEAU_GETPARAM_BUS_TYPE:
1069 if (drm_device_is_agp(dev))
1070 getparam->value = NV_AGP;
1071 else if (drm_device_is_pcie(dev))
1072 getparam->value = NV_PCIE;
1073 else
1074 getparam->value = NV_PCI;
1075 break;
1076 case NOUVEAU_GETPARAM_FB_PHYSICAL:
1077 getparam->value = dev_priv->fb_phys;
1078 break;
1079 case NOUVEAU_GETPARAM_AGP_PHYSICAL:
1080 getparam->value = dev_priv->gart_info.aper_base;
1081 break;
1082 case NOUVEAU_GETPARAM_PCI_PHYSICAL:
1083 if (dev->sg) {
1084 getparam->value = (unsigned long)dev->sg->virtual;
1085 } else {
1086 NV_ERROR(dev, "Requested PCIGART address, "
1087 "while no PCIGART was created\n");
1088 return -EINVAL;
1089 }
1090 break;
1091 case NOUVEAU_GETPARAM_FB_SIZE:
1092 getparam->value = dev_priv->fb_available_size;
1093 break;
1094 case NOUVEAU_GETPARAM_AGP_SIZE:
1095 getparam->value = dev_priv->gart_info.aper_size;
1096 break;
1097 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
1098 getparam->value = dev_priv->vm_vram_base;
1099 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001100 case NOUVEAU_GETPARAM_PTIMER_TIME:
1101 getparam->value = dev_priv->engine.timer.read(dev);
1102 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001103 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1104 getparam->value = 1;
1105 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001106 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
1107 getparam->value = (dev_priv->card_type < NV_50);
1108 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001109 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1110 /* NV40 and NV50 versions are quite different, but register
1111 * address is the same. User is supposed to know the card
1112 * family anyway... */
1113 if (dev_priv->chipset >= 0x40) {
1114 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1115 break;
1116 }
1117 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001118 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001119 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001120 return -EINVAL;
1121 }
1122
1123 return 0;
1124}
1125
1126int
1127nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1128 struct drm_file *file_priv)
1129{
1130 struct drm_nouveau_setparam *setparam = data;
1131
Ben Skeggs6ee73862009-12-11 19:24:15 +10001132 switch (setparam->param) {
1133 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001134 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001135 return -EINVAL;
1136 }
1137
1138 return 0;
1139}
1140
1141/* Wait until (value(reg) & mask) == val, up until timeout has hit */
1142bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
1143 uint32_t reg, uint32_t mask, uint32_t val)
1144{
1145 struct drm_nouveau_private *dev_priv = dev->dev_private;
1146 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1147 uint64_t start = ptimer->read(dev);
1148
1149 do {
1150 if ((nv_rd32(dev, reg) & mask) == val)
1151 return true;
1152 } while (ptimer->read(dev) - start < timeout);
1153
1154 return false;
1155}
1156
1157/* Waits for PGRAPH to go completely idle */
1158bool nouveau_wait_for_idle(struct drm_device *dev)
1159{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001160 struct drm_nouveau_private *dev_priv = dev->dev_private;
1161 uint32_t mask = ~0;
1162
1163 if (dev_priv->card_type == NV_40)
1164 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1165
1166 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001167 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1168 nv_rd32(dev, NV04_PGRAPH_STATUS));
1169 return false;
1170 }
1171
1172 return true;
1173}
1174