blob: c594b11a89f0640db608e2cc1b0d6dad91d4408d [file] [log] [blame]
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001/* QLogic qedr NIC Driver
2 * Copyright (c) 2015-2016 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32#include <linux/module.h>
33#include <rdma/ib_verbs.h>
34#include <rdma/ib_addr.h>
Ram Amraniac1b36e2016-10-10 13:15:32 +030035#include <rdma/ib_user_verbs.h>
Kalderon, Michale6a38c52017-07-26 14:41:52 +030036#include <rdma/iw_cm.h>
37#include <rdma/ib_mad.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030038#include <linux/netdevice.h>
39#include <linux/iommu.h>
Joerg Roedel461a6942017-04-26 15:46:20 +020040#include <linux/pci.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030041#include <net/addrconf.h>
Kalderon, Michalde0089e2017-07-26 14:41:55 +030042#include <linux/idr.h>
Michal Kalderonb262a062017-06-20 16:00:03 +030043
Ram Amraniec72fce2016-10-10 13:15:31 +030044#include <linux/qed/qed_chain.h>
45#include <linux/qed/qed_if.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030046#include "qedr.h"
Ram Amraniac1b36e2016-10-10 13:15:32 +030047#include "verbs.h"
48#include <rdma/qedr-abi.h>
Kalderon, Michalde0089e2017-07-26 14:41:55 +030049#include "qedr_iw_cm.h"
Ram Amrani2e0cbc42016-10-10 13:15:30 +030050
51MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
52MODULE_AUTHOR("QLogic Corporation");
53MODULE_LICENSE("Dual BSD/GPL");
54MODULE_VERSION(QEDR_MODULE_VERSION);
55
Ram Amranicecbcdd2016-10-10 13:15:34 +030056#define QEDR_WQ_MULTIPLIER_DFT (3)
57
Ram Amrani2e0cbc42016-10-10 13:15:30 +030058void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
59 enum ib_event_type type)
60{
61 struct ib_event ibev;
62
63 ibev.device = &dev->ibdev;
64 ibev.element.port_num = port_num;
65 ibev.event = type;
66
67 ib_dispatch_event(&ibev);
68}
69
70static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
71 u8 port_num)
72{
73 return IB_LINK_LAYER_ETHERNET;
74}
75
Ram Amraniec72fce2016-10-10 13:15:31 +030076static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
77 size_t str_len)
78{
79 struct qedr_dev *qedr = get_qedr_dev(ibdev);
80 u32 fw_ver = (u32)qedr->attr.fw_ver;
81
82 snprintf(str, str_len, "%d. %d. %d. %d",
83 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
84 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
85}
86
Ram Amrani993d1b52016-10-10 13:15:39 +030087static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
88{
89 struct qedr_dev *qdev;
90
91 qdev = get_qedr_dev(dev);
92 dev_hold(qdev->ndev);
93
94 /* The HW vendor's device driver must guarantee
95 * that this function returns NULL before the net device reaches
96 * NETDEV_UNREGISTER_FINAL state.
97 */
98 return qdev->ndev;
99}
100
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300101int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
102 struct ib_port_immutable *immutable)
103{
104 struct ib_port_attr attr;
105 int err;
106
107 err = qedr_query_port(ibdev, port_num, &attr);
108 if (err)
109 return err;
110
111 immutable->pkey_tbl_len = attr.pkey_tbl_len;
112 immutable->gid_tbl_len = attr.gid_tbl_len;
113 immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
114 RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
115 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
116
117 return 0;
118}
119
120int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
121 struct ib_port_immutable *immutable)
122{
123 struct ib_port_attr attr;
124 int err;
125
126 err = qedr_query_port(ibdev, port_num, &attr);
127 if (err)
128 return err;
129
130 immutable->pkey_tbl_len = 1;
131 immutable->gid_tbl_len = 1;
132 immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
133 immutable->max_mad_size = 0;
134
135 return 0;
136}
137
138int qedr_iw_register_device(struct qedr_dev *dev)
139{
140 dev->ibdev.node_type = RDMA_NODE_RNIC;
141 dev->ibdev.query_gid = qedr_iw_query_gid;
142
143 dev->ibdev.get_port_immutable = qedr_iw_port_immutable;
144
145 dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
146 if (!dev->ibdev.iwcm)
147 return -ENOMEM;
Kalderon, Michale411e052017-07-26 14:41:56 +0300148
149 dev->ibdev.iwcm->connect = qedr_iw_connect;
150 dev->ibdev.iwcm->accept = qedr_iw_accept;
151 dev->ibdev.iwcm->reject = qedr_iw_reject;
152 dev->ibdev.iwcm->create_listen = qedr_iw_create_listen;
153 dev->ibdev.iwcm->destroy_listen = qedr_iw_destroy_listen;
Kalderon, Michalde0089e2017-07-26 14:41:55 +0300154 dev->ibdev.iwcm->add_ref = qedr_iw_qp_add_ref;
155 dev->ibdev.iwcm->rem_ref = qedr_iw_qp_rem_ref;
156 dev->ibdev.iwcm->get_qp = qedr_iw_get_qp;
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300157
158 memcpy(dev->ibdev.iwcm->ifname,
159 dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
160
161 return 0;
162}
163
164void qedr_roce_register_device(struct qedr_dev *dev)
165{
166 dev->ibdev.node_type = RDMA_NODE_IB_CA;
167 dev->ibdev.query_gid = qedr_query_gid;
168
169 dev->ibdev.add_gid = qedr_add_gid;
170 dev->ibdev.del_gid = qedr_del_gid;
171
172 dev->ibdev.get_port_immutable = qedr_roce_port_immutable;
173}
174
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300175static int qedr_register_device(struct qedr_dev *dev)
176{
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300177 int rc;
178
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300179 strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
180
Ram Amrani993d1b52016-10-10 13:15:39 +0300181 dev->ibdev.node_guid = dev->attr.node_guid;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300182 memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
183 dev->ibdev.owner = THIS_MODULE;
Ram Amraniac1b36e2016-10-10 13:15:32 +0300184 dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
185
186 dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
187 QEDR_UVERBS(QUERY_DEVICE) |
Ram Amrania7efd772016-10-10 13:15:33 +0300188 QEDR_UVERBS(QUERY_PORT) |
189 QEDR_UVERBS(ALLOC_PD) |
190 QEDR_UVERBS(DEALLOC_PD) |
191 QEDR_UVERBS(CREATE_COMP_CHANNEL) |
192 QEDR_UVERBS(CREATE_CQ) |
193 QEDR_UVERBS(RESIZE_CQ) |
194 QEDR_UVERBS(DESTROY_CQ) |
Ram Amranicecbcdd2016-10-10 13:15:34 +0300195 QEDR_UVERBS(REQ_NOTIFY_CQ) |
196 QEDR_UVERBS(CREATE_QP) |
197 QEDR_UVERBS(MODIFY_QP) |
198 QEDR_UVERBS(QUERY_QP) |
Ram Amranie0290cc2016-10-10 13:15:35 +0300199 QEDR_UVERBS(DESTROY_QP) |
200 QEDR_UVERBS(REG_MR) |
Ram Amraniafa0e132016-10-10 13:15:36 +0300201 QEDR_UVERBS(DEREG_MR) |
202 QEDR_UVERBS(POLL_CQ) |
203 QEDR_UVERBS(POST_SEND) |
204 QEDR_UVERBS(POST_RECV);
Ram Amraniac1b36e2016-10-10 13:15:32 +0300205
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300206 if (IS_IWARP(dev)) {
207 rc = qedr_iw_register_device(dev);
208 if (rc)
209 return rc;
210 } else {
211 qedr_roce_register_device(dev);
212 }
213
Ram Amraniac1b36e2016-10-10 13:15:32 +0300214 dev->ibdev.phys_port_cnt = 1;
215 dev->ibdev.num_comp_vectors = dev->num_cnq;
Ram Amraniac1b36e2016-10-10 13:15:32 +0300216
217 dev->ibdev.query_device = qedr_query_device;
218 dev->ibdev.query_port = qedr_query_port;
219 dev->ibdev.modify_port = qedr_modify_port;
220
Ram Amraniac1b36e2016-10-10 13:15:32 +0300221 dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
222 dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
223 dev->ibdev.mmap = qedr_mmap;
224
Ram Amrania7efd772016-10-10 13:15:33 +0300225 dev->ibdev.alloc_pd = qedr_alloc_pd;
226 dev->ibdev.dealloc_pd = qedr_dealloc_pd;
227
228 dev->ibdev.create_cq = qedr_create_cq;
229 dev->ibdev.destroy_cq = qedr_destroy_cq;
230 dev->ibdev.resize_cq = qedr_resize_cq;
231 dev->ibdev.req_notify_cq = qedr_arm_cq;
232
Ram Amranicecbcdd2016-10-10 13:15:34 +0300233 dev->ibdev.create_qp = qedr_create_qp;
234 dev->ibdev.modify_qp = qedr_modify_qp;
235 dev->ibdev.query_qp = qedr_query_qp;
236 dev->ibdev.destroy_qp = qedr_destroy_qp;
237
Ram Amrania7efd772016-10-10 13:15:33 +0300238 dev->ibdev.query_pkey = qedr_query_pkey;
239
Ram Amrani04886772016-10-10 13:15:38 +0300240 dev->ibdev.create_ah = qedr_create_ah;
241 dev->ibdev.destroy_ah = qedr_destroy_ah;
242
Ram Amranie0290cc2016-10-10 13:15:35 +0300243 dev->ibdev.get_dma_mr = qedr_get_dma_mr;
244 dev->ibdev.dereg_mr = qedr_dereg_mr;
245 dev->ibdev.reg_user_mr = qedr_reg_user_mr;
246 dev->ibdev.alloc_mr = qedr_alloc_mr;
247 dev->ibdev.map_mr_sg = qedr_map_mr_sg;
248
Ram Amraniafa0e132016-10-10 13:15:36 +0300249 dev->ibdev.poll_cq = qedr_poll_cq;
250 dev->ibdev.post_send = qedr_post_send;
251 dev->ibdev.post_recv = qedr_post_recv;
252
Ram Amrani993d1b52016-10-10 13:15:39 +0300253 dev->ibdev.process_mad = qedr_process_mad;
Kalderon, Michale6a38c52017-07-26 14:41:52 +0300254
Ram Amrani993d1b52016-10-10 13:15:39 +0300255 dev->ibdev.get_netdev = qedr_get_netdev;
256
Bart Van Assche69117102017-01-20 13:04:25 -0800257 dev->ibdev.dev.parent = &dev->pdev->dev;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300258
259 dev->ibdev.get_link_layer = qedr_link_layer;
Ram Amraniec72fce2016-10-10 13:15:31 +0300260 dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300261
Ram Amrani993d1b52016-10-10 13:15:39 +0300262 return ib_register_device(&dev->ibdev, NULL);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300263}
264
Ram Amraniec72fce2016-10-10 13:15:31 +0300265/* This function allocates fast-path status block memory */
266static int qedr_alloc_mem_sb(struct qedr_dev *dev,
267 struct qed_sb_info *sb_info, u16 sb_id)
268{
269 struct status_block *sb_virt;
270 dma_addr_t sb_phys;
271 int rc;
272
273 sb_virt = dma_alloc_coherent(&dev->pdev->dev,
274 sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
275 if (!sb_virt)
276 return -ENOMEM;
277
278 rc = dev->ops->common->sb_init(dev->cdev, sb_info,
279 sb_virt, sb_phys, sb_id,
280 QED_SB_TYPE_CNQ);
281 if (rc) {
282 pr_err("Status block initialization failed\n");
283 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
284 sb_virt, sb_phys);
285 return rc;
286 }
287
288 return 0;
289}
290
291static void qedr_free_mem_sb(struct qedr_dev *dev,
292 struct qed_sb_info *sb_info, int sb_id)
293{
294 if (sb_info->sb_virt) {
295 dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
296 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
297 (void *)sb_info->sb_virt, sb_info->sb_phys);
298 }
299}
300
301static void qedr_free_resources(struct qedr_dev *dev)
302{
303 int i;
304
Kalderon, Michale411e052017-07-26 14:41:56 +0300305 if (IS_IWARP(dev))
306 destroy_workqueue(dev->iwarp_wq);
307
Ram Amraniec72fce2016-10-10 13:15:31 +0300308 for (i = 0; i < dev->num_cnq; i++) {
309 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
310 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
311 }
312
313 kfree(dev->cnq_array);
314 kfree(dev->sb_array);
315 kfree(dev->sgid_tbl);
316}
317
318static int qedr_alloc_resources(struct qedr_dev *dev)
319{
320 struct qedr_cnq *cnq;
321 __le16 *cons_pi;
322 u16 n_entries;
323 int i, rc;
324
325 dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
326 QEDR_MAX_SGID, GFP_KERNEL);
327 if (!dev->sgid_tbl)
328 return -ENOMEM;
329
330 spin_lock_init(&dev->sgid_lock);
331
Kalderon, Michalde0089e2017-07-26 14:41:55 +0300332 if (IS_IWARP(dev)) {
333 spin_lock_init(&dev->idr_lock);
334 idr_init(&dev->qpidr);
Kalderon, Michale411e052017-07-26 14:41:56 +0300335 dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
Kalderon, Michalde0089e2017-07-26 14:41:55 +0300336 }
337
Ram Amraniec72fce2016-10-10 13:15:31 +0300338 /* Allocate Status blocks for CNQ */
339 dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
340 GFP_KERNEL);
341 if (!dev->sb_array) {
342 rc = -ENOMEM;
343 goto err1;
344 }
345
346 dev->cnq_array = kcalloc(dev->num_cnq,
347 sizeof(*dev->cnq_array), GFP_KERNEL);
348 if (!dev->cnq_array) {
349 rc = -ENOMEM;
350 goto err2;
351 }
352
353 dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
354
355 /* Allocate CNQ PBLs */
356 n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
357 for (i = 0; i < dev->num_cnq; i++) {
358 cnq = &dev->cnq_array[i];
359
360 rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
361 dev->sb_start + i);
362 if (rc)
363 goto err3;
364
365 rc = dev->ops->common->chain_alloc(dev->cdev,
366 QED_CHAIN_USE_TO_CONSUME,
367 QED_CHAIN_MODE_PBL,
368 QED_CHAIN_CNT_TYPE_U16,
369 n_entries,
370 sizeof(struct regpair *),
Mintz, Yuval1a4a6972017-06-20 16:00:00 +0300371 &cnq->pbl, NULL);
Ram Amraniec72fce2016-10-10 13:15:31 +0300372 if (rc)
373 goto err4;
374
375 cnq->dev = dev;
376 cnq->sb = &dev->sb_array[i];
377 cons_pi = dev->sb_array[i].sb_virt->pi_array;
378 cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
379 cnq->index = i;
380 sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
381
382 DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
383 i, qed_chain_get_cons_idx(&cnq->pbl));
384 }
385
386 return 0;
387err4:
388 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
389err3:
390 for (--i; i >= 0; i--) {
391 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
392 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
393 }
394 kfree(dev->cnq_array);
395err2:
396 kfree(dev->sb_array);
397err1:
398 kfree(dev->sgid_tbl);
399 return rc;
400}
401
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300402/* QEDR sysfs interface */
403static ssize_t show_rev(struct device *device, struct device_attribute *attr,
404 char *buf)
405{
406 struct qedr_dev *dev = dev_get_drvdata(device);
407
408 return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
409}
410
411static ssize_t show_hca_type(struct device *device,
412 struct device_attribute *attr, char *buf)
413{
414 return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
415}
416
417static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
418static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
419
420static struct device_attribute *qedr_attributes[] = {
421 &dev_attr_hw_rev,
422 &dev_attr_hca_type
423};
424
425static void qedr_remove_sysfiles(struct qedr_dev *dev)
426{
427 int i;
428
429 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
430 device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
431}
432
433static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
434{
435 struct pci_dev *bridge;
Amrani, Ramf92faab2017-04-27 13:35:32 +0300436 u32 ctl2, cap2;
437 u16 flags;
438 int rc;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300439
440 bridge = pdev->bus->self;
441 if (!bridge)
Amrani, Ramf92faab2017-04-27 13:35:32 +0300442 goto disable;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300443
Amrani, Ramf92faab2017-04-27 13:35:32 +0300444 /* Check atomic routing support all the way to root complex */
445 while (bridge->bus->parent) {
446 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
447 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
448 goto disable;
449
450 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
451 if (rc)
452 goto disable;
453
454 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2);
455 if (rc)
456 goto disable;
457
458 if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) ||
459 (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK))
460 goto disable;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300461 bridge = bridge->bus->parent->self;
462 }
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300463
Amrani, Ramf92faab2017-04-27 13:35:32 +0300464 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
465 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
466 goto disable;
467
468 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
469 if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64))
470 goto disable;
471
472 /* Set atomic operations */
473 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
474 PCI_EXP_DEVCTL2_ATOMIC_REQ);
475 dev->atomic_cap = IB_ATOMIC_GLOB;
476
477 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
478
479 return;
480
481disable:
482 pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
483 PCI_EXP_DEVCTL2_ATOMIC_REQ);
484 dev->atomic_cap = IB_ATOMIC_NONE;
485
486 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
487
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300488}
489
Ram Amraniec72fce2016-10-10 13:15:31 +0300490static const struct qed_rdma_ops *qed_ops;
491
492#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
493
494static irqreturn_t qedr_irq_handler(int irq, void *handle)
495{
496 u16 hw_comp_cons, sw_comp_cons;
497 struct qedr_cnq *cnq = handle;
Ram Amrania7efd772016-10-10 13:15:33 +0300498 struct regpair *cq_handle;
499 struct qedr_cq *cq;
Ram Amraniec72fce2016-10-10 13:15:31 +0300500
501 qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
502
503 qed_sb_update_sb_idx(cnq->sb);
504
505 hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
506 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
507
508 /* Align protocol-index and chain reads */
509 rmb();
510
511 while (sw_comp_cons != hw_comp_cons) {
Ram Amrania7efd772016-10-10 13:15:33 +0300512 cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
513 cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
514 cq_handle->lo);
515
516 if (cq == NULL) {
517 DP_ERR(cnq->dev,
518 "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
519 cq_handle->hi, cq_handle->lo, sw_comp_cons,
520 hw_comp_cons);
521
522 break;
523 }
524
525 if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
526 DP_ERR(cnq->dev,
527 "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
528 cq_handle->hi, cq_handle->lo, cq);
529 break;
530 }
531
532 cq->arm_flags = 0;
533
Amrani, Ram4dd72632017-04-27 13:35:34 +0300534 if (!cq->destroyed && cq->ibcq.comp_handler)
Ram Amrania7efd772016-10-10 13:15:33 +0300535 (*cq->ibcq.comp_handler)
536 (&cq->ibcq, cq->ibcq.cq_context);
537
Amrani, Ram4dd72632017-04-27 13:35:34 +0300538 /* The CQ's CNQ notification counter is checked before
539 * destroying the CQ in a busy-wait loop that waits for all of
540 * the CQ's CNQ interrupts to be processed. It is increased
541 * here, only after the completion handler, to ensure that the
542 * the handler is not running when the CQ is destroyed.
543 */
544 cq->cnq_notif++;
545
Ram Amraniec72fce2016-10-10 13:15:31 +0300546 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
Ram Amrania7efd772016-10-10 13:15:33 +0300547
Ram Amraniec72fce2016-10-10 13:15:31 +0300548 cnq->n_comp++;
549 }
550
551 qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
552 sw_comp_cons);
553
554 qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
555
556 return IRQ_HANDLED;
557}
558
559static void qedr_sync_free_irqs(struct qedr_dev *dev)
560{
561 u32 vector;
562 int i;
563
564 for (i = 0; i < dev->int_info.used_cnt; i++) {
565 if (dev->int_info.msix_cnt) {
566 vector = dev->int_info.msix[i * dev->num_hwfns].vector;
567 synchronize_irq(vector);
568 free_irq(vector, &dev->cnq_array[i]);
569 }
570 }
571
572 dev->int_info.used_cnt = 0;
573}
574
575static int qedr_req_msix_irqs(struct qedr_dev *dev)
576{
577 int i, rc = 0;
578
579 if (dev->num_cnq > dev->int_info.msix_cnt) {
580 DP_ERR(dev,
581 "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
582 dev->num_cnq, dev->int_info.msix_cnt);
583 return -EINVAL;
584 }
585
586 for (i = 0; i < dev->num_cnq; i++) {
587 rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
588 qedr_irq_handler, 0, dev->cnq_array[i].name,
589 &dev->cnq_array[i]);
590 if (rc) {
591 DP_ERR(dev, "Request cnq %d irq failed\n", i);
592 qedr_sync_free_irqs(dev);
593 } else {
594 DP_DEBUG(dev, QEDR_MSG_INIT,
595 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
596 dev->cnq_array[i].name, i,
597 &dev->cnq_array[i]);
598 dev->int_info.used_cnt++;
599 }
600 }
601
602 return rc;
603}
604
605static int qedr_setup_irqs(struct qedr_dev *dev)
606{
607 int rc;
608
609 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
610
611 /* Learn Interrupt configuration */
612 rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
613 if (rc < 0)
614 return rc;
615
616 rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
617 if (rc) {
618 DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
619 return rc;
620 }
621
622 if (dev->int_info.msix_cnt) {
623 DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
624 dev->int_info.msix_cnt);
625 rc = qedr_req_msix_irqs(dev);
626 if (rc)
627 return rc;
628 }
629
630 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
631
632 return 0;
633}
634
635static int qedr_set_device_attr(struct qedr_dev *dev)
636{
637 struct qed_rdma_device *qed_attr;
638 struct qedr_device_attr *attr;
639 u32 page_size;
640
641 /* Part 1 - query core capabilities */
642 qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
643
644 /* Part 2 - check capabilities */
645 page_size = ~dev->attr.page_size_caps + 1;
646 if (page_size > PAGE_SIZE) {
647 DP_ERR(dev,
648 "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
649 PAGE_SIZE, page_size);
650 return -ENODEV;
651 }
652
653 /* Part 3 - copy and update capabilities */
654 attr = &dev->attr;
655 attr->vendor_id = qed_attr->vendor_id;
656 attr->vendor_part_id = qed_attr->vendor_part_id;
657 attr->hw_ver = qed_attr->hw_ver;
658 attr->fw_ver = qed_attr->fw_ver;
659 attr->node_guid = qed_attr->node_guid;
660 attr->sys_image_guid = qed_attr->sys_image_guid;
661 attr->max_cnq = qed_attr->max_cnq;
662 attr->max_sge = qed_attr->max_sge;
663 attr->max_inline = qed_attr->max_inline;
664 attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
665 attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
666 attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
667 attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
668 attr->max_dev_resp_rd_atomic_resc =
669 qed_attr->max_dev_resp_rd_atomic_resc;
670 attr->max_cq = qed_attr->max_cq;
671 attr->max_qp = qed_attr->max_qp;
672 attr->max_mr = qed_attr->max_mr;
673 attr->max_mr_size = qed_attr->max_mr_size;
674 attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
675 attr->max_mw = qed_attr->max_mw;
676 attr->max_fmr = qed_attr->max_fmr;
677 attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
678 attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
679 attr->max_pd = qed_attr->max_pd;
680 attr->max_ah = qed_attr->max_ah;
681 attr->max_pkey = qed_attr->max_pkey;
682 attr->max_srq = qed_attr->max_srq;
683 attr->max_srq_wr = qed_attr->max_srq_wr;
684 attr->dev_caps = qed_attr->dev_caps;
685 attr->page_size_caps = qed_attr->page_size_caps;
686 attr->dev_ack_delay = qed_attr->dev_ack_delay;
687 attr->reserved_lkey = qed_attr->reserved_lkey;
688 attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
689 attr->max_stats_queues = qed_attr->max_stats_queues;
690
691 return 0;
692}
693
Ram Amrani1a590752017-01-24 13:51:40 +0200694void qedr_unaffiliated_event(void *context, u8 event_code)
Ram Amrani993d1b52016-10-10 13:15:39 +0300695{
696 pr_err("unaffiliated event not implemented yet\n");
697}
698
699void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
700{
701#define EVENT_TYPE_NOT_DEFINED 0
702#define EVENT_TYPE_CQ 1
703#define EVENT_TYPE_QP 2
704 struct qedr_dev *dev = (struct qedr_dev *)context;
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200705 struct regpair *async_handle = (struct regpair *)fw_handle;
706 u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
Ram Amrani993d1b52016-10-10 13:15:39 +0300707 u8 event_type = EVENT_TYPE_NOT_DEFINED;
708 struct ib_event event;
709 struct ib_cq *ibcq;
710 struct ib_qp *ibqp;
711 struct qedr_cq *cq;
712 struct qedr_qp *qp;
713
714 switch (e_code) {
715 case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
716 event.event = IB_EVENT_CQ_ERR;
717 event_type = EVENT_TYPE_CQ;
718 break;
719 case ROCE_ASYNC_EVENT_SQ_DRAINED:
720 event.event = IB_EVENT_SQ_DRAINED;
721 event_type = EVENT_TYPE_QP;
722 break;
723 case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
724 event.event = IB_EVENT_QP_FATAL;
725 event_type = EVENT_TYPE_QP;
726 break;
727 case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
728 event.event = IB_EVENT_QP_REQ_ERR;
729 event_type = EVENT_TYPE_QP;
730 break;
731 case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
732 event.event = IB_EVENT_QP_ACCESS_ERR;
733 event_type = EVENT_TYPE_QP;
734 break;
735 default:
736 DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
737 roce_handle64);
738 }
739
740 switch (event_type) {
741 case EVENT_TYPE_CQ:
742 cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
743 if (cq) {
744 ibcq = &cq->ibcq;
745 if (ibcq->event_handler) {
746 event.device = ibcq->device;
747 event.element.cq = ibcq;
748 ibcq->event_handler(&event, ibcq->cq_context);
749 }
750 } else {
751 WARN(1,
752 "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
753 roce_handle64);
754 }
755 DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
756 break;
757 case EVENT_TYPE_QP:
758 qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
759 if (qp) {
760 ibqp = &qp->ibqp;
761 if (ibqp->event_handler) {
762 event.device = ibqp->device;
763 event.element.qp = ibqp;
764 ibqp->event_handler(&event, ibqp->qp_context);
765 }
766 } else {
767 WARN(1,
768 "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
769 roce_handle64);
770 }
771 DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
772 break;
773 default:
774 break;
775 }
776}
777
Ram Amraniec72fce2016-10-10 13:15:31 +0300778static int qedr_init_hw(struct qedr_dev *dev)
779{
780 struct qed_rdma_add_user_out_params out_params;
781 struct qed_rdma_start_in_params *in_params;
782 struct qed_rdma_cnq_params *cur_pbl;
783 struct qed_rdma_events events;
784 dma_addr_t p_phys_table;
785 u32 page_cnt;
786 int rc = 0;
787 int i;
788
789 in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
790 if (!in_params) {
791 rc = -ENOMEM;
792 goto out;
793 }
794
795 in_params->desired_cnq = dev->num_cnq;
796 for (i = 0; i < dev->num_cnq; i++) {
797 cur_pbl = &in_params->cnq_pbl_list[i];
798
799 page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
800 cur_pbl->num_pbl_pages = page_cnt;
801
802 p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
803 cur_pbl->pbl_ptr = (u64)p_phys_table;
804 }
805
Ram Amrani993d1b52016-10-10 13:15:39 +0300806 events.affiliated_event = qedr_affiliated_event;
807 events.unaffiliated_event = qedr_unaffiliated_event;
Ram Amraniec72fce2016-10-10 13:15:31 +0300808 events.context = dev;
809
810 in_params->events = &events;
811 in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
812 in_params->max_mtu = dev->ndev->mtu;
Kalderon, Michale411e052017-07-26 14:41:56 +0300813 dev->iwarp_max_mtu = dev->ndev->mtu;
Ram Amraniec72fce2016-10-10 13:15:31 +0300814 ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
815
816 rc = dev->ops->rdma_init(dev->cdev, in_params);
817 if (rc)
818 goto out;
819
820 rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
821 if (rc)
822 goto out;
823
824 dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
825 dev->db_phys_addr = out_params.dpi_phys_addr;
826 dev->db_size = out_params.dpi_size;
827 dev->dpi = out_params.dpi;
828
829 rc = qedr_set_device_attr(dev);
830out:
831 kfree(in_params);
832 if (rc)
833 DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
834
835 return rc;
836}
837
838void qedr_stop_hw(struct qedr_dev *dev)
839{
840 dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
841 dev->ops->rdma_stop(dev->rdma_ctx);
842}
843
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300844static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
845 struct net_device *ndev)
846{
Ram Amraniec72fce2016-10-10 13:15:31 +0300847 struct qed_dev_rdma_info dev_info;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300848 struct qedr_dev *dev;
849 int rc = 0, i;
850
851 dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
852 if (!dev) {
853 pr_err("Unable to allocate ib device\n");
854 return NULL;
855 }
856
857 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
858
859 dev->pdev = pdev;
860 dev->ndev = ndev;
861 dev->cdev = cdev;
862
Ram Amraniec72fce2016-10-10 13:15:31 +0300863 qed_ops = qed_get_rdma_ops();
864 if (!qed_ops) {
865 DP_ERR(dev, "Failed to get qed roce operations\n");
866 goto init_err;
867 }
868
869 dev->ops = qed_ops;
870 rc = qed_ops->fill_dev_info(cdev, &dev_info);
871 if (rc)
872 goto init_err;
873
874 dev->num_hwfns = dev_info.common.num_hwfns;
875 dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
876
877 dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
878 if (!dev->num_cnq) {
879 DP_ERR(dev, "not enough CNQ resources.\n");
880 goto init_err;
881 }
882
Ram Amranicecbcdd2016-10-10 13:15:34 +0300883 dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
884
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300885 qedr_pci_set_atomic(dev, pdev);
886
Ram Amraniec72fce2016-10-10 13:15:31 +0300887 rc = qedr_alloc_resources(dev);
888 if (rc)
889 goto init_err;
890
891 rc = qedr_init_hw(dev);
892 if (rc)
893 goto alloc_err;
894
895 rc = qedr_setup_irqs(dev);
896 if (rc)
897 goto irq_err;
898
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300899 rc = qedr_register_device(dev);
900 if (rc) {
901 DP_ERR(dev, "Unable to allocate register device\n");
Ram Amraniec72fce2016-10-10 13:15:31 +0300902 goto reg_err;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300903 }
904
905 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
906 if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
Ram Amrani993d1b52016-10-10 13:15:39 +0300907 goto sysfs_err;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300908
Ram Amranif449c7a2017-01-24 13:51:43 +0200909 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
910 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
911
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300912 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
913 return dev;
914
Ram Amrani993d1b52016-10-10 13:15:39 +0300915sysfs_err:
916 ib_unregister_device(&dev->ibdev);
Ram Amraniec72fce2016-10-10 13:15:31 +0300917reg_err:
918 qedr_sync_free_irqs(dev);
919irq_err:
920 qedr_stop_hw(dev);
921alloc_err:
922 qedr_free_resources(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300923init_err:
924 ib_dealloc_device(&dev->ibdev);
925 DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
926
927 return NULL;
928}
929
930static void qedr_remove(struct qedr_dev *dev)
931{
932 /* First unregister with stack to stop all the active traffic
933 * of the registered clients.
934 */
935 qedr_remove_sysfiles(dev);
Ram Amrani993d1b52016-10-10 13:15:39 +0300936 ib_unregister_device(&dev->ibdev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300937
Ram Amraniec72fce2016-10-10 13:15:31 +0300938 qedr_stop_hw(dev);
939 qedr_sync_free_irqs(dev);
940 qedr_free_resources(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300941 ib_dealloc_device(&dev->ibdev);
942}
943
Ram Amranif449c7a2017-01-24 13:51:43 +0200944static void qedr_close(struct qedr_dev *dev)
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300945{
Ram Amranif449c7a2017-01-24 13:51:43 +0200946 if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
947 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300948}
949
950static void qedr_shutdown(struct qedr_dev *dev)
951{
952 qedr_close(dev);
953 qedr_remove(dev);
954}
955
Ram Amranif449c7a2017-01-24 13:51:43 +0200956static void qedr_open(struct qedr_dev *dev)
957{
958 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
959 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
960}
961
Ram Amrani1d1424c2016-10-10 13:15:37 +0300962static void qedr_mac_address_change(struct qedr_dev *dev)
963{
964 union ib_gid *sgid = &dev->sgid_tbl[0];
965 u8 guid[8], mac_addr[6];
966 int rc;
967
968 /* Update SGID */
969 ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
970 guid[0] = mac_addr[0] ^ 2;
971 guid[1] = mac_addr[1];
972 guid[2] = mac_addr[2];
973 guid[3] = 0xff;
974 guid[4] = 0xfe;
975 guid[5] = mac_addr[3];
976 guid[6] = mac_addr[4];
977 guid[7] = mac_addr[5];
978 sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
979 memcpy(&sgid->raw[8], guid, sizeof(guid));
980
981 /* Update LL2 */
Michal Kalderon0518c122017-06-09 17:13:22 +0300982 rc = dev->ops->ll2_set_mac_filter(dev->cdev,
983 dev->gsi_ll2_mac_address,
984 dev->ndev->dev_addr);
Ram Amrani1d1424c2016-10-10 13:15:37 +0300985
986 ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
987
Ram Amranif449c7a2017-01-24 13:51:43 +0200988 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
Ram Amrani1d1424c2016-10-10 13:15:37 +0300989
990 if (rc)
991 DP_ERR(dev, "Error updating mac filter\n");
992}
993
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300994/* event handling via NIC driver ensures that all the NIC specific
995 * initialization done before RoCE driver notifies
996 * event to stack.
997 */
Michal Kalderonbbfcd1e2017-06-20 16:00:04 +0300998static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300999{
1000 switch (event) {
1001 case QEDE_UP:
Ram Amranif449c7a2017-01-24 13:51:43 +02001002 qedr_open(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001003 break;
1004 case QEDE_DOWN:
1005 qedr_close(dev);
1006 break;
1007 case QEDE_CLOSE:
1008 qedr_shutdown(dev);
1009 break;
1010 case QEDE_CHANGE_ADDR:
Ram Amrani1d1424c2016-10-10 13:15:37 +03001011 qedr_mac_address_change(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001012 break;
1013 default:
1014 pr_err("Event not supported\n");
1015 }
1016}
1017
1018static struct qedr_driver qedr_drv = {
1019 .name = "qedr_driver",
1020 .add = qedr_add,
1021 .remove = qedr_remove,
1022 .notify = qedr_notify,
1023};
1024
1025static int __init qedr_init_module(void)
1026{
Michal Kalderonbbfcd1e2017-06-20 16:00:04 +03001027 return qede_rdma_register_driver(&qedr_drv);
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001028}
1029
1030static void __exit qedr_exit_module(void)
1031{
Michal Kalderonbbfcd1e2017-06-20 16:00:04 +03001032 qede_rdma_unregister_driver(&qedr_drv);
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001033}
1034
1035module_init(qedr_init_module);
1036module_exit(qedr_exit_module);