blob: 6e0a7acf17a286965c607055f2542a3e84c3ade9 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800238 if (err)
239 kfree(raw_packet);
240
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Jacob Keller234dc4e2016-09-06 18:05:09 -0700285 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
286 I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
288 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000289 } else {
290 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
291 (pf->fd_tcp_rule - 1) : 0;
292 if (pf->fd_tcp_rule == 0) {
Jacob Keller234dc4e2016-09-06 18:05:09 -0700293 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
294 I40E_DEBUG_FD & pf->hw.debug_mask)
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400295 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Jacob Keller234dc4e2016-09-06 18:05:09 -0700296 pf->auto_disable_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000297 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 }
299
Kevin Scottb2d36c02014-04-09 05:58:59 +0000300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000307 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 }
317
Kiran Patila42e7a32015-11-06 15:26:03 -0800318 if (err)
319 kfree(raw_packet);
320
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 * @add: true adds a filter, false removes it
330 *
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800331 * Returns 0 if the filters were successfully added or removed
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000335 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000357 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000393 }
394 }
395
Kiran Patila42e7a32015-11-06 15:26:03 -0800396 if (err)
397 kfree(raw_packet);
398
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 int ret;
414
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 break;
422 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 break;
436 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 break;
439 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 break;
442 }
443 break;
444 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000446 input->flow_type);
447 ret = -EINVAL;
448 }
449
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000451 return ret;
452}
453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000469 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000470 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000471
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400481 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000482
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000503 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000504 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000511 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000512 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000518 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400519 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000520 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000521 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000522 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000523 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000524}
525
526/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000527 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000528 * @ring: the ring that owns the buffer
529 * @tx_buffer: the buffer to free
530 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000531static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
532 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000533{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700535 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
536 kfree(tx_buffer->raw_buf);
537 else
538 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000540 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000543 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000544 } else if (dma_unmap_len(tx_buffer, len)) {
545 dma_unmap_page(ring->dev,
546 dma_unmap_addr(tx_buffer, dma),
547 dma_unmap_len(tx_buffer, len),
548 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800550
Alexander Duycka5e9c572013-09-28 06:00:27 +0000551 tx_buffer->next_to_watch = NULL;
552 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000553 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000554 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000555}
556
557/**
558 * i40e_clean_tx_ring - Free any empty Tx buffers
559 * @tx_ring: ring to be cleaned
560 **/
561void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
562{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563 unsigned long bi_size;
564 u16 i;
565
566 /* ring already cleared, nothing to do */
567 if (!tx_ring->tx_bi)
568 return;
569
570 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000571 for (i = 0; i < tx_ring->count; i++)
572 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000573
574 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
575 memset(tx_ring->tx_bi, 0, bi_size);
576
577 /* Zero out the descriptor ring */
578 memset(tx_ring->desc, 0, tx_ring->size);
579
580 tx_ring->next_to_use = 0;
581 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000582
583 if (!tx_ring->netdev)
584 return;
585
586 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700587 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000588}
589
590/**
591 * i40e_free_tx_resources - Free Tx resources per queue
592 * @tx_ring: Tx descriptor ring for a specific queue
593 *
594 * Free all transmit software resources
595 **/
596void i40e_free_tx_resources(struct i40e_ring *tx_ring)
597{
598 i40e_clean_tx_ring(tx_ring);
599 kfree(tx_ring->tx_bi);
600 tx_ring->tx_bi = NULL;
601
602 if (tx_ring->desc) {
603 dma_free_coherent(tx_ring->dev, tx_ring->size,
604 tx_ring->desc, tx_ring->dma);
605 tx_ring->desc = NULL;
606 }
607}
608
Jesse Brandeburga68de582015-02-24 05:26:03 +0000609/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000610 * i40e_get_tx_pending - how many tx descriptors not processed
611 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800612 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000613 *
614 * Since there is no access to the ring head register
615 * in XL710, we need to use our local copies
616 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800617u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000618{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000619 u32 head, tail;
620
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800621 if (!in_sw)
622 head = i40e_get_head(ring);
623 else
624 head = ring->next_to_clean;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000625 tail = readl(ring->tail);
626
627 if (head != tail)
628 return (head < tail) ?
629 tail - head : (tail + ring->count - head);
630
631 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000632}
633
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000634#define WB_STRIDE 0x3
635
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000636/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000637 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800638 * @vsi: the VSI we care about
639 * @tx_ring: Tx ring to clean
640 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000641 *
642 * Returns true if there's any budget left (e.g. the clean is finished)
643 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800644static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
645 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000646{
647 u16 i = tx_ring->next_to_clean;
648 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000649 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000650 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800651 unsigned int total_bytes = 0, total_packets = 0;
652 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000653
654 tx_buf = &tx_ring->tx_bi[i];
655 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000656 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000657
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000658 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
659
Alexander Duycka5e9c572013-09-28 06:00:27 +0000660 do {
661 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000662
663 /* if next_to_watch is not set then there is no work pending */
664 if (!eop_desc)
665 break;
666
Alexander Duycka5e9c572013-09-28 06:00:27 +0000667 /* prevent any other reads prior to eop_desc */
668 read_barrier_depends();
669
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000670 /* we have caught up to head, no work left to do */
671 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000672 break;
673
Alexander Duyckc304fda2013-09-28 06:00:12 +0000674 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000675 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000676
Alexander Duycka5e9c572013-09-28 06:00:27 +0000677 /* update the statistics for this packet */
678 total_bytes += tx_buf->bytecount;
679 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000680
Alexander Duycka5e9c572013-09-28 06:00:27 +0000681 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800682 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000683
Alexander Duycka5e9c572013-09-28 06:00:27 +0000684 /* unmap skb header data */
685 dma_unmap_single(tx_ring->dev,
686 dma_unmap_addr(tx_buf, dma),
687 dma_unmap_len(tx_buf, len),
688 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000689
Alexander Duycka5e9c572013-09-28 06:00:27 +0000690 /* clear tx_buffer data */
691 tx_buf->skb = NULL;
692 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000693
Alexander Duycka5e9c572013-09-28 06:00:27 +0000694 /* unmap remaining buffers */
695 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000696
697 tx_buf++;
698 tx_desc++;
699 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000700 if (unlikely(!i)) {
701 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000702 tx_buf = tx_ring->tx_bi;
703 tx_desc = I40E_TX_DESC(tx_ring, 0);
704 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000705
Alexander Duycka5e9c572013-09-28 06:00:27 +0000706 /* unmap any remaining paged data */
707 if (dma_unmap_len(tx_buf, len)) {
708 dma_unmap_page(tx_ring->dev,
709 dma_unmap_addr(tx_buf, dma),
710 dma_unmap_len(tx_buf, len),
711 DMA_TO_DEVICE);
712 dma_unmap_len_set(tx_buf, len, 0);
713 }
714 }
715
716 /* move us one more past the eop_desc for start of next pkt */
717 tx_buf++;
718 tx_desc++;
719 i++;
720 if (unlikely(!i)) {
721 i -= tx_ring->count;
722 tx_buf = tx_ring->tx_bi;
723 tx_desc = I40E_TX_DESC(tx_ring, 0);
724 }
725
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000726 prefetch(tx_desc);
727
Alexander Duycka5e9c572013-09-28 06:00:27 +0000728 /* update budget accounting */
729 budget--;
730 } while (likely(budget));
731
732 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000733 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000734 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000735 tx_ring->stats.bytes += total_bytes;
736 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000737 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000738 tx_ring->q_vector->tx.total_bytes += total_bytes;
739 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000740
Anjali Singhai58044742015-09-25 18:26:13 -0700741 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700742 /* check to see if there are < 4 descriptors
743 * waiting to be written back, then kick the hardware to force
744 * them to be written back in case we stay in NAPI.
745 * In this mode on X722 we do not enable Interrupt.
746 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700747 unsigned int j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700748
749 if (budget &&
750 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800751 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700752 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
753 tx_ring->arm_wb = true;
754 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000755
Alexander Duycke486bdf2016-09-12 14:18:40 -0700756 /* notify netdev of completed buffers */
757 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000758 total_packets, total_bytes);
759
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000760#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
761 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
762 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
763 /* Make sure that anybody stopping the queue after this
764 * sees the new next_to_clean.
765 */
766 smp_mb();
767 if (__netif_subqueue_stopped(tx_ring->netdev,
768 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800769 !test_bit(__I40E_DOWN, &vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000770 netif_wake_subqueue(tx_ring->netdev,
771 tx_ring->queue_index);
772 ++tx_ring->tx_stats.restart_queue;
773 }
774 }
775
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000776 return !!budget;
777}
778
779/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800780 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
781 * @vsi: the VSI we care about
782 * @q_vector: the vector on which to enable writeback
783 *
784 **/
785static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
786 struct i40e_q_vector *q_vector)
787{
788 u16 flags = q_vector->tx.ring[0].flags;
789 u32 val;
790
791 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
792 return;
793
794 if (q_vector->arm_wb_state)
795 return;
796
797 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
798 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
799 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
800
801 wr32(&vsi->back->hw,
802 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
803 val);
804 } else {
805 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
806 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
807
808 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
809 }
810 q_vector->arm_wb_state = true;
811}
812
813/**
814 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000815 * @vsi: the VSI we care about
816 * @q_vector: the vector on which to force writeback
817 *
818 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400819void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000820{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800821 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400822 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
823 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
824 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
825 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
826 /* allow 00 to be written to the index */
827
828 wr32(&vsi->back->hw,
829 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
830 vsi->base_vector - 1), val);
831 } else {
832 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
833 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
834 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
835 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
836 /* allow 00 to be written to the index */
837
838 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
839 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000840}
841
842/**
843 * i40e_set_new_dynamic_itr - Find new ITR level
844 * @rc: structure containing ring performance data
845 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400846 * Returns true if ITR changed, false if not
847 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000848 * Stores a new ITR value based on packets and byte counts during
849 * the last interrupt. The advantage of per interrupt computation
850 * is faster updates and more accurate ITR for the current traffic
851 * pattern. Constants in this function were computed based on
852 * theoretical maximum wire speed and thresholds were set based on
853 * testing data as well as attempting to minimize response time
854 * while increasing bulk throughput.
855 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400856static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000857{
858 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400859 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000860 u32 new_itr = rc->itr;
861 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400862 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000863
864 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400865 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000866
867 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400868 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000869 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400870 * 20-1249MB/s bulk (18000 ints/s)
871 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400872 *
873 * The math works out because the divisor is in 10^(-6) which
874 * turns the bytes/us input value into MB/s values, but
875 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400876 * are in 2 usec increments in the ITR registers, and make sure
877 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000878 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400879 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400880 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400881
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400882 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000883 case I40E_LOWEST_LATENCY:
884 if (bytes_per_int > 10)
885 new_latency_range = I40E_LOW_LATENCY;
886 break;
887 case I40E_LOW_LATENCY:
888 if (bytes_per_int > 20)
889 new_latency_range = I40E_BULK_LATENCY;
890 else if (bytes_per_int <= 10)
891 new_latency_range = I40E_LOWEST_LATENCY;
892 break;
893 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400894 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400895 default:
896 if (bytes_per_int <= 20)
897 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000898 break;
899 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400900
901 /* this is to adjust RX more aggressively when streaming small
902 * packets. The value of 40000 was picked as it is just beyond
903 * what the hardware can receive per second if in low latency
904 * mode.
905 */
906#define RX_ULTRA_PACKET_RATE 40000
907
908 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
909 (&qv->rx == rc))
910 new_latency_range = I40E_ULTRA_LATENCY;
911
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400912 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000913
914 switch (new_latency_range) {
915 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400916 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000917 break;
918 case I40E_LOW_LATENCY:
919 new_itr = I40E_ITR_20K;
920 break;
921 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400922 new_itr = I40E_ITR_18K;
923 break;
924 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000925 new_itr = I40E_ITR_8K;
926 break;
927 default:
928 break;
929 }
930
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000931 rc->total_bytes = 0;
932 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400933
934 if (new_itr != rc->itr) {
935 rc->itr = new_itr;
936 return true;
937 }
938
939 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000940}
941
942/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000943 * i40e_clean_programming_status - clean the programming status descriptor
944 * @rx_ring: the rx ring that has this descriptor
945 * @rx_desc: the rx descriptor written back by HW
946 *
947 * Flow director should handle FD_FILTER_STATUS to check its filter programming
948 * status being successful or not and take actions accordingly. FCoE should
949 * handle its context/filter programming/invalidation status and take actions.
950 *
951 **/
952static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
953 union i40e_rx_desc *rx_desc)
954{
955 u64 qw;
956 u8 id;
957
958 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
959 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
960 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
961
962 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000963 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700964#ifdef I40E_FCOE
965 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
966 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
967 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
968#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000969}
970
971/**
972 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
973 * @tx_ring: the tx ring to set up
974 *
975 * Return 0 on success, negative on error
976 **/
977int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
978{
979 struct device *dev = tx_ring->dev;
980 int bi_size;
981
982 if (!dev)
983 return -ENOMEM;
984
Jesse Brandeburge908f812015-07-23 16:54:42 -0400985 /* warn if we are about to overwrite the pointer */
986 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000987 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
988 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
989 if (!tx_ring->tx_bi)
990 goto err;
991
992 /* round up to nearest 4K */
993 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000994 /* add u32 for head writeback, align after this takes care of
995 * guaranteeing this is at least one cache line in size
996 */
997 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000998 tx_ring->size = ALIGN(tx_ring->size, 4096);
999 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1000 &tx_ring->dma, GFP_KERNEL);
1001 if (!tx_ring->desc) {
1002 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1003 tx_ring->size);
1004 goto err;
1005 }
1006
1007 tx_ring->next_to_use = 0;
1008 tx_ring->next_to_clean = 0;
1009 return 0;
1010
1011err:
1012 kfree(tx_ring->tx_bi);
1013 tx_ring->tx_bi = NULL;
1014 return -ENOMEM;
1015}
1016
1017/**
1018 * i40e_clean_rx_ring - Free Rx buffers
1019 * @rx_ring: ring to be cleaned
1020 **/
1021void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1022{
1023 struct device *dev = rx_ring->dev;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001024 unsigned long bi_size;
1025 u16 i;
1026
1027 /* ring already cleared, nothing to do */
1028 if (!rx_ring->rx_bi)
1029 return;
1030
1031 /* Free all the Rx ring sk_buffs */
1032 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001033 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1034
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001035 if (rx_bi->skb) {
1036 dev_kfree_skb(rx_bi->skb);
1037 rx_bi->skb = NULL;
1038 }
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001039 if (!rx_bi->page)
1040 continue;
1041
1042 dma_unmap_page(dev, rx_bi->dma, PAGE_SIZE, DMA_FROM_DEVICE);
1043 __free_pages(rx_bi->page, 0);
1044
1045 rx_bi->page = NULL;
1046 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001047 }
1048
1049 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1050 memset(rx_ring->rx_bi, 0, bi_size);
1051
1052 /* Zero out the descriptor ring */
1053 memset(rx_ring->desc, 0, rx_ring->size);
1054
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001055 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001056 rx_ring->next_to_clean = 0;
1057 rx_ring->next_to_use = 0;
1058}
1059
1060/**
1061 * i40e_free_rx_resources - Free Rx resources
1062 * @rx_ring: ring to clean the resources from
1063 *
1064 * Free all receive software resources
1065 **/
1066void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1067{
1068 i40e_clean_rx_ring(rx_ring);
1069 kfree(rx_ring->rx_bi);
1070 rx_ring->rx_bi = NULL;
1071
1072 if (rx_ring->desc) {
1073 dma_free_coherent(rx_ring->dev, rx_ring->size,
1074 rx_ring->desc, rx_ring->dma);
1075 rx_ring->desc = NULL;
1076 }
1077}
1078
1079/**
1080 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1081 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1082 *
1083 * Returns 0 on success, negative on failure
1084 **/
1085int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1086{
1087 struct device *dev = rx_ring->dev;
1088 int bi_size;
1089
Jesse Brandeburge908f812015-07-23 16:54:42 -04001090 /* warn if we are about to overwrite the pointer */
1091 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001092 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1093 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1094 if (!rx_ring->rx_bi)
1095 goto err;
1096
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001097 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001098
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001099 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001100 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001101 rx_ring->size = ALIGN(rx_ring->size, 4096);
1102 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1103 &rx_ring->dma, GFP_KERNEL);
1104
1105 if (!rx_ring->desc) {
1106 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1107 rx_ring->size);
1108 goto err;
1109 }
1110
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001111 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001112 rx_ring->next_to_clean = 0;
1113 rx_ring->next_to_use = 0;
1114
1115 return 0;
1116err:
1117 kfree(rx_ring->rx_bi);
1118 rx_ring->rx_bi = NULL;
1119 return -ENOMEM;
1120}
1121
1122/**
1123 * i40e_release_rx_desc - Store the new tail and head values
1124 * @rx_ring: ring to bump
1125 * @val: new head index
1126 **/
1127static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1128{
1129 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001130
1131 /* update next to alloc since we have filled the ring */
1132 rx_ring->next_to_alloc = val;
1133
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001134 /* Force memory writes to complete before letting h/w
1135 * know there are new descriptors to fetch. (Only
1136 * applicable for weak-ordered memory model archs,
1137 * such as IA-64).
1138 */
1139 wmb();
1140 writel(val, rx_ring->tail);
1141}
1142
1143/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001144 * i40e_alloc_mapped_page - recycle or make a new page
1145 * @rx_ring: ring to use
1146 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001147 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001148 * Returns true if the page was successfully allocated or
1149 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001150 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001151static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1152 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001153{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001154 struct page *page = bi->page;
1155 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001156
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001157 /* since we are recycling buffers we should seldom need to alloc */
1158 if (likely(page)) {
1159 rx_ring->rx_stats.page_reuse_count++;
1160 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001161 }
1162
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001163 /* alloc new page for storage */
1164 page = dev_alloc_page();
1165 if (unlikely(!page)) {
1166 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001167 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001168 }
1169
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001170 /* map page for use */
1171 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001172
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001173 /* if mapping failed free memory back to system since
1174 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001175 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001176 if (dma_mapping_error(rx_ring->dev, dma)) {
1177 __free_pages(page, 0);
1178 rx_ring->rx_stats.alloc_page_failed++;
1179 return false;
1180 }
1181
1182 bi->dma = dma;
1183 bi->page = page;
1184 bi->page_offset = 0;
1185
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001186 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001187}
1188
1189/**
1190 * i40e_receive_skb - Send a completed packet up the stack
1191 * @rx_ring: rx ring in play
1192 * @skb: packet to send up
1193 * @vlan_tag: vlan tag for packet
1194 **/
1195static void i40e_receive_skb(struct i40e_ring *rx_ring,
1196 struct sk_buff *skb, u16 vlan_tag)
1197{
1198 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001199
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001200 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1201 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001202 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1203
Alexander Duyck8b650352015-09-24 09:04:32 -07001204 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001205}
1206
1207/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001208 * i40e_alloc_rx_buffers - Replace used receive buffers
1209 * @rx_ring: ring to place buffers on
1210 * @cleaned_count: number of buffers to replace
1211 *
1212 * Returns false if all allocations were successful, true if any fail
1213 **/
1214bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1215{
1216 u16 ntu = rx_ring->next_to_use;
1217 union i40e_rx_desc *rx_desc;
1218 struct i40e_rx_buffer *bi;
1219
1220 /* do nothing if no valid netdev defined */
1221 if (!rx_ring->netdev || !cleaned_count)
1222 return false;
1223
1224 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1225 bi = &rx_ring->rx_bi[ntu];
1226
1227 do {
1228 if (!i40e_alloc_mapped_page(rx_ring, bi))
1229 goto no_buffers;
1230
1231 /* Refresh the desc even if buffer_addrs didn't change
1232 * because each write-back erases this info.
1233 */
1234 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1235 rx_desc->read.hdr_addr = 0;
1236
1237 rx_desc++;
1238 bi++;
1239 ntu++;
1240 if (unlikely(ntu == rx_ring->count)) {
1241 rx_desc = I40E_RX_DESC(rx_ring, 0);
1242 bi = rx_ring->rx_bi;
1243 ntu = 0;
1244 }
1245
1246 /* clear the status bits for the next_to_use descriptor */
1247 rx_desc->wb.qword1.status_error_len = 0;
1248
1249 cleaned_count--;
1250 } while (cleaned_count);
1251
1252 if (rx_ring->next_to_use != ntu)
1253 i40e_release_rx_desc(rx_ring, ntu);
1254
1255 return false;
1256
1257no_buffers:
1258 if (rx_ring->next_to_use != ntu)
1259 i40e_release_rx_desc(rx_ring, ntu);
1260
1261 /* make sure to come back via polling to try again after
1262 * allocation failure
1263 */
1264 return true;
1265}
1266
1267/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001268 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1269 * @vsi: the VSI we care about
1270 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001271 * @rx_desc: the receive descriptor
1272 *
1273 * skb->protocol must be set before this function is called
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001274 **/
1275static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1276 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001277 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001278{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001279 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001280 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001281 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001282 u8 ptype;
1283 u64 qword;
1284
1285 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1286 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1287 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1288 I40E_RXD_QW1_ERROR_SHIFT;
1289 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1290 I40E_RXD_QW1_STATUS_SHIFT;
1291 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001292
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001293 skb->ip_summed = CHECKSUM_NONE;
1294
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001295 skb_checksum_none_assert(skb);
1296
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001297 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001298 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001299 return;
1300
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001301 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001302 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001303 return;
1304
1305 /* both known and outer_ip must be set for the below code to work */
1306 if (!(decoded.known && decoded.outer_ip))
1307 return;
1308
Alexander Duyckfad57332016-01-24 21:17:22 -08001309 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1310 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1311 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1312 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001313
1314 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001315 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1316 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001317 goto checksum_fail;
1318
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001319 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001320 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001321 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001322 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001323 return;
1324
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001325 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001326 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001327 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001328
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001329 /* handle packets that were not able to be checksummed due
1330 * to arrival speed, in this case the stack can compute
1331 * the csum.
1332 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001333 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001334 return;
1335
Alexander Duyck858296c82016-06-14 15:45:42 -07001336 /* If there is an outer header present that might contain a checksum
1337 * we need to bump the checksum level by 1 to reflect the fact that
1338 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001339 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001340 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1341 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001342
Alexander Duyck858296c82016-06-14 15:45:42 -07001343 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1344 switch (decoded.inner_prot) {
1345 case I40E_RX_PTYPE_INNER_PROT_TCP:
1346 case I40E_RX_PTYPE_INNER_PROT_UDP:
1347 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1348 skb->ip_summed = CHECKSUM_UNNECESSARY;
1349 /* fall though */
1350 default:
1351 break;
1352 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001353
1354 return;
1355
1356checksum_fail:
1357 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001358}
1359
1360/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001361 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001362 * @ptype: the ptype value from the descriptor
1363 *
1364 * Returns a hash type to be used by skb_set_hash
1365 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001366static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001367{
1368 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1369
1370 if (!decoded.known)
1371 return PKT_HASH_TYPE_NONE;
1372
1373 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1374 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1375 return PKT_HASH_TYPE_L4;
1376 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1377 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1378 return PKT_HASH_TYPE_L3;
1379 else
1380 return PKT_HASH_TYPE_L2;
1381}
1382
1383/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001384 * i40e_rx_hash - set the hash value in the skb
1385 * @ring: descriptor ring
1386 * @rx_desc: specific descriptor
1387 **/
1388static inline void i40e_rx_hash(struct i40e_ring *ring,
1389 union i40e_rx_desc *rx_desc,
1390 struct sk_buff *skb,
1391 u8 rx_ptype)
1392{
1393 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001394 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001395 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1396 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1397
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001398 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001399 return;
1400
1401 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1402 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1403 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1404 }
1405}
1406
1407/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001408 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1409 * @rx_ring: rx descriptor ring packet is being transacted on
1410 * @rx_desc: pointer to the EOP Rx descriptor
1411 * @skb: pointer to current skb being populated
1412 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001413 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001414 * This function checks the ring, descriptor, and packet information in
1415 * order to populate the hash, checksum, VLAN, protocol, and
1416 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001417 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001418static inline
1419void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1420 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1421 u8 rx_ptype)
1422{
1423 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1424 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1425 I40E_RXD_QW1_STATUS_SHIFT;
1426 u32 rsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1427 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1428
1429 if (unlikely(rsyn)) {
1430 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, rsyn);
1431 rx_ring->last_rx_timestamp = jiffies;
1432 }
1433
1434 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1435
1436 /* modifies the skb - consumes the enet header */
1437 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1438
1439 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1440
1441 skb_record_rx_queue(skb, rx_ring->queue_index);
1442}
1443
1444/**
1445 * i40e_pull_tail - i40e specific version of skb_pull_tail
1446 * @rx_ring: rx descriptor ring packet is being transacted on
1447 * @skb: pointer to current skb being adjusted
1448 *
1449 * This function is an i40e specific version of __pskb_pull_tail. The
1450 * main difference between this version and the original function is that
1451 * this function can make several assumptions about the state of things
1452 * that allow for significant optimizations versus the standard function.
1453 * As a result we can do things like drop a frag and maintain an accurate
1454 * truesize for the skb.
1455 */
1456static void i40e_pull_tail(struct i40e_ring *rx_ring, struct sk_buff *skb)
1457{
1458 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1459 unsigned char *va;
1460 unsigned int pull_len;
1461
1462 /* it is valid to use page_address instead of kmap since we are
1463 * working with pages allocated out of the lomem pool per
1464 * alloc_page(GFP_ATOMIC)
1465 */
1466 va = skb_frag_address(frag);
1467
1468 /* we need the header to contain the greater of either ETH_HLEN or
1469 * 60 bytes if the skb->len is less than 60 for skb_pad.
1470 */
1471 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
1472
1473 /* align pull length to size of long to optimize memcpy performance */
1474 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1475
1476 /* update all of the pointers */
1477 skb_frag_size_sub(frag, pull_len);
1478 frag->page_offset += pull_len;
1479 skb->data_len -= pull_len;
1480 skb->tail += pull_len;
1481}
1482
1483/**
1484 * i40e_cleanup_headers - Correct empty headers
1485 * @rx_ring: rx descriptor ring packet is being transacted on
1486 * @skb: pointer to current skb being fixed
1487 *
1488 * Also address the case where we are pulling data in on pages only
1489 * and as such no data is present in the skb header.
1490 *
1491 * In addition if skb is not at least 60 bytes we need to pad it so that
1492 * it is large enough to qualify as a valid Ethernet frame.
1493 *
1494 * Returns true if an error was encountered and skb was freed.
1495 **/
1496static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1497{
1498 /* place header in linear portion of buffer */
1499 if (skb_is_nonlinear(skb))
1500 i40e_pull_tail(rx_ring, skb);
1501
1502 /* if eth_skb_pad returns an error the skb was freed */
1503 if (eth_skb_pad(skb))
1504 return true;
1505
1506 return false;
1507}
1508
1509/**
1510 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1511 * @rx_ring: rx descriptor ring to store buffers on
1512 * @old_buff: donor buffer to have page reused
1513 *
1514 * Synchronizes page for reuse by the adapter
1515 **/
1516static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1517 struct i40e_rx_buffer *old_buff)
1518{
1519 struct i40e_rx_buffer *new_buff;
1520 u16 nta = rx_ring->next_to_alloc;
1521
1522 new_buff = &rx_ring->rx_bi[nta];
1523
1524 /* update, and store next to alloc */
1525 nta++;
1526 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1527
1528 /* transfer page from old buffer to new buffer */
1529 *new_buff = *old_buff;
1530}
1531
1532/**
1533 * i40e_page_is_reserved - check if reuse is possible
1534 * @page: page struct to check
1535 */
1536static inline bool i40e_page_is_reserved(struct page *page)
1537{
1538 return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
1539}
1540
1541/**
1542 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1543 * @rx_ring: rx descriptor ring to transact packets on
1544 * @rx_buffer: buffer containing page to add
1545 * @rx_desc: descriptor containing length of buffer written by hardware
1546 * @skb: sk_buff to place the data into
1547 *
1548 * This function will add the data contained in rx_buffer->page to the skb.
1549 * This is done either through a direct copy if the data in the buffer is
1550 * less than the skb header size, otherwise it will just attach the page as
1551 * a frag to the skb.
1552 *
1553 * The function will then update the page offset if necessary and return
1554 * true if the buffer can be reused by the adapter.
1555 **/
1556static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1557 struct i40e_rx_buffer *rx_buffer,
1558 union i40e_rx_desc *rx_desc,
1559 struct sk_buff *skb)
1560{
1561 struct page *page = rx_buffer->page;
1562 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1563 unsigned int size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1564 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1565#if (PAGE_SIZE < 8192)
1566 unsigned int truesize = I40E_RXBUFFER_2048;
1567#else
1568 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1569 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1570#endif
1571
1572 /* will the data fit in the skb we allocated? if so, just
1573 * copy it as it is pretty small anyway
1574 */
1575 if ((size <= I40E_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1576 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1577
1578 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1579
1580 /* page is not reserved, we can reuse buffer as-is */
1581 if (likely(!i40e_page_is_reserved(page)))
1582 return true;
1583
1584 /* this page cannot be reused so discard it */
1585 __free_pages(page, 0);
1586 return false;
1587 }
1588
1589 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1590 rx_buffer->page_offset, size, truesize);
1591
1592 /* avoid re-using remote pages */
1593 if (unlikely(i40e_page_is_reserved(page)))
1594 return false;
1595
1596#if (PAGE_SIZE < 8192)
1597 /* if we are only owner of page we can reuse it */
1598 if (unlikely(page_count(page) != 1))
1599 return false;
1600
1601 /* flip page offset to other buffer */
1602 rx_buffer->page_offset ^= truesize;
1603#else
1604 /* move offset up to the next cache line */
1605 rx_buffer->page_offset += truesize;
1606
1607 if (rx_buffer->page_offset > last_offset)
1608 return false;
1609#endif
1610
1611 /* Even if we own the page, we are not allowed to use atomic_set()
1612 * This would break get_page_unless_zero() users.
1613 */
1614 get_page(rx_buffer->page);
1615
1616 return true;
1617}
1618
1619/**
1620 * i40e_fetch_rx_buffer - Allocate skb and populate it
1621 * @rx_ring: rx descriptor ring to transact packets on
1622 * @rx_desc: descriptor containing info written by hardware
1623 *
1624 * This function allocates an skb on the fly, and populates it with the page
1625 * data from the current receive descriptor, taking care to set up the skb
1626 * correctly, as well as handling calling the page recycle function if
1627 * necessary.
1628 */
1629static inline
1630struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
1631 union i40e_rx_desc *rx_desc)
1632{
1633 struct i40e_rx_buffer *rx_buffer;
1634 struct sk_buff *skb;
1635 struct page *page;
1636
1637 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1638 page = rx_buffer->page;
1639 prefetchw(page);
1640
1641 skb = rx_buffer->skb;
1642
1643 if (likely(!skb)) {
1644 void *page_addr = page_address(page) + rx_buffer->page_offset;
1645
1646 /* prefetch first cache line of first page */
1647 prefetch(page_addr);
1648#if L1_CACHE_BYTES < 128
1649 prefetch(page_addr + L1_CACHE_BYTES);
1650#endif
1651
1652 /* allocate a skb to store the frags */
1653 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1654 I40E_RX_HDR_SIZE,
1655 GFP_ATOMIC | __GFP_NOWARN);
1656 if (unlikely(!skb)) {
1657 rx_ring->rx_stats.alloc_buff_failed++;
1658 return NULL;
1659 }
1660
1661 /* we will be copying header into skb->data in
1662 * pskb_may_pull so it is in our interest to prefetch
1663 * it now to avoid a possible cache miss
1664 */
1665 prefetchw(skb->data);
1666 } else {
1667 rx_buffer->skb = NULL;
1668 }
1669
1670 /* we are reusing so sync this buffer for CPU use */
1671 dma_sync_single_range_for_cpu(rx_ring->dev,
1672 rx_buffer->dma,
1673 rx_buffer->page_offset,
1674 I40E_RXBUFFER_2048,
1675 DMA_FROM_DEVICE);
1676
1677 /* pull page into skb */
1678 if (i40e_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1679 /* hand second half of page back to the ring */
1680 i40e_reuse_rx_page(rx_ring, rx_buffer);
1681 rx_ring->rx_stats.page_reuse_count++;
1682 } else {
1683 /* we are not reusing the buffer so unmap it */
1684 dma_unmap_page(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1685 DMA_FROM_DEVICE);
1686 }
1687
1688 /* clear contents of buffer_info */
1689 rx_buffer->page = NULL;
1690
1691 return skb;
1692}
1693
1694/**
1695 * i40e_is_non_eop - process handling of non-EOP buffers
1696 * @rx_ring: Rx ring being processed
1697 * @rx_desc: Rx descriptor for current buffer
1698 * @skb: Current socket buffer containing buffer in progress
1699 *
1700 * This function updates next to clean. If the buffer is an EOP buffer
1701 * this function exits returning false, otherwise it will place the
1702 * sk_buff in the next buffer to be chained and return true indicating
1703 * that this is in fact a non-EOP buffer.
1704 **/
1705static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1706 union i40e_rx_desc *rx_desc,
1707 struct sk_buff *skb)
1708{
1709 u32 ntc = rx_ring->next_to_clean + 1;
1710
1711 /* fetch, update, and store next to clean */
1712 ntc = (ntc < rx_ring->count) ? ntc : 0;
1713 rx_ring->next_to_clean = ntc;
1714
1715 prefetch(I40E_RX_DESC(rx_ring, ntc));
1716
1717#define staterrlen rx_desc->wb.qword1.status_error_len
1718 if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
1719 i40e_clean_programming_status(rx_ring, rx_desc);
1720 rx_ring->rx_bi[ntc].skb = skb;
1721 return true;
1722 }
1723 /* if we are the last buffer then there is nothing else to do */
1724#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1725 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1726 return false;
1727
1728 /* place skb in next buffer to be received */
1729 rx_ring->rx_bi[ntc].skb = skb;
1730 rx_ring->rx_stats.non_eop_descs++;
1731
1732 return true;
1733}
1734
1735/**
1736 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1737 * @rx_ring: rx descriptor ring to transact packets on
1738 * @budget: Total limit on number of packets to process
1739 *
1740 * This function provides a "bounce buffer" approach to Rx interrupt
1741 * processing. The advantage to this is that on systems that have
1742 * expensive overhead for IOMMU access this provides a means of avoiding
1743 * it by maintaining the mapping of the page to the system.
1744 *
1745 * Returns amount of work completed
1746 **/
1747static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001748{
1749 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1750 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001751 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001752
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001753 while (likely(total_rx_packets < budget)) {
1754 union i40e_rx_desc *rx_desc;
Mitch Williamsa132af22015-01-24 09:58:35 +00001755 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001756 u32 rx_status;
Mitch Williamsa132af22015-01-24 09:58:35 +00001757 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001758 u8 rx_ptype;
1759 u64 qword;
1760
Mitch Williamsa132af22015-01-24 09:58:35 +00001761 /* return some buffers to hardware, one at a time is too slow */
1762 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001763 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001764 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001765 cleaned_count = 0;
1766 }
1767
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001768 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1769
Mitch Williamsa132af22015-01-24 09:58:35 +00001770 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001771 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1772 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001773 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001774 I40E_RXD_QW1_STATUS_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001775
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001776 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001777 break;
1778
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001779 /* status_error_len will always be zero for unused descriptors
1780 * because it's cleared in cleanup, and overlaps with hdr_addr
1781 * which is always zero because packet split isn't used, if the
1782 * hardware wrote DD then it will be non-zero
1783 */
1784 if (!rx_desc->wb.qword1.status_error_len)
1785 break;
1786
Mitch Williamsa132af22015-01-24 09:58:35 +00001787 /* This memory barrier is needed to keep us from reading
1788 * any other fields out of the rx_desc until we know the
1789 * DD bit is set.
1790 */
Alexander Duyck67317162015-04-08 18:49:43 -07001791 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001792
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001793 skb = i40e_fetch_rx_buffer(rx_ring, rx_desc);
1794 if (!skb)
1795 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001796
Mitch Williamsa132af22015-01-24 09:58:35 +00001797 cleaned_count++;
1798
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001799 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001800 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001801
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001802 /* ERR_MASK will only have valid bits if EOP set, and
1803 * what we are doing here is actually checking
1804 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1805 * the error field
1806 */
1807 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001808 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001809 continue;
1810 }
1811
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001812 if (i40e_cleanup_headers(rx_ring, skb))
1813 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001814
1815 /* probably a little skewed due to removing CRC */
1816 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001817
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001818 /* populate checksum, VLAN, and protocol */
1819 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001820
Mitch Williamsa132af22015-01-24 09:58:35 +00001821#ifdef I40E_FCOE
Jesse Brandeburg1f15d662016-04-01 03:56:06 -07001822 if (unlikely(
1823 i40e_rx_is_fcoe(rx_ptype) &&
1824 !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001825 dev_kfree_skb_any(skb);
1826 continue;
1827 }
1828#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001829
1830 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1831 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1832
Mitch Williamsa132af22015-01-24 09:58:35 +00001833 i40e_receive_skb(rx_ring, skb, vlan_tag);
1834
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001835 /* update budget accounting */
1836 total_rx_packets++;
1837 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001838
1839 u64_stats_update_begin(&rx_ring->syncp);
1840 rx_ring->stats.packets += total_rx_packets;
1841 rx_ring->stats.bytes += total_rx_bytes;
1842 u64_stats_update_end(&rx_ring->syncp);
1843 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1844 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1845
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001846 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001847 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001848}
1849
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001850static u32 i40e_buildreg_itr(const int type, const u16 itr)
1851{
1852 u32 val;
1853
1854 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001855 /* Don't clear PBA because that can cause lost interrupts that
1856 * came in while we were cleaning/polling
1857 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001858 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1859 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1860
1861 return val;
1862}
1863
1864/* a small macro to shorten up some long lines */
1865#define INTREG I40E_PFINT_DYN_CTLN
1866
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001867/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001868 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1869 * @vsi: the VSI we care about
1870 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1871 *
1872 **/
1873static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1874 struct i40e_q_vector *q_vector)
1875{
1876 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001877 bool rx = false, tx = false;
1878 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001879 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05001880 int idx = q_vector->v_idx;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001881
1882 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001883
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001884 /* avoid dynamic calculation if in countdown mode OR if
1885 * all dynamic is disabled
1886 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001887 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1888
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001889 if (q_vector->itr_countdown > 0 ||
Kan Lianga75e8002016-02-19 09:24:04 -05001890 (!ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting) &&
1891 !ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001892 goto enable_int;
1893 }
1894
Kan Lianga75e8002016-02-19 09:24:04 -05001895 if (ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001896 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1897 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001898 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001899
Kan Lianga75e8002016-02-19 09:24:04 -05001900 if (ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001901 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1902 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001903 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001904
1905 if (rx || tx) {
1906 /* get the higher of the two ITR adjustments and
1907 * use the same value for both ITR registers
1908 * when in adaptive mode (Rx and/or Tx)
1909 */
1910 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1911
1912 q_vector->tx.itr = q_vector->rx.itr = itr;
1913 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1914 tx = true;
1915 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1916 rx = true;
1917 }
1918
1919 /* only need to enable the interrupt once, but need
1920 * to possibly update both ITR values
1921 */
1922 if (rx) {
1923 /* set the INTENA_MSK_MASK so that this first write
1924 * won't actually enable the interrupt, instead just
1925 * updating the ITR (it's bit 31 PF and VF)
1926 */
1927 rxval |= BIT(31);
1928 /* don't check _DOWN because interrupt isn't being enabled */
1929 wr32(hw, INTREG(vector - 1), rxval);
1930 }
1931
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001932enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001933 if (!test_bit(__I40E_DOWN, &vsi->state))
1934 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001935
1936 if (q_vector->itr_countdown)
1937 q_vector->itr_countdown--;
1938 else
1939 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001940}
1941
1942/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001943 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1944 * @napi: napi struct with our devices info in it
1945 * @budget: amount of work driver is allowed to do this pass, in packets
1946 *
1947 * This function will clean all queues associated with a q_vector.
1948 *
1949 * Returns the amount of work done
1950 **/
1951int i40e_napi_poll(struct napi_struct *napi, int budget)
1952{
1953 struct i40e_q_vector *q_vector =
1954 container_of(napi, struct i40e_q_vector, napi);
1955 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001956 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001957 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001958 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001959 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001960 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001961
1962 if (test_bit(__I40E_DOWN, &vsi->state)) {
1963 napi_complete(napi);
1964 return 0;
1965 }
1966
Kiran Patil9c6c1252015-11-06 15:26:02 -08001967 /* Clear hung_detected bit */
1968 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001969 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001970 * budget and be more aggressive about cleaning up the Tx descriptors.
1971 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001972 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001973 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001974 clean_complete = false;
1975 continue;
1976 }
1977 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001978 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001979 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001980
Alexander Duyckc67cace2015-09-24 09:04:26 -07001981 /* Handle case where we are called by netpoll with a budget of 0 */
1982 if (budget <= 0)
1983 goto tx_only;
1984
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001985 /* We attempt to distribute budget to each Rx queue fairly, but don't
1986 * allow the budget to go below 1 because that would exit polling early.
1987 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001988 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001989
Mitch Williamsa132af22015-01-24 09:58:35 +00001990 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001991 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001992
1993 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001994 /* if we clean as many as budgeted, we must not be done */
1995 if (cleaned >= budget_per_ring)
1996 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001997 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001998
1999 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002000 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002001tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002002 if (arm_wb) {
2003 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08002004 i40e_enable_wb_on_itr(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002005 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002006 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002007 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002008
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002009 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2010 q_vector->arm_wb_state = false;
2011
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002012 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002013 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002014 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
2015 i40e_update_enable_itr(vsi, q_vector);
2016 } else { /* Legacy mode */
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002017 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002018 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002019 return 0;
2020}
2021
2022/**
2023 * i40e_atr - Add a Flow Director ATR filter
2024 * @tx_ring: ring to add programming descriptor to
2025 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002026 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002027 **/
2028static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002029 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002030{
2031 struct i40e_filter_program_desc *fdir_desc;
2032 struct i40e_pf *pf = tx_ring->vsi->back;
2033 union {
2034 unsigned char *network;
2035 struct iphdr *ipv4;
2036 struct ipv6hdr *ipv6;
2037 } hdr;
2038 struct tcphdr *th;
2039 unsigned int hlen;
2040 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002041 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002042 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002043
2044 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002045 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002046 return;
2047
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002048 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2049 return;
2050
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002051 /* if sampling is disabled do nothing */
2052 if (!tx_ring->atr_sample_rate)
2053 return;
2054
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002055 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002056 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002057 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002058
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002059 /* snag network header to get L4 type and address */
2060 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2061 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002062
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002063 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002064 * tx_enable_csum function if encap is enabled.
2065 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002066 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2067 /* access ihl as u8 to avoid unaligned access on ia64 */
2068 hlen = (hdr.network[0] & 0x0F) << 2;
2069 l4_proto = hdr.ipv4->protocol;
2070 } else {
2071 hlen = hdr.network - skb->data;
2072 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2073 hlen -= hdr.network - skb->data;
2074 }
2075
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002076 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002077 return;
2078
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002079 th = (struct tcphdr *)(hdr.network + hlen);
2080
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002081 /* Due to lack of space, no more new filters can be programmed */
2082 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2083 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002084 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2085 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002086 /* HW ATR eviction will take care of removing filters on FIN
2087 * and RST packets.
2088 */
2089 if (th->fin || th->rst)
2090 return;
2091 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002092
2093 tx_ring->atr_count++;
2094
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002095 /* sample on all syn/fin/rst packets or once every atr sample rate */
2096 if (!th->fin &&
2097 !th->syn &&
2098 !th->rst &&
2099 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002100 return;
2101
2102 tx_ring->atr_count = 0;
2103
2104 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002105 i = tx_ring->next_to_use;
2106 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2107
2108 i++;
2109 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002110
2111 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2112 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002113 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002114 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2115 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2116 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2117 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2118
2119 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2120
2121 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2122
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002123 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002124 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2125 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2126 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2127 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2128
2129 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2130 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2131
2132 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2133 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2134
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002135 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002136 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002137 dtype_cmd |=
2138 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2139 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2140 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2141 else
2142 dtype_cmd |=
2143 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2144 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2145 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002146
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002147 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2148 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002149 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2150
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002151 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002152 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002153 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002154 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002155}
2156
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002157/**
2158 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2159 * @skb: send buffer
2160 * @tx_ring: ring to send buffer on
2161 * @flags: the tx flags to be set
2162 *
2163 * Checks the skb and set up correspondingly several generic transmit flags
2164 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2165 *
2166 * Returns error code indicate the frame should be dropped upon error and the
2167 * otherwise returns 0 to indicate the flags has been set properly.
2168 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002169#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002170inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002171 struct i40e_ring *tx_ring,
2172 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002173#else
2174static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2175 struct i40e_ring *tx_ring,
2176 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002177#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002178{
2179 __be16 protocol = skb->protocol;
2180 u32 tx_flags = 0;
2181
Greg Rose31eaacc2015-03-31 00:45:03 -07002182 if (protocol == htons(ETH_P_8021Q) &&
2183 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2184 /* When HW VLAN acceleration is turned off by the user the
2185 * stack sets the protocol to 8021q so that the driver
2186 * can take any steps required to support the SW only
2187 * VLAN handling. In our case the driver doesn't need
2188 * to take any further steps so just set the protocol
2189 * to the encapsulated ethertype.
2190 */
2191 skb->protocol = vlan_get_protocol(skb);
2192 goto out;
2193 }
2194
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002195 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002196 if (skb_vlan_tag_present(skb)) {
2197 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002198 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2199 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002200 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002201 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002202
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002203 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2204 if (!vhdr)
2205 return -EINVAL;
2206
2207 protocol = vhdr->h_vlan_encapsulated_proto;
2208 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2209 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2210 }
2211
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002212 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2213 goto out;
2214
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002215 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002216 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2217 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002218 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2219 tx_flags |= (skb->priority & 0x7) <<
2220 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2221 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2222 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002223 int rc;
2224
2225 rc = skb_cow_head(skb, 0);
2226 if (rc < 0)
2227 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002228 vhdr = (struct vlan_ethhdr *)skb->data;
2229 vhdr->h_vlan_TCI = htons(tx_flags >>
2230 I40E_TX_FLAGS_VLAN_SHIFT);
2231 } else {
2232 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2233 }
2234 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002235
2236out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002237 *flags = tx_flags;
2238 return 0;
2239}
2240
2241/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002242 * i40e_tso - set up the tso context descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002243 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002244 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002245 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002246 *
2247 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2248 **/
Jesse Brandeburg84b079922016-04-01 03:56:05 -07002249static int i40e_tso(struct sk_buff *skb, u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002250{
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002251 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002252 union {
2253 struct iphdr *v4;
2254 struct ipv6hdr *v6;
2255 unsigned char *hdr;
2256 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002257 union {
2258 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002259 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002260 unsigned char *hdr;
2261 } l4;
2262 u32 paylen, l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002263 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002264
Shannon Nelsone9f65632016-01-04 10:33:04 -08002265 if (skb->ip_summed != CHECKSUM_PARTIAL)
2266 return 0;
2267
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002268 if (!skb_is_gso(skb))
2269 return 0;
2270
Francois Romieudd225bc2014-03-30 03:14:48 +00002271 err = skb_cow_head(skb, 0);
2272 if (err < 0)
2273 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002274
Alexander Duyckc7770192016-01-24 21:16:35 -08002275 ip.hdr = skb_network_header(skb);
2276 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002277
Alexander Duyckc7770192016-01-24 21:16:35 -08002278 /* initialize outer IP header fields */
2279 if (ip.v4->version == 4) {
2280 ip.v4->tot_len = 0;
2281 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002282 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002283 ip.v6->payload_len = 0;
2284 }
2285
Alexander Duyck577389a2016-04-02 00:06:56 -07002286 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002287 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002288 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002289 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002290 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002291 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002292 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2293 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2294 l4.udp->len = 0;
2295
Alexander Duyck54532052016-01-24 21:17:29 -08002296 /* determine offset of outer transport header */
2297 l4_offset = l4.hdr - skb->data;
2298
2299 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002300 paylen = skb->len - l4_offset;
2301 csum_replace_by_diff(&l4.udp->check, htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002302 }
2303
Alexander Duyckc7770192016-01-24 21:16:35 -08002304 /* reset pointers to inner headers */
2305 ip.hdr = skb_inner_network_header(skb);
2306 l4.hdr = skb_inner_transport_header(skb);
2307
2308 /* initialize inner IP header fields */
2309 if (ip.v4->version == 4) {
2310 ip.v4->tot_len = 0;
2311 ip.v4->check = 0;
2312 } else {
2313 ip.v6->payload_len = 0;
2314 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002315 }
2316
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002317 /* determine offset of inner transport header */
2318 l4_offset = l4.hdr - skb->data;
2319
2320 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002321 paylen = skb->len - l4_offset;
2322 csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002323
2324 /* compute length of segmentation header */
2325 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002326
2327 /* find the field values */
2328 cd_cmd = I40E_TX_CTX_DESC_TSO;
2329 cd_tso_len = skb->len - *hdr_len;
2330 cd_mss = skb_shinfo(skb)->gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002331 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2332 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2333 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002334 return 1;
2335}
2336
2337/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002338 * i40e_tsyn - set up the tsyn context descriptor
2339 * @tx_ring: ptr to the ring to send
2340 * @skb: ptr to the skb we're sending
2341 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002342 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002343 *
2344 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2345 **/
2346static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2347 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2348{
2349 struct i40e_pf *pf;
2350
2351 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2352 return 0;
2353
2354 /* Tx timestamps cannot be sampled when doing TSO */
2355 if (tx_flags & I40E_TX_FLAGS_TSO)
2356 return 0;
2357
2358 /* only timestamp the outbound packet if the user has requested it and
2359 * we are not already transmitting a packet to be timestamped
2360 */
2361 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002362 if (!(pf->flags & I40E_FLAG_PTP))
2363 return 0;
2364
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002365 if (pf->ptp_tx &&
2366 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002367 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2368 pf->ptp_tx_skb = skb_get(skb);
2369 } else {
2370 return 0;
2371 }
2372
2373 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2374 I40E_TXD_CTX_QW1_CMD_SHIFT;
2375
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002376 return 1;
2377}
2378
2379/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002380 * i40e_tx_enable_csum - Enable Tx checksum offloads
2381 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002382 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002383 * @td_cmd: Tx descriptor command bits to set
2384 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002385 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002386 * @cd_tunneling: ptr to context desc bits
2387 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002388static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2389 u32 *td_cmd, u32 *td_offset,
2390 struct i40e_ring *tx_ring,
2391 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002392{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002393 union {
2394 struct iphdr *v4;
2395 struct ipv6hdr *v6;
2396 unsigned char *hdr;
2397 } ip;
2398 union {
2399 struct tcphdr *tcp;
2400 struct udphdr *udp;
2401 unsigned char *hdr;
2402 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002403 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002404 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002405 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002406 u8 l4_proto = 0;
2407
Alexander Duyck529f1f62016-01-24 21:17:10 -08002408 if (skb->ip_summed != CHECKSUM_PARTIAL)
2409 return 0;
2410
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002411 ip.hdr = skb_network_header(skb);
2412 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002413
Alexander Duyck475b4202016-01-24 21:17:01 -08002414 /* compute outer L2 header size */
2415 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2416
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002417 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002418 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002419 /* define outer network header type */
2420 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002421 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2422 I40E_TX_CTX_EXT_IP_IPV4 :
2423 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2424
Alexander Duycka0064722016-01-24 21:16:48 -08002425 l4_proto = ip.v4->protocol;
2426 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002427 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002428
2429 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002430 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002431 if (l4.hdr != exthdr)
2432 ipv6_skip_exthdr(skb, exthdr - skb->data,
2433 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002434 }
2435
2436 /* define outer transport */
2437 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002438 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002439 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002440 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002441 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002442 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002443 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002444 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002445 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002446 case IPPROTO_IPIP:
2447 case IPPROTO_IPV6:
2448 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2449 l4.hdr = skb_inner_network_header(skb);
2450 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002451 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002452 if (*tx_flags & I40E_TX_FLAGS_TSO)
2453 return -1;
2454
2455 skb_checksum_help(skb);
2456 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002457 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002458
Alexander Duyck577389a2016-04-02 00:06:56 -07002459 /* compute outer L3 header size */
2460 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2461 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2462
2463 /* switch IP header pointer from outer to inner header */
2464 ip.hdr = skb_inner_network_header(skb);
2465
Alexander Duyck475b4202016-01-24 21:17:01 -08002466 /* compute tunnel header size */
2467 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2468 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2469
Alexander Duyck54532052016-01-24 21:17:29 -08002470 /* indicate if we need to offload outer UDP header */
2471 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002472 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002473 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2474 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2475
Alexander Duyck475b4202016-01-24 21:17:01 -08002476 /* record tunnel offload values */
2477 *cd_tunneling |= tunnel;
2478
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002479 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002480 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002481 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002482
Alexander Duycka0064722016-01-24 21:16:48 -08002483 /* reset type as we transition from outer to inner headers */
2484 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2485 if (ip.v4->version == 4)
2486 *tx_flags |= I40E_TX_FLAGS_IPV4;
2487 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002488 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002489 }
2490
2491 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002492 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002493 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002494 /* the stack computes the IP header already, the only time we
2495 * need the hardware to recompute it is in the case of TSO.
2496 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002497 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2498 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2499 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002500 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002501 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002502
2503 exthdr = ip.hdr + sizeof(*ip.v6);
2504 l4_proto = ip.v6->nexthdr;
2505 if (l4.hdr != exthdr)
2506 ipv6_skip_exthdr(skb, exthdr - skb->data,
2507 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002508 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002509
Alexander Duyck475b4202016-01-24 21:17:01 -08002510 /* compute inner L3 header size */
2511 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002512
2513 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002514 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002515 case IPPROTO_TCP:
2516 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002517 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2518 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002519 break;
2520 case IPPROTO_SCTP:
2521 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002522 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2523 offset |= (sizeof(struct sctphdr) >> 2) <<
2524 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002525 break;
2526 case IPPROTO_UDP:
2527 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002528 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2529 offset |= (sizeof(struct udphdr) >> 2) <<
2530 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002531 break;
2532 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002533 if (*tx_flags & I40E_TX_FLAGS_TSO)
2534 return -1;
2535 skb_checksum_help(skb);
2536 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002537 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002538
2539 *td_cmd |= cmd;
2540 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002541
2542 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002543}
2544
2545/**
2546 * i40e_create_tx_ctx Build the Tx context descriptor
2547 * @tx_ring: ring to create the descriptor on
2548 * @cd_type_cmd_tso_mss: Quad Word 1
2549 * @cd_tunneling: Quad Word 0 - bits 0-31
2550 * @cd_l2tag2: Quad Word 0 - bits 32-63
2551 **/
2552static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2553 const u64 cd_type_cmd_tso_mss,
2554 const u32 cd_tunneling, const u32 cd_l2tag2)
2555{
2556 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002557 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002558
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002559 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2560 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002561 return;
2562
2563 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002564 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2565
2566 i++;
2567 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002568
2569 /* cpu_to_le32 and assign to struct fields */
2570 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2571 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002572 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002573 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2574}
2575
2576/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002577 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2578 * @tx_ring: the ring to be checked
2579 * @size: the size buffer we want to assure is available
2580 *
2581 * Returns -EBUSY if a stop is needed, else 0
2582 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002583int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002584{
2585 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2586 /* Memory barrier before checking head and tail */
2587 smp_mb();
2588
2589 /* Check again in a case another CPU has just made room available. */
2590 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2591 return -EBUSY;
2592
2593 /* A reprieve! - use start_queue because it doesn't call schedule */
2594 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2595 ++tx_ring->tx_stats.restart_queue;
2596 return 0;
2597}
2598
2599/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002600 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002601 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002602 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002603 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2604 * and so we need to figure out the cases where we need to linearize the skb.
2605 *
2606 * For TSO we need to count the TSO header and segment payload separately.
2607 * As such we need to check cases where we have 7 fragments or more as we
2608 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2609 * the segment payload in the first descriptor, and another 7 for the
2610 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002611 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002612bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002613{
Alexander Duyck2d374902016-02-17 11:02:50 -08002614 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002615 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002616
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002617 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002618 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002619 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002620 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002621
Alexander Duyck2d374902016-02-17 11:02:50 -08002622 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002623 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002624 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002625 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002626 frag = &skb_shinfo(skb)->frags[0];
2627
2628 /* Initialize size to the negative value of gso_size minus 1. We
2629 * use this as the worst case scenerio in which the frag ahead
2630 * of us only provides one byte which is why we are limited to 6
2631 * descriptors for a single transmit as the header and previous
2632 * fragment are already consuming 2 descriptors.
2633 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002634 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002635
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002636 /* Add size of frags 0 through 4 to create our initial sum */
2637 sum += skb_frag_size(frag++);
2638 sum += skb_frag_size(frag++);
2639 sum += skb_frag_size(frag++);
2640 sum += skb_frag_size(frag++);
2641 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002642
2643 /* Walk through fragments adding latest fragment, testing it, and
2644 * then removing stale fragments from the sum.
2645 */
2646 stale = &skb_shinfo(skb)->frags[0];
2647 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002648 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002649
2650 /* if sum is negative we failed to make sufficient progress */
2651 if (sum < 0)
2652 return true;
2653
Alexander Duyck841493a2016-09-06 18:05:04 -07002654 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002655 break;
2656
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002657 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002658 }
2659
Alexander Duyck2d374902016-02-17 11:02:50 -08002660 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002661}
2662
2663/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002664 * i40e_tx_map - Build the Tx descriptor
2665 * @tx_ring: ring to send buffer on
2666 * @skb: send buffer
2667 * @first: first buffer info buffer to use
2668 * @tx_flags: collected send information
2669 * @hdr_len: size of the packet header
2670 * @td_cmd: the command field in the descriptor
2671 * @td_offset: offset for checksum or crc
2672 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002673#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002674inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002675 struct i40e_tx_buffer *first, u32 tx_flags,
2676 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002677#else
2678static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2679 struct i40e_tx_buffer *first, u32 tx_flags,
2680 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002681#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002682{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002683 unsigned int data_len = skb->data_len;
2684 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002685 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002686 struct i40e_tx_buffer *tx_bi;
2687 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002688 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002689 u32 td_tag = 0;
2690 dma_addr_t dma;
2691 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002692 u16 desc_count = 0;
2693 bool tail_bump = true;
2694 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002695
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002696 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2697 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2698 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2699 I40E_TX_FLAGS_VLAN_SHIFT;
2700 }
2701
Alexander Duycka5e9c572013-09-28 06:00:27 +00002702 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2703 gso_segs = skb_shinfo(skb)->gso_segs;
2704 else
2705 gso_segs = 1;
2706
2707 /* multiply data chunks by size of headers */
2708 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2709 first->gso_segs = gso_segs;
2710 first->skb = skb;
2711 first->tx_flags = tx_flags;
2712
2713 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2714
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002715 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002716 tx_bi = first;
2717
2718 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002719 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2720
Alexander Duycka5e9c572013-09-28 06:00:27 +00002721 if (dma_mapping_error(tx_ring->dev, dma))
2722 goto dma_error;
2723
2724 /* record length, and DMA address */
2725 dma_unmap_len_set(tx_bi, len, size);
2726 dma_unmap_addr_set(tx_bi, dma, dma);
2727
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002728 /* align size to end of page */
2729 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002730 tx_desc->buffer_addr = cpu_to_le64(dma);
2731
2732 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002733 tx_desc->cmd_type_offset_bsz =
2734 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002735 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002736
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002737 tx_desc++;
2738 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002739 desc_count++;
2740
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002741 if (i == tx_ring->count) {
2742 tx_desc = I40E_TX_DESC(tx_ring, 0);
2743 i = 0;
2744 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002745
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002746 dma += max_data;
2747 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002748
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002749 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002750 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002751 }
2752
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002753 if (likely(!data_len))
2754 break;
2755
Alexander Duycka5e9c572013-09-28 06:00:27 +00002756 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2757 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002758
2759 tx_desc++;
2760 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002761 desc_count++;
2762
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002763 if (i == tx_ring->count) {
2764 tx_desc = I40E_TX_DESC(tx_ring, 0);
2765 i = 0;
2766 }
2767
Alexander Duycka5e9c572013-09-28 06:00:27 +00002768 size = skb_frag_size(frag);
2769 data_len -= size;
2770
2771 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2772 DMA_TO_DEVICE);
2773
2774 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002775 }
2776
Alexander Duycka5e9c572013-09-28 06:00:27 +00002777 /* set next_to_watch value indicating a packet is present */
2778 first->next_to_watch = tx_desc;
2779
2780 i++;
2781 if (i == tx_ring->count)
2782 i = 0;
2783
2784 tx_ring->next_to_use = i;
2785
Alexander Duycke486bdf2016-09-12 14:18:40 -07002786 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002787 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002788
2789 /* Algorithm to optimize tail and RS bit setting:
2790 * if xmit_more is supported
2791 * if xmit_more is true
2792 * do not update tail and do not mark RS bit.
2793 * if xmit_more is false and last xmit_more was false
2794 * if every packet spanned less than 4 desc
2795 * then set RS bit on 4th packet and update tail
2796 * on every packet
2797 * else
2798 * update tail and set RS bit on every packet.
2799 * if xmit_more is false and last_xmit_more was true
2800 * update tail and set RS bit.
2801 *
2802 * Optimization: wmb to be issued only in case of tail update.
2803 * Also optimize the Descriptor WB path for RS bit with the same
2804 * algorithm.
2805 *
2806 * Note: If there are less than 4 packets
2807 * pending and interrupts were disabled the service task will
2808 * trigger a force WB.
2809 */
2810 if (skb->xmit_more &&
Alexander Duycke486bdf2016-09-12 14:18:40 -07002811 !netif_xmit_stopped(txring_txq(tx_ring))) {
Anjali Singhai58044742015-09-25 18:26:13 -07002812 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2813 tail_bump = false;
2814 } else if (!skb->xmit_more &&
Alexander Duycke486bdf2016-09-12 14:18:40 -07002815 !netif_xmit_stopped(txring_txq(tx_ring)) &&
Anjali Singhai58044742015-09-25 18:26:13 -07002816 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2817 (tx_ring->packet_stride < WB_STRIDE) &&
2818 (desc_count < WB_STRIDE)) {
2819 tx_ring->packet_stride++;
2820 } else {
2821 tx_ring->packet_stride = 0;
2822 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2823 do_rs = true;
2824 }
2825 if (do_rs)
2826 tx_ring->packet_stride = 0;
2827
2828 tx_desc->cmd_type_offset_bsz =
2829 build_ctob(td_cmd, td_offset, size, td_tag) |
2830 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2831 I40E_TX_DESC_CMD_EOP) <<
2832 I40E_TXD_QW1_CMD_SHIFT);
2833
Alexander Duycka5e9c572013-09-28 06:00:27 +00002834 /* notify HW of packet */
Carolyn Wybornyffeac832016-08-04 11:37:03 -07002835 if (!tail_bump) {
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002836 prefetchw(tx_desc + 1);
Carolyn Wybornyffeac832016-08-04 11:37:03 -07002837 } else {
Anjali Singhai58044742015-09-25 18:26:13 -07002838 /* Force memory writes to complete before letting h/w
2839 * know there are new descriptors to fetch. (Only
2840 * applicable for weak-ordered memory model archs,
2841 * such as IA-64).
2842 */
2843 wmb();
2844 writel(i, tx_ring->tail);
2845 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002846 return;
2847
2848dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002849 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002850
2851 /* clear dma mappings for failed tx_bi map */
2852 for (;;) {
2853 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002854 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002855 if (tx_bi == first)
2856 break;
2857 if (i == 0)
2858 i = tx_ring->count;
2859 i--;
2860 }
2861
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002862 tx_ring->next_to_use = i;
2863}
2864
2865/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002866 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2867 * @skb: send buffer
2868 * @tx_ring: ring to send buffer on
2869 *
2870 * Returns NETDEV_TX_OK if sent, else an error code
2871 **/
2872static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2873 struct i40e_ring *tx_ring)
2874{
2875 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2876 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2877 struct i40e_tx_buffer *first;
2878 u32 td_offset = 0;
2879 u32 tx_flags = 0;
2880 __be16 protocol;
2881 u32 td_cmd = 0;
2882 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002883 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002884 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002885
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002886 /* prefetch the data, we'll need it later */
2887 prefetch(skb->data);
2888
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002889 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002890 if (i40e_chk_linearize(skb, count)) {
2891 if (__skb_linearize(skb))
2892 goto out_drop;
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002893 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002894 tx_ring->tx_stats.tx_linearize++;
2895 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002896
2897 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2898 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2899 * + 4 desc gap to avoid the cache line where head is,
2900 * + 1 desc for context descriptor,
2901 * otherwise try next time
2902 */
2903 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2904 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002905 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002906 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002907
2908 /* prepare the xmit flags */
2909 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2910 goto out_drop;
2911
2912 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002913 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002914
2915 /* record the location of the first descriptor for this packet */
2916 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2917
2918 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002919 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002920 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002921 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002922 tx_flags |= I40E_TX_FLAGS_IPV6;
2923
Jesse Brandeburg84b079922016-04-01 03:56:05 -07002924 tso = i40e_tso(skb, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002925
2926 if (tso < 0)
2927 goto out_drop;
2928 else if (tso)
2929 tx_flags |= I40E_TX_FLAGS_TSO;
2930
Alexander Duyck3bc67972016-02-17 11:02:56 -08002931 /* Always offload the checksum, since it's in the data descriptor */
2932 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2933 tx_ring, &cd_tunneling);
2934 if (tso < 0)
2935 goto out_drop;
2936
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002937 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2938
2939 if (tsyn)
2940 tx_flags |= I40E_TX_FLAGS_TSYN;
2941
Jakub Kicinski259afec2014-03-15 14:55:37 +00002942 skb_tx_timestamp(skb);
2943
Alexander Duyckb1941302013-09-28 06:00:32 +00002944 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002945 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2946
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002947 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2948 cd_tunneling, cd_l2tag2);
2949
2950 /* Add Flow Director ATR if it's enabled.
2951 *
2952 * NOTE: this must always be directly before the data descriptor.
2953 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002954 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002955
2956 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2957 td_cmd, td_offset);
2958
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002959 return NETDEV_TX_OK;
2960
2961out_drop:
2962 dev_kfree_skb_any(skb);
2963 return NETDEV_TX_OK;
2964}
2965
2966/**
2967 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2968 * @skb: send buffer
2969 * @netdev: network interface device structure
2970 *
2971 * Returns NETDEV_TX_OK if sent, else an error code
2972 **/
2973netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2974{
2975 struct i40e_netdev_priv *np = netdev_priv(netdev);
2976 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002977 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002978
2979 /* hardware can't handle really short frames, hardware padding works
2980 * beyond this point
2981 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002982 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2983 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002984
2985 return i40e_xmit_frame_ring(skb, tx_ring);
2986}