blob: 42b4412d6794b3b141acf37cdb99709d4491404f [file] [log] [blame]
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/export.h>
18#include "hw.h"
Sujith Manoharan528e5d32012-02-22 12:41:12 +053019#include "hw-ops.h"
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053020#include "ar9003_phy.h"
21#include "ar9003_mci.h"
22
23static void ar9003_mci_reset_req_wakeup(struct ath_hw *ah)
24{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053025 REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
26 AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 1);
27 udelay(1);
28 REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
29 AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 0);
30}
31
32static int ar9003_mci_wait_for_interrupt(struct ath_hw *ah, u32 address,
33 u32 bit_position, int time_out)
34{
35 struct ath_common *common = ath9k_hw_common(ah);
36
37 while (time_out) {
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053038 if (!(REG_READ(ah, address) & bit_position)) {
39 udelay(10);
40 time_out -= 10;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053041
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053042 if (time_out < 0)
43 break;
44 else
45 continue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053046 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053047 REG_WRITE(ah, address, bit_position);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053048
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053049 if (address != AR_MCI_INTERRUPT_RX_MSG_RAW)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053050 break;
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053051
52 if (bit_position & AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)
53 ar9003_mci_reset_req_wakeup(ah);
54
55 if (bit_position & (AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING |
56 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING))
57 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
58 AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
59
60 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_RX_MSG);
61 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053062 }
63
64 if (time_out <= 0) {
Joe Perchesd2182b62011-12-15 14:55:53 -080065 ath_dbg(common, MCI,
66 "MCI Wait for Reg 0x%08x = 0x%08x timeout\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053067 address, bit_position);
Joe Perchesd2182b62011-12-15 14:55:53 -080068 ath_dbg(common, MCI,
69 "MCI INT_RAW = 0x%08x, RX_MSG_RAW = 0x%08x\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053070 REG_READ(ah, AR_MCI_INTERRUPT_RAW),
71 REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
72 time_out = 0;
73 }
74
75 return time_out;
76}
77
Sujith Manoharana3f846f2012-02-22 12:41:24 +053078static void ar9003_mci_remote_reset(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053079{
80 u32 payload[4] = { 0xffffffff, 0xffffffff, 0xffffffff, 0xffffff00};
81
82 ar9003_mci_send_message(ah, MCI_REMOTE_RESET, 0, payload, 16,
83 wait_done, false);
84 udelay(5);
85}
86
Sujith Manoharana3f846f2012-02-22 12:41:24 +053087static void ar9003_mci_send_lna_transfer(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053088{
89 u32 payload = 0x00000000;
90
91 ar9003_mci_send_message(ah, MCI_LNA_TRANS, 0, &payload, 1,
92 wait_done, false);
93}
94
95static void ar9003_mci_send_req_wake(struct ath_hw *ah, bool wait_done)
96{
97 ar9003_mci_send_message(ah, MCI_REQ_WAKE, MCI_FLAG_DISABLE_TIMESTAMP,
98 NULL, 0, wait_done, false);
99 udelay(5);
100}
101
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530102static void ar9003_mci_send_sys_waking(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530103{
104 ar9003_mci_send_message(ah, MCI_SYS_WAKING, MCI_FLAG_DISABLE_TIMESTAMP,
105 NULL, 0, wait_done, false);
106}
107
108static void ar9003_mci_send_lna_take(struct ath_hw *ah, bool wait_done)
109{
110 u32 payload = 0x70000000;
111
112 ar9003_mci_send_message(ah, MCI_LNA_TAKE, 0, &payload, 1,
113 wait_done, false);
114}
115
116static void ar9003_mci_send_sys_sleeping(struct ath_hw *ah, bool wait_done)
117{
118 ar9003_mci_send_message(ah, MCI_SYS_SLEEPING,
119 MCI_FLAG_DISABLE_TIMESTAMP,
120 NULL, 0, wait_done, false);
121}
122
123static void ar9003_mci_send_coex_version_query(struct ath_hw *ah,
124 bool wait_done)
125{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530126 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
127 u32 payload[4] = {0, 0, 0, 0};
128
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530129 if (mci->bt_version_known ||
130 (mci->bt_state == MCI_BT_SLEEP))
131 return;
132
133 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
134 MCI_GPM_COEX_VERSION_QUERY);
135 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530136}
137
138static void ar9003_mci_send_coex_version_response(struct ath_hw *ah,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530139 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530140{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530141 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
142 u32 payload[4] = {0, 0, 0, 0};
143
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530144 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530145 MCI_GPM_COEX_VERSION_RESPONSE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530146 *(((u8 *)payload) + MCI_GPM_COEX_B_MAJOR_VERSION) =
147 mci->wlan_ver_major;
148 *(((u8 *)payload) + MCI_GPM_COEX_B_MINOR_VERSION) =
149 mci->wlan_ver_minor;
150 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
151}
152
153static void ar9003_mci_send_coex_wlan_channels(struct ath_hw *ah,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530154 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530155{
156 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
157 u32 *payload = &mci->wlan_channels[0];
158
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530159 if (!mci->wlan_channels_update ||
160 (mci->bt_state == MCI_BT_SLEEP))
161 return;
162
163 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
164 MCI_GPM_COEX_WLAN_CHANNELS);
165 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
166 MCI_GPM_SET_TYPE_OPCODE(payload, 0xff, 0xff);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530167}
168
169static void ar9003_mci_send_coex_bt_status_query(struct ath_hw *ah,
170 bool wait_done, u8 query_type)
171{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530172 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
173 u32 payload[4] = {0, 0, 0, 0};
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530174 bool query_btinfo;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530175
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530176 if (mci->bt_state == MCI_BT_SLEEP)
177 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530178
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530179 query_btinfo = !!(query_type & (MCI_GPM_COEX_QUERY_BT_ALL_INFO |
180 MCI_GPM_COEX_QUERY_BT_TOPOLOGY));
181 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
182 MCI_GPM_COEX_STATUS_QUERY);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530183
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530184 *(((u8 *)payload) + MCI_GPM_COEX_B_BT_BITMAP) = query_type;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530185
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530186 /*
187 * If bt_status_query message is not sent successfully,
188 * then need_flush_btinfo should be set again.
189 */
190 if (!ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
191 wait_done, true)) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530192 if (query_btinfo)
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530193 mci->need_flush_btinfo = true;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530194 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530195
196 if (query_btinfo)
197 mci->query_bt = false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530198}
199
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530200static void ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw *ah, bool halt,
201 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530202{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530203 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
204 u32 payload[4] = {0, 0, 0, 0};
205
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530206 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
207 MCI_GPM_COEX_HALT_BT_GPM);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530208
209 if (halt) {
210 mci->query_bt = true;
211 /* Send next unhalt no matter halt sent or not */
212 mci->unhalt_bt_gpm = true;
213 mci->need_flush_btinfo = true;
214 *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
215 MCI_GPM_COEX_BT_GPM_HALT;
216 } else
217 *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
218 MCI_GPM_COEX_BT_GPM_UNHALT;
219
220 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
221}
222
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530223static void ar9003_mci_prep_interface(struct ath_hw *ah)
224{
225 struct ath_common *common = ath9k_hw_common(ah);
226 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
227 u32 saved_mci_int_en;
228 u32 mci_timeout = 150;
229
230 mci->bt_state = MCI_BT_SLEEP;
231 saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
232
233 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
234 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
235 REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
236 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
237 REG_READ(ah, AR_MCI_INTERRUPT_RAW));
238
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530239 ar9003_mci_remote_reset(ah, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530240 ar9003_mci_send_req_wake(ah, true);
241
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530242 if (!ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
243 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING, 500))
244 goto clear_redunt;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530245
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530246 mci->bt_state = MCI_BT_AWAKE;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530247
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530248 /*
249 * we don't need to send more remote_reset at this moment.
250 * If BT receive first remote_reset, then BT HW will
251 * be cleaned up and will be able to receive req_wake
252 * and BT HW will respond sys_waking.
253 * In this case, WLAN will receive BT's HW sys_waking.
254 * Otherwise, if BT SW missed initial remote_reset,
255 * that remote_reset will still clean up BT MCI RX,
256 * and the req_wake will wake BT up,
257 * and BT SW will respond this req_wake with a remote_reset and
258 * sys_waking. In this case, WLAN will receive BT's SW
259 * sys_waking. In either case, BT's RX is cleaned up. So we
260 * don't need to reply BT's remote_reset now, if any.
261 * Similarly, if in any case, WLAN can receive BT's sys_waking,
262 * that means WLAN's RX is also fine.
263 */
264 ar9003_mci_send_sys_waking(ah, true);
265 udelay(10);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530266
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530267 /*
268 * Set BT priority interrupt value to be 0xff to
269 * avoid having too many BT PRIORITY interrupts.
270 */
271 REG_WRITE(ah, AR_MCI_BT_PRI0, 0xFFFFFFFF);
272 REG_WRITE(ah, AR_MCI_BT_PRI1, 0xFFFFFFFF);
273 REG_WRITE(ah, AR_MCI_BT_PRI2, 0xFFFFFFFF);
274 REG_WRITE(ah, AR_MCI_BT_PRI3, 0xFFFFFFFF);
275 REG_WRITE(ah, AR_MCI_BT_PRI, 0X000000FF);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530276
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530277 /*
278 * A contention reset will be received after send out
279 * sys_waking. Also BT priority interrupt bits will be set.
280 * Clear those bits before the next step.
281 */
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530282
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530283 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
284 AR_MCI_INTERRUPT_RX_MSG_CONT_RST);
285 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_BT_PRI);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530286
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530287 if (mci->is_2g) {
288 ar9003_mci_send_lna_transfer(ah, true);
289 udelay(5);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530290 }
291
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530292 if ((mci->is_2g && !mci->update_2g5g)) {
293 if (ar9003_mci_wait_for_interrupt(ah,
294 AR_MCI_INTERRUPT_RX_MSG_RAW,
295 AR_MCI_INTERRUPT_RX_MSG_LNA_INFO,
296 mci_timeout))
297 ath_dbg(common, MCI,
298 "MCI WLAN has control over the LNA & BT obeys it\n");
299 else
300 ath_dbg(common, MCI,
301 "MCI BT didn't respond to LNA_TRANS\n");
302 }
303
304clear_redunt:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530305 /* Clear the extra redundant SYS_WAKING from BT */
306 if ((mci->bt_state == MCI_BT_AWAKE) &&
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530307 (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
308 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) &&
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530309 (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
310 AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING) == 0)) {
311 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
312 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING);
313 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
314 AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530315 }
316
317 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
318}
319
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530320void ar9003_mci_set_full_sleep(struct ath_hw *ah)
321{
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530322 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
323
Rajkumar Manoharanb98ccec2012-06-12 20:18:20 +0530324 if (ar9003_mci_state(ah, MCI_STATE_ENABLE) &&
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530325 (mci->bt_state != MCI_BT_SLEEP) &&
326 !mci->halted_bt_gpm) {
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530327 ar9003_mci_send_coex_halt_bt_gpm(ah, true, true);
328 }
329
330 mci->ready = false;
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530331}
332
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530333static void ar9003_mci_disable_interrupt(struct ath_hw *ah)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530334{
335 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
336 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
337}
338
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530339static void ar9003_mci_enable_interrupt(struct ath_hw *ah)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530340{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530341 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, AR_MCI_INTERRUPT_DEFAULT);
342 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
343 AR_MCI_INTERRUPT_RX_MSG_DEFAULT);
344}
345
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530346static bool ar9003_mci_check_int(struct ath_hw *ah, u32 ints)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530347{
348 u32 intr;
349
350 intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
351 return ((intr & ints) == ints);
352}
353
354void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr,
355 u32 *rx_msg_intr)
356{
357 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Felix Fietkau8a309302011-12-17 16:47:56 +0100358
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530359 *raw_intr = mci->raw_intr;
360 *rx_msg_intr = mci->rx_msg_intr;
361
362 /* Clean int bits after the values are read. */
363 mci->raw_intr = 0;
364 mci->rx_msg_intr = 0;
365}
366EXPORT_SYMBOL(ar9003_mci_get_interrupt);
367
Sujith Manoharan5a1e2732012-02-22 12:40:55 +0530368void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
369{
370 struct ath_common *common = ath9k_hw_common(ah);
371 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
372 u32 raw_intr, rx_msg_intr;
373
374 rx_msg_intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
375 raw_intr = REG_READ(ah, AR_MCI_INTERRUPT_RAW);
376
377 if ((raw_intr == 0xdeadbeef) || (rx_msg_intr == 0xdeadbeef)) {
378 ath_dbg(common, MCI,
379 "MCI gets 0xdeadbeef during int processing\n");
380 } else {
381 mci->rx_msg_intr |= rx_msg_intr;
382 mci->raw_intr |= raw_intr;
383 *masked |= ATH9K_INT_MCI;
384
385 if (rx_msg_intr & AR_MCI_INTERRUPT_RX_MSG_CONT_INFO)
386 mci->cont_status = REG_READ(ah, AR_MCI_CONT_STATUS);
387
388 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, rx_msg_intr);
389 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, raw_intr);
390 }
391}
392
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530393static void ar9003_mci_2g5g_changed(struct ath_hw *ah, bool is_2g)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530394{
395 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
396
397 if (!mci->update_2g5g &&
398 (mci->is_2g != is_2g))
399 mci->update_2g5g = true;
400
401 mci->is_2g = is_2g;
402}
403
404static bool ar9003_mci_is_gpm_valid(struct ath_hw *ah, u32 msg_index)
405{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530406 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
407 u32 *payload;
408 u32 recv_type, offset;
409
410 if (msg_index == MCI_GPM_INVALID)
411 return false;
412
413 offset = msg_index << 4;
414
415 payload = (u32 *)(mci->gpm_buf + offset);
416 recv_type = MCI_GPM_TYPE(payload);
417
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530418 if (recv_type == MCI_GPM_RSVD_PATTERN)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530419 return false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530420
421 return true;
422}
423
424static void ar9003_mci_observation_set_up(struct ath_hw *ah)
425{
426 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530427
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530428 if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MCI) {
429 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530430 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK);
431 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
432 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530433 } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_TXRX) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530434 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX);
435 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX);
436 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
437 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
438 ath9k_hw_cfg_output(ah, 5, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530439 } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_BT) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530440 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
441 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
442 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
443 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530444 } else
445 return;
446
447 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
448
Sujith Manoharan0cc4cde2012-02-22 12:42:15 +0530449 REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_DS_JTAG_DISABLE, 1);
450 REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_WLAN_UART_INTF_EN, 0);
451 REG_SET_BIT(ah, AR_GLB_GPIO_CONTROL, ATH_MCI_CONFIG_MCI_OBS_GPIO);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530452
453 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_GPIO_OBS_SEL, 0);
454 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_MAC_BB_OBS_SEL, 1);
455 REG_WRITE(ah, AR_OBS, 0x4b);
456 REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL1, 0x03);
457 REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL2, 0x01);
458 REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_LSB, 0x02);
459 REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_MSB, 0x03);
460 REG_RMW_FIELD(ah, AR_PHY_TEST_CTL_STATUS,
461 AR_PHY_TEST_CTL_DEBUGPORT_SEL, 0x07);
462}
463
464static bool ar9003_mci_send_coex_bt_flags(struct ath_hw *ah, bool wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530465 u8 opcode, u32 bt_flags)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530466{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530467 u32 pld[4] = {0, 0, 0, 0};
468
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530469 MCI_GPM_SET_TYPE_OPCODE(pld, MCI_GPM_COEX_AGENT,
470 MCI_GPM_COEX_BT_UPDATE_FLAGS);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530471
472 *(((u8 *)pld) + MCI_GPM_COEX_B_BT_FLAGS_OP) = opcode;
473 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 0) = bt_flags & 0xFF;
474 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 1) = (bt_flags >> 8) & 0xFF;
475 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 2) = (bt_flags >> 16) & 0xFF;
476 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 3) = (bt_flags >> 24) & 0xFF;
477
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530478 return ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530479 wait_done, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530480}
481
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530482static void ar9003_mci_sync_bt_state(struct ath_hw *ah)
483{
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530484 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
485 u32 cur_bt_state;
486
Rajkumar Manoharanb98ccec2012-06-12 20:18:20 +0530487 cur_bt_state = ar9003_mci_state(ah, MCI_STATE_REMOTE_SLEEP);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530488
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530489 if (mci->bt_state != cur_bt_state)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530490 mci->bt_state = cur_bt_state;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530491
492 if (mci->bt_state != MCI_BT_SLEEP) {
493
494 ar9003_mci_send_coex_version_query(ah, true);
495 ar9003_mci_send_coex_wlan_channels(ah, true);
496
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530497 if (mci->unhalt_bt_gpm == true)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530498 ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530499 }
500}
501
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530502void ar9003_mci_check_bt(struct ath_hw *ah)
503{
504 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
505
506 if (!mci_hw->ready)
507 return;
508
509 /*
510 * check BT state again to make
511 * sure it's not changed.
512 */
513 ar9003_mci_sync_bt_state(ah);
514 ar9003_mci_2g5g_switch(ah, true);
515
516 if ((mci_hw->bt_state == MCI_BT_AWAKE) &&
517 (mci_hw->query_bt == true)) {
518 mci_hw->need_flush_btinfo = true;
519 }
520}
521
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530522static void ar9003_mci_process_gpm_extra(struct ath_hw *ah, u8 gpm_type,
523 u8 gpm_opcode, u32 *p_gpm)
524{
525 struct ath_common *common = ath9k_hw_common(ah);
526 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
527 u8 *p_data = (u8 *) p_gpm;
528
529 if (gpm_type != MCI_GPM_COEX_AGENT)
530 return;
531
532 switch (gpm_opcode) {
533 case MCI_GPM_COEX_VERSION_QUERY:
534 ath_dbg(common, MCI, "MCI Recv GPM COEX Version Query\n");
535 ar9003_mci_send_coex_version_response(ah, true);
536 break;
537 case MCI_GPM_COEX_VERSION_RESPONSE:
538 ath_dbg(common, MCI, "MCI Recv GPM COEX Version Response\n");
539 mci->bt_ver_major =
540 *(p_data + MCI_GPM_COEX_B_MAJOR_VERSION);
541 mci->bt_ver_minor =
542 *(p_data + MCI_GPM_COEX_B_MINOR_VERSION);
543 mci->bt_version_known = true;
544 ath_dbg(common, MCI, "MCI BT Coex version: %d.%d\n",
545 mci->bt_ver_major, mci->bt_ver_minor);
546 break;
547 case MCI_GPM_COEX_STATUS_QUERY:
548 ath_dbg(common, MCI,
549 "MCI Recv GPM COEX Status Query = 0x%02X\n",
550 *(p_data + MCI_GPM_COEX_B_WLAN_BITMAP));
551 mci->wlan_channels_update = true;
552 ar9003_mci_send_coex_wlan_channels(ah, true);
553 break;
554 case MCI_GPM_COEX_BT_PROFILE_INFO:
555 mci->query_bt = true;
556 ath_dbg(common, MCI, "MCI Recv GPM COEX BT_Profile_Info\n");
557 break;
558 case MCI_GPM_COEX_BT_STATUS_UPDATE:
559 mci->query_bt = true;
560 ath_dbg(common, MCI,
561 "MCI Recv GPM COEX BT_Status_Update SEQ=%d (drop&query)\n",
562 *(p_gpm + 3));
563 break;
564 default:
565 break;
566 }
567}
568
569static u32 ar9003_mci_wait_for_gpm(struct ath_hw *ah, u8 gpm_type,
570 u8 gpm_opcode, int time_out)
571{
572 struct ath_common *common = ath9k_hw_common(ah);
573 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
574 u32 *p_gpm = NULL, mismatch = 0, more_data;
575 u32 offset;
576 u8 recv_type = 0, recv_opcode = 0;
577 bool b_is_bt_cal_done = (gpm_type == MCI_GPM_BT_CAL_DONE);
578
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530579 more_data = time_out ? MCI_GPM_NOMORE : MCI_GPM_MORE;
580
581 while (time_out > 0) {
582 if (p_gpm) {
583 MCI_GPM_RECYCLE(p_gpm);
584 p_gpm = NULL;
585 }
586
587 if (more_data != MCI_GPM_MORE)
588 time_out = ar9003_mci_wait_for_interrupt(ah,
589 AR_MCI_INTERRUPT_RX_MSG_RAW,
590 AR_MCI_INTERRUPT_RX_MSG_GPM,
591 time_out);
592
593 if (!time_out)
594 break;
595
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530596 offset = ar9003_mci_get_next_gpm_offset(ah, false, &more_data);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530597
598 if (offset == MCI_GPM_INVALID)
599 continue;
600
601 p_gpm = (u32 *) (mci->gpm_buf + offset);
602 recv_type = MCI_GPM_TYPE(p_gpm);
603 recv_opcode = MCI_GPM_OPCODE(p_gpm);
604
605 if (MCI_GPM_IS_CAL_TYPE(recv_type)) {
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530606 if (recv_type == gpm_type) {
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530607 if ((gpm_type == MCI_GPM_BT_CAL_DONE) &&
608 !b_is_bt_cal_done) {
609 gpm_type = MCI_GPM_BT_CAL_GRANT;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530610 continue;
611 }
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530612 break;
613 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530614 } else if ((recv_type == gpm_type) &&
615 (recv_opcode == gpm_opcode))
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530616 break;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530617
618 /*
619 * check if it's cal_grant
620 *
621 * When we're waiting for cal_grant in reset routine,
622 * it's possible that BT sends out cal_request at the
623 * same time. Since BT's calibration doesn't happen
624 * that often, we'll let BT completes calibration then
625 * we continue to wait for cal_grant from BT.
626 * Orginal: Wait BT_CAL_GRANT.
627 * New: Receive BT_CAL_REQ -> send WLAN_CAL_GRANT->wait
628 * BT_CAL_DONE -> Wait BT_CAL_GRANT.
629 */
630
631 if ((gpm_type == MCI_GPM_BT_CAL_GRANT) &&
632 (recv_type == MCI_GPM_BT_CAL_REQ)) {
633
634 u32 payload[4] = {0, 0, 0, 0};
635
636 gpm_type = MCI_GPM_BT_CAL_DONE;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530637 MCI_GPM_SET_CAL_TYPE(payload,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530638 MCI_GPM_WLAN_CAL_GRANT);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530639 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
640 false, false);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530641 continue;
642 } else {
643 ath_dbg(common, MCI, "MCI GPM subtype not match 0x%x\n",
644 *(p_gpm + 1));
645 mismatch++;
646 ar9003_mci_process_gpm_extra(ah, recv_type,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530647 recv_opcode, p_gpm);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530648 }
649 }
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530650
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530651 if (p_gpm) {
652 MCI_GPM_RECYCLE(p_gpm);
653 p_gpm = NULL;
654 }
655
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530656 if (time_out <= 0)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530657 time_out = 0;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530658
659 while (more_data == MCI_GPM_MORE) {
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530660 offset = ar9003_mci_get_next_gpm_offset(ah, false, &more_data);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530661 if (offset == MCI_GPM_INVALID)
662 break;
663
664 p_gpm = (u32 *) (mci->gpm_buf + offset);
665 recv_type = MCI_GPM_TYPE(p_gpm);
666 recv_opcode = MCI_GPM_OPCODE(p_gpm);
667
668 if (!MCI_GPM_IS_CAL_TYPE(recv_type))
669 ar9003_mci_process_gpm_extra(ah, recv_type,
670 recv_opcode, p_gpm);
671
672 MCI_GPM_RECYCLE(p_gpm);
673 }
674
675 return time_out;
676}
677
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530678bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan)
679{
680 struct ath_common *common = ath9k_hw_common(ah);
681 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
682 u32 payload[4] = {0, 0, 0, 0};
683
684 ar9003_mci_2g5g_changed(ah, IS_CHAN_2GHZ(chan));
685
686 if (mci_hw->bt_state != MCI_BT_CAL_START)
687 return false;
688
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530689 mci_hw->bt_state = MCI_BT_CAL;
690
691 /*
692 * MCI FIX: disable mci interrupt here. This is to avoid
693 * SW_MSG_DONE or RX_MSG bits to trigger MCI_INT and
694 * lead to mci_intr reentry.
695 */
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530696 ar9003_mci_disable_interrupt(ah);
697
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530698 MCI_GPM_SET_CAL_TYPE(payload, MCI_GPM_WLAN_CAL_GRANT);
699 ar9003_mci_send_message(ah, MCI_GPM, 0, payload,
700 16, true, false);
701
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530702 /* Wait BT calibration to be completed for 25ms */
703
704 if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_DONE,
705 0, 25000))
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530706 ath_dbg(common, MCI, "MCI BT_CAL_DONE received\n");
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530707 else
708 ath_dbg(common, MCI,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530709 "MCI BT_CAL_DONE not received\n");
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530710
711 mci_hw->bt_state = MCI_BT_AWAKE;
712 /* MCI FIX: enable mci interrupt here */
713 ar9003_mci_enable_interrupt(ah);
714
715 return true;
716}
Rajkumar Manoharan83ad49a2012-09-10 17:05:09 +0530717EXPORT_SYMBOL(ar9003_mci_start_reset);
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530718
719int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
720 struct ath9k_hw_cal_data *caldata)
721{
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530722 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
723
724 if (!mci_hw->ready)
725 return 0;
726
727 if (!IS_CHAN_2GHZ(chan) || (mci_hw->bt_state != MCI_BT_SLEEP))
728 goto exit;
729
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530730 if (!ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET) &&
731 !ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE))
732 goto exit;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530733
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530734 /*
735 * BT is sleeping. Check if BT wakes up during
736 * WLAN calibration. If BT wakes up during
737 * WLAN calibration, need to go through all
738 * message exchanges again and recal.
739 */
740 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
741 (AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET |
742 AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE));
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530743
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530744 ar9003_mci_remote_reset(ah, true);
745 ar9003_mci_send_sys_waking(ah, true);
746 udelay(1);
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530747
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530748 if (IS_CHAN_2GHZ(chan))
749 ar9003_mci_send_lna_transfer(ah, true);
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530750
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530751 mci_hw->bt_state = MCI_BT_AWAKE;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530752
Bala Shanmugamb55f6bb2012-10-15 15:29:48 +0530753 REG_CLR_BIT(ah, AR_PHY_TIMING4,
754 1 << AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT);
755
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530756 if (caldata) {
757 caldata->done_txiqcal_once = false;
758 caldata->done_txclcal_once = false;
759 caldata->rtt_done = false;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530760 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530761
762 if (!ath9k_hw_init_cal(ah, chan))
763 return -EIO;
764
Bala Shanmugamb55f6bb2012-10-15 15:29:48 +0530765 REG_SET_BIT(ah, AR_PHY_TIMING4,
766 1 << AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT);
767
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530768exit:
769 ar9003_mci_enable_interrupt(ah);
770 return 0;
771}
772
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530773static void ar9003_mci_mute_bt(struct ath_hw *ah)
774{
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530775 /* disable all MCI messages */
776 REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 0xffff0000);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530777 REG_SET_BIT(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
778
779 /* wait pending HW messages to flush out */
780 udelay(10);
781
782 /*
783 * Send LNA_TAKE and SYS_SLEEPING when
784 * 1. reset not after resuming from full sleep
785 * 2. before reset MCI RX, to quiet BT and avoid MCI RX misalignment
786 */
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530787 ar9003_mci_send_lna_take(ah, true);
788
789 udelay(5);
790
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530791 ar9003_mci_send_sys_sleeping(ah, true);
792}
793
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530794static void ar9003_mci_osla_setup(struct ath_hw *ah, bool enable)
795{
796 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
797 u32 thresh;
798
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530799 if (!enable) {
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530800 REG_CLR_BIT(ah, AR_BTCOEX_CTRL,
801 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530802 return;
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530803 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530804 REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, AR_MCI_SCHD_TABLE_2_HW_BASED, 1);
805 REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2,
806 AR_MCI_SCHD_TABLE_2_MEM_BASED, 1);
807
Rajkumar Manoharan4c6231a2012-10-15 15:29:45 +0530808 if (AR_SREV_9565(ah))
809 REG_RMW_FIELD(ah, AR_MCI_MISC, AR_MCI_MISC_HW_FIX_EN, 1);
810
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530811 if (!(mci->config & ATH_MCI_CONFIG_DISABLE_AGGR_THRESH)) {
812 thresh = MS(mci->config, ATH_MCI_CONFIG_AGGR_THRESH);
813 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
814 AR_BTCOEX_CTRL_AGGR_THRESH, thresh);
815 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
816 AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 1);
817 } else
818 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
819 AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 0);
820
821 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
822 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN, 1);
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530823}
824
Sujith Manoharan69c6ac62012-09-26 07:54:43 +0530825int ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
826 bool is_full_sleep)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530827{
828 struct ath_common *common = ath9k_hw_common(ah);
829 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530830 u32 regval, i;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530831
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530832 ath_dbg(common, MCI, "MCI Reset (full_sleep = %d, is_2g = %d)\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530833 is_full_sleep, is_2g);
834
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530835 if (!mci->gpm_addr && !mci->sched_addr) {
Sujith Manoharan69c6ac62012-09-26 07:54:43 +0530836 ath_err(common, "MCI GPM and schedule buffers are not allocated\n");
837 return -ENOMEM;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530838 }
839
840 if (REG_READ(ah, AR_BTCOEX_CTRL) == 0xdeadbeef) {
Sujith Manoharan69c6ac62012-09-26 07:54:43 +0530841 ath_err(common, "BTCOEX control register is dead\n");
842 return -EINVAL;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530843 }
844
845 /* Program MCI DMA related registers */
846 REG_WRITE(ah, AR_MCI_GPM_0, mci->gpm_addr);
847 REG_WRITE(ah, AR_MCI_GPM_1, mci->gpm_len);
848 REG_WRITE(ah, AR_MCI_SCHD_TABLE_0, mci->sched_addr);
849
850 /*
851 * To avoid MCI state machine be affected by incoming remote MCI msgs,
852 * MCI mode will be enabled later, right before reset the MCI TX and RX.
853 */
854
855 regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) |
856 SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) |
857 SM(1, AR_BTCOEX_CTRL_PA_SHARED) |
858 SM(1, AR_BTCOEX_CTRL_LNA_SHARED) |
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530859 SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) |
860 SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) |
861 SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
Bala Shanmugamd9575da2012-10-15 15:29:47 +0530862 if (AR_SREV_9565(ah)) {
863 regval |= SM(1, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
864 SM(1, AR_BTCOEX_CTRL_RX_CHAIN_MASK);
865 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2,
866 AR_BTCOEX_CTRL2_TX_CHAIN_MASK, 0x1);
867 } else {
868 regval |= SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
869 SM(3, AR_BTCOEX_CTRL_RX_CHAIN_MASK);
870 }
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530871
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530872 REG_WRITE(ah, AR_BTCOEX_CTRL, regval);
873
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530874 if (is_2g && !(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
875 ar9003_mci_osla_setup(ah, true);
876 else
877 ar9003_mci_osla_setup(ah, false);
878
879 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
880 AR_BTCOEX_CTRL_SPDT_ENABLE);
881 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL3,
882 AR_BTCOEX_CTRL3_CONT_INFO_TIMEOUT, 20);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530883
Rajkumar Manoharane75d4ed2012-10-25 17:16:52 +0530884 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_RX_DEWEIGHT, 0);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530885 REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
886
Rajkumar Manoharane75d4ed2012-10-25 17:16:52 +0530887 /* Set the time out to 3.125ms (5 BT slots) */
888 REG_RMW_FIELD(ah, AR_BTCOEX_WL_LNA, AR_BTCOEX_WL_LNA_TIMEOUT, 0x3D090);
889
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530890 /* concurrent tx priority */
891 if (mci->config & ATH_MCI_CONFIG_CONCUR_TX) {
892 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2,
893 AR_BTCOEX_CTRL2_DESC_BASED_TXPWR_ENABLE, 0);
894 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2,
895 AR_BTCOEX_CTRL2_TXPWR_THRESH, 0x7f);
896 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
897 AR_BTCOEX_CTRL_REDUCE_TXPWR, 0);
898 for (i = 0; i < 8; i++)
899 REG_WRITE(ah, AR_BTCOEX_MAX_TXPWR(i), 0x7f7f7f7f);
900 }
901
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530902 regval = MS(mci->config, ATH_MCI_CONFIG_CLK_DIV);
903 REG_RMW_FIELD(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_CLK_DIV, regval);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530904 REG_SET_BIT(ah, AR_BTCOEX_CTRL, AR_BTCOEX_CTRL_MCI_MODE_EN);
905
906 /* Resetting the Rx and Tx paths of MCI */
907 regval = REG_READ(ah, AR_MCI_COMMAND2);
908 regval |= SM(1, AR_MCI_COMMAND2_RESET_TX);
909 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
910
911 udelay(1);
912
913 regval &= ~SM(1, AR_MCI_COMMAND2_RESET_TX);
914 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
915
916 if (is_full_sleep) {
917 ar9003_mci_mute_bt(ah);
918 udelay(100);
919 }
920
Rajkumar Manoharan38634952012-06-11 12:19:32 +0530921 /* Check pending GPM msg before MCI Reset Rx */
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530922 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +0530923
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530924 regval |= SM(1, AR_MCI_COMMAND2_RESET_RX);
925 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
926 udelay(1);
927 regval &= ~SM(1, AR_MCI_COMMAND2_RESET_RX);
928 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
929
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530930 ar9003_mci_get_next_gpm_offset(ah, true, NULL);
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530931
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530932 REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE,
933 (SM(0xe801, AR_MCI_MSG_ATTRIBUTES_TABLE_INVALID_HDR) |
934 SM(0x0000, AR_MCI_MSG_ATTRIBUTES_TABLE_CHECKSUM)));
935
936 REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530937 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530938
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530939 ar9003_mci_observation_set_up(ah);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530940
941 mci->ready = true;
942 ar9003_mci_prep_interface(ah);
943
Rajkumar Manoharane9f9fd82012-10-15 15:29:49 +0530944 if (AR_SREV_9565(ah))
945 REG_RMW_FIELD(ah, AR_MCI_DBG_CNT_CTRL,
946 AR_MCI_DBG_CNT_CTRL_ENABLE, 0);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530947 if (en_int)
948 ar9003_mci_enable_interrupt(ah);
Sujith Manoharan69c6ac62012-09-26 07:54:43 +0530949
950 return 0;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530951}
952
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530953void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep)
954{
955 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
956
957 ar9003_mci_disable_interrupt(ah);
958
959 if (mci_hw->ready && !save_fullsleep) {
960 ar9003_mci_mute_bt(ah);
961 udelay(20);
962 REG_WRITE(ah, AR_BTCOEX_CTRL, 0);
963 }
964
965 mci_hw->bt_state = MCI_BT_SLEEP;
966 mci_hw->ready = false;
967}
968
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530969static void ar9003_mci_send_2g5g_status(struct ath_hw *ah, bool wait_done)
970{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530971 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
972 u32 new_flags, to_set, to_clear;
973
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530974 if (!mci->update_2g5g || (mci->bt_state == MCI_BT_SLEEP))
975 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530976
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530977 if (mci->is_2g) {
978 new_flags = MCI_2G_FLAGS;
979 to_clear = MCI_2G_FLAGS_CLEAR_MASK;
980 to_set = MCI_2G_FLAGS_SET_MASK;
981 } else {
982 new_flags = MCI_5G_FLAGS;
983 to_clear = MCI_5G_FLAGS_CLEAR_MASK;
984 to_set = MCI_5G_FLAGS_SET_MASK;
985 }
986
987 if (to_clear)
988 ar9003_mci_send_coex_bt_flags(ah, wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530989 MCI_GPM_COEX_BT_FLAGS_CLEAR,
990 to_clear);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530991 if (to_set)
992 ar9003_mci_send_coex_bt_flags(ah, wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530993 MCI_GPM_COEX_BT_FLAGS_SET,
994 to_set);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530995}
996
997static void ar9003_mci_queue_unsent_gpm(struct ath_hw *ah, u8 header,
998 u32 *payload, bool queue)
999{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301000 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1001 u8 type, opcode;
1002
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301003 /* check if the message is to be queued */
1004 if (header != MCI_GPM)
1005 return;
1006
1007 type = MCI_GPM_TYPE(payload);
1008 opcode = MCI_GPM_OPCODE(payload);
1009
1010 if (type != MCI_GPM_COEX_AGENT)
1011 return;
1012
1013 switch (opcode) {
1014 case MCI_GPM_COEX_BT_UPDATE_FLAGS:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301015 if (*(((u8 *)payload) + MCI_GPM_COEX_B_BT_FLAGS_OP) ==
Sujith Manoharanc91ec462012-02-22 12:40:03 +05301016 MCI_GPM_COEX_BT_FLAGS_READ)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301017 break;
1018
1019 mci->update_2g5g = queue;
1020
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301021 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301022 case MCI_GPM_COEX_WLAN_CHANNELS:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301023 mci->wlan_channels_update = queue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301024 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301025 case MCI_GPM_COEX_HALT_BT_GPM:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301026 if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301027 MCI_GPM_COEX_BT_GPM_UNHALT) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301028 mci->unhalt_bt_gpm = queue;
1029
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301030 if (!queue)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301031 mci->halted_bt_gpm = false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301032 }
1033
1034 if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
1035 MCI_GPM_COEX_BT_GPM_HALT) {
1036
1037 mci->halted_bt_gpm = !queue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301038 }
1039
1040 break;
1041 default:
1042 break;
1043 }
1044}
1045
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301046void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool force)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301047{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301048 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1049
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301050 if (!mci->update_2g5g && !force)
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301051 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301052
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301053 if (mci->is_2g) {
Rajkumar Manoharan83bfea42012-07-01 19:53:55 +05301054 ar9003_mci_send_2g5g_status(ah, true);
1055 ar9003_mci_send_lna_transfer(ah, true);
1056 udelay(5);
Rajkumar Manoharan4ff6a9d2012-06-18 19:02:40 +05301057
1058 REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301059 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1060 REG_CLR_BIT(ah, AR_PHY_GLB_CONTROL,
1061 AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301062
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301063 if (!(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301064 ar9003_mci_osla_setup(ah, true);
Rajkumar Manoharan7d478842012-10-15 15:29:46 +05301065
1066 if (AR_SREV_9462(ah))
1067 REG_WRITE(ah, AR_SELFGEN_MASK, 0x02);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301068 } else {
Rajkumar Manoharan83bfea42012-07-01 19:53:55 +05301069 ar9003_mci_send_lna_take(ah, true);
1070 udelay(5);
Rajkumar Manoharan4ff6a9d2012-06-18 19:02:40 +05301071
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301072 REG_SET_BIT(ah, AR_MCI_TX_CTRL,
1073 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1074 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
1075 AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301076
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301077 ar9003_mci_osla_setup(ah, false);
Rajkumar Manoharan83bfea42012-07-01 19:53:55 +05301078 ar9003_mci_send_2g5g_status(ah, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301079 }
1080}
1081
1082bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag,
1083 u32 *payload, u8 len, bool wait_done,
1084 bool check_bt)
1085{
1086 struct ath_common *common = ath9k_hw_common(ah);
1087 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1088 bool msg_sent = false;
1089 u32 regval;
1090 u32 saved_mci_int_en;
1091 int i;
1092
1093 saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
1094 regval = REG_READ(ah, AR_BTCOEX_CTRL);
1095
1096 if ((regval == 0xdeadbeef) || !(regval & AR_BTCOEX_CTRL_MCI_MODE_EN)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001097 ath_dbg(common, MCI,
1098 "MCI Not sending 0x%x. MCI is not enabled. full_sleep = %d\n",
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301099 header, (ah->power_mode == ATH9K_PM_FULL_SLEEP) ? 1 : 0);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301100 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1101 return false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301102 } else if (check_bt && (mci->bt_state == MCI_BT_SLEEP)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001103 ath_dbg(common, MCI,
1104 "MCI Don't send message 0x%x. BT is in sleep state\n",
1105 header);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301106 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1107 return false;
1108 }
1109
1110 if (wait_done)
1111 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
1112
1113 /* Need to clear SW_MSG_DONE raw bit before wait */
1114
1115 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
1116 (AR_MCI_INTERRUPT_SW_MSG_DONE |
1117 AR_MCI_INTERRUPT_MSG_FAIL_MASK));
1118
1119 if (payload) {
1120 for (i = 0; (i * 4) < len; i++)
1121 REG_WRITE(ah, (AR_MCI_TX_PAYLOAD0 + i * 4),
1122 *(payload + i));
1123 }
1124
1125 REG_WRITE(ah, AR_MCI_COMMAND0,
1126 (SM((flag & MCI_FLAG_DISABLE_TIMESTAMP),
1127 AR_MCI_COMMAND0_DISABLE_TIMESTAMP) |
1128 SM(len, AR_MCI_COMMAND0_LEN) |
1129 SM(header, AR_MCI_COMMAND0_HEADER)));
1130
1131 if (wait_done &&
1132 !(ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RAW,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301133 AR_MCI_INTERRUPT_SW_MSG_DONE, 500)))
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301134 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1135 else {
1136 ar9003_mci_queue_unsent_gpm(ah, header, payload, false);
1137 msg_sent = true;
1138 }
1139
1140 if (wait_done)
1141 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
1142
1143 return msg_sent;
1144}
1145EXPORT_SYMBOL(ar9003_mci_send_message);
1146
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301147void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable)
1148{
1149 struct ath_common *common = ath9k_hw_common(ah);
1150 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1151 u32 pld[4] = {0, 0, 0, 0};
1152
1153 if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1154 (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1155 return;
1156
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301157 MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_REQ);
1158 pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_seq++;
1159
1160 ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1161
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301162 if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_GRANT, 0, 50000)) {
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301163 ath_dbg(common, MCI, "MCI BT_CAL_GRANT received\n");
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301164 } else {
Sujith Manoharan2fd5d352012-06-04 16:27:47 +05301165 *is_reusable = false;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301166 ath_dbg(common, MCI, "MCI BT_CAL_GRANT not received\n");
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301167 }
1168}
1169
1170void ar9003_mci_init_cal_done(struct ath_hw *ah)
1171{
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301172 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1173 u32 pld[4] = {0, 0, 0, 0};
1174
1175 if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1176 (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1177 return;
1178
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301179 MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_DONE);
1180 pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_done++;
1181 ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1182}
1183
Sujith Manoharan69c6ac62012-09-26 07:54:43 +05301184int ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf,
1185 u16 len, u32 sched_addr)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301186{
1187 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301188
1189 mci->gpm_addr = gpm_addr;
1190 mci->gpm_buf = gpm_buf;
1191 mci->gpm_len = len;
1192 mci->sched_addr = sched_addr;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301193
Sujith Manoharan69c6ac62012-09-26 07:54:43 +05301194 return ar9003_mci_reset(ah, true, true, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301195}
1196EXPORT_SYMBOL(ar9003_mci_setup);
1197
1198void ar9003_mci_cleanup(struct ath_hw *ah)
1199{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301200 /* Turn off MCI and Jupiter mode. */
1201 REG_WRITE(ah, AR_BTCOEX_CTRL, 0x00);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301202 ar9003_mci_disable_interrupt(ah);
1203}
1204EXPORT_SYMBOL(ar9003_mci_cleanup);
1205
Rajkumar Manoharanb98ccec2012-06-12 20:18:20 +05301206u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301207{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301208 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Rajkumar Manoharan2097fdd2012-10-15 15:29:50 +05301209 u32 value = 0, tsf;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301210 u8 query_type;
1211
1212 switch (state_type) {
1213 case MCI_STATE_ENABLE:
1214 if (mci->ready) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301215 value = REG_READ(ah, AR_BTCOEX_CTRL);
1216
1217 if ((value == 0xdeadbeef) || (value == 0xffffffff))
1218 value = 0;
1219 }
1220 value &= AR_BTCOEX_CTRL_MCI_MODE_EN;
1221 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301222 case MCI_STATE_LAST_SCHD_MSG_OFFSET:
1223 value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1224 AR_MCI_RX_LAST_SCHD_MSG_INDEX);
1225 /* Make it in bytes */
1226 value <<= 4;
1227 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301228 case MCI_STATE_REMOTE_SLEEP:
1229 value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1230 AR_MCI_RX_REMOTE_SLEEP) ?
1231 MCI_BT_SLEEP : MCI_BT_AWAKE;
1232 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301233 case MCI_STATE_SET_BT_AWAKE:
1234 mci->bt_state = MCI_BT_AWAKE;
1235 ar9003_mci_send_coex_version_query(ah, true);
1236 ar9003_mci_send_coex_wlan_channels(ah, true);
1237
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301238 if (mci->unhalt_bt_gpm)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301239 ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301240
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301241 ar9003_mci_2g5g_switch(ah, false);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301242 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301243 case MCI_STATE_RESET_REQ_WAKE:
1244 ar9003_mci_reset_req_wakeup(ah);
1245 mci->update_2g5g = true;
1246
Sujith Manoharan0cc4cde2012-02-22 12:42:15 +05301247 if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MASK) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301248 /* Check if we still have control of the GPIOs */
1249 if ((REG_READ(ah, AR_GLB_GPIO_CONTROL) &
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301250 ATH_MCI_CONFIG_MCI_OBS_GPIO) !=
1251 ATH_MCI_CONFIG_MCI_OBS_GPIO) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301252 ar9003_mci_observation_set_up(ah);
1253 }
1254 }
1255 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301256 case MCI_STATE_SEND_WLAN_COEX_VERSION:
1257 ar9003_mci_send_coex_version_response(ah, true);
1258 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301259 case MCI_STATE_SEND_VERSION_QUERY:
1260 ar9003_mci_send_coex_version_query(ah, true);
1261 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301262 case MCI_STATE_SEND_STATUS_QUERY:
Sujith Manoharanc91ec462012-02-22 12:40:03 +05301263 query_type = MCI_GPM_COEX_QUERY_BT_TOPOLOGY;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301264 ar9003_mci_send_coex_bt_status_query(ah, true, query_type);
1265 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301266 case MCI_STATE_RECOVER_RX:
Rajkumar Manoharan2097fdd2012-10-15 15:29:50 +05301267 tsf = ath9k_hw_gettsf32(ah);
1268 if ((tsf - mci->last_recovery) <= MCI_RECOVERY_DUR_TSF) {
1269 ath_dbg(ath9k_hw_common(ah), MCI,
1270 "(MCI) ignore Rx recovery\n");
1271 break;
1272 }
1273 ath_dbg(ath9k_hw_common(ah), MCI, "(MCI) RECOVER RX\n");
1274 mci->last_recovery = tsf;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301275 ar9003_mci_prep_interface(ah);
1276 mci->query_bt = true;
1277 mci->need_flush_btinfo = true;
1278 ar9003_mci_send_coex_wlan_channels(ah, true);
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301279 ar9003_mci_2g5g_switch(ah, false);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301280 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301281 case MCI_STATE_NEED_FTP_STOMP:
1282 value = !(mci->config & ATH_MCI_CONFIG_DISABLE_FTP_STOMP);
1283 break;
Rajkumar Manoharand92bb982012-09-12 18:59:21 +05301284 case MCI_STATE_NEED_FLUSH_BT_INFO:
1285 value = (!mci->unhalt_bt_gpm && mci->need_flush_btinfo) ? 1 : 0;
1286 mci->need_flush_btinfo = false;
1287 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301288 default:
1289 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301290 }
1291
1292 return value;
1293}
1294EXPORT_SYMBOL(ar9003_mci_state);
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05301295
1296void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah)
1297{
1298 struct ath_common *common = ath9k_hw_common(ah);
1299 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1300
1301 ath_dbg(common, MCI, "Give LNA and SPDT control to BT\n");
1302
Rajkumar Manoharan4ff6a9d2012-06-18 19:02:40 +05301303 ar9003_mci_send_lna_take(ah, true);
1304 udelay(50);
1305
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05301306 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
1307 mci->is_2g = false;
1308 mci->update_2g5g = true;
1309 ar9003_mci_send_2g5g_status(ah, true);
1310
1311 /* Force another 2g5g update at next scanning */
1312 mci->update_2g5g = true;
1313}
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05301314
1315void ar9003_mci_set_power_awake(struct ath_hw *ah)
1316{
1317 u32 btcoex_ctrl2, diag_sw;
1318 int i;
1319 u8 lna_ctrl, bt_sleep;
1320
1321 for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1322 btcoex_ctrl2 = REG_READ(ah, AR_BTCOEX_CTRL2);
1323 if (btcoex_ctrl2 != 0xdeadbeef)
1324 break;
1325 udelay(AH_TIME_QUANTUM);
1326 }
1327 REG_WRITE(ah, AR_BTCOEX_CTRL2, (btcoex_ctrl2 | BIT(23)));
1328
1329 for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1330 diag_sw = REG_READ(ah, AR_DIAG_SW);
1331 if (diag_sw != 0xdeadbeef)
1332 break;
1333 udelay(AH_TIME_QUANTUM);
1334 }
1335 REG_WRITE(ah, AR_DIAG_SW, (diag_sw | BIT(27) | BIT(19) | BIT(18)));
1336 lna_ctrl = REG_READ(ah, AR_OBS_BUS_CTRL) & 0x3;
Rajkumar Manoharana50d1fd2012-09-24 14:04:24 +05301337 bt_sleep = MS(REG_READ(ah, AR_MCI_RX_STATUS), AR_MCI_RX_REMOTE_SLEEP);
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05301338
1339 REG_WRITE(ah, AR_BTCOEX_CTRL2, btcoex_ctrl2);
1340 REG_WRITE(ah, AR_DIAG_SW, diag_sw);
1341
1342 if (bt_sleep && (lna_ctrl == 2)) {
1343 REG_SET_BIT(ah, AR_BTCOEX_RC, 0x1);
1344 REG_CLR_BIT(ah, AR_BTCOEX_RC, 0x1);
1345 udelay(50);
1346 }
1347}
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301348
1349void ar9003_mci_check_gpm_offset(struct ath_hw *ah)
1350{
1351 struct ath_common *common = ath9k_hw_common(ah);
1352 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1353 u32 offset;
1354
1355 /*
1356 * This should only be called before "MAC Warm Reset" or "MCI Reset Rx".
1357 */
1358 offset = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1359 if (mci->gpm_idx == offset)
1360 return;
1361 ath_dbg(common, MCI, "GPM cached write pointer mismatch %d %d\n",
1362 mci->gpm_idx, offset);
1363 mci->query_bt = true;
1364 mci->need_flush_btinfo = true;
1365 mci->gpm_idx = 0;
1366}
1367
1368u32 ar9003_mci_get_next_gpm_offset(struct ath_hw *ah, bool first, u32 *more)
1369{
1370 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1371 u32 offset, more_gpm = 0, gpm_ptr;
1372
1373 if (first) {
1374 gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
Mohammed Shafi Shajakhan90be9942012-09-04 19:33:32 +05301375
1376 if (gpm_ptr >= mci->gpm_len)
1377 gpm_ptr = 0;
1378
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301379 mci->gpm_idx = gpm_ptr;
1380 return gpm_ptr;
1381 }
1382
1383 /*
1384 * This could be useful to avoid new GPM message interrupt which
1385 * may lead to spurious interrupt after power sleep, or multiple
1386 * entry of ath_mci_intr().
1387 * Adding empty GPM check by returning HAL_MCI_GPM_INVALID can
1388 * alleviate this effect, but clearing GPM RX interrupt bit is
1389 * safe, because whether this is called from hw or driver code
1390 * there must be an interrupt bit set/triggered initially
1391 */
1392 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
1393 AR_MCI_INTERRUPT_RX_MSG_GPM);
1394
1395 gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1396 offset = gpm_ptr;
1397
1398 if (!offset)
1399 offset = mci->gpm_len - 1;
1400 else if (offset >= mci->gpm_len) {
1401 if (offset != 0xFFFF)
1402 offset = 0;
1403 } else {
1404 offset--;
1405 }
1406
1407 if ((offset == 0xFFFF) || (gpm_ptr == mci->gpm_idx)) {
1408 offset = MCI_GPM_INVALID;
1409 more_gpm = MCI_GPM_NOMORE;
1410 goto out;
1411 }
1412 for (;;) {
1413 u32 temp_index;
1414
1415 /* skip reserved GPM if any */
1416
1417 if (offset != mci->gpm_idx)
1418 more_gpm = MCI_GPM_MORE;
1419 else
1420 more_gpm = MCI_GPM_NOMORE;
1421
1422 temp_index = mci->gpm_idx;
Mohammed Shafi Shajakhan90be9942012-09-04 19:33:32 +05301423
1424 if (temp_index >= mci->gpm_len)
1425 temp_index = 0;
1426
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301427 mci->gpm_idx++;
1428
1429 if (mci->gpm_idx >= mci->gpm_len)
1430 mci->gpm_idx = 0;
1431
1432 if (ar9003_mci_is_gpm_valid(ah, temp_index)) {
1433 offset = temp_index;
1434 break;
1435 }
1436
1437 if (more_gpm == MCI_GPM_NOMORE) {
1438 offset = MCI_GPM_INVALID;
1439 break;
1440 }
1441 }
1442
1443 if (offset != MCI_GPM_INVALID)
1444 offset <<= 4;
1445out:
1446 if (more)
1447 *more = more_gpm;
1448
1449 return offset;
1450}
1451EXPORT_SYMBOL(ar9003_mci_get_next_gpm_offset);
Rajkumar Manoharane1763d32012-06-12 20:18:17 +05301452
1453void ar9003_mci_set_bt_version(struct ath_hw *ah, u8 major, u8 minor)
1454{
1455 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1456
1457 mci->bt_ver_major = major;
1458 mci->bt_ver_minor = minor;
1459 mci->bt_version_known = true;
1460 ath_dbg(ath9k_hw_common(ah), MCI, "MCI BT version set: %d.%d\n",
1461 mci->bt_ver_major, mci->bt_ver_minor);
1462}
1463EXPORT_SYMBOL(ar9003_mci_set_bt_version);
Rajkumar Manoharan2d340ac2012-06-12 20:18:18 +05301464
1465void ar9003_mci_send_wlan_channels(struct ath_hw *ah)
1466{
1467 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1468
1469 mci->wlan_channels_update = true;
1470 ar9003_mci_send_coex_wlan_channels(ah, true);
1471}
1472EXPORT_SYMBOL(ar9003_mci_send_wlan_channels);
Rajkumar Manoharane82cb032012-10-12 14:07:25 +05301473
1474u16 ar9003_mci_get_max_txpower(struct ath_hw *ah, u8 ctlmode)
1475{
1476 if (!ah->btcoex_hw.mci.concur_tx)
1477 goto out;
1478
1479 if (ctlmode == CTL_2GHT20)
1480 return ATH_BTCOEX_HT20_MAX_TXPOWER;
1481 else if (ctlmode == CTL_2GHT40)
1482 return ATH_BTCOEX_HT40_MAX_TXPOWER;
1483
1484out:
1485 return -1;
1486}