blob: e8d7eaf0670ca5aa109c934e1f09bf0020302a57 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Yishai Hadasc2e53b22017-06-08 16:15:08 +030037#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030038#include "mlx5_ib.h"
Eli Cohene126ba92013-07-07 17:25:49 +030039
40/* not supported currently */
41static int wq_signature;
42
43enum {
44 MLX5_IB_ACK_REQ_FREQ = 8,
45};
46
47enum {
48 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
49 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
50 MLX5_IB_LINK_TYPE_IB = 0,
51 MLX5_IB_LINK_TYPE_ETH = 1
52};
53
54enum {
55 MLX5_IB_SQ_STRIDE = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030056};
57
58static const u32 mlx5_ib_opcode[] = {
59 [IB_WR_SEND] = MLX5_OPCODE_SEND,
Erez Shitritf0313962016-02-21 16:27:17 +020060 [IB_WR_LSO] = MLX5_OPCODE_LSO,
Eli Cohene126ba92013-07-07 17:25:49 +030061 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
62 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
63 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
64 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
65 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
66 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
67 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
68 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030069 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030070 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
71 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
72 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
73};
74
Erez Shitritf0313962016-02-21 16:27:17 +020075struct mlx5_wqe_eth_pad {
76 u8 rsvd0[16];
77};
Eli Cohene126ba92013-07-07 17:25:49 +030078
Alex Veskereb49ab02016-08-28 12:25:53 +030079enum raw_qp_set_mask_map {
80 MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
Bodong Wang7d29f342016-12-01 13:43:16 +020081 MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
Alex Veskereb49ab02016-08-28 12:25:53 +030082};
83
Alex Vesker0680efa2016-08-28 12:25:52 +030084struct mlx5_modify_raw_qp_param {
85 u16 operation;
Alex Veskereb49ab02016-08-28 12:25:53 +030086
87 u32 set_mask; /* raw_qp_set_mask_map */
Bodong Wang7d29f342016-12-01 13:43:16 +020088 u32 rate_limit;
Alex Veskereb49ab02016-08-28 12:25:53 +030089 u8 rq_q_ctr_id;
Alex Vesker0680efa2016-08-28 12:25:52 +030090};
91
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030092static void get_cqs(enum ib_qp_type qp_type,
93 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
94 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
95
Eli Cohene126ba92013-07-07 17:25:49 +030096static int is_qp0(enum ib_qp_type qp_type)
97{
98 return qp_type == IB_QPT_SMI;
99}
100
Eli Cohene126ba92013-07-07 17:25:49 +0300101static int is_sqp(enum ib_qp_type qp_type)
102{
103 return is_qp0(qp_type) || is_qp1(qp_type);
104}
105
106static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
107{
108 return mlx5_buf_offset(&qp->buf, offset);
109}
110
111static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
112{
113 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
114}
115
116void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
117{
118 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
119}
120
Haggai Eranc1395a22014-12-11 17:04:14 +0200121/**
122 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
123 *
124 * @qp: QP to copy from.
125 * @send: copy from the send queue when non-zero, use the receive queue
126 * otherwise.
127 * @wqe_index: index to start copying from. For send work queues, the
128 * wqe_index is in units of MLX5_SEND_WQE_BB.
129 * For receive work queue, it is the number of work queue
130 * element in the queue.
131 * @buffer: destination buffer.
132 * @length: maximum number of bytes to copy.
133 *
134 * Copies at least a single WQE, but may copy more data.
135 *
136 * Return: the number of bytes copied, or an error code.
137 */
138int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200139 void *buffer, u32 length,
140 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200141{
142 struct ib_device *ibdev = qp->ibqp.device;
143 struct mlx5_ib_dev *dev = to_mdev(ibdev);
144 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
145 size_t offset;
146 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200147 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200148 u32 first_copy_length;
149 int wqe_length;
150 int ret;
151
152 if (wq->wqe_cnt == 0) {
153 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
154 qp->ibqp.qp_type);
155 return -EINVAL;
156 }
157
158 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
159 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
160
161 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
162 return -EINVAL;
163
164 if (offset > umem->length ||
165 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
166 return -EINVAL;
167
168 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
169 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
170 if (ret)
171 return ret;
172
173 if (send) {
174 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
175 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
176
177 wqe_length = ds * MLX5_WQE_DS_UNITS;
178 } else {
179 wqe_length = 1 << wq->wqe_shift;
180 }
181
182 if (wqe_length <= first_copy_length)
183 return first_copy_length;
184
185 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
186 wqe_length - first_copy_length);
187 if (ret)
188 return ret;
189
190 return wqe_length;
191}
192
Eli Cohene126ba92013-07-07 17:25:49 +0300193static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
194{
195 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
196 struct ib_event event;
197
majd@mellanox.com19098df2016-01-14 19:13:03 +0200198 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
199 /* This event is only valid for trans_qps */
200 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
201 }
Eli Cohene126ba92013-07-07 17:25:49 +0300202
203 if (ibqp->event_handler) {
204 event.device = ibqp->device;
205 event.element.qp = ibqp;
206 switch (type) {
207 case MLX5_EVENT_TYPE_PATH_MIG:
208 event.event = IB_EVENT_PATH_MIG;
209 break;
210 case MLX5_EVENT_TYPE_COMM_EST:
211 event.event = IB_EVENT_COMM_EST;
212 break;
213 case MLX5_EVENT_TYPE_SQ_DRAINED:
214 event.event = IB_EVENT_SQ_DRAINED;
215 break;
216 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
217 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
218 break;
219 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
220 event.event = IB_EVENT_QP_FATAL;
221 break;
222 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
223 event.event = IB_EVENT_PATH_MIG_ERR;
224 break;
225 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
226 event.event = IB_EVENT_QP_REQ_ERR;
227 break;
228 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
229 event.event = IB_EVENT_QP_ACCESS_ERR;
230 break;
231 default:
232 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
233 return;
234 }
235
236 ibqp->event_handler(&event, ibqp->qp_context);
237 }
238}
239
240static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
241 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
242{
243 int wqe_size;
244 int wq_size;
245
246 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300247 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300248 return -EINVAL;
249
250 if (!has_rq) {
251 qp->rq.max_gs = 0;
252 qp->rq.wqe_cnt = 0;
253 qp->rq.wqe_shift = 0;
Noa Osherovich0540d812016-06-04 15:15:32 +0300254 cap->max_recv_wr = 0;
255 cap->max_recv_sge = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300256 } else {
257 if (ucmd) {
258 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
259 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
260 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
261 qp->rq.max_post = qp->rq.wqe_cnt;
262 } else {
263 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
264 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
265 wqe_size = roundup_pow_of_two(wqe_size);
266 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
267 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
268 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300269 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300270 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
271 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300272 MLX5_CAP_GEN(dev->mdev,
273 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300274 return -EINVAL;
275 }
276 qp->rq.wqe_shift = ilog2(wqe_size);
277 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
278 qp->rq.max_post = qp->rq.wqe_cnt;
279 }
280 }
281
282 return 0;
283}
284
Erez Shitritf0313962016-02-21 16:27:17 +0200285static int sq_overhead(struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300286{
Andi Shyti618af382013-07-16 15:35:01 +0200287 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300288
Erez Shitritf0313962016-02-21 16:27:17 +0200289 switch (attr->qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +0300290 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300291 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300292 /* fall through */
293 case IB_QPT_RC:
294 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200295 max(sizeof(struct mlx5_wqe_atomic_seg) +
296 sizeof(struct mlx5_wqe_raddr_seg),
297 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
298 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300299 break;
300
Eli Cohenb125a542013-09-11 16:35:22 +0300301 case IB_QPT_XRC_TGT:
302 return 0;
303
Eli Cohene126ba92013-07-07 17:25:49 +0300304 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300305 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200306 max(sizeof(struct mlx5_wqe_raddr_seg),
307 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
308 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300309 break;
310
311 case IB_QPT_UD:
Erez Shitritf0313962016-02-21 16:27:17 +0200312 if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
313 size += sizeof(struct mlx5_wqe_eth_pad) +
314 sizeof(struct mlx5_wqe_eth_seg);
315 /* fall through */
Eli Cohene126ba92013-07-07 17:25:49 +0300316 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +0200317 case MLX5_IB_QPT_HW_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300318 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300319 sizeof(struct mlx5_wqe_datagram_seg);
320 break;
321
322 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300323 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300324 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
325 sizeof(struct mlx5_mkey_seg);
326 break;
327
328 default:
329 return -EINVAL;
330 }
331
332 return size;
333}
334
335static int calc_send_wqe(struct ib_qp_init_attr *attr)
336{
337 int inl_size = 0;
338 int size;
339
Erez Shitritf0313962016-02-21 16:27:17 +0200340 size = sq_overhead(attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300341 if (size < 0)
342 return size;
343
344 if (attr->cap.max_inline_data) {
345 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
346 attr->cap.max_inline_data;
347 }
348
349 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200350 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
351 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
352 return MLX5_SIG_WQE_SIZE;
353 else
354 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300355}
356
Eli Cohen288c01b2016-10-27 16:36:45 +0300357static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
358{
359 int max_sge;
360
361 if (attr->qp_type == IB_QPT_RC)
362 max_sge = (min_t(int, wqe_size, 512) -
363 sizeof(struct mlx5_wqe_ctrl_seg) -
364 sizeof(struct mlx5_wqe_raddr_seg)) /
365 sizeof(struct mlx5_wqe_data_seg);
366 else if (attr->qp_type == IB_QPT_XRC_INI)
367 max_sge = (min_t(int, wqe_size, 512) -
368 sizeof(struct mlx5_wqe_ctrl_seg) -
369 sizeof(struct mlx5_wqe_xrc_seg) -
370 sizeof(struct mlx5_wqe_raddr_seg)) /
371 sizeof(struct mlx5_wqe_data_seg);
372 else
373 max_sge = (wqe_size - sq_overhead(attr)) /
374 sizeof(struct mlx5_wqe_data_seg);
375
376 return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
377 sizeof(struct mlx5_wqe_data_seg));
378}
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
381 struct mlx5_ib_qp *qp)
382{
383 int wqe_size;
384 int wq_size;
385
386 if (!attr->cap.max_send_wr)
387 return 0;
388
389 wqe_size = calc_send_wqe(attr);
390 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
391 if (wqe_size < 0)
392 return wqe_size;
393
Saeed Mahameed938fe832015-05-28 22:28:41 +0300394 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300395 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300396 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300397 return -EINVAL;
398 }
399
Erez Shitritf0313962016-02-21 16:27:17 +0200400 qp->max_inline_data = wqe_size - sq_overhead(attr) -
401 sizeof(struct mlx5_wqe_inline_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300402 attr->cap.max_inline_data = qp->max_inline_data;
403
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200404 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
405 qp->signature_en = true;
406
Eli Cohene126ba92013-07-07 17:25:49 +0300407 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
408 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300409 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Bart Van Assche1974ab92016-12-05 17:19:52 -0800410 mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
411 attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300412 qp->sq.wqe_cnt,
413 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300414 return -ENOMEM;
415 }
Eli Cohene126ba92013-07-07 17:25:49 +0300416 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
Eli Cohen288c01b2016-10-27 16:36:45 +0300417 qp->sq.max_gs = get_send_sge(attr, wqe_size);
418 if (qp->sq.max_gs < attr->cap.max_send_sge)
419 return -ENOMEM;
420
421 attr->cap.max_send_sge = qp->sq.max_gs;
Eli Cohenb125a542013-09-11 16:35:22 +0300422 qp->sq.max_post = wq_size / wqe_size;
423 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300424
425 return wq_size;
426}
427
428static int set_user_buf_size(struct mlx5_ib_dev *dev,
429 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200430 struct mlx5_ib_create_qp *ucmd,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200431 struct mlx5_ib_qp_base *base,
432 struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300433{
434 int desc_sz = 1 << qp->sq.wqe_shift;
435
Saeed Mahameed938fe832015-05-28 22:28:41 +0300436 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300437 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300438 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300439 return -EINVAL;
440 }
441
442 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
443 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
444 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
445 return -EINVAL;
446 }
447
448 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
449
Saeed Mahameed938fe832015-05-28 22:28:41 +0300450 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300451 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300452 qp->sq.wqe_cnt,
453 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300454 return -EINVAL;
455 }
456
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300457 if (attr->qp_type == IB_QPT_RAW_PACKET ||
458 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200459 base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
460 qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
461 } else {
462 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
463 (qp->sq.wqe_cnt << 6);
464 }
Eli Cohene126ba92013-07-07 17:25:49 +0300465
466 return 0;
467}
468
469static int qp_has_rq(struct ib_qp_init_attr *attr)
470{
471 if (attr->qp_type == IB_QPT_XRC_INI ||
472 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
473 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
474 !attr->cap.max_recv_wr)
475 return 0;
476
477 return 1;
478}
479
Eli Cohen2f5ff262017-01-03 23:55:21 +0200480static int first_med_bfreg(void)
Eli Cohenc1be5232014-01-14 17:45:12 +0200481{
482 return 1;
483}
484
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200485enum {
486 /* this is the first blue flame register in the array of bfregs assigned
487 * to a processes. Since we do not use it for blue flame but rather
488 * regular 64 bit doorbells, we do not need a lock for maintaiing
489 * "odd/even" order
490 */
491 NUM_NON_BLUE_FLAME_BFREGS = 1,
492};
493
Eli Cohenb037c292017-01-03 23:55:26 +0200494static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
495{
Yishai Hadas31a78a52017-12-24 16:31:34 +0200496 return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
Eli Cohenb037c292017-01-03 23:55:26 +0200497}
498
499static int num_med_bfreg(struct mlx5_ib_dev *dev,
500 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200501{
502 int n;
503
Eli Cohenb037c292017-01-03 23:55:26 +0200504 n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
505 NUM_NON_BLUE_FLAME_BFREGS;
Eli Cohenc1be5232014-01-14 17:45:12 +0200506
507 return n >= 0 ? n : 0;
508}
509
Eli Cohenb037c292017-01-03 23:55:26 +0200510static int first_hi_bfreg(struct mlx5_ib_dev *dev,
511 struct mlx5_bfreg_info *bfregi)
Eli Cohenc1be5232014-01-14 17:45:12 +0200512{
513 int med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200514
Eli Cohenb037c292017-01-03 23:55:26 +0200515 med = num_med_bfreg(dev, bfregi);
516 return ++med;
Eli Cohenc1be5232014-01-14 17:45:12 +0200517}
518
Eli Cohenb037c292017-01-03 23:55:26 +0200519static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
520 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300521{
Eli Cohene126ba92013-07-07 17:25:49 +0300522 int i;
523
Eli Cohenb037c292017-01-03 23:55:26 +0200524 for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
525 if (!bfregi->count[i]) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200526 bfregi->count[i]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300527 return i;
528 }
529 }
530
531 return -ENOMEM;
532}
533
Eli Cohenb037c292017-01-03 23:55:26 +0200534static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
535 struct mlx5_bfreg_info *bfregi)
Eli Cohene126ba92013-07-07 17:25:49 +0300536{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200537 int minidx = first_med_bfreg();
Eli Cohene126ba92013-07-07 17:25:49 +0300538 int i;
539
Eli Cohenb037c292017-01-03 23:55:26 +0200540 for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200541 if (bfregi->count[i] < bfregi->count[minidx])
Eli Cohene126ba92013-07-07 17:25:49 +0300542 minidx = i;
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200543 if (!bfregi->count[minidx])
544 break;
Eli Cohene126ba92013-07-07 17:25:49 +0300545 }
546
Eli Cohen2f5ff262017-01-03 23:55:21 +0200547 bfregi->count[minidx]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300548 return minidx;
549}
550
Eli Cohenb037c292017-01-03 23:55:26 +0200551static int alloc_bfreg(struct mlx5_ib_dev *dev,
552 struct mlx5_bfreg_info *bfregi,
Eli Cohen2f5ff262017-01-03 23:55:21 +0200553 enum mlx5_ib_latency_class lat)
Eli Cohene126ba92013-07-07 17:25:49 +0300554{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200555 int bfregn = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300556
Eli Cohen2f5ff262017-01-03 23:55:21 +0200557 mutex_lock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300558 switch (lat) {
559 case MLX5_IB_LATENCY_CLASS_LOW:
Eli Cohen0b80c14f02017-01-03 23:55:22 +0200560 BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200561 bfregn = 0;
562 bfregi->count[bfregn]++;
Eli Cohene126ba92013-07-07 17:25:49 +0300563 break;
564
565 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200566 if (bfregi->ver < 2)
567 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200568 else
Eli Cohenb037c292017-01-03 23:55:26 +0200569 bfregn = alloc_med_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300570 break;
571
572 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen2f5ff262017-01-03 23:55:21 +0200573 if (bfregi->ver < 2)
574 bfregn = -ENOMEM;
Eli Cohen78c0f982014-01-30 13:49:48 +0200575 else
Eli Cohenb037c292017-01-03 23:55:26 +0200576 bfregn = alloc_high_class_bfreg(dev, bfregi);
Eli Cohene126ba92013-07-07 17:25:49 +0300577 break;
578 }
Eli Cohen2f5ff262017-01-03 23:55:21 +0200579 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300580
Eli Cohen2f5ff262017-01-03 23:55:21 +0200581 return bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300582}
583
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200584void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
Eli Cohene126ba92013-07-07 17:25:49 +0300585{
Eli Cohen2f5ff262017-01-03 23:55:21 +0200586 mutex_lock(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +0200587 bfregi->count[bfregn]--;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200588 mutex_unlock(&bfregi->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300589}
590
591static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
592{
593 switch (state) {
594 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
595 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
596 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
597 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
598 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
599 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
600 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
601 default: return -1;
602 }
603}
604
605static int to_mlx5_st(enum ib_qp_type type)
606{
607 switch (type) {
608 case IB_QPT_RC: return MLX5_QP_ST_RC;
609 case IB_QPT_UC: return MLX5_QP_ST_UC;
610 case IB_QPT_UD: return MLX5_QP_ST_UD;
611 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
612 case IB_QPT_XRC_INI:
613 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
614 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
Haggai Erand16e91d2016-02-29 15:45:05 +0200615 case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
Moni Shouac32a4f22018-01-02 16:19:32 +0200616 case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
Eli Cohene126ba92013-07-07 17:25:49 +0300617 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
Eli Cohene126ba92013-07-07 17:25:49 +0300618 case IB_QPT_RAW_PACKET:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200619 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
Eli Cohene126ba92013-07-07 17:25:49 +0300620 case IB_QPT_MAX:
621 default: return -EINVAL;
622 }
623}
624
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300625static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
626 struct mlx5_ib_cq *recv_cq);
627static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
628 struct mlx5_ib_cq *recv_cq);
629
Eli Cohenb037c292017-01-03 23:55:26 +0200630static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200631 struct mlx5_bfreg_info *bfregi, int bfregn,
632 bool dyn_bfreg)
Eli Cohene126ba92013-07-07 17:25:49 +0300633{
Eli Cohenb037c292017-01-03 23:55:26 +0200634 int bfregs_per_sys_page;
635 int index_of_sys_page;
636 int offset;
637
638 bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
639 MLX5_NON_FP_BFREGS_PER_UAR;
640 index_of_sys_page = bfregn / bfregs_per_sys_page;
641
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200642 if (dyn_bfreg) {
643 index_of_sys_page += bfregi->num_static_sys_pages;
644 if (bfregn > bfregi->num_dyn_bfregs ||
645 bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
646 mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
647 return -EINVAL;
648 }
649 }
Eli Cohenb037c292017-01-03 23:55:26 +0200650
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200651 offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
Eli Cohenb037c292017-01-03 23:55:26 +0200652 return bfregi->sys_pages[index_of_sys_page] + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300653}
654
majd@mellanox.com19098df2016-01-14 19:13:03 +0200655static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
656 struct ib_pd *pd,
657 unsigned long addr, size_t size,
658 struct ib_umem **umem,
659 int *npages, int *page_shift, int *ncont,
660 u32 *offset)
661{
662 int err;
663
664 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
665 if (IS_ERR(*umem)) {
666 mlx5_ib_dbg(dev, "umem_get failed\n");
667 return PTR_ERR(*umem);
668 }
669
Majd Dibbiny762f8992016-10-27 16:36:47 +0300670 mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200671
672 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
673 if (err) {
674 mlx5_ib_warn(dev, "bad offset\n");
675 goto err_umem;
676 }
677
678 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
679 addr, size, *npages, *page_shift, *ncont, *offset);
680
681 return 0;
682
683err_umem:
684 ib_umem_release(*umem);
685 *umem = NULL;
686
687 return err;
688}
689
Maor Gottliebfe248c32017-05-30 10:29:14 +0300690static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
691 struct mlx5_ib_rwq *rwq)
Yishai Hadas79b20a62016-05-23 15:20:50 +0300692{
693 struct mlx5_ib_ucontext *context;
694
Maor Gottliebfe248c32017-05-30 10:29:14 +0300695 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
696 atomic_dec(&dev->delay_drop.rqs_cnt);
697
Yishai Hadas79b20a62016-05-23 15:20:50 +0300698 context = to_mucontext(pd->uobject->context);
699 mlx5_ib_db_unmap_user(context, &rwq->db);
700 if (rwq->umem)
701 ib_umem_release(rwq->umem);
702}
703
704static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
705 struct mlx5_ib_rwq *rwq,
706 struct mlx5_ib_create_wq *ucmd)
707{
708 struct mlx5_ib_ucontext *context;
709 int page_shift = 0;
710 int npages;
711 u32 offset = 0;
712 int ncont = 0;
713 int err;
714
715 if (!ucmd->buf_addr)
716 return -EINVAL;
717
718 context = to_mucontext(pd->uobject->context);
719 rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
720 rwq->buf_size, 0, 0);
721 if (IS_ERR(rwq->umem)) {
722 mlx5_ib_dbg(dev, "umem_get failed\n");
723 err = PTR_ERR(rwq->umem);
724 return err;
725 }
726
Majd Dibbiny762f8992016-10-27 16:36:47 +0300727 mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
Yishai Hadas79b20a62016-05-23 15:20:50 +0300728 &ncont, NULL);
729 err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
730 &rwq->rq_page_offset);
731 if (err) {
732 mlx5_ib_warn(dev, "bad offset\n");
733 goto err_umem;
734 }
735
736 rwq->rq_num_pas = ncont;
737 rwq->page_shift = page_shift;
738 rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
739 rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
740
741 mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
742 (unsigned long long)ucmd->buf_addr, rwq->buf_size,
743 npages, page_shift, ncont, offset);
744
745 err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
746 if (err) {
747 mlx5_ib_dbg(dev, "map failed\n");
748 goto err_umem;
749 }
750
751 rwq->create_type = MLX5_WQ_USER;
752 return 0;
753
754err_umem:
755 ib_umem_release(rwq->umem);
756 return err;
757}
758
Eli Cohenb037c292017-01-03 23:55:26 +0200759static int adjust_bfregn(struct mlx5_ib_dev *dev,
760 struct mlx5_bfreg_info *bfregi, int bfregn)
761{
762 return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
763 bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
764}
765
Eli Cohene126ba92013-07-07 17:25:49 +0300766static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
767 struct mlx5_ib_qp *qp, struct ib_udata *udata,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200768 struct ib_qp_init_attr *attr,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300769 u32 **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200770 struct mlx5_ib_create_qp_resp *resp, int *inlen,
771 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300772{
773 struct mlx5_ib_ucontext *context;
774 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200775 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200776 int page_shift = 0;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200777 int uar_index = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300778 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200779 u32 offset = 0;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200780 int bfregn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200781 int ncont = 0;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300782 __be64 *pas;
783 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300784 int err;
785
786 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
787 if (err) {
788 mlx5_ib_dbg(dev, "copy failed\n");
789 return err;
790 }
791
792 context = to_mucontext(pd->uobject->context);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200793 if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
794 uar_index = bfregn_to_uar_index(dev, &context->bfregi,
795 ucmd.bfreg_index, true);
796 if (uar_index < 0)
797 return uar_index;
798
799 bfregn = MLX5_IB_INVALID_BFREG;
800 } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
801 /*
802 * TBD: should come from the verbs when we have the API
803 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200804 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200805 bfregn = MLX5_CROSS_CHANNEL_BFREG;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200806 }
Leon Romanovsky051f2632015-12-20 12:16:11 +0200807 else {
Eli Cohenb037c292017-01-03 23:55:26 +0200808 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200809 if (bfregn < 0) {
810 mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200811 mlx5_ib_dbg(dev, "reverting to medium latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200812 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200813 if (bfregn < 0) {
814 mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
Leon Romanovsky051f2632015-12-20 12:16:11 +0200815 mlx5_ib_dbg(dev, "reverting to high latency\n");
Eli Cohenb037c292017-01-03 23:55:26 +0200816 bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
Eli Cohen2f5ff262017-01-03 23:55:21 +0200817 if (bfregn < 0) {
818 mlx5_ib_warn(dev, "bfreg allocation failed\n");
819 return bfregn;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200820 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200821 }
Eli Cohene126ba92013-07-07 17:25:49 +0300822 }
823 }
824
Eli Cohen2f5ff262017-01-03 23:55:21 +0200825 mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200826 if (bfregn != MLX5_IB_INVALID_BFREG)
827 uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
828 false);
Eli Cohene126ba92013-07-07 17:25:49 +0300829
Haggai Eran48fea832014-05-22 14:50:11 +0300830 qp->rq.offset = 0;
831 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
832 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
833
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200834 err = set_user_buf_size(dev, qp, &ucmd, base, attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300835 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200836 goto err_bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300837
majd@mellanox.com19098df2016-01-14 19:13:03 +0200838 if (ucmd.buf_addr && ubuffer->buf_size) {
839 ubuffer->buf_addr = ucmd.buf_addr;
840 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
841 ubuffer->buf_size,
842 &ubuffer->umem, &npages, &page_shift,
843 &ncont, &offset);
844 if (err)
Eli Cohen2f5ff262017-01-03 23:55:21 +0200845 goto err_bfreg;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200846 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200847 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300848 }
Eli Cohene126ba92013-07-07 17:25:49 +0300849
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300850 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
851 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300852 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300853 if (!*in) {
854 err = -ENOMEM;
855 goto err_umem;
856 }
Eli Cohene126ba92013-07-07 17:25:49 +0300857
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300858 pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
859 if (ubuffer->umem)
860 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
861
862 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
863
864 MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
865 MLX5_SET(qpc, qpc, page_offset, offset);
866
867 MLX5_SET(qpc, qpc, uar_page, uar_index);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200868 if (bfregn != MLX5_IB_INVALID_BFREG)
869 resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
870 else
871 resp->bfreg_index = MLX5_IB_INVALID_BFREG;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200872 qp->bfregn = bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300873
874 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
875 if (err) {
876 mlx5_ib_dbg(dev, "map failed\n");
877 goto err_free;
878 }
879
880 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
881 if (err) {
882 mlx5_ib_dbg(dev, "copy failed\n");
883 goto err_unmap;
884 }
885 qp->create_type = MLX5_QP_USER;
886
887 return 0;
888
889err_unmap:
890 mlx5_ib_db_unmap_user(context, &qp->db);
891
892err_free:
Al Viro479163f2014-11-20 08:13:57 +0000893 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300894
895err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200896 if (ubuffer->umem)
897 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300898
Eli Cohen2f5ff262017-01-03 23:55:21 +0200899err_bfreg:
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200900 if (bfregn != MLX5_IB_INVALID_BFREG)
901 mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300902 return err;
903}
904
Eli Cohenb037c292017-01-03 23:55:26 +0200905static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
906 struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300907{
908 struct mlx5_ib_ucontext *context;
909
910 context = to_mucontext(pd->uobject->context);
911 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200912 if (base->ubuffer.umem)
913 ib_umem_release(base->ubuffer.umem);
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200914
915 /*
916 * Free only the BFREGs which are handled by the kernel.
917 * BFREGs of UARs allocated dynamically are handled by user.
918 */
919 if (qp->bfregn != MLX5_IB_INVALID_BFREG)
920 mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
Eli Cohene126ba92013-07-07 17:25:49 +0300921}
922
923static int create_kernel_qp(struct mlx5_ib_dev *dev,
924 struct ib_qp_init_attr *init_attr,
925 struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300926 u32 **in, int *inlen,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200927 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300928{
Eli Cohene126ba92013-07-07 17:25:49 +0300929 int uar_index;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300930 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300931 int err;
932
Erez Shitritf0313962016-02-21 16:27:17 +0200933 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
934 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200935 IB_QP_CREATE_IPOIB_UD_LSO |
Erez Shitrit93d576a2017-04-13 06:37:06 +0300936 IB_QP_CREATE_NETIF_QP |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200937 mlx5_ib_create_qp_sqpn_qp1()))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200938 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300939
940 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200941 qp->bf.bfreg = &dev->fp_bfreg;
942 else
943 qp->bf.bfreg = &dev->bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300944
Eli Cohend8030b02017-02-09 19:31:47 +0200945 /* We need to divide by two since each register is comprised of
946 * two buffers of identical size, namely odd and even
947 */
948 qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200949 uar_index = qp->bf.bfreg->index;
Eli Cohene126ba92013-07-07 17:25:49 +0300950
951 err = calc_sq_size(dev, init_attr, qp);
952 if (err < 0) {
953 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200954 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300955 }
956
957 qp->rq.offset = 0;
958 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200959 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300960
majd@mellanox.com19098df2016-01-14 19:13:03 +0200961 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300962 if (err) {
963 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200964 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300965 }
966
967 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300968 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
969 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +0300970 *in = kvzalloc(*inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300971 if (!*in) {
972 err = -ENOMEM;
973 goto err_buf;
974 }
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300975
976 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
977 MLX5_SET(qpc, qpc, uar_page, uar_index);
978 MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
979
Eli Cohene126ba92013-07-07 17:25:49 +0300980 /* Set "fast registration enabled" for all kernel QPs */
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300981 MLX5_SET(qpc, qpc, fre, 1);
982 MLX5_SET(qpc, qpc, rlky, 1);
Eli Cohene126ba92013-07-07 17:25:49 +0300983
Haggai Eranb11a4f92016-02-29 15:45:03 +0200984 if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300985 MLX5_SET(qpc, qpc, deth_sqpn, 1);
Haggai Eranb11a4f92016-02-29 15:45:03 +0200986 qp->flags |= MLX5_IB_QP_SQPN_QP1;
987 }
988
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300989 mlx5_fill_page_array(&qp->buf,
990 (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
Eli Cohene126ba92013-07-07 17:25:49 +0300991
Jack Morgenstein9603b612014-07-28 23:30:22 +0300992 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300993 if (err) {
994 mlx5_ib_dbg(dev, "err %d\n", err);
995 goto err_free;
996 }
997
Li Dongyangb5883002017-08-16 23:31:22 +1000998 qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
999 sizeof(*qp->sq.wrid), GFP_KERNEL);
1000 qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
1001 sizeof(*qp->sq.wr_data), GFP_KERNEL);
1002 qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
1003 sizeof(*qp->rq.wrid), GFP_KERNEL);
1004 qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
1005 sizeof(*qp->sq.w_list), GFP_KERNEL);
1006 qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
1007 sizeof(*qp->sq.wqe_head), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001008
1009 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
1010 !qp->sq.w_list || !qp->sq.wqe_head) {
1011 err = -ENOMEM;
1012 goto err_wrid;
1013 }
1014 qp->create_type = MLX5_QP_KERNEL;
1015
1016 return 0;
1017
1018err_wrid:
Li Dongyangb5883002017-08-16 23:31:22 +10001019 kvfree(qp->sq.wqe_head);
1020 kvfree(qp->sq.w_list);
1021 kvfree(qp->sq.wrid);
1022 kvfree(qp->sq.wr_data);
1023 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001024 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +03001025
1026err_free:
Al Viro479163f2014-11-20 08:13:57 +00001027 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +03001028
1029err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001030 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001031 return err;
1032}
1033
1034static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1035{
Li Dongyangb5883002017-08-16 23:31:22 +10001036 kvfree(qp->sq.wqe_head);
1037 kvfree(qp->sq.w_list);
1038 kvfree(qp->sq.wrid);
1039 kvfree(qp->sq.wr_data);
1040 kvfree(qp->rq.wrid);
Eli Cohenf4044da2017-01-03 23:55:20 +02001041 mlx5_db_free(dev->mdev, &qp->db);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001042 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001043}
1044
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001045static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +03001046{
1047 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
Moni Shouac32a4f22018-01-02 16:19:32 +02001048 (attr->qp_type == MLX5_IB_QPT_DCI) ||
Eli Cohene126ba92013-07-07 17:25:49 +03001049 (attr->qp_type == IB_QPT_XRC_INI))
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001050 return MLX5_SRQ_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001051 else if (!qp->has_rq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001052 return MLX5_ZERO_LEN_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001053 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001054 return MLX5_NON_ZERO_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001055}
1056
1057static int is_connected(enum ib_qp_type qp_type)
1058{
1059 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
1060 return 1;
1061
1062 return 0;
1063}
1064
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001065static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001066 struct mlx5_ib_qp *qp,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001067 struct mlx5_ib_sq *sq, u32 tdn)
1068{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +03001069 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001070 void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
1071
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001072 MLX5_SET(tisc, tisc, transport_domain, tdn);
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001073 if (qp->flags & MLX5_IB_QP_UNDERLAY)
1074 MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
1075
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001076 return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
1077}
1078
1079static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1080 struct mlx5_ib_sq *sq)
1081{
1082 mlx5_core_destroy_tis(dev->mdev, sq->tisn);
1083}
1084
1085static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1086 struct mlx5_ib_sq *sq, void *qpin,
1087 struct ib_pd *pd)
1088{
1089 struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
1090 __be64 *pas;
1091 void *in;
1092 void *sqc;
1093 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1094 void *wq;
1095 int inlen;
1096 int err;
1097 int page_shift = 0;
1098 int npages;
1099 int ncont = 0;
1100 u32 offset = 0;
1101
1102 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
1103 &sq->ubuffer.umem, &npages, &page_shift,
1104 &ncont, &offset);
1105 if (err)
1106 return err;
1107
1108 inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001109 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001110 if (!in) {
1111 err = -ENOMEM;
1112 goto err_umem;
1113 }
1114
1115 sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
1116 MLX5_SET(sqc, sqc, flush_in_error_en, 1);
Bodong Wang795b6092017-08-17 15:52:34 +03001117 if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
1118 MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001119 MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
1120 MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
1121 MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
1122 MLX5_SET(sqc, sqc, tis_lst_sz, 1);
1123 MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
Noa Osherovich96dc3fc2017-08-17 15:52:28 +03001124 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1125 MLX5_CAP_ETH(dev->mdev, swp))
1126 MLX5_SET(sqc, sqc, allow_swp, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001127
1128 wq = MLX5_ADDR_OF(sqc, sqc, wq);
1129 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1130 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1131 MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
1132 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1133 MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1134 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
1135 MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
1136 MLX5_SET(wq, wq, page_offset, offset);
1137
1138 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1139 mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
1140
1141 err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
1142
1143 kvfree(in);
1144
1145 if (err)
1146 goto err_umem;
1147
1148 return 0;
1149
1150err_umem:
1151 ib_umem_release(sq->ubuffer.umem);
1152 sq->ubuffer.umem = NULL;
1153
1154 return err;
1155}
1156
1157static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1158 struct mlx5_ib_sq *sq)
1159{
1160 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1161 ib_umem_release(sq->ubuffer.umem);
1162}
1163
1164static int get_rq_pas_size(void *qpc)
1165{
1166 u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
1167 u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
1168 u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
1169 u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
1170 u32 po_quanta = 1 << (log_page_size - 6);
1171 u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
1172 u32 page_size = 1 << log_page_size;
1173 u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
1174 u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
1175
1176 return rq_num_pas * sizeof(u64);
1177}
1178
1179static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1180 struct mlx5_ib_rq *rq, void *qpin)
1181{
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001182 struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001183 __be64 *pas;
1184 __be64 *qp_pas;
1185 void *in;
1186 void *rqc;
1187 void *wq;
1188 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1189 int inlen;
1190 int err;
1191 u32 rq_pas_size = get_rq_pas_size(qpc);
1192
1193 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001194 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001195 if (!in)
1196 return -ENOMEM;
1197
1198 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001199 if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
1200 MLX5_SET(rqc, rqc, vsd, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001201 MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
1202 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
1203 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
1204 MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
1205 MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
1206
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001207 if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
1208 MLX5_SET(rqc, rqc, scatter_fcs, 1);
1209
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001210 wq = MLX5_ADDR_OF(rqc, rqc, wq);
1211 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001212 if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
1213 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001214 MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
1215 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1216 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1217 MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
1218 MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
1219 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
1220
1221 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1222 qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
1223 memcpy(pas, qp_pas, rq_pas_size);
1224
1225 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
1226
1227 kvfree(in);
1228
1229 return err;
1230}
1231
1232static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1233 struct mlx5_ib_rq *rq)
1234{
1235 mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
1236}
1237
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001238static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
1239{
1240 return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
1241 MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
1242 MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
1243}
1244
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001245static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001246 struct mlx5_ib_rq *rq, u32 tdn,
1247 bool tunnel_offload_en)
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001248{
1249 u32 *in;
1250 void *tirc;
1251 int inlen;
1252 int err;
1253
1254 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001255 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001256 if (!in)
1257 return -ENOMEM;
1258
1259 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1260 MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
1261 MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
1262 MLX5_SET(tirc, tirc, transport_domain, tdn);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001263 if (tunnel_offload_en)
1264 MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001265
1266 err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
1267
1268 kvfree(in);
1269
1270 return err;
1271}
1272
1273static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1274 struct mlx5_ib_rq *rq)
1275{
1276 mlx5_core_destroy_tir(dev->mdev, rq->tirn);
1277}
1278
1279static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001280 u32 *in,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001281 struct ib_pd *pd)
1282{
1283 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1284 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1285 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1286 struct ib_uobject *uobj = pd->uobject;
1287 struct ib_ucontext *ucontext = uobj->context;
1288 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1289 int err;
1290 u32 tdn = mucontext->tdn;
1291
1292 if (qp->sq.wqe_cnt) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001293 err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001294 if (err)
1295 return err;
1296
1297 err = create_raw_packet_qp_sq(dev, sq, in, pd);
1298 if (err)
1299 goto err_destroy_tis;
1300
1301 sq->base.container_mibqp = qp;
Majd Dibbiny1d31e9c2017-08-23 08:35:41 +03001302 sq->base.mqp.event = mlx5_ib_qp_event;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001303 }
1304
1305 if (qp->rq.wqe_cnt) {
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001306 rq->base.container_mibqp = qp;
1307
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001308 if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
1309 rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001310 if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
1311 rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001312 err = create_raw_packet_qp_rq(dev, rq, in);
1313 if (err)
1314 goto err_destroy_sq;
1315
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001316
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001317 err = create_raw_packet_qp_tir(dev, rq, tdn,
1318 qp->tunnel_offload_en);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001319 if (err)
1320 goto err_destroy_rq;
1321 }
1322
1323 qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
1324 rq->base.mqp.qpn;
1325
1326 return 0;
1327
1328err_destroy_rq:
1329 destroy_raw_packet_qp_rq(dev, rq);
1330err_destroy_sq:
1331 if (!qp->sq.wqe_cnt)
1332 return err;
1333 destroy_raw_packet_qp_sq(dev, sq);
1334err_destroy_tis:
1335 destroy_raw_packet_qp_tis(dev, sq);
1336
1337 return err;
1338}
1339
1340static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
1341 struct mlx5_ib_qp *qp)
1342{
1343 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1344 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1345 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1346
1347 if (qp->rq.wqe_cnt) {
1348 destroy_raw_packet_qp_tir(dev, rq);
1349 destroy_raw_packet_qp_rq(dev, rq);
1350 }
1351
1352 if (qp->sq.wqe_cnt) {
1353 destroy_raw_packet_qp_sq(dev, sq);
1354 destroy_raw_packet_qp_tis(dev, sq);
1355 }
1356}
1357
1358static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
1359 struct mlx5_ib_raw_packet_qp *raw_packet_qp)
1360{
1361 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1362 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1363
1364 sq->sq = &qp->sq;
1365 rq->rq = &qp->rq;
1366 sq->doorbell = &qp->db;
1367 rq->doorbell = &qp->db;
1368}
1369
Yishai Hadas28d61372016-05-23 15:20:56 +03001370static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1371{
1372 mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
1373}
1374
1375static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1376 struct ib_pd *pd,
1377 struct ib_qp_init_attr *init_attr,
1378 struct ib_udata *udata)
1379{
1380 struct ib_uobject *uobj = pd->uobject;
1381 struct ib_ucontext *ucontext = uobj->context;
1382 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1383 struct mlx5_ib_create_qp_resp resp = {};
1384 int inlen;
1385 int err;
1386 u32 *in;
1387 void *tirc;
1388 void *hfso;
1389 u32 selected_fields = 0;
1390 size_t min_resp_len;
1391 u32 tdn = mucontext->tdn;
1392 struct mlx5_ib_create_qp_rss ucmd = {};
1393 size_t required_cmd_sz;
1394
1395 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1396 return -EOPNOTSUPP;
1397
1398 if (init_attr->create_flags || init_attr->send_cq)
1399 return -EINVAL;
1400
Eli Cohen2f5ff262017-01-03 23:55:21 +02001401 min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
Yishai Hadas28d61372016-05-23 15:20:56 +03001402 if (udata->outlen < min_resp_len)
1403 return -EINVAL;
1404
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001405 required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
Yishai Hadas28d61372016-05-23 15:20:56 +03001406 if (udata->inlen < required_cmd_sz) {
1407 mlx5_ib_dbg(dev, "invalid inlen\n");
1408 return -EINVAL;
1409 }
1410
1411 if (udata->inlen > sizeof(ucmd) &&
1412 !ib_is_udata_cleared(udata, sizeof(ucmd),
1413 udata->inlen - sizeof(ucmd))) {
1414 mlx5_ib_dbg(dev, "inlen is not supported\n");
1415 return -EOPNOTSUPP;
1416 }
1417
1418 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
1419 mlx5_ib_dbg(dev, "copy failed\n");
1420 return -EFAULT;
1421 }
1422
1423 if (ucmd.comp_mask) {
1424 mlx5_ib_dbg(dev, "invalid comp mask\n");
1425 return -EOPNOTSUPP;
1426 }
1427
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001428 if (ucmd.flags & ~MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
1429 mlx5_ib_dbg(dev, "invalid flags\n");
1430 return -EOPNOTSUPP;
1431 }
1432
1433 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
1434 !tunnel_offload_supported(dev->mdev)) {
1435 mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
Yishai Hadas28d61372016-05-23 15:20:56 +03001436 return -EOPNOTSUPP;
1437 }
1438
Maor Gottlieb309fa342017-10-19 08:25:56 +03001439 if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
1440 !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
1441 mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
1442 return -EOPNOTSUPP;
1443 }
1444
Yishai Hadas28d61372016-05-23 15:20:56 +03001445 err = ib_copy_to_udata(udata, &resp, min_resp_len);
1446 if (err) {
1447 mlx5_ib_dbg(dev, "copy failed\n");
1448 return -EINVAL;
1449 }
1450
1451 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001452 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas28d61372016-05-23 15:20:56 +03001453 if (!in)
1454 return -ENOMEM;
1455
1456 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1457 MLX5_SET(tirc, tirc, disp_type,
1458 MLX5_TIRC_DISP_TYPE_INDIRECT);
1459 MLX5_SET(tirc, tirc, indirect_table,
1460 init_attr->rwq_ind_tbl->ind_tbl_num);
1461 MLX5_SET(tirc, tirc, transport_domain, tdn);
1462
1463 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001464
1465 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
1466 MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
1467
Maor Gottlieb309fa342017-10-19 08:25:56 +03001468 if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
1469 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
1470 else
1471 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1472
Yishai Hadas28d61372016-05-23 15:20:56 +03001473 switch (ucmd.rx_hash_function) {
1474 case MLX5_RX_HASH_FUNC_TOEPLITZ:
1475 {
1476 void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1477 size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
1478
1479 if (len != ucmd.rx_key_len) {
1480 err = -EINVAL;
1481 goto err;
1482 }
1483
1484 MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1485 MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1486 memcpy(rss_key, ucmd.rx_hash_key, len);
1487 break;
1488 }
1489 default:
1490 err = -EOPNOTSUPP;
1491 goto err;
1492 }
1493
1494 if (!ucmd.rx_hash_fields_mask) {
1495 /* special case when this TIR serves as steering entry without hashing */
1496 if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
1497 goto create_tir;
1498 err = -EINVAL;
1499 goto err;
1500 }
1501
1502 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1503 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
1504 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1505 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
1506 err = -EINVAL;
1507 goto err;
1508 }
1509
1510 /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1511 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1512 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
1513 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1514 MLX5_L3_PROT_TYPE_IPV4);
1515 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1516 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1517 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1518 MLX5_L3_PROT_TYPE_IPV6);
1519
1520 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1521 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
1522 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1523 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
1524 err = -EINVAL;
1525 goto err;
1526 }
1527
1528 /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1529 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1530 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
1531 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1532 MLX5_L4_PROT_TYPE_TCP);
1533 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1534 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1535 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1536 MLX5_L4_PROT_TYPE_UDP);
1537
1538 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1539 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
1540 selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
1541
1542 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
1543 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1544 selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
1545
1546 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1547 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
1548 selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
1549
1550 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
1551 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1552 selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
1553
1554 MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
1555
1556create_tir:
1557 err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
1558
1559 if (err)
1560 goto err;
1561
1562 kvfree(in);
1563 /* qpn is reserved for that QP */
1564 qp->trans_qp.base.mqp.qpn = 0;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03001565 qp->flags |= MLX5_IB_QP_RSS;
Yishai Hadas28d61372016-05-23 15:20:56 +03001566 return 0;
1567
1568err:
1569 kvfree(in);
1570 return err;
1571}
1572
Eli Cohene126ba92013-07-07 17:25:49 +03001573static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1574 struct ib_qp_init_attr *init_attr,
1575 struct ib_udata *udata, struct mlx5_ib_qp *qp)
1576{
1577 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001578 int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001579 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001580 struct mlx5_ib_create_qp_resp resp;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001581 struct mlx5_ib_cq *send_cq;
1582 struct mlx5_ib_cq *recv_cq;
1583 unsigned long flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001584 u32 uidx = MLX5_IB_DEFAULT_UIDX;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001585 struct mlx5_ib_create_qp ucmd;
1586 struct mlx5_ib_qp_base *base;
Noa Osheroviche7b169f2018-02-25 13:39:51 +02001587 int mlx5_st;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001588 void *qpc;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001589 u32 *in;
1590 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001591
1592 mutex_init(&qp->mutex);
1593 spin_lock_init(&qp->sq.lock);
1594 spin_lock_init(&qp->rq.lock);
1595
Noa Osheroviche7b169f2018-02-25 13:39:51 +02001596 mlx5_st = to_mlx5_st(init_attr->qp_type);
1597 if (mlx5_st < 0)
1598 return -EINVAL;
1599
Yishai Hadas28d61372016-05-23 15:20:56 +03001600 if (init_attr->rwq_ind_tbl) {
1601 if (!udata)
1602 return -ENOSYS;
1603
1604 err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
1605 return err;
1606 }
1607
Eli Cohenf360d882014-04-02 00:10:16 +03001608 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001609 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +03001610 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
1611 return -EINVAL;
1612 } else {
1613 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1614 }
1615 }
1616
Leon Romanovsky051f2632015-12-20 12:16:11 +02001617 if (init_attr->create_flags &
1618 (IB_QP_CREATE_CROSS_CHANNEL |
1619 IB_QP_CREATE_MANAGED_SEND |
1620 IB_QP_CREATE_MANAGED_RECV)) {
1621 if (!MLX5_CAP_GEN(mdev, cd)) {
1622 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
1623 return -EINVAL;
1624 }
1625 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
1626 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
1627 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
1628 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
1629 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
1630 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
1631 }
Erez Shitritf0313962016-02-21 16:27:17 +02001632
1633 if (init_attr->qp_type == IB_QPT_UD &&
1634 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
1635 if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
1636 mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
1637 return -EOPNOTSUPP;
1638 }
1639
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001640 if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1641 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1642 mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
1643 return -EOPNOTSUPP;
1644 }
1645 if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
1646 !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
1647 mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
1648 return -EOPNOTSUPP;
1649 }
1650 qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
1651 }
1652
Eli Cohene126ba92013-07-07 17:25:49 +03001653 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1654 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
1655
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +02001656 if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
1657 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
1658 MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
1659 (init_attr->qp_type != IB_QPT_RAW_PACKET))
1660 return -EOPNOTSUPP;
1661 qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
1662 }
1663
Eli Cohene126ba92013-07-07 17:25:49 +03001664 if (pd && pd->uobject) {
1665 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
1666 mlx5_ib_dbg(dev, "copy failed\n");
1667 return -EFAULT;
1668 }
1669
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001670 err = get_qp_user_index(to_mucontext(pd->uobject->context),
1671 &ucmd, udata->inlen, &uidx);
1672 if (err)
1673 return err;
1674
Eli Cohene126ba92013-07-07 17:25:49 +03001675 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
1676 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001677 if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
1678 if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
1679 !tunnel_offload_supported(mdev)) {
1680 mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
1681 return -EOPNOTSUPP;
1682 }
1683 qp->tunnel_offload_en = true;
1684 }
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001685
1686 if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
1687 if (init_attr->qp_type != IB_QPT_UD ||
1688 (MLX5_CAP_GEN(dev->mdev, port_type) !=
1689 MLX5_CAP_PORT_TYPE_IB) ||
1690 !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
1691 mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
1692 return -EOPNOTSUPP;
1693 }
1694
1695 qp->flags |= MLX5_IB_QP_UNDERLAY;
1696 qp->underlay_qpn = init_attr->source_qpn;
1697 }
Eli Cohene126ba92013-07-07 17:25:49 +03001698 } else {
1699 qp->wq_sig = !!wq_signature;
1700 }
1701
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001702 base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1703 qp->flags & MLX5_IB_QP_UNDERLAY) ?
1704 &qp->raw_packet_qp.rq.base :
1705 &qp->trans_qp.base;
1706
Eli Cohene126ba92013-07-07 17:25:49 +03001707 qp->has_rq = qp_has_rq(init_attr);
1708 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
1709 qp, (pd && pd->uobject) ? &ucmd : NULL);
1710 if (err) {
1711 mlx5_ib_dbg(dev, "err %d\n", err);
1712 return err;
1713 }
1714
1715 if (pd) {
1716 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001717 __u32 max_wqes =
1718 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +03001719 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
1720 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
1721 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
1722 mlx5_ib_dbg(dev, "invalid rq params\n");
1723 return -EINVAL;
1724 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001725 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +03001726 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001727 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +03001728 return -EINVAL;
1729 }
Haggai Eranb11a4f92016-02-29 15:45:03 +02001730 if (init_attr->create_flags &
1731 mlx5_ib_create_qp_sqpn_qp1()) {
1732 mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
1733 return -EINVAL;
1734 }
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001735 err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
1736 &resp, &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001737 if (err)
1738 mlx5_ib_dbg(dev, "err %d\n", err);
1739 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001740 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
1741 base);
Eli Cohene126ba92013-07-07 17:25:49 +03001742 if (err)
1743 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +03001744 }
1745
1746 if (err)
1747 return err;
1748 } else {
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03001749 in = kvzalloc(inlen, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001750 if (!in)
1751 return -ENOMEM;
1752
1753 qp->create_type = MLX5_QP_EMPTY;
1754 }
1755
1756 if (is_sqp(init_attr->qp_type))
1757 qp->port = init_attr->port_num;
1758
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001759 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1760
Noa Osheroviche7b169f2018-02-25 13:39:51 +02001761 MLX5_SET(qpc, qpc, st, mlx5_st);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001762 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
Eli Cohene126ba92013-07-07 17:25:49 +03001763
1764 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001765 MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001766 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001767 MLX5_SET(qpc, qpc, latency_sensitive, 1);
1768
Eli Cohene126ba92013-07-07 17:25:49 +03001769
1770 if (qp->wq_sig)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001771 MLX5_SET(qpc, qpc, wq_signature, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001772
Eli Cohenf360d882014-04-02 00:10:16 +03001773 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001774 MLX5_SET(qpc, qpc, block_lb_mc, 1);
Eli Cohenf360d882014-04-02 00:10:16 +03001775
Leon Romanovsky051f2632015-12-20 12:16:11 +02001776 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001777 MLX5_SET(qpc, qpc, cd_master, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001778 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001779 MLX5_SET(qpc, qpc, cd_slave_send, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001780 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001781 MLX5_SET(qpc, qpc, cd_slave_receive, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001782
Eli Cohene126ba92013-07-07 17:25:49 +03001783 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1784 int rcqe_sz;
1785 int scqe_sz;
1786
1787 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1788 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1789
1790 if (rcqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001791 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001792 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001793 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001794
1795 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1796 if (scqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001797 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001798 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001799 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001800 }
1801 }
1802
1803 if (qp->rq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001804 MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
1805 MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001806 }
1807
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001808 MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03001809
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001810 if (qp->sq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001811 MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001812 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001813 MLX5_SET(qpc, qpc, no_sq, 1);
Artemy Kovalyov3fd33072017-08-17 15:52:11 +03001814 if (init_attr->srq &&
1815 init_attr->srq->srq_type == IB_SRQT_TM)
1816 MLX5_SET(qpc, qpc, offload_type,
1817 MLX5_QPC_OFFLOAD_TYPE_RNDV);
1818 }
Eli Cohene126ba92013-07-07 17:25:49 +03001819
1820 /* Set default resources */
1821 switch (init_attr->qp_type) {
1822 case IB_QPT_XRC_TGT:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001823 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1824 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
1825 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
1826 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001827 break;
1828 case IB_QPT_XRC_INI:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001829 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1830 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1831 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001832 break;
1833 default:
1834 if (init_attr->srq) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001835 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
1836 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001837 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001838 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1839 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001840 }
1841 }
1842
1843 if (init_attr->send_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001844 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001845
1846 if (init_attr->recv_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001847 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001848
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001849 MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
Eli Cohene126ba92013-07-07 17:25:49 +03001850
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001851 /* 0xffffff means we ask to work with cqe version 0 */
1852 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001853 MLX5_SET(qpc, qpc, user_index, uidx);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001854
Erez Shitritf0313962016-02-21 16:27:17 +02001855 /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
1856 if (init_attr->qp_type == IB_QPT_UD &&
1857 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
Erez Shitritf0313962016-02-21 16:27:17 +02001858 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
1859 qp->flags |= MLX5_IB_QP_LSO;
1860 }
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001861
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001862 if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
1863 if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
1864 mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
1865 err = -EOPNOTSUPP;
1866 goto err;
1867 } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1868 MLX5_SET(qpc, qpc, end_padding_mode,
1869 MLX5_WQ_END_PAD_MODE_ALIGN);
1870 } else {
1871 qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
1872 }
1873 }
1874
Yishai Hadasc2e53b22017-06-08 16:15:08 +03001875 if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1876 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001877 qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
1878 raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
1879 err = create_raw_packet_qp(dev, qp, in, pd);
1880 } else {
1881 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
1882 }
1883
Eli Cohene126ba92013-07-07 17:25:49 +03001884 if (err) {
1885 mlx5_ib_dbg(dev, "create qp failed\n");
1886 goto err_create;
1887 }
1888
Al Viro479163f2014-11-20 08:13:57 +00001889 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001890
majd@mellanox.com19098df2016-01-14 19:13:03 +02001891 base->container_mibqp = qp;
1892 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001893
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001894 get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
1895 &send_cq, &recv_cq);
1896 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1897 mlx5_ib_lock_cqs(send_cq, recv_cq);
1898 /* Maintain device to QPs access, needed for further handling via reset
1899 * flow
1900 */
1901 list_add_tail(&qp->qps_list, &dev->qp_list);
1902 /* Maintain CQ to QPs access, needed for further handling via reset flow
1903 */
1904 if (send_cq)
1905 list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
1906 if (recv_cq)
1907 list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
1908 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1909 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1910
Eli Cohene126ba92013-07-07 17:25:49 +03001911 return 0;
1912
1913err_create:
1914 if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02001915 destroy_qp_user(dev, pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001916 else if (qp->create_type == MLX5_QP_KERNEL)
1917 destroy_qp_kernel(dev, qp);
1918
Noa Osherovichb1383aa2017-10-29 13:59:45 +02001919err:
Al Viro479163f2014-11-20 08:13:57 +00001920 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001921 return err;
1922}
1923
1924static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1925 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1926{
1927 if (send_cq) {
1928 if (recv_cq) {
1929 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001930 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001931 spin_lock_nested(&recv_cq->lock,
1932 SINGLE_DEPTH_NESTING);
1933 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001934 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001935 __acquire(&recv_cq->lock);
1936 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001937 spin_lock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001938 spin_lock_nested(&send_cq->lock,
1939 SINGLE_DEPTH_NESTING);
1940 }
1941 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001942 spin_lock(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001943 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001944 }
1945 } else if (recv_cq) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001946 spin_lock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001947 __acquire(&send_cq->lock);
1948 } else {
1949 __acquire(&send_cq->lock);
1950 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001951 }
1952}
1953
1954static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1955 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1956{
1957 if (send_cq) {
1958 if (recv_cq) {
1959 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1960 spin_unlock(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001961 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001962 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1963 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001964 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001965 } else {
1966 spin_unlock(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001967 spin_unlock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001968 }
1969 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001970 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001971 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001972 }
1973 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001974 __release(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001975 spin_unlock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001976 } else {
1977 __release(&recv_cq->lock);
1978 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001979 }
1980}
1981
1982static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
1983{
1984 return to_mpd(qp->ibqp.pd);
1985}
1986
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001987static void get_cqs(enum ib_qp_type qp_type,
1988 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
Eli Cohene126ba92013-07-07 17:25:49 +03001989 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
1990{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001991 switch (qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +03001992 case IB_QPT_XRC_TGT:
1993 *send_cq = NULL;
1994 *recv_cq = NULL;
1995 break;
1996 case MLX5_IB_QPT_REG_UMR:
1997 case IB_QPT_XRC_INI:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001998 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001999 *recv_cq = NULL;
2000 break;
2001
2002 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002003 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002004 case IB_QPT_RC:
2005 case IB_QPT_UC:
2006 case IB_QPT_UD:
2007 case IB_QPT_RAW_IPV6:
2008 case IB_QPT_RAW_ETHERTYPE:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002009 case IB_QPT_RAW_PACKET:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002010 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
2011 *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002012 break;
2013
Eli Cohene126ba92013-07-07 17:25:49 +03002014 case IB_QPT_MAX:
2015 default:
2016 *send_cq = NULL;
2017 *recv_cq = NULL;
2018 break;
2019 }
2020}
2021
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002022static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002023 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2024 u8 lag_tx_affinity);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002025
Eli Cohene126ba92013-07-07 17:25:49 +03002026static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
2027{
2028 struct mlx5_ib_cq *send_cq, *recv_cq;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002029 struct mlx5_ib_qp_base *base;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002030 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002031 int err;
2032
Yishai Hadas28d61372016-05-23 15:20:56 +03002033 if (qp->ibqp.rwq_ind_tbl) {
2034 destroy_rss_raw_qp_tir(dev, qp);
2035 return;
2036 }
2037
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002038 base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2039 qp->flags & MLX5_IB_QP_UNDERLAY) ?
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002040 &qp->raw_packet_qp.rq.base :
2041 &qp->trans_qp.base;
2042
Haggai Eran6aec21f2014-12-11 17:04:23 +02002043 if (qp->state != IB_QPS_RESET) {
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002044 if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
2045 !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002046 err = mlx5_core_qp_modify(dev->mdev,
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002047 MLX5_CMD_OP_2RST_QP, 0,
2048 NULL, &base->mqp);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002049 } else {
Alex Vesker0680efa2016-08-28 12:25:52 +03002050 struct mlx5_modify_raw_qp_param raw_qp_param = {
2051 .operation = MLX5_CMD_OP_2RST_QP
2052 };
2053
Aviv Heller13eab212016-09-18 20:48:04 +03002054 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002055 }
2056 if (err)
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002057 mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002058 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02002059 }
Eli Cohene126ba92013-07-07 17:25:49 +03002060
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002061 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2062 &send_cq, &recv_cq);
2063
2064 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
2065 mlx5_ib_lock_cqs(send_cq, recv_cq);
2066 /* del from lists under both locks above to protect reset flow paths */
2067 list_del(&qp->qps_list);
2068 if (send_cq)
2069 list_del(&qp->cq_send_list);
2070
2071 if (recv_cq)
2072 list_del(&qp->cq_recv_list);
Eli Cohene126ba92013-07-07 17:25:49 +03002073
2074 if (qp->create_type == MLX5_QP_KERNEL) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02002075 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03002076 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
2077 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002078 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
2079 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002080 }
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002081 mlx5_ib_unlock_cqs(send_cq, recv_cq);
2082 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +03002083
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002084 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
2085 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002086 destroy_raw_packet_qp(dev, qp);
2087 } else {
2088 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
2089 if (err)
2090 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
2091 base->mqp.qpn);
2092 }
Eli Cohene126ba92013-07-07 17:25:49 +03002093
Eli Cohene126ba92013-07-07 17:25:49 +03002094 if (qp->create_type == MLX5_QP_KERNEL)
2095 destroy_qp_kernel(dev, qp);
2096 else if (qp->create_type == MLX5_QP_USER)
Eli Cohenb037c292017-01-03 23:55:26 +02002097 destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03002098}
2099
2100static const char *ib_qp_type_str(enum ib_qp_type type)
2101{
2102 switch (type) {
2103 case IB_QPT_SMI:
2104 return "IB_QPT_SMI";
2105 case IB_QPT_GSI:
2106 return "IB_QPT_GSI";
2107 case IB_QPT_RC:
2108 return "IB_QPT_RC";
2109 case IB_QPT_UC:
2110 return "IB_QPT_UC";
2111 case IB_QPT_UD:
2112 return "IB_QPT_UD";
2113 case IB_QPT_RAW_IPV6:
2114 return "IB_QPT_RAW_IPV6";
2115 case IB_QPT_RAW_ETHERTYPE:
2116 return "IB_QPT_RAW_ETHERTYPE";
2117 case IB_QPT_XRC_INI:
2118 return "IB_QPT_XRC_INI";
2119 case IB_QPT_XRC_TGT:
2120 return "IB_QPT_XRC_TGT";
2121 case IB_QPT_RAW_PACKET:
2122 return "IB_QPT_RAW_PACKET";
2123 case MLX5_IB_QPT_REG_UMR:
2124 return "MLX5_IB_QPT_REG_UMR";
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002125 case IB_QPT_DRIVER:
2126 return "IB_QPT_DRIVER";
Eli Cohene126ba92013-07-07 17:25:49 +03002127 case IB_QPT_MAX:
2128 default:
2129 return "Invalid QP type";
2130 }
2131}
2132
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002133static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
2134 struct ib_qp_init_attr *attr,
2135 struct mlx5_ib_create_qp *ucmd)
2136{
2137 struct mlx5_ib_dev *dev;
2138 struct mlx5_ib_qp *qp;
2139 int err = 0;
2140 u32 uidx = MLX5_IB_DEFAULT_UIDX;
2141 void *dctc;
2142
2143 if (!attr->srq || !attr->recv_cq)
2144 return ERR_PTR(-EINVAL);
2145
2146 dev = to_mdev(pd->device);
2147
2148 err = get_qp_user_index(to_mucontext(pd->uobject->context),
2149 ucmd, sizeof(*ucmd), &uidx);
2150 if (err)
2151 return ERR_PTR(err);
2152
2153 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2154 if (!qp)
2155 return ERR_PTR(-ENOMEM);
2156
2157 qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
2158 if (!qp->dct.in) {
2159 err = -ENOMEM;
2160 goto err_free;
2161 }
2162
2163 dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
Moni Shoua776a3902018-01-02 16:19:33 +02002164 qp->qp_sub_type = MLX5_IB_QPT_DCT;
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002165 MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
2166 MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
2167 MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
2168 MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
2169 MLX5_SET(dctc, dctc, user_index, uidx);
2170
2171 qp->state = IB_QPS_RESET;
2172
2173 return &qp->ibqp;
2174err_free:
2175 kfree(qp);
2176 return ERR_PTR(err);
2177}
2178
2179static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
2180 struct ib_qp_init_attr *init_attr,
2181 struct mlx5_ib_create_qp *ucmd,
2182 struct ib_udata *udata)
2183{
2184 enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
2185 int err;
2186
2187 if (!udata)
2188 return -EINVAL;
2189
2190 if (udata->inlen < sizeof(*ucmd)) {
2191 mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
2192 return -EINVAL;
2193 }
2194 err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
2195 if (err)
2196 return err;
2197
2198 if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
2199 init_attr->qp_type = MLX5_IB_QPT_DCI;
2200 } else {
2201 if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
2202 init_attr->qp_type = MLX5_IB_QPT_DCT;
2203 } else {
2204 mlx5_ib_dbg(dev, "Invalid QP flags\n");
2205 return -EINVAL;
2206 }
2207 }
2208
2209 if (!MLX5_CAP_GEN(dev->mdev, dct)) {
2210 mlx5_ib_dbg(dev, "DC transport is not supported\n");
2211 return -EOPNOTSUPP;
2212 }
2213
2214 return 0;
2215}
2216
Eli Cohene126ba92013-07-07 17:25:49 +03002217struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002218 struct ib_qp_init_attr *verbs_init_attr,
Eli Cohene126ba92013-07-07 17:25:49 +03002219 struct ib_udata *udata)
2220{
2221 struct mlx5_ib_dev *dev;
2222 struct mlx5_ib_qp *qp;
2223 u16 xrcdn = 0;
2224 int err;
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002225 struct ib_qp_init_attr mlx_init_attr;
2226 struct ib_qp_init_attr *init_attr = verbs_init_attr;
Eli Cohene126ba92013-07-07 17:25:49 +03002227
2228 if (pd) {
2229 dev = to_mdev(pd->device);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002230
2231 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
2232 if (!pd->uobject) {
2233 mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
2234 return ERR_PTR(-EINVAL);
2235 } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
2236 mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
2237 return ERR_PTR(-EINVAL);
2238 }
2239 }
Majd Dibbiny09f16cf2016-01-28 17:51:48 +02002240 } else {
2241 /* being cautious here */
2242 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
2243 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
2244 pr_warn("%s: no PD for transport %s\n", __func__,
2245 ib_qp_type_str(init_attr->qp_type));
2246 return ERR_PTR(-EINVAL);
2247 }
2248 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
Eli Cohene126ba92013-07-07 17:25:49 +03002249 }
2250
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002251 if (init_attr->qp_type == IB_QPT_DRIVER) {
2252 struct mlx5_ib_create_qp ucmd;
2253
2254 init_attr = &mlx_init_attr;
2255 memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
2256 err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
2257 if (err)
2258 return ERR_PTR(err);
Moni Shouac32a4f22018-01-02 16:19:32 +02002259
2260 if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
2261 if (init_attr->cap.max_recv_wr ||
2262 init_attr->cap.max_recv_sge) {
2263 mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
2264 return ERR_PTR(-EINVAL);
2265 }
Moni Shoua776a3902018-01-02 16:19:33 +02002266 } else {
2267 return mlx5_ib_create_dct(pd, init_attr, &ucmd);
Moni Shouac32a4f22018-01-02 16:19:32 +02002268 }
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002269 }
2270
Eli Cohene126ba92013-07-07 17:25:49 +03002271 switch (init_attr->qp_type) {
2272 case IB_QPT_XRC_TGT:
2273 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03002274 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002275 mlx5_ib_dbg(dev, "XRC not supported\n");
2276 return ERR_PTR(-ENOSYS);
2277 }
2278 init_attr->recv_cq = NULL;
2279 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
2280 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
2281 init_attr->send_cq = NULL;
2282 }
2283
2284 /* fall through */
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002285 case IB_QPT_RAW_PACKET:
Eli Cohene126ba92013-07-07 17:25:49 +03002286 case IB_QPT_RC:
2287 case IB_QPT_UC:
2288 case IB_QPT_UD:
2289 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002290 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002291 case MLX5_IB_QPT_REG_UMR:
Moni Shouac32a4f22018-01-02 16:19:32 +02002292 case MLX5_IB_QPT_DCI:
Eli Cohene126ba92013-07-07 17:25:49 +03002293 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2294 if (!qp)
2295 return ERR_PTR(-ENOMEM);
2296
2297 err = create_qp_common(dev, pd, init_attr, udata, qp);
2298 if (err) {
2299 mlx5_ib_dbg(dev, "create_qp_common failed\n");
2300 kfree(qp);
2301 return ERR_PTR(err);
2302 }
2303
2304 if (is_qp0(init_attr->qp_type))
2305 qp->ibqp.qp_num = 0;
2306 else if (is_qp1(init_attr->qp_type))
2307 qp->ibqp.qp_num = 1;
2308 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002309 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03002310
2311 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002312 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
Eli Cohena1ab8402016-10-27 16:36:46 +03002313 init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
2314 init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
Eli Cohene126ba92013-07-07 17:25:49 +03002315
majd@mellanox.com19098df2016-01-14 19:13:03 +02002316 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03002317
2318 break;
2319
Haggai Erand16e91d2016-02-29 15:45:05 +02002320 case IB_QPT_GSI:
2321 return mlx5_ib_gsi_create_qp(pd, init_attr);
2322
Eli Cohene126ba92013-07-07 17:25:49 +03002323 case IB_QPT_RAW_IPV6:
2324 case IB_QPT_RAW_ETHERTYPE:
Eli Cohene126ba92013-07-07 17:25:49 +03002325 case IB_QPT_MAX:
2326 default:
2327 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
2328 init_attr->qp_type);
2329 /* Don't support raw QPs */
2330 return ERR_PTR(-EINVAL);
2331 }
2332
Moni Shouab4aaa1f2018-01-02 16:19:31 +02002333 if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
2334 qp->qp_sub_type = init_attr->qp_type;
2335
Eli Cohene126ba92013-07-07 17:25:49 +03002336 return &qp->ibqp;
2337}
2338
Moni Shoua776a3902018-01-02 16:19:33 +02002339static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
2340{
2341 struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
2342
2343 if (mqp->state == IB_QPS_RTR) {
2344 int err;
2345
2346 err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
2347 if (err) {
2348 mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
2349 return err;
2350 }
2351 }
2352
2353 kfree(mqp->dct.in);
2354 kfree(mqp);
2355 return 0;
2356}
2357
Eli Cohene126ba92013-07-07 17:25:49 +03002358int mlx5_ib_destroy_qp(struct ib_qp *qp)
2359{
2360 struct mlx5_ib_dev *dev = to_mdev(qp->device);
2361 struct mlx5_ib_qp *mqp = to_mqp(qp);
2362
Haggai Erand16e91d2016-02-29 15:45:05 +02002363 if (unlikely(qp->qp_type == IB_QPT_GSI))
2364 return mlx5_ib_gsi_destroy_qp(qp);
2365
Moni Shoua776a3902018-01-02 16:19:33 +02002366 if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
2367 return mlx5_ib_destroy_dct(mqp);
2368
Eli Cohene126ba92013-07-07 17:25:49 +03002369 destroy_qp_common(dev, mqp);
2370
2371 kfree(mqp);
2372
2373 return 0;
2374}
2375
2376static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
2377 int attr_mask)
2378{
2379 u32 hw_access_flags = 0;
2380 u8 dest_rd_atomic;
2381 u32 access_flags;
2382
2383 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2384 dest_rd_atomic = attr->max_dest_rd_atomic;
2385 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002386 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03002387
2388 if (attr_mask & IB_QP_ACCESS_FLAGS)
2389 access_flags = attr->qp_access_flags;
2390 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002391 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03002392
2393 if (!dest_rd_atomic)
2394 access_flags &= IB_ACCESS_REMOTE_WRITE;
2395
2396 if (access_flags & IB_ACCESS_REMOTE_READ)
2397 hw_access_flags |= MLX5_QP_BIT_RRE;
2398 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
2399 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
2400 if (access_flags & IB_ACCESS_REMOTE_WRITE)
2401 hw_access_flags |= MLX5_QP_BIT_RWE;
2402
2403 return cpu_to_be32(hw_access_flags);
2404}
2405
2406enum {
2407 MLX5_PATH_FLAG_FL = 1 << 0,
2408 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
2409 MLX5_PATH_FLAG_COUNTER = 1 << 2,
2410};
2411
2412static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
2413{
2414 if (rate == IB_RATE_PORT_CURRENT) {
2415 return 0;
2416 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
2417 return -EINVAL;
2418 } else {
2419 while (rate != IB_RATE_2_5_GBPS &&
2420 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03002421 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03002422 --rate;
2423 }
2424
2425 return rate + MLX5_STAT_RATE_OFFSET;
2426}
2427
majd@mellanox.com75850d02016-01-14 19:13:06 +02002428static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
2429 struct mlx5_ib_sq *sq, u8 sl)
2430{
2431 void *in;
2432 void *tisc;
2433 int inlen;
2434 int err;
2435
2436 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002437 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002438 if (!in)
2439 return -ENOMEM;
2440
2441 MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
2442
2443 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2444 MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
2445
2446 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2447
2448 kvfree(in);
2449
2450 return err;
2451}
2452
Aviv Heller13eab212016-09-18 20:48:04 +03002453static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
2454 struct mlx5_ib_sq *sq, u8 tx_affinity)
2455{
2456 void *in;
2457 void *tisc;
2458 int inlen;
2459 int err;
2460
2461 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002462 in = kvzalloc(inlen, GFP_KERNEL);
Aviv Heller13eab212016-09-18 20:48:04 +03002463 if (!in)
2464 return -ENOMEM;
2465
2466 MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
2467
2468 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2469 MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
2470
2471 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2472
2473 kvfree(in);
2474
2475 return err;
2476}
2477
majd@mellanox.com75850d02016-01-14 19:13:06 +02002478static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04002479 const struct rdma_ah_attr *ah,
Eli Cohene126ba92013-07-07 17:25:49 +03002480 struct mlx5_qp_path *path, u8 port, int attr_mask,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002481 u32 path_flags, const struct ib_qp_attr *attr,
2482 bool alt)
Eli Cohene126ba92013-07-07 17:25:49 +03002483{
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002484 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002485 int err;
Majd Dibbinyed884512017-01-18 14:10:35 +02002486 enum ib_gid_type gid_type;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002487 u8 ah_flags = rdma_ah_get_ah_flags(ah);
2488 u8 sl = rdma_ah_get_sl(ah);
Eli Cohene126ba92013-07-07 17:25:49 +03002489
Eli Cohene126ba92013-07-07 17:25:49 +03002490 if (attr_mask & IB_QP_PKEY_INDEX)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002491 path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
2492 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002493
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002494 if (ah_flags & IB_AH_GRH) {
2495 if (grh->sgid_index >=
Saeed Mahameed938fe832015-05-28 22:28:41 +03002496 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07002497 pr_err("sgid_index (%u) too large. max is %d\n",
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002498 grh->sgid_index,
Saeed Mahameed938fe832015-05-28 22:28:41 +03002499 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03002500 return -EINVAL;
2501 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02002502 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002503
2504 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002505 if (!(ah_flags & IB_AH_GRH))
Achiad Shochat2811ba52015-12-23 18:47:24 +02002506 return -EINVAL;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002507 err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
Majd Dibbinyed884512017-01-18 14:10:35 +02002508 &gid_type);
2509 if (err)
2510 return err;
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04002511 memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
Majd Dibbiny2b621852017-10-30 14:23:14 +02002512 if (qp->ibqp.qp_type == IB_QPT_RC ||
2513 qp->ibqp.qp_type == IB_QPT_UC ||
2514 qp->ibqp.qp_type == IB_QPT_XRC_INI ||
2515 qp->ibqp.qp_type == IB_QPT_XRC_TGT)
2516 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
2517 grh->sgid_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002518 path->dci_cfi_prio_sl = (sl & 0x7) << 4;
Majd Dibbinyed884512017-01-18 14:10:35 +02002519 if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002520 path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002521 } else {
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002522 path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
2523 path->fl_free_ar |=
2524 (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002525 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
2526 path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
2527 if (ah_flags & IB_AH_GRH)
Achiad Shochat2811ba52015-12-23 18:47:24 +02002528 path->grh_mlid |= 1 << 7;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002529 path->dci_cfi_prio_sl = sl & 0xf;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002530 }
2531
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002532 if (ah_flags & IB_AH_GRH) {
2533 path->mgid_index = grh->sgid_index;
2534 path->hop_limit = grh->hop_limit;
Eli Cohene126ba92013-07-07 17:25:49 +03002535 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002536 cpu_to_be32((grh->traffic_class << 20) |
2537 (grh->flow_label));
2538 memcpy(path->rgid, grh->dgid.raw, 16);
Eli Cohene126ba92013-07-07 17:25:49 +03002539 }
2540
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002541 err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
Eli Cohene126ba92013-07-07 17:25:49 +03002542 if (err < 0)
2543 return err;
2544 path->static_rate = err;
2545 path->port = port;
2546
Eli Cohene126ba92013-07-07 17:25:49 +03002547 if (attr_mask & IB_QP_TIMEOUT)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002548 path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
Eli Cohene126ba92013-07-07 17:25:49 +03002549
majd@mellanox.com75850d02016-01-14 19:13:06 +02002550 if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
2551 return modify_raw_packet_eth_prio(dev->mdev,
2552 &qp->raw_packet_qp.sq,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002553 sl & 0xf);
majd@mellanox.com75850d02016-01-14 19:13:06 +02002554
Eli Cohene126ba92013-07-07 17:25:49 +03002555 return 0;
2556}
2557
2558static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
2559 [MLX5_QP_STATE_INIT] = {
2560 [MLX5_QP_STATE_INIT] = {
2561 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2562 MLX5_QP_OPTPAR_RAE |
2563 MLX5_QP_OPTPAR_RWE |
2564 MLX5_QP_OPTPAR_PKEY_INDEX |
2565 MLX5_QP_OPTPAR_PRI_PORT,
2566 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
2567 MLX5_QP_OPTPAR_PKEY_INDEX |
2568 MLX5_QP_OPTPAR_PRI_PORT,
2569 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2570 MLX5_QP_OPTPAR_Q_KEY |
2571 MLX5_QP_OPTPAR_PRI_PORT,
2572 },
2573 [MLX5_QP_STATE_RTR] = {
2574 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2575 MLX5_QP_OPTPAR_RRE |
2576 MLX5_QP_OPTPAR_RAE |
2577 MLX5_QP_OPTPAR_RWE |
2578 MLX5_QP_OPTPAR_PKEY_INDEX,
2579 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2580 MLX5_QP_OPTPAR_RWE |
2581 MLX5_QP_OPTPAR_PKEY_INDEX,
2582 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2583 MLX5_QP_OPTPAR_Q_KEY,
2584 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
2585 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03002586 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2587 MLX5_QP_OPTPAR_RRE |
2588 MLX5_QP_OPTPAR_RAE |
2589 MLX5_QP_OPTPAR_RWE |
2590 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03002591 },
2592 },
2593 [MLX5_QP_STATE_RTR] = {
2594 [MLX5_QP_STATE_RTS] = {
2595 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2596 MLX5_QP_OPTPAR_RRE |
2597 MLX5_QP_OPTPAR_RAE |
2598 MLX5_QP_OPTPAR_RWE |
2599 MLX5_QP_OPTPAR_PM_STATE |
2600 MLX5_QP_OPTPAR_RNR_TIMEOUT,
2601 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2602 MLX5_QP_OPTPAR_RWE |
2603 MLX5_QP_OPTPAR_PM_STATE,
2604 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2605 },
2606 },
2607 [MLX5_QP_STATE_RTS] = {
2608 [MLX5_QP_STATE_RTS] = {
2609 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2610 MLX5_QP_OPTPAR_RAE |
2611 MLX5_QP_OPTPAR_RWE |
2612 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03002613 MLX5_QP_OPTPAR_PM_STATE |
2614 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002615 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03002616 MLX5_QP_OPTPAR_PM_STATE |
2617 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002618 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
2619 MLX5_QP_OPTPAR_SRQN |
2620 MLX5_QP_OPTPAR_CQN_RCV,
2621 },
2622 },
2623 [MLX5_QP_STATE_SQER] = {
2624 [MLX5_QP_STATE_RTS] = {
2625 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2626 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03002627 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03002628 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
2629 MLX5_QP_OPTPAR_RWE |
2630 MLX5_QP_OPTPAR_RAE |
2631 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03002632 },
2633 },
2634};
2635
2636static int ib_nr_to_mlx5_nr(int ib_mask)
2637{
2638 switch (ib_mask) {
2639 case IB_QP_STATE:
2640 return 0;
2641 case IB_QP_CUR_STATE:
2642 return 0;
2643 case IB_QP_EN_SQD_ASYNC_NOTIFY:
2644 return 0;
2645 case IB_QP_ACCESS_FLAGS:
2646 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
2647 MLX5_QP_OPTPAR_RAE;
2648 case IB_QP_PKEY_INDEX:
2649 return MLX5_QP_OPTPAR_PKEY_INDEX;
2650 case IB_QP_PORT:
2651 return MLX5_QP_OPTPAR_PRI_PORT;
2652 case IB_QP_QKEY:
2653 return MLX5_QP_OPTPAR_Q_KEY;
2654 case IB_QP_AV:
2655 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
2656 MLX5_QP_OPTPAR_PRI_PORT;
2657 case IB_QP_PATH_MTU:
2658 return 0;
2659 case IB_QP_TIMEOUT:
2660 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
2661 case IB_QP_RETRY_CNT:
2662 return MLX5_QP_OPTPAR_RETRY_COUNT;
2663 case IB_QP_RNR_RETRY:
2664 return MLX5_QP_OPTPAR_RNR_RETRY;
2665 case IB_QP_RQ_PSN:
2666 return 0;
2667 case IB_QP_MAX_QP_RD_ATOMIC:
2668 return MLX5_QP_OPTPAR_SRA_MAX;
2669 case IB_QP_ALT_PATH:
2670 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
2671 case IB_QP_MIN_RNR_TIMER:
2672 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
2673 case IB_QP_SQ_PSN:
2674 return 0;
2675 case IB_QP_MAX_DEST_RD_ATOMIC:
2676 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
2677 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
2678 case IB_QP_PATH_MIG_STATE:
2679 return MLX5_QP_OPTPAR_PM_STATE;
2680 case IB_QP_CAP:
2681 return 0;
2682 case IB_QP_DEST_QPN:
2683 return 0;
2684 }
2685 return 0;
2686}
2687
2688static int ib_mask_to_mlx5_opt(int ib_mask)
2689{
2690 int result = 0;
2691 int i;
2692
2693 for (i = 0; i < 8 * sizeof(int); i++) {
2694 if ((1 << i) & ib_mask)
2695 result |= ib_nr_to_mlx5_nr(1 << i);
2696 }
2697
2698 return result;
2699}
2700
Alex Veskereb49ab02016-08-28 12:25:53 +03002701static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
2702 struct mlx5_ib_rq *rq, int new_state,
2703 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002704{
2705 void *in;
2706 void *rqc;
2707 int inlen;
2708 int err;
2709
2710 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002711 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002712 if (!in)
2713 return -ENOMEM;
2714
2715 MLX5_SET(modify_rq_in, in, rq_state, rq->state);
2716
2717 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
2718 MLX5_SET(rqc, rqc, state, new_state);
2719
Alex Veskereb49ab02016-08-28 12:25:53 +03002720 if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
2721 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
2722 MLX5_SET64(modify_rq_in, in, modify_bitmask,
Majd Dibbiny23a69642017-01-18 15:25:10 +02002723 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Alex Veskereb49ab02016-08-28 12:25:53 +03002724 MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
2725 } else
2726 pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
2727 dev->ib_dev.name);
2728 }
2729
2730 err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002731 if (err)
2732 goto out;
2733
2734 rq->state = new_state;
2735
2736out:
2737 kvfree(in);
2738 return err;
2739}
2740
2741static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
Bodong Wang7d29f342016-12-01 13:43:16 +02002742 struct mlx5_ib_sq *sq,
2743 int new_state,
2744 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002745{
Bodong Wang7d29f342016-12-01 13:43:16 +02002746 struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
2747 u32 old_rate = ibqp->rate_limit;
2748 u32 new_rate = old_rate;
2749 u16 rl_index = 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002750 void *in;
2751 void *sqc;
2752 int inlen;
2753 int err;
2754
2755 inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002756 in = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002757 if (!in)
2758 return -ENOMEM;
2759
2760 MLX5_SET(modify_sq_in, in, sq_state, sq->state);
2761
2762 sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2763 MLX5_SET(sqc, sqc, state, new_state);
2764
Bodong Wang7d29f342016-12-01 13:43:16 +02002765 if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
2766 if (new_state != MLX5_SQC_STATE_RDY)
2767 pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
2768 __func__);
2769 else
2770 new_rate = raw_qp_param->rate_limit;
2771 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002772
Bodong Wang7d29f342016-12-01 13:43:16 +02002773 if (old_rate != new_rate) {
2774 if (new_rate) {
2775 err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
2776 if (err) {
2777 pr_err("Failed configuring rate %u: %d\n",
2778 new_rate, err);
2779 goto out;
2780 }
2781 }
2782
2783 MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
2784 MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
2785 }
2786
2787 err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
2788 if (err) {
2789 /* Remove new rate from table if failed */
2790 if (new_rate &&
2791 old_rate != new_rate)
2792 mlx5_rl_remove_rate(dev, new_rate);
2793 goto out;
2794 }
2795
2796 /* Only remove the old rate after new rate was set */
2797 if ((old_rate &&
2798 (old_rate != new_rate)) ||
2799 (new_state != MLX5_SQC_STATE_RDY))
2800 mlx5_rl_remove_rate(dev, old_rate);
2801
2802 ibqp->rate_limit = new_rate;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002803 sq->state = new_state;
2804
2805out:
2806 kvfree(in);
2807 return err;
2808}
2809
2810static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002811 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2812 u8 tx_affinity)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002813{
2814 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
2815 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
2816 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
Bodong Wang7d29f342016-12-01 13:43:16 +02002817 int modify_rq = !!qp->rq.wqe_cnt;
2818 int modify_sq = !!qp->sq.wqe_cnt;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002819 int rq_state;
2820 int sq_state;
2821 int err;
2822
Alex Vesker0680efa2016-08-28 12:25:52 +03002823 switch (raw_qp_param->operation) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002824 case MLX5_CMD_OP_RST2INIT_QP:
2825 rq_state = MLX5_RQC_STATE_RDY;
2826 sq_state = MLX5_SQC_STATE_RDY;
2827 break;
2828 case MLX5_CMD_OP_2ERR_QP:
2829 rq_state = MLX5_RQC_STATE_ERR;
2830 sq_state = MLX5_SQC_STATE_ERR;
2831 break;
2832 case MLX5_CMD_OP_2RST_QP:
2833 rq_state = MLX5_RQC_STATE_RST;
2834 sq_state = MLX5_SQC_STATE_RST;
2835 break;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002836 case MLX5_CMD_OP_RTR2RTS_QP:
2837 case MLX5_CMD_OP_RTS2RTS_QP:
Bodong Wang7d29f342016-12-01 13:43:16 +02002838 if (raw_qp_param->set_mask ==
2839 MLX5_RAW_QP_RATE_LIMIT) {
2840 modify_rq = 0;
2841 sq_state = sq->state;
2842 } else {
2843 return raw_qp_param->set_mask ? -EINVAL : 0;
2844 }
2845 break;
2846 case MLX5_CMD_OP_INIT2INIT_QP:
2847 case MLX5_CMD_OP_INIT2RTR_QP:
Alex Veskereb49ab02016-08-28 12:25:53 +03002848 if (raw_qp_param->set_mask)
2849 return -EINVAL;
2850 else
2851 return 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002852 default:
2853 WARN_ON(1);
2854 return -EINVAL;
2855 }
2856
Bodong Wang7d29f342016-12-01 13:43:16 +02002857 if (modify_rq) {
2858 err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002859 if (err)
2860 return err;
2861 }
2862
Bodong Wang7d29f342016-12-01 13:43:16 +02002863 if (modify_sq) {
Aviv Heller13eab212016-09-18 20:48:04 +03002864 if (tx_affinity) {
2865 err = modify_raw_packet_tx_affinity(dev->mdev, sq,
2866 tx_affinity);
2867 if (err)
2868 return err;
2869 }
2870
Bodong Wang7d29f342016-12-01 13:43:16 +02002871 return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
Aviv Heller13eab212016-09-18 20:48:04 +03002872 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002873
2874 return 0;
2875}
2876
Eli Cohene126ba92013-07-07 17:25:49 +03002877static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
2878 const struct ib_qp_attr *attr, int attr_mask,
2879 enum ib_qp_state cur_state, enum ib_qp_state new_state)
2880{
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002881 static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
2882 [MLX5_QP_STATE_RST] = {
2883 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2884 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2885 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
2886 },
2887 [MLX5_QP_STATE_INIT] = {
2888 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2889 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2890 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
2891 [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
2892 },
2893 [MLX5_QP_STATE_RTR] = {
2894 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2895 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2896 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
2897 },
2898 [MLX5_QP_STATE_RTS] = {
2899 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2900 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2901 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
2902 },
2903 [MLX5_QP_STATE_SQD] = {
2904 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2905 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2906 },
2907 [MLX5_QP_STATE_SQER] = {
2908 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2909 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2910 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
2911 },
2912 [MLX5_QP_STATE_ERR] = {
2913 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2914 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2915 }
2916 };
2917
Eli Cohene126ba92013-07-07 17:25:49 +03002918 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2919 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02002920 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03002921 struct mlx5_ib_cq *send_cq, *recv_cq;
2922 struct mlx5_qp_context *context;
Eli Cohene126ba92013-07-07 17:25:49 +03002923 struct mlx5_ib_pd *pd;
Alex Veskereb49ab02016-08-28 12:25:53 +03002924 struct mlx5_ib_port *mibport = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002925 enum mlx5_qp_state mlx5_cur, mlx5_new;
2926 enum mlx5_qp_optpar optpar;
Eli Cohene126ba92013-07-07 17:25:49 +03002927 int mlx5_st;
2928 int err;
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002929 u16 op;
Aviv Heller13eab212016-09-18 20:48:04 +03002930 u8 tx_affinity = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002931
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002932 context = kzalloc(sizeof(*context), GFP_KERNEL);
2933 if (!context)
Eli Cohene126ba92013-07-07 17:25:49 +03002934 return -ENOMEM;
2935
Moni Shouac32a4f22018-01-02 16:19:32 +02002936 err = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
2937 qp->qp_sub_type : ibqp->qp_type);
Haggai Eran158abf82016-02-29 15:45:04 +02002938 if (err < 0) {
2939 mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
Eli Cohene126ba92013-07-07 17:25:49 +03002940 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002941 }
Eli Cohene126ba92013-07-07 17:25:49 +03002942
2943 context->flags = cpu_to_be32(err << 16);
2944
2945 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
2946 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2947 } else {
2948 switch (attr->path_mig_state) {
2949 case IB_MIG_MIGRATED:
2950 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2951 break;
2952 case IB_MIG_REARM:
2953 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
2954 break;
2955 case IB_MIG_ARMED:
2956 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
2957 break;
2958 }
2959 }
2960
Aviv Heller13eab212016-09-18 20:48:04 +03002961 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2962 if ((ibqp->qp_type == IB_QPT_RC) ||
2963 (ibqp->qp_type == IB_QPT_UD &&
2964 !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
2965 (ibqp->qp_type == IB_QPT_UC) ||
2966 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2967 (ibqp->qp_type == IB_QPT_XRC_INI) ||
2968 (ibqp->qp_type == IB_QPT_XRC_TGT)) {
2969 if (mlx5_lag_is_active(dev->mdev)) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02002970 u8 p = mlx5_core_native_port_num(dev->mdev);
Aviv Heller13eab212016-09-18 20:48:04 +03002971 tx_affinity = (unsigned int)atomic_add_return(1,
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02002972 &dev->roce[p].next_port) %
Aviv Heller13eab212016-09-18 20:48:04 +03002973 MLX5_MAX_PORTS + 1;
2974 context->flags |= cpu_to_be32(tx_affinity << 24);
2975 }
2976 }
2977 }
2978
Haggai Erand16e91d2016-02-29 15:45:05 +02002979 if (is_sqp(ibqp->qp_type)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002980 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03002981 } else if ((ibqp->qp_type == IB_QPT_UD &&
2982 !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
Eli Cohene126ba92013-07-07 17:25:49 +03002983 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
2984 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
2985 } else if (attr_mask & IB_QP_PATH_MTU) {
2986 if (attr->path_mtu < IB_MTU_256 ||
2987 attr->path_mtu > IB_MTU_4096) {
2988 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
2989 err = -EINVAL;
2990 goto out;
2991 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002992 context->mtu_msgmax = (attr->path_mtu << 5) |
2993 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03002994 }
2995
2996 if (attr_mask & IB_QP_DEST_QPN)
2997 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
2998
2999 if (attr_mask & IB_QP_PKEY_INDEX)
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03003000 context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03003001
3002 /* todo implement counter_index functionality */
3003
3004 if (is_sqp(ibqp->qp_type))
3005 context->pri_path.port = qp->port;
3006
3007 if (attr_mask & IB_QP_PORT)
3008 context->pri_path.port = attr->port_num;
3009
3010 if (attr_mask & IB_QP_AV) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02003011 err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
Eli Cohene126ba92013-07-07 17:25:49 +03003012 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
Achiad Shochatf879ee82016-06-04 15:15:37 +03003013 attr_mask, 0, attr, false);
Eli Cohene126ba92013-07-07 17:25:49 +03003014 if (err)
3015 goto out;
3016 }
3017
3018 if (attr_mask & IB_QP_TIMEOUT)
3019 context->pri_path.ackto_lt |= attr->timeout << 3;
3020
3021 if (attr_mask & IB_QP_ALT_PATH) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02003022 err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
3023 &context->alt_path,
Achiad Shochatf879ee82016-06-04 15:15:37 +03003024 attr->alt_port_num,
3025 attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
3026 0, attr, true);
Eli Cohene126ba92013-07-07 17:25:49 +03003027 if (err)
3028 goto out;
3029 }
3030
3031 pd = get_pd(qp);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003032 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
3033 &send_cq, &recv_cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003034
3035 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
3036 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
3037 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
3038 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
3039
3040 if (attr_mask & IB_QP_RNR_RETRY)
3041 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
3042
3043 if (attr_mask & IB_QP_RETRY_CNT)
3044 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
3045
3046 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
3047 if (attr->max_rd_atomic)
3048 context->params1 |=
3049 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
3050 }
3051
3052 if (attr_mask & IB_QP_SQ_PSN)
3053 context->next_send_psn = cpu_to_be32(attr->sq_psn);
3054
3055 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
3056 if (attr->max_dest_rd_atomic)
3057 context->params2 |=
3058 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
3059 }
3060
3061 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
3062 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
3063
3064 if (attr_mask & IB_QP_MIN_RNR_TIMER)
3065 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
3066
3067 if (attr_mask & IB_QP_RQ_PSN)
3068 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
3069
3070 if (attr_mask & IB_QP_QKEY)
3071 context->qkey = cpu_to_be32(attr->qkey);
3072
3073 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3074 context->db_rec_addr = cpu_to_be64(qp->db.dma);
3075
Mark Bloch0837e862016-06-17 15:10:55 +03003076 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
3077 u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
3078 qp->port) - 1;
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003079
3080 /* Underlay port should be used - index 0 function per port */
3081 if (qp->flags & MLX5_IB_QP_UNDERLAY)
3082 port_num = 0;
3083
Alex Veskereb49ab02016-08-28 12:25:53 +03003084 mibport = &dev->port[port_num];
Mark Bloch0837e862016-06-17 15:10:55 +03003085 context->qp_counter_set_usr_page |=
Parav Pandite1f24a72017-04-16 07:29:29 +03003086 cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
Mark Bloch0837e862016-06-17 15:10:55 +03003087 }
3088
Eli Cohene126ba92013-07-07 17:25:49 +03003089 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3090 context->sq_crq_size |= cpu_to_be16(1 << 4);
3091
Haggai Eranb11a4f92016-02-29 15:45:03 +02003092 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
3093 context->deth_sqpn = cpu_to_be32(1);
Eli Cohene126ba92013-07-07 17:25:49 +03003094
3095 mlx5_cur = to_mlx5_state(cur_state);
3096 mlx5_new = to_mlx5_state(new_state);
Moni Shouac32a4f22018-01-02 16:19:32 +02003097 mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
3098 qp->qp_sub_type : ibqp->qp_type);
Eli Cohen07c91132013-10-24 12:01:01 +03003099 if (mlx5_st < 0)
Eli Cohene126ba92013-07-07 17:25:49 +03003100 goto out;
3101
majd@mellanox.com427c1e72016-01-14 19:13:07 +02003102 if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
3103 !optab[mlx5_cur][mlx5_new])
3104 goto out;
3105
3106 op = optab[mlx5_cur][mlx5_new];
Eli Cohene126ba92013-07-07 17:25:49 +03003107 optpar = ib_mask_to_mlx5_opt(attr_mask);
3108 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02003109
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003110 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
3111 qp->flags & MLX5_IB_QP_UNDERLAY) {
Alex Vesker0680efa2016-08-28 12:25:52 +03003112 struct mlx5_modify_raw_qp_param raw_qp_param = {};
3113
3114 raw_qp_param.operation = op;
Alex Veskereb49ab02016-08-28 12:25:53 +03003115 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Parav Pandite1f24a72017-04-16 07:29:29 +03003116 raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
Alex Veskereb49ab02016-08-28 12:25:53 +03003117 raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
3118 }
Bodong Wang7d29f342016-12-01 13:43:16 +02003119
3120 if (attr_mask & IB_QP_RATE_LIMIT) {
3121 raw_qp_param.rate_limit = attr->rate_limit;
3122 raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
3123 }
3124
Aviv Heller13eab212016-09-18 20:48:04 +03003125 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
Alex Vesker0680efa2016-08-28 12:25:52 +03003126 } else {
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03003127 err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02003128 &base->mqp);
Alex Vesker0680efa2016-08-28 12:25:52 +03003129 }
3130
Eli Cohene126ba92013-07-07 17:25:49 +03003131 if (err)
3132 goto out;
3133
3134 qp->state = new_state;
3135
3136 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003137 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03003138 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003139 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03003140 if (attr_mask & IB_QP_PORT)
3141 qp->port = attr->port_num;
3142 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003143 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03003144
3145 /*
3146 * If we moved a kernel QP to RESET, clean up all old CQ
3147 * entries and reinitialize the QP.
3148 */
3149 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02003150 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03003151 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
3152 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02003153 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003154
3155 qp->rq.head = 0;
3156 qp->rq.tail = 0;
3157 qp->sq.head = 0;
3158 qp->sq.tail = 0;
3159 qp->sq.cur_post = 0;
3160 qp->sq.last_poll = 0;
3161 qp->db.db[MLX5_RCV_DBR] = 0;
3162 qp->db.db[MLX5_SND_DBR] = 0;
3163 }
3164
3165out:
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03003166 kfree(context);
Eli Cohene126ba92013-07-07 17:25:49 +03003167 return err;
3168}
3169
Moni Shouac32a4f22018-01-02 16:19:32 +02003170static inline bool is_valid_mask(int mask, int req, int opt)
3171{
3172 if ((mask & req) != req)
3173 return false;
3174
3175 if (mask & ~(req | opt))
3176 return false;
3177
3178 return true;
3179}
3180
3181/* check valid transition for driver QP types
3182 * for now the only QP type that this function supports is DCI
3183 */
3184static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
3185 enum ib_qp_attr_mask attr_mask)
3186{
3187 int req = IB_QP_STATE;
3188 int opt = 0;
3189
3190 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
3191 req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
3192 return is_valid_mask(attr_mask, req, opt);
3193 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
3194 opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
3195 return is_valid_mask(attr_mask, req, opt);
3196 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
3197 req |= IB_QP_PATH_MTU;
3198 opt = IB_QP_PKEY_INDEX;
3199 return is_valid_mask(attr_mask, req, opt);
3200 } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
3201 req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
3202 IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
3203 opt = IB_QP_MIN_RNR_TIMER;
3204 return is_valid_mask(attr_mask, req, opt);
3205 } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
3206 opt = IB_QP_MIN_RNR_TIMER;
3207 return is_valid_mask(attr_mask, req, opt);
3208 } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
3209 return is_valid_mask(attr_mask, req, opt);
3210 }
3211 return false;
3212}
3213
Moni Shoua776a3902018-01-02 16:19:33 +02003214/* mlx5_ib_modify_dct: modify a DCT QP
3215 * valid transitions are:
3216 * RESET to INIT: must set access_flags, pkey_index and port
3217 * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
3218 * mtu, gid_index and hop_limit
3219 * Other transitions and attributes are illegal
3220 */
3221static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
3222 int attr_mask, struct ib_udata *udata)
3223{
3224 struct mlx5_ib_qp *qp = to_mqp(ibqp);
3225 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3226 enum ib_qp_state cur_state, new_state;
3227 int err = 0;
3228 int required = IB_QP_STATE;
3229 void *dctc;
3230
3231 if (!(attr_mask & IB_QP_STATE))
3232 return -EINVAL;
3233
3234 cur_state = qp->state;
3235 new_state = attr->qp_state;
3236
3237 dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
3238 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
3239 required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
3240 if (!is_valid_mask(attr_mask, required, 0))
3241 return -EINVAL;
3242
3243 if (attr->port_num == 0 ||
3244 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
3245 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
3246 attr->port_num, dev->num_ports);
3247 return -EINVAL;
3248 }
3249 if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
3250 MLX5_SET(dctc, dctc, rre, 1);
3251 if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
3252 MLX5_SET(dctc, dctc, rwe, 1);
3253 if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
3254 if (!mlx5_ib_dc_atomic_is_supported(dev))
3255 return -EOPNOTSUPP;
3256 MLX5_SET(dctc, dctc, rae, 1);
3257 MLX5_SET(dctc, dctc, atomic_mode, MLX5_ATOMIC_MODE_DCT_CX);
3258 }
3259 MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
3260 MLX5_SET(dctc, dctc, port, attr->port_num);
3261 MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
3262
3263 } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
3264 struct mlx5_ib_modify_qp_resp resp = {};
3265 u32 min_resp_len = offsetof(typeof(resp), dctn) +
3266 sizeof(resp.dctn);
3267
3268 if (udata->outlen < min_resp_len)
3269 return -EINVAL;
3270 resp.response_length = min_resp_len;
3271
3272 required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
3273 if (!is_valid_mask(attr_mask, required, 0))
3274 return -EINVAL;
3275 MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
3276 MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
3277 MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
3278 MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
3279 MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
3280 MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
3281
3282 err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
3283 MLX5_ST_SZ_BYTES(create_dct_in));
3284 if (err)
3285 return err;
3286 resp.dctn = qp->dct.mdct.mqp.qpn;
3287 err = ib_copy_to_udata(udata, &resp, resp.response_length);
3288 if (err) {
3289 mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
3290 return err;
3291 }
3292 } else {
3293 mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
3294 return -EINVAL;
3295 }
3296 if (err)
3297 qp->state = IB_QPS_ERR;
3298 else
3299 qp->state = new_state;
3300 return err;
3301}
3302
Eli Cohene126ba92013-07-07 17:25:49 +03003303int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
3304 int attr_mask, struct ib_udata *udata)
3305{
3306 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3307 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Haggai Erand16e91d2016-02-29 15:45:05 +02003308 enum ib_qp_type qp_type;
Eli Cohene126ba92013-07-07 17:25:49 +03003309 enum ib_qp_state cur_state, new_state;
3310 int err = -EINVAL;
3311 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02003312 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03003313
Yishai Hadas28d61372016-05-23 15:20:56 +03003314 if (ibqp->rwq_ind_tbl)
3315 return -ENOSYS;
3316
Haggai Erand16e91d2016-02-29 15:45:05 +02003317 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
3318 return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
3319
Moni Shouac32a4f22018-01-02 16:19:32 +02003320 if (ibqp->qp_type == IB_QPT_DRIVER)
3321 qp_type = qp->qp_sub_type;
3322 else
3323 qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
3324 IB_QPT_GSI : ibqp->qp_type;
3325
Moni Shoua776a3902018-01-02 16:19:33 +02003326 if (qp_type == MLX5_IB_QPT_DCT)
3327 return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
Haggai Erand16e91d2016-02-29 15:45:05 +02003328
Eli Cohene126ba92013-07-07 17:25:49 +03003329 mutex_lock(&qp->mutex);
3330
3331 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
3332 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
3333
Achiad Shochat2811ba52015-12-23 18:47:24 +02003334 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
3335 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
3336 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
3337 }
3338
Yishai Hadasc2e53b22017-06-08 16:15:08 +03003339 if (qp->flags & MLX5_IB_QP_UNDERLAY) {
3340 if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
3341 mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
3342 attr_mask);
3343 goto out;
3344 }
3345 } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
Moni Shouac32a4f22018-01-02 16:19:32 +02003346 qp_type != MLX5_IB_QPT_DCI &&
3347 !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
Haggai Eran158abf82016-02-29 15:45:04 +02003348 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
3349 cur_state, new_state, ibqp->qp_type, attr_mask);
Eli Cohene126ba92013-07-07 17:25:49 +03003350 goto out;
Moni Shouac32a4f22018-01-02 16:19:32 +02003351 } else if (qp_type == MLX5_IB_QPT_DCI &&
3352 !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
3353 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
3354 cur_state, new_state, qp_type, attr_mask);
3355 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003356 }
Eli Cohene126ba92013-07-07 17:25:49 +03003357
3358 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003359 (attr->port_num == 0 ||
Daniel Jurgens508562d2018-01-04 17:25:34 +02003360 attr->port_num > dev->num_ports)) {
Haggai Eran158abf82016-02-29 15:45:04 +02003361 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
3362 attr->port_num, dev->num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003363 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003364 }
Eli Cohene126ba92013-07-07 17:25:49 +03003365
3366 if (attr_mask & IB_QP_PKEY_INDEX) {
3367 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003368 if (attr->pkey_index >=
Haggai Eran158abf82016-02-29 15:45:04 +02003369 dev->mdev->port_caps[port - 1].pkey_table_len) {
3370 mlx5_ib_dbg(dev, "invalid pkey index %d\n",
3371 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03003372 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003373 }
Eli Cohene126ba92013-07-07 17:25:49 +03003374 }
3375
3376 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003377 attr->max_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02003378 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
3379 mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
3380 attr->max_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003381 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003382 }
Eli Cohene126ba92013-07-07 17:25:49 +03003383
3384 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03003385 attr->max_dest_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02003386 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
3387 mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
3388 attr->max_dest_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003389 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02003390 }
Eli Cohene126ba92013-07-07 17:25:49 +03003391
3392 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
3393 err = 0;
3394 goto out;
3395 }
3396
3397 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
3398
3399out:
3400 mutex_unlock(&qp->mutex);
3401 return err;
3402}
3403
3404static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3405{
3406 struct mlx5_ib_cq *cq;
3407 unsigned cur;
3408
3409 cur = wq->head - wq->tail;
3410 if (likely(cur + nreq < wq->max_post))
3411 return 0;
3412
3413 cq = to_mcq(ib_cq);
3414 spin_lock(&cq->lock);
3415 cur = wq->head - wq->tail;
3416 spin_unlock(&cq->lock);
3417
3418 return cur + nreq >= wq->max_post;
3419}
3420
3421static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
3422 u64 remote_addr, u32 rkey)
3423{
3424 rseg->raddr = cpu_to_be64(remote_addr);
3425 rseg->rkey = cpu_to_be32(rkey);
3426 rseg->reserved = 0;
3427}
3428
Erez Shitritf0313962016-02-21 16:27:17 +02003429static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
3430 struct ib_send_wr *wr, void *qend,
3431 struct mlx5_ib_qp *qp, int *size)
3432{
3433 void *seg = eseg;
3434
3435 memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
3436
3437 if (wr->send_flags & IB_SEND_IP_CSUM)
3438 eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
3439 MLX5_ETH_WQE_L4_CSUM;
3440
3441 seg += sizeof(struct mlx5_wqe_eth_seg);
3442 *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
3443
3444 if (wr->opcode == IB_WR_LSO) {
3445 struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003446 int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
Erez Shitritf0313962016-02-21 16:27:17 +02003447 u64 left, leftlen, copysz;
3448 void *pdata = ud_wr->header;
3449
3450 left = ud_wr->hlen;
3451 eseg->mss = cpu_to_be16(ud_wr->mss);
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003452 eseg->inline_hdr.sz = cpu_to_be16(left);
Erez Shitritf0313962016-02-21 16:27:17 +02003453
3454 /*
3455 * check if there is space till the end of queue, if yes,
3456 * copy all in one shot, otherwise copy till the end of queue,
3457 * rollback and than the copy the left
3458 */
Saeed Mahameed2b31f7a2016-11-28 18:04:50 +02003459 leftlen = qend - (void *)eseg->inline_hdr.start;
Erez Shitritf0313962016-02-21 16:27:17 +02003460 copysz = min_t(u64, leftlen, left);
3461
3462 memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
3463
3464 if (likely(copysz > size_of_inl_hdr_start)) {
3465 seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
3466 *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
3467 }
3468
3469 if (unlikely(copysz < left)) { /* the last wqe in the queue */
3470 seg = mlx5_get_send_wqe(qp, 0);
3471 left -= copysz;
3472 pdata += copysz;
3473 memcpy(seg, pdata, left);
3474 seg += ALIGN(left, 16);
3475 *size += ALIGN(left, 16) / 16;
3476 }
3477 }
3478
3479 return seg;
3480}
3481
Eli Cohene126ba92013-07-07 17:25:49 +03003482static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
3483 struct ib_send_wr *wr)
3484{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003485 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
3486 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
3487 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03003488}
3489
3490static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
3491{
3492 dseg->byte_count = cpu_to_be32(sg->length);
3493 dseg->lkey = cpu_to_be32(sg->lkey);
3494 dseg->addr = cpu_to_be64(sg->addr);
3495}
3496
Artemy Kovalyov31616252017-01-02 11:37:42 +02003497static u64 get_xlt_octo(u64 bytes)
Eli Cohene126ba92013-07-07 17:25:49 +03003498{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003499 return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
3500 MLX5_IB_UMR_OCTOWORD;
Eli Cohene126ba92013-07-07 17:25:49 +03003501}
3502
3503static __be64 frwr_mkey_mask(void)
3504{
3505 u64 result;
3506
3507 result = MLX5_MKEY_MASK_LEN |
3508 MLX5_MKEY_MASK_PAGE_SIZE |
3509 MLX5_MKEY_MASK_START_ADDR |
3510 MLX5_MKEY_MASK_EN_RINVAL |
3511 MLX5_MKEY_MASK_KEY |
3512 MLX5_MKEY_MASK_LR |
3513 MLX5_MKEY_MASK_LW |
3514 MLX5_MKEY_MASK_RR |
3515 MLX5_MKEY_MASK_RW |
3516 MLX5_MKEY_MASK_A |
3517 MLX5_MKEY_MASK_SMALL_FENCE |
3518 MLX5_MKEY_MASK_FREE;
3519
3520 return cpu_to_be64(result);
3521}
3522
Sagi Grimberge6631812014-02-23 14:19:11 +02003523static __be64 sig_mkey_mask(void)
3524{
3525 u64 result;
3526
3527 result = MLX5_MKEY_MASK_LEN |
3528 MLX5_MKEY_MASK_PAGE_SIZE |
3529 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003530 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02003531 MLX5_MKEY_MASK_EN_RINVAL |
3532 MLX5_MKEY_MASK_KEY |
3533 MLX5_MKEY_MASK_LR |
3534 MLX5_MKEY_MASK_LW |
3535 MLX5_MKEY_MASK_RR |
3536 MLX5_MKEY_MASK_RW |
3537 MLX5_MKEY_MASK_SMALL_FENCE |
3538 MLX5_MKEY_MASK_FREE |
3539 MLX5_MKEY_MASK_BSF_EN;
3540
3541 return cpu_to_be64(result);
3542}
3543
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003544static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02003545 struct mlx5_ib_mr *mr)
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003546{
Artemy Kovalyov31616252017-01-02 11:37:42 +02003547 int size = mr->ndescs * mr->desc_size;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003548
3549 memset(umr, 0, sizeof(*umr));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003550
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003551 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02003552 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003553 umr->mkey_mask = frwr_mkey_mask();
3554}
3555
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003556static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03003557{
3558 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003559 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
Max Gurtovoy2d221582016-10-27 16:36:36 +03003560 umr->flags = MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003561}
3562
Artemy Kovalyov31616252017-01-02 11:37:42 +02003563static __be64 get_umr_enable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003564{
3565 u64 result;
3566
Artemy Kovalyov31616252017-01-02 11:37:42 +02003567 result = MLX5_MKEY_MASK_KEY |
Haggai Eran968e78d2014-12-11 17:04:11 +02003568 MLX5_MKEY_MASK_FREE;
3569
3570 return cpu_to_be64(result);
3571}
3572
Artemy Kovalyov31616252017-01-02 11:37:42 +02003573static __be64 get_umr_disable_mr_mask(void)
Haggai Eran968e78d2014-12-11 17:04:11 +02003574{
3575 u64 result;
3576
3577 result = MLX5_MKEY_MASK_FREE;
3578
3579 return cpu_to_be64(result);
3580}
3581
Noa Osherovich56e11d62016-02-29 16:46:51 +02003582static __be64 get_umr_update_translation_mask(void)
3583{
3584 u64 result;
3585
3586 result = MLX5_MKEY_MASK_LEN |
3587 MLX5_MKEY_MASK_PAGE_SIZE |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003588 MLX5_MKEY_MASK_START_ADDR;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003589
3590 return cpu_to_be64(result);
3591}
3592
Artemy Kovalyov31616252017-01-02 11:37:42 +02003593static __be64 get_umr_update_access_mask(int atomic)
Noa Osherovich56e11d62016-02-29 16:46:51 +02003594{
3595 u64 result;
3596
Artemy Kovalyov31616252017-01-02 11:37:42 +02003597 result = MLX5_MKEY_MASK_LR |
3598 MLX5_MKEY_MASK_LW |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003599 MLX5_MKEY_MASK_RR |
Artemy Kovalyov31616252017-01-02 11:37:42 +02003600 MLX5_MKEY_MASK_RW;
3601
3602 if (atomic)
3603 result |= MLX5_MKEY_MASK_A;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003604
3605 return cpu_to_be64(result);
3606}
3607
3608static __be64 get_umr_update_pd_mask(void)
3609{
3610 u64 result;
3611
Artemy Kovalyov31616252017-01-02 11:37:42 +02003612 result = MLX5_MKEY_MASK_PD;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003613
3614 return cpu_to_be64(result);
3615}
3616
Eli Cohene126ba92013-07-07 17:25:49 +03003617static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Maor Gottlieb578e7262016-10-27 16:36:37 +03003618 struct ib_send_wr *wr, int atomic)
Eli Cohene126ba92013-07-07 17:25:49 +03003619{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003620 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03003621
3622 memset(umr, 0, sizeof(*umr));
3623
Haggai Eran968e78d2014-12-11 17:04:11 +02003624 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
3625 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
3626 else
3627 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
3628
Artemy Kovalyov31616252017-01-02 11:37:42 +02003629 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
3630 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
3631 u64 offset = get_xlt_octo(umrwr->offset);
3632
3633 umr->xlt_offset = cpu_to_be16(offset & 0xffff);
3634 umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
3635 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003636 }
Artemy Kovalyov31616252017-01-02 11:37:42 +02003637 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
3638 umr->mkey_mask |= get_umr_update_translation_mask();
3639 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
3640 umr->mkey_mask |= get_umr_update_access_mask(atomic);
3641 umr->mkey_mask |= get_umr_update_pd_mask();
3642 }
3643 if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
3644 umr->mkey_mask |= get_umr_enable_mr_mask();
3645 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
3646 umr->mkey_mask |= get_umr_disable_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003647
3648 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02003649 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003650}
3651
3652static u8 get_umr_flags(int acc)
3653{
3654 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
3655 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
3656 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
3657 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02003658 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003659}
3660
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003661static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
3662 struct mlx5_ib_mr *mr,
3663 u32 key, int access)
3664{
3665 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
3666
3667 memset(seg, 0, sizeof(*seg));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003668
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003669 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003670 seg->log2_page_size = ilog2(mr->ibmr.page_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003671 else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003672 /* KLMs take twice the size of MTTs */
3673 ndescs *= 2;
3674
3675 seg->flags = get_umr_flags(access) | mr->access_mode;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003676 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
3677 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
3678 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
3679 seg->len = cpu_to_be64(mr->ibmr.length);
3680 seg->xlt_oct_size = cpu_to_be32(ndescs);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003681}
3682
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003683static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03003684{
3685 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003686 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003687}
3688
3689static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
3690{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003691 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003692
Eli Cohene126ba92013-07-07 17:25:49 +03003693 memset(seg, 0, sizeof(*seg));
Artemy Kovalyov31616252017-01-02 11:37:42 +02003694 if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
Haggai Eran968e78d2014-12-11 17:04:11 +02003695 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003696
Haggai Eran968e78d2014-12-11 17:04:11 +02003697 seg->flags = convert_access(umrwr->access_flags);
Artemy Kovalyov31616252017-01-02 11:37:42 +02003698 if (umrwr->pd)
3699 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
3700 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
3701 !umrwr->length)
3702 seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
3703
3704 seg->start_addr = cpu_to_be64(umrwr->virt_addr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003705 seg->len = cpu_to_be64(umrwr->length);
3706 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03003707 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02003708 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03003709}
3710
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003711static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
3712 struct mlx5_ib_mr *mr,
3713 struct mlx5_ib_pd *pd)
3714{
3715 int bcount = mr->desc_size * mr->ndescs;
3716
3717 dseg->addr = cpu_to_be64(mr->desc_map);
3718 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
3719 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
3720}
3721
Eli Cohene126ba92013-07-07 17:25:49 +03003722static __be32 send_ieth(struct ib_send_wr *wr)
3723{
3724 switch (wr->opcode) {
3725 case IB_WR_SEND_WITH_IMM:
3726 case IB_WR_RDMA_WRITE_WITH_IMM:
3727 return wr->ex.imm_data;
3728
3729 case IB_WR_SEND_WITH_INV:
3730 return cpu_to_be32(wr->ex.invalidate_rkey);
3731
3732 default:
3733 return 0;
3734 }
3735}
3736
3737static u8 calc_sig(void *wqe, int size)
3738{
3739 u8 *p = wqe;
3740 u8 res = 0;
3741 int i;
3742
3743 for (i = 0; i < size; i++)
3744 res ^= p[i];
3745
3746 return ~res;
3747}
3748
3749static u8 wq_sig(void *wqe)
3750{
3751 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
3752}
3753
3754static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
3755 void *wqe, int *sz)
3756{
3757 struct mlx5_wqe_inline_seg *seg;
3758 void *qend = qp->sq.qend;
3759 void *addr;
3760 int inl = 0;
3761 int copy;
3762 int len;
3763 int i;
3764
3765 seg = wqe;
3766 wqe += sizeof(*seg);
3767 for (i = 0; i < wr->num_sge; i++) {
3768 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
3769 len = wr->sg_list[i].length;
3770 inl += len;
3771
3772 if (unlikely(inl > qp->max_inline_data))
3773 return -ENOMEM;
3774
3775 if (unlikely(wqe + len > qend)) {
3776 copy = qend - wqe;
3777 memcpy(wqe, addr, copy);
3778 addr += copy;
3779 len -= copy;
3780 wqe = mlx5_get_send_wqe(qp, 0);
3781 }
3782 memcpy(wqe, addr, len);
3783 wqe += len;
3784 }
3785
3786 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
3787
3788 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
3789
3790 return 0;
3791}
3792
Sagi Grimberge6631812014-02-23 14:19:11 +02003793static u16 prot_field_size(enum ib_signature_type type)
3794{
3795 switch (type) {
3796 case IB_SIG_TYPE_T10_DIF:
3797 return MLX5_DIF_SIZE;
3798 default:
3799 return 0;
3800 }
3801}
3802
3803static u8 bs_selector(int block_size)
3804{
3805 switch (block_size) {
3806 case 512: return 0x1;
3807 case 520: return 0x2;
3808 case 4096: return 0x3;
3809 case 4160: return 0x4;
3810 case 1073741824: return 0x5;
3811 default: return 0;
3812 }
3813}
3814
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003815static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
3816 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02003817{
Sagi Grimberg142537f2014-08-13 19:54:32 +03003818 /* Valid inline section and allow BSF refresh */
3819 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
3820 MLX5_BSF_REFRESH_DIF);
3821 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
3822 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003823 /* repeating block */
3824 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
3825 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
3826 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003827
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003828 if (domain->sig.dif.ref_remap)
3829 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02003830
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003831 if (domain->sig.dif.app_escape) {
3832 if (domain->sig.dif.ref_escape)
3833 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
3834 else
3835 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02003836 }
3837
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003838 inl->dif_app_bitmask_check =
3839 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02003840}
3841
3842static int mlx5_set_bsf(struct ib_mr *sig_mr,
3843 struct ib_sig_attrs *sig_attrs,
3844 struct mlx5_bsf *bsf, u32 data_size)
3845{
3846 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
3847 struct mlx5_bsf_basic *basic = &bsf->basic;
3848 struct ib_sig_domain *mem = &sig_attrs->mem;
3849 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02003850
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003851 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02003852
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003853 /* Basic + Extended + Inline */
3854 basic->bsf_size_sbs = 1 << 7;
3855 /* Input domain check byte mask */
3856 basic->check_byte_mask = sig_attrs->check_mask;
3857 basic->raw_data_size = cpu_to_be32(data_size);
3858
3859 /* Memory domain */
3860 switch (sig_attrs->mem.sig_type) {
3861 case IB_SIG_TYPE_NONE:
3862 break;
3863 case IB_SIG_TYPE_T10_DIF:
3864 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
3865 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
3866 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
3867 break;
3868 default:
3869 return -EINVAL;
3870 }
3871
3872 /* Wire domain */
3873 switch (sig_attrs->wire.sig_type) {
3874 case IB_SIG_TYPE_NONE:
3875 break;
3876 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02003877 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003878 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003879 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03003880 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02003881 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003882 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003883 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003884 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003885 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003886 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02003887 } else
3888 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
3889
Sagi Grimberg142537f2014-08-13 19:54:32 +03003890 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003891 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02003892 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003893 default:
3894 return -EINVAL;
3895 }
3896
3897 return 0;
3898}
3899
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003900static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
3901 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003902{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003903 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
3904 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003905 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003906 u32 data_len = wr->wr.sg_list->length;
3907 u32 data_key = wr->wr.sg_list->lkey;
3908 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003909 int ret;
3910 int wqe_size;
3911
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003912 if (!wr->prot ||
3913 (data_key == wr->prot->lkey &&
3914 data_va == wr->prot->addr &&
3915 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003916 /**
3917 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003918 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02003919 * So need construct:
3920 * ------------------
3921 * | data_klm |
3922 * ------------------
3923 * | BSF |
3924 * ------------------
3925 **/
3926 struct mlx5_klm *data_klm = *seg;
3927
3928 data_klm->bcount = cpu_to_be32(data_len);
3929 data_klm->key = cpu_to_be32(data_key);
3930 data_klm->va = cpu_to_be64(data_va);
3931 wqe_size = ALIGN(sizeof(*data_klm), 64);
3932 } else {
3933 /**
3934 * Source domain contains signature information
3935 * So need construct a strided block format:
3936 * ---------------------------
3937 * | stride_block_ctrl |
3938 * ---------------------------
3939 * | data_klm |
3940 * ---------------------------
3941 * | prot_klm |
3942 * ---------------------------
3943 * | BSF |
3944 * ---------------------------
3945 **/
3946 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
3947 struct mlx5_stride_block_entry *data_sentry;
3948 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003949 u32 prot_key = wr->prot->lkey;
3950 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003951 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
3952 int prot_size;
3953
3954 sblock_ctrl = *seg;
3955 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
3956 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
3957
3958 prot_size = prot_field_size(sig_attrs->mem.sig_type);
3959 if (!prot_size) {
3960 pr_err("Bad block size given: %u\n", block_size);
3961 return -EINVAL;
3962 }
3963 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
3964 prot_size);
3965 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
3966 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
3967 sblock_ctrl->num_entries = cpu_to_be16(2);
3968
3969 data_sentry->bcount = cpu_to_be16(block_size);
3970 data_sentry->key = cpu_to_be32(data_key);
3971 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003972 data_sentry->stride = cpu_to_be16(block_size);
3973
Sagi Grimberge6631812014-02-23 14:19:11 +02003974 prot_sentry->bcount = cpu_to_be16(prot_size);
3975 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003976 prot_sentry->va = cpu_to_be64(prot_va);
3977 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003978
Sagi Grimberge6631812014-02-23 14:19:11 +02003979 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
3980 sizeof(*prot_sentry), 64);
3981 }
3982
3983 *seg += wqe_size;
3984 *size += wqe_size / 16;
3985 if (unlikely((*seg == qp->sq.qend)))
3986 *seg = mlx5_get_send_wqe(qp, 0);
3987
3988 bsf = *seg;
3989 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
3990 if (ret)
3991 return -EINVAL;
3992
3993 *seg += sizeof(*bsf);
3994 *size += sizeof(*bsf) / 16;
3995 if (unlikely((*seg == qp->sq.qend)))
3996 *seg = mlx5_get_send_wqe(qp, 0);
3997
3998 return 0;
3999}
4000
4001static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Artemy Kovalyov31616252017-01-02 11:37:42 +02004002 struct ib_sig_handover_wr *wr, u32 size,
Sagi Grimberge6631812014-02-23 14:19:11 +02004003 u32 length, u32 pdn)
4004{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004005 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02004006 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004007 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02004008
4009 memset(seg, 0, sizeof(*seg));
4010
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004011 seg->flags = get_umr_flags(wr->access_flags) |
Saeed Mahameedec22eb52016-07-16 06:28:36 +03004012 MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberge6631812014-02-23 14:19:11 +02004013 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004014 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02004015 MLX5_MKEY_BSF_EN | pdn);
4016 seg->len = cpu_to_be64(length);
Artemy Kovalyov31616252017-01-02 11:37:42 +02004017 seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02004018 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
4019}
4020
4021static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Artemy Kovalyov31616252017-01-02 11:37:42 +02004022 u32 size)
Sagi Grimberge6631812014-02-23 14:19:11 +02004023{
4024 memset(umr, 0, sizeof(*umr));
4025
4026 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
Artemy Kovalyov31616252017-01-02 11:37:42 +02004027 umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
Sagi Grimberge6631812014-02-23 14:19:11 +02004028 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
4029 umr->mkey_mask = sig_mkey_mask();
4030}
4031
4032
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004033static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02004034 void **seg, int *size)
4035{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004036 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
4037 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02004038 u32 pdn = get_pd(qp)->pdn;
Artemy Kovalyov31616252017-01-02 11:37:42 +02004039 u32 xlt_size;
Sagi Grimberge6631812014-02-23 14:19:11 +02004040 int region_len, ret;
4041
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004042 if (unlikely(wr->wr.num_sge != 1) ||
4043 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004044 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
4045 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02004046 return -EINVAL;
4047
4048 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004049 region_len = wr->wr.sg_list->length;
4050 if (wr->prot &&
4051 (wr->prot->lkey != wr->wr.sg_list->lkey ||
4052 wr->prot->addr != wr->wr.sg_list->addr ||
4053 wr->prot->length != wr->wr.sg_list->length))
4054 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02004055
4056 /**
4057 * KLM octoword size - if protection was provided
4058 * then we use strided block format (3 octowords),
4059 * else we use single KLM (1 octoword)
4060 **/
Artemy Kovalyov31616252017-01-02 11:37:42 +02004061 xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
Sagi Grimberge6631812014-02-23 14:19:11 +02004062
Artemy Kovalyov31616252017-01-02 11:37:42 +02004063 set_sig_umr_segment(*seg, xlt_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02004064 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4065 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4066 if (unlikely((*seg == qp->sq.qend)))
4067 *seg = mlx5_get_send_wqe(qp, 0);
4068
Artemy Kovalyov31616252017-01-02 11:37:42 +02004069 set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
Sagi Grimberge6631812014-02-23 14:19:11 +02004070 *seg += sizeof(struct mlx5_mkey_seg);
4071 *size += sizeof(struct mlx5_mkey_seg) / 16;
4072 if (unlikely((*seg == qp->sq.qend)))
4073 *seg = mlx5_get_send_wqe(qp, 0);
4074
4075 ret = set_sig_data_segment(wr, qp, seg, size);
4076 if (ret)
4077 return ret;
4078
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004079 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02004080 return 0;
4081}
4082
4083static int set_psv_wr(struct ib_sig_domain *domain,
4084 u32 psv_idx, void **seg, int *size)
4085{
4086 struct mlx5_seg_set_psv *psv_seg = *seg;
4087
4088 memset(psv_seg, 0, sizeof(*psv_seg));
4089 psv_seg->psv_num = cpu_to_be32(psv_idx);
4090 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03004091 case IB_SIG_TYPE_NONE:
4092 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02004093 case IB_SIG_TYPE_T10_DIF:
4094 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
4095 domain->sig.dif.app_tag);
4096 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02004097 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02004098 default:
Leon Romanovsky12bbf1e2017-01-18 14:10:31 +02004099 pr_err("Bad signature type (%d) is given.\n",
4100 domain->sig_type);
4101 return -EINVAL;
Sagi Grimberge6631812014-02-23 14:19:11 +02004102 }
4103
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03004104 *seg += sizeof(*psv_seg);
4105 *size += sizeof(*psv_seg) / 16;
4106
Sagi Grimberge6631812014-02-23 14:19:11 +02004107 return 0;
4108}
4109
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004110static int set_reg_wr(struct mlx5_ib_qp *qp,
4111 struct ib_reg_wr *wr,
4112 void **seg, int *size)
4113{
4114 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
4115 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
4116
4117 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
4118 mlx5_ib_warn(to_mdev(qp->ibqp.device),
4119 "Invalid IB_SEND_INLINE send flag\n");
4120 return -EINVAL;
4121 }
4122
4123 set_reg_umr_seg(*seg, mr);
4124 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4125 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4126 if (unlikely((*seg == qp->sq.qend)))
4127 *seg = mlx5_get_send_wqe(qp, 0);
4128
4129 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
4130 *seg += sizeof(struct mlx5_mkey_seg);
4131 *size += sizeof(struct mlx5_mkey_seg) / 16;
4132 if (unlikely((*seg == qp->sq.qend)))
4133 *seg = mlx5_get_send_wqe(qp, 0);
4134
4135 set_reg_data_seg(*seg, mr, pd);
4136 *seg += sizeof(struct mlx5_wqe_data_seg);
4137 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
4138
4139 return 0;
4140}
4141
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004142static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03004143{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004144 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004145 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4146 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4147 if (unlikely((*seg == qp->sq.qend)))
4148 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004149 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004150 *seg += sizeof(struct mlx5_mkey_seg);
4151 *size += sizeof(struct mlx5_mkey_seg) / 16;
4152 if (unlikely((*seg == qp->sq.qend)))
4153 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03004154}
4155
4156static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
4157{
4158 __be32 *p = NULL;
4159 int tidx = idx;
4160 int i, j;
4161
4162 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
4163 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
4164 if ((i & 0xf) == 0) {
4165 void *buf = mlx5_get_send_wqe(qp, tidx);
4166 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
4167 p = buf;
4168 j = 0;
4169 }
4170 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
4171 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
4172 be32_to_cpu(p[j + 3]));
4173 }
4174}
4175
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004176static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
4177 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02004178 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004179 int *size, int nreq)
4180{
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03004181 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
4182 return -ENOMEM;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004183
4184 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
4185 *seg = mlx5_get_send_wqe(qp, *idx);
4186 *ctrl = *seg;
4187 *(uint32_t *)(*seg + 8) = 0;
4188 (*ctrl)->imm = send_ieth(wr);
4189 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
4190 (wr->send_flags & IB_SEND_SIGNALED ?
4191 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
4192 (wr->send_flags & IB_SEND_SOLICITED ?
4193 MLX5_WQE_CTRL_SOLICITED : 0);
4194
4195 *seg += sizeof(**ctrl);
4196 *size = sizeof(**ctrl) / 16;
4197
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03004198 return 0;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004199}
4200
4201static void finish_wqe(struct mlx5_ib_qp *qp,
4202 struct mlx5_wqe_ctrl_seg *ctrl,
4203 u8 size, unsigned idx, u64 wr_id,
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004204 int nreq, u8 fence, u32 mlx5_opcode)
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004205{
4206 u8 opmod = 0;
4207
4208 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
4209 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02004210 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004211 ctrl->fm_ce_se |= fence;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004212 if (unlikely(qp->wq_sig))
4213 ctrl->signature = wq_sig(ctrl);
4214
4215 qp->sq.wrid[idx] = wr_id;
4216 qp->sq.w_list[idx].opcode = mlx5_opcode;
4217 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
4218 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
4219 qp->sq.w_list[idx].next = qp->sq.cur_post;
4220}
4221
4222
Eli Cohene126ba92013-07-07 17:25:49 +03004223int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
4224 struct ib_send_wr **bad_wr)
4225{
4226 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
4227 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004228 struct mlx5_core_dev *mdev = dev->mdev;
Haggai Erand16e91d2016-02-29 15:45:05 +02004229 struct mlx5_ib_qp *qp;
Sagi Grimberge6631812014-02-23 14:19:11 +02004230 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004231 struct mlx5_wqe_data_seg *dpseg;
4232 struct mlx5_wqe_xrc_seg *xrc;
Haggai Erand16e91d2016-02-29 15:45:05 +02004233 struct mlx5_bf *bf;
Eli Cohene126ba92013-07-07 17:25:49 +03004234 int uninitialized_var(size);
Haggai Erand16e91d2016-02-29 15:45:05 +02004235 void *qend;
Eli Cohene126ba92013-07-07 17:25:49 +03004236 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03004237 unsigned idx;
4238 int err = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03004239 int num_sge;
4240 void *seg;
4241 int nreq;
4242 int i;
4243 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03004244 u8 fence;
4245
Haggai Erand16e91d2016-02-29 15:45:05 +02004246 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4247 return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
4248
4249 qp = to_mqp(ibqp);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004250 bf = &qp->bf;
Haggai Erand16e91d2016-02-29 15:45:05 +02004251 qend = qp->sq.qend;
4252
Eli Cohene126ba92013-07-07 17:25:49 +03004253 spin_lock_irqsave(&qp->sq.lock, flags);
4254
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004255 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4256 err = -EIO;
4257 *bad_wr = wr;
4258 nreq = 0;
4259 goto out;
4260 }
4261
Eli Cohene126ba92013-07-07 17:25:49 +03004262 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04004263 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03004264 mlx5_ib_warn(dev, "\n");
4265 err = -EINVAL;
4266 *bad_wr = wr;
4267 goto out;
4268 }
4269
Eli Cohene126ba92013-07-07 17:25:49 +03004270 num_sge = wr->num_sge;
4271 if (unlikely(num_sge > qp->sq.max_gs)) {
4272 mlx5_ib_warn(dev, "\n");
Chuck Lever24be4092016-08-28 10:58:34 +03004273 err = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03004274 *bad_wr = wr;
4275 goto out;
4276 }
4277
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004278 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
4279 if (err) {
4280 mlx5_ib_warn(dev, "\n");
4281 err = -ENOMEM;
4282 *bad_wr = wr;
4283 goto out;
4284 }
Eli Cohene126ba92013-07-07 17:25:49 +03004285
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004286 if (wr->opcode == IB_WR_LOCAL_INV ||
4287 wr->opcode == IB_WR_REG_MR) {
4288 fence = dev->umr_fence;
4289 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
4290 } else if (wr->send_flags & IB_SEND_FENCE) {
4291 if (qp->next_fence)
4292 fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
4293 else
4294 fence = MLX5_FENCE_MODE_FENCE;
4295 } else {
4296 fence = qp->next_fence;
4297 }
4298
Eli Cohene126ba92013-07-07 17:25:49 +03004299 switch (ibqp->qp_type) {
4300 case IB_QPT_XRC_INI:
4301 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03004302 seg += sizeof(*xrc);
4303 size += sizeof(*xrc) / 16;
4304 /* fall through */
4305 case IB_QPT_RC:
4306 switch (wr->opcode) {
4307 case IB_WR_RDMA_READ:
4308 case IB_WR_RDMA_WRITE:
4309 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004310 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4311 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004312 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004313 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4314 break;
4315
4316 case IB_WR_ATOMIC_CMP_AND_SWP:
4317 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03004318 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03004319 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
4320 err = -ENOSYS;
4321 *bad_wr = wr;
4322 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004323
4324 case IB_WR_LOCAL_INV:
Eli Cohene126ba92013-07-07 17:25:49 +03004325 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
4326 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03004327 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03004328 num_sge = 0;
4329 break;
4330
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004331 case IB_WR_REG_MR:
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004332 qp->sq.wr_data[idx] = IB_WR_REG_MR;
4333 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
4334 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
4335 if (err) {
4336 *bad_wr = wr;
4337 goto out;
4338 }
4339 num_sge = 0;
4340 break;
4341
Sagi Grimberge6631812014-02-23 14:19:11 +02004342 case IB_WR_REG_SIG_MR:
4343 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004344 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02004345
4346 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
4347 err = set_sig_umr_wr(wr, qp, &seg, &size);
4348 if (err) {
4349 mlx5_ib_warn(dev, "\n");
4350 *bad_wr = wr;
4351 goto out;
4352 }
4353
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004354 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4355 fence, MLX5_OPCODE_UMR);
Sagi Grimberge6631812014-02-23 14:19:11 +02004356 /*
4357 * SET_PSV WQEs are not signaled and solicited
4358 * on error
4359 */
4360 wr->send_flags &= ~IB_SEND_SIGNALED;
4361 wr->send_flags |= IB_SEND_SOLICITED;
4362 err = begin_wqe(qp, &seg, &ctrl, wr,
4363 &idx, &size, nreq);
4364 if (err) {
4365 mlx5_ib_warn(dev, "\n");
4366 err = -ENOMEM;
4367 *bad_wr = wr;
4368 goto out;
4369 }
4370
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004371 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02004372 mr->sig->psv_memory.psv_idx, &seg,
4373 &size);
4374 if (err) {
4375 mlx5_ib_warn(dev, "\n");
4376 *bad_wr = wr;
4377 goto out;
4378 }
4379
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004380 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4381 fence, MLX5_OPCODE_SET_PSV);
Sagi Grimberge6631812014-02-23 14:19:11 +02004382 err = begin_wqe(qp, &seg, &ctrl, wr,
4383 &idx, &size, nreq);
4384 if (err) {
4385 mlx5_ib_warn(dev, "\n");
4386 err = -ENOMEM;
4387 *bad_wr = wr;
4388 goto out;
4389 }
4390
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004391 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02004392 mr->sig->psv_wire.psv_idx, &seg,
4393 &size);
4394 if (err) {
4395 mlx5_ib_warn(dev, "\n");
4396 *bad_wr = wr;
4397 goto out;
4398 }
4399
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004400 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4401 fence, MLX5_OPCODE_SET_PSV);
4402 qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Sagi Grimberge6631812014-02-23 14:19:11 +02004403 num_sge = 0;
4404 goto skip_psv;
4405
Eli Cohene126ba92013-07-07 17:25:49 +03004406 default:
4407 break;
4408 }
4409 break;
4410
4411 case IB_QPT_UC:
4412 switch (wr->opcode) {
4413 case IB_WR_RDMA_WRITE:
4414 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004415 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4416 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004417 seg += sizeof(struct mlx5_wqe_raddr_seg);
4418 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4419 break;
4420
4421 default:
4422 break;
4423 }
4424 break;
4425
Eli Cohene126ba92013-07-07 17:25:49 +03004426 case IB_QPT_SMI:
Maor Gottlieb1e0e50b2017-01-18 14:10:34 +02004427 if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
4428 mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
4429 err = -EPERM;
4430 *bad_wr = wr;
4431 goto out;
4432 }
Bart Van Asschef6b1ee32017-10-11 10:49:07 -07004433 /* fall through */
Haggai Erand16e91d2016-02-29 15:45:05 +02004434 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03004435 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004436 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004437 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
4438 if (unlikely((seg == qend)))
4439 seg = mlx5_get_send_wqe(qp, 0);
4440 break;
Erez Shitritf0313962016-02-21 16:27:17 +02004441 case IB_QPT_UD:
4442 set_datagram_seg(seg, wr);
4443 seg += sizeof(struct mlx5_wqe_datagram_seg);
4444 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
Eli Cohene126ba92013-07-07 17:25:49 +03004445
Erez Shitritf0313962016-02-21 16:27:17 +02004446 if (unlikely((seg == qend)))
4447 seg = mlx5_get_send_wqe(qp, 0);
4448
4449 /* handle qp that supports ud offload */
4450 if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
4451 struct mlx5_wqe_eth_pad *pad;
4452
4453 pad = seg;
4454 memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
4455 seg += sizeof(struct mlx5_wqe_eth_pad);
4456 size += sizeof(struct mlx5_wqe_eth_pad) / 16;
4457
4458 seg = set_eth_seg(seg, wr, qend, qp, &size);
4459
4460 if (unlikely((seg == qend)))
4461 seg = mlx5_get_send_wqe(qp, 0);
4462 }
4463 break;
Eli Cohene126ba92013-07-07 17:25:49 +03004464 case MLX5_IB_QPT_REG_UMR:
4465 if (wr->opcode != MLX5_IB_WR_UMR) {
4466 err = -EINVAL;
4467 mlx5_ib_warn(dev, "bad opcode\n");
4468 goto out;
4469 }
4470 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004471 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Maor Gottlieb578e7262016-10-27 16:36:37 +03004472 set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
Eli Cohene126ba92013-07-07 17:25:49 +03004473 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4474 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4475 if (unlikely((seg == qend)))
4476 seg = mlx5_get_send_wqe(qp, 0);
4477 set_reg_mkey_segment(seg, wr);
4478 seg += sizeof(struct mlx5_mkey_seg);
4479 size += sizeof(struct mlx5_mkey_seg) / 16;
4480 if (unlikely((seg == qend)))
4481 seg = mlx5_get_send_wqe(qp, 0);
4482 break;
4483
4484 default:
4485 break;
4486 }
4487
4488 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
4489 int uninitialized_var(sz);
4490
4491 err = set_data_inl_seg(qp, wr, seg, &sz);
4492 if (unlikely(err)) {
4493 mlx5_ib_warn(dev, "\n");
4494 *bad_wr = wr;
4495 goto out;
4496 }
Eli Cohene126ba92013-07-07 17:25:49 +03004497 size += sz;
4498 } else {
4499 dpseg = seg;
4500 for (i = 0; i < num_sge; i++) {
4501 if (unlikely(dpseg == qend)) {
4502 seg = mlx5_get_send_wqe(qp, 0);
4503 dpseg = seg;
4504 }
4505 if (likely(wr->sg_list[i].length)) {
4506 set_data_ptr_seg(dpseg, wr->sg_list + i);
4507 size += sizeof(struct mlx5_wqe_data_seg) / 16;
4508 dpseg++;
4509 }
4510 }
4511 }
4512
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004513 qp->next_fence = next_fence;
4514 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004515 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02004516skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03004517 if (0)
4518 dump_wqe(qp, idx, size);
4519 }
4520
4521out:
4522 if (likely(nreq)) {
4523 qp->sq.head += nreq;
4524
4525 /* Make sure that descriptors are written before
4526 * updating doorbell record and ringing the doorbell
4527 */
4528 wmb();
4529
4530 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
4531
Eli Cohenada388f2014-01-14 17:45:16 +02004532 /* Make sure doorbell record is visible to the HCA before
4533 * we hit doorbell */
4534 wmb();
4535
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004536 /* currently we support only regular doorbells */
4537 mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
4538 /* Make sure doorbells don't leak out of SQ spinlock
4539 * and reach the HCA out of order.
4540 */
4541 mmiowb();
Eli Cohene126ba92013-07-07 17:25:49 +03004542 bf->offset ^= bf->buf_size;
Eli Cohene126ba92013-07-07 17:25:49 +03004543 }
4544
4545 spin_unlock_irqrestore(&qp->sq.lock, flags);
4546
4547 return err;
4548}
4549
4550static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
4551{
4552 sig->signature = calc_sig(sig, size);
4553}
4554
4555int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
4556 struct ib_recv_wr **bad_wr)
4557{
4558 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4559 struct mlx5_wqe_data_seg *scat;
4560 struct mlx5_rwqe_sig *sig;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004561 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4562 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004563 unsigned long flags;
4564 int err = 0;
4565 int nreq;
4566 int ind;
4567 int i;
4568
Haggai Erand16e91d2016-02-29 15:45:05 +02004569 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4570 return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
4571
Eli Cohene126ba92013-07-07 17:25:49 +03004572 spin_lock_irqsave(&qp->rq.lock, flags);
4573
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004574 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4575 err = -EIO;
4576 *bad_wr = wr;
4577 nreq = 0;
4578 goto out;
4579 }
4580
Eli Cohene126ba92013-07-07 17:25:49 +03004581 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
4582
4583 for (nreq = 0; wr; nreq++, wr = wr->next) {
4584 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
4585 err = -ENOMEM;
4586 *bad_wr = wr;
4587 goto out;
4588 }
4589
4590 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
4591 err = -EINVAL;
4592 *bad_wr = wr;
4593 goto out;
4594 }
4595
4596 scat = get_recv_wqe(qp, ind);
4597 if (qp->wq_sig)
4598 scat++;
4599
4600 for (i = 0; i < wr->num_sge; i++)
4601 set_data_ptr_seg(scat + i, wr->sg_list + i);
4602
4603 if (i < qp->rq.max_gs) {
4604 scat[i].byte_count = 0;
4605 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
4606 scat[i].addr = 0;
4607 }
4608
4609 if (qp->wq_sig) {
4610 sig = (struct mlx5_rwqe_sig *)scat;
4611 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
4612 }
4613
4614 qp->rq.wrid[ind] = wr->wr_id;
4615
4616 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
4617 }
4618
4619out:
4620 if (likely(nreq)) {
4621 qp->rq.head += nreq;
4622
4623 /* Make sure that descriptors are written before
4624 * doorbell record.
4625 */
4626 wmb();
4627
4628 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
4629 }
4630
4631 spin_unlock_irqrestore(&qp->rq.lock, flags);
4632
4633 return err;
4634}
4635
4636static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
4637{
4638 switch (mlx5_state) {
4639 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
4640 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
4641 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
4642 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
4643 case MLX5_QP_STATE_SQ_DRAINING:
4644 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
4645 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
4646 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
4647 default: return -1;
4648 }
4649}
4650
4651static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
4652{
4653 switch (mlx5_mig_state) {
4654 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
4655 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
4656 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
4657 default: return -1;
4658 }
4659}
4660
4661static int to_ib_qp_access_flags(int mlx5_flags)
4662{
4663 int ib_flags = 0;
4664
4665 if (mlx5_flags & MLX5_QP_BIT_RRE)
4666 ib_flags |= IB_ACCESS_REMOTE_READ;
4667 if (mlx5_flags & MLX5_QP_BIT_RWE)
4668 ib_flags |= IB_ACCESS_REMOTE_WRITE;
4669 if (mlx5_flags & MLX5_QP_BIT_RAE)
4670 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
4671
4672 return ib_flags;
4673}
4674
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004675static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004676 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004677 struct mlx5_qp_path *path)
Eli Cohene126ba92013-07-07 17:25:49 +03004678{
Eli Cohene126ba92013-07-07 17:25:49 +03004679
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004680 memset(ah_attr, 0, sizeof(*ah_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03004681
Jason Gunthorpee7996a92018-01-29 13:26:40 -07004682 if (!path->port || path->port > ibdev->num_ports)
Eli Cohene126ba92013-07-07 17:25:49 +03004683 return;
4684
Leon Romanovskyae59c3f2018-01-12 07:58:39 +02004685 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
4686
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004687 rdma_ah_set_port_num(ah_attr, path->port);
4688 rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
Eli Cohene126ba92013-07-07 17:25:49 +03004689
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004690 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
4691 rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
4692 rdma_ah_set_static_rate(ah_attr,
4693 path->static_rate ? path->static_rate - 5 : 0);
4694 if (path->grh_mlid & (1 << 7)) {
4695 u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
4696
4697 rdma_ah_set_grh(ah_attr, NULL,
4698 tc_fl & 0xfffff,
4699 path->mgid_index,
4700 path->hop_limit,
4701 (tc_fl >> 20) & 0xff);
4702 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Eli Cohene126ba92013-07-07 17:25:49 +03004703 }
4704}
4705
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004706static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
4707 struct mlx5_ib_sq *sq,
4708 u8 *sq_state)
Eli Cohene126ba92013-07-07 17:25:49 +03004709{
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004710 void *out;
4711 void *sqc;
4712 int inlen;
4713 int err;
4714
4715 inlen = MLX5_ST_SZ_BYTES(query_sq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004716 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004717 if (!out)
4718 return -ENOMEM;
4719
4720 err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
4721 if (err)
4722 goto out;
4723
4724 sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
4725 *sq_state = MLX5_GET(sqc, sqc, state);
4726 sq->state = *sq_state;
4727
4728out:
4729 kvfree(out);
4730 return err;
4731}
4732
4733static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
4734 struct mlx5_ib_rq *rq,
4735 u8 *rq_state)
4736{
4737 void *out;
4738 void *rqc;
4739 int inlen;
4740 int err;
4741
4742 inlen = MLX5_ST_SZ_BYTES(query_rq_out);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004743 out = kvzalloc(inlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004744 if (!out)
4745 return -ENOMEM;
4746
4747 err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
4748 if (err)
4749 goto out;
4750
4751 rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
4752 *rq_state = MLX5_GET(rqc, rqc, state);
4753 rq->state = *rq_state;
4754
4755out:
4756 kvfree(out);
4757 return err;
4758}
4759
4760static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
4761 struct mlx5_ib_qp *qp, u8 *qp_state)
4762{
4763 static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
4764 [MLX5_RQC_STATE_RST] = {
4765 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4766 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4767 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
4768 [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
4769 },
4770 [MLX5_RQC_STATE_RDY] = {
4771 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4772 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4773 [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
4774 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
4775 },
4776 [MLX5_RQC_STATE_ERR] = {
4777 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4778 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4779 [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
4780 [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
4781 },
4782 [MLX5_RQ_STATE_NA] = {
4783 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4784 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4785 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
4786 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
4787 },
4788 };
4789
4790 *qp_state = sqrq_trans[rq_state][sq_state];
4791
4792 if (*qp_state == MLX5_QP_STATE_BAD) {
4793 WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
4794 qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
4795 qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
4796 return -EINVAL;
4797 }
4798
4799 if (*qp_state == MLX5_QP_STATE)
4800 *qp_state = qp->state;
4801
4802 return 0;
4803}
4804
4805static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
4806 struct mlx5_ib_qp *qp,
4807 u8 *raw_packet_qp_state)
4808{
4809 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
4810 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
4811 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
4812 int err;
4813 u8 sq_state = MLX5_SQ_STATE_NA;
4814 u8 rq_state = MLX5_RQ_STATE_NA;
4815
4816 if (qp->sq.wqe_cnt) {
4817 err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
4818 if (err)
4819 return err;
4820 }
4821
4822 if (qp->rq.wqe_cnt) {
4823 err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
4824 if (err)
4825 return err;
4826 }
4827
4828 return sqrq_state_to_qp_state(sq_state, rq_state, qp,
4829 raw_packet_qp_state);
4830}
4831
4832static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
4833 struct ib_qp_attr *qp_attr)
4834{
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004835 int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
Eli Cohene126ba92013-07-07 17:25:49 +03004836 struct mlx5_qp_context *context;
4837 int mlx5_state;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004838 u32 *outb;
Eli Cohene126ba92013-07-07 17:25:49 +03004839 int err = 0;
4840
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004841 outb = kzalloc(outlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004842 if (!outb)
4843 return -ENOMEM;
4844
majd@mellanox.com19098df2016-01-14 19:13:03 +02004845 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004846 outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03004847 if (err)
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004848 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004849
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004850 /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
4851 context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
4852
Eli Cohene126ba92013-07-07 17:25:49 +03004853 mlx5_state = be32_to_cpu(context->flags) >> 28;
4854
4855 qp->state = to_ib_qp_state(mlx5_state);
Eli Cohene126ba92013-07-07 17:25:49 +03004856 qp_attr->path_mtu = context->mtu_msgmax >> 5;
4857 qp_attr->path_mig_state =
4858 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
4859 qp_attr->qkey = be32_to_cpu(context->qkey);
4860 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
4861 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
4862 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
4863 qp_attr->qp_access_flags =
4864 to_ib_qp_access_flags(be32_to_cpu(context->params2));
4865
4866 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli38349382017-04-29 14:41:24 -04004867 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
4868 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004869 qp_attr->alt_pkey_index =
4870 be16_to_cpu(context->alt_path.pkey_index);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004871 qp_attr->alt_port_num =
4872 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03004873 }
4874
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004875 qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004876 qp_attr->port_num = context->pri_path.port;
4877
4878 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4879 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
4880
4881 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
4882
4883 qp_attr->max_dest_rd_atomic =
4884 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
4885 qp_attr->min_rnr_timer =
4886 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
4887 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
4888 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
4889 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
4890 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004891
4892out:
4893 kfree(outb);
4894 return err;
4895}
4896
Moni Shoua776a3902018-01-02 16:19:33 +02004897static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
4898 struct ib_qp_attr *qp_attr, int qp_attr_mask,
4899 struct ib_qp_init_attr *qp_init_attr)
4900{
4901 struct mlx5_core_dct *dct = &mqp->dct.mdct;
4902 u32 *out;
4903 u32 access_flags = 0;
4904 int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
4905 void *dctc;
4906 int err;
4907 int supported_mask = IB_QP_STATE |
4908 IB_QP_ACCESS_FLAGS |
4909 IB_QP_PORT |
4910 IB_QP_MIN_RNR_TIMER |
4911 IB_QP_AV |
4912 IB_QP_PATH_MTU |
4913 IB_QP_PKEY_INDEX;
4914
4915 if (qp_attr_mask & ~supported_mask)
4916 return -EINVAL;
4917 if (mqp->state != IB_QPS_RTR)
4918 return -EINVAL;
4919
4920 out = kzalloc(outlen, GFP_KERNEL);
4921 if (!out)
4922 return -ENOMEM;
4923
4924 err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
4925 if (err)
4926 goto out;
4927
4928 dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
4929
4930 if (qp_attr_mask & IB_QP_STATE)
4931 qp_attr->qp_state = IB_QPS_RTR;
4932
4933 if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
4934 if (MLX5_GET(dctc, dctc, rre))
4935 access_flags |= IB_ACCESS_REMOTE_READ;
4936 if (MLX5_GET(dctc, dctc, rwe))
4937 access_flags |= IB_ACCESS_REMOTE_WRITE;
4938 if (MLX5_GET(dctc, dctc, rae))
4939 access_flags |= IB_ACCESS_REMOTE_ATOMIC;
4940 qp_attr->qp_access_flags = access_flags;
4941 }
4942
4943 if (qp_attr_mask & IB_QP_PORT)
4944 qp_attr->port_num = MLX5_GET(dctc, dctc, port);
4945 if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
4946 qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
4947 if (qp_attr_mask & IB_QP_AV) {
4948 qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
4949 qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
4950 qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
4951 qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
4952 }
4953 if (qp_attr_mask & IB_QP_PATH_MTU)
4954 qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
4955 if (qp_attr_mask & IB_QP_PKEY_INDEX)
4956 qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
4957out:
4958 kfree(out);
4959 return err;
4960}
4961
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004962int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4963 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
4964{
4965 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4966 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4967 int err = 0;
4968 u8 raw_packet_qp_state;
4969
Yishai Hadas28d61372016-05-23 15:20:56 +03004970 if (ibqp->rwq_ind_tbl)
4971 return -ENOSYS;
4972
Haggai Erand16e91d2016-02-29 15:45:05 +02004973 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4974 return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
4975 qp_init_attr);
4976
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004977 /* Not all of output fields are applicable, make sure to zero them */
4978 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
4979 memset(qp_attr, 0, sizeof(*qp_attr));
4980
Moni Shoua776a3902018-01-02 16:19:33 +02004981 if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
4982 return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
4983 qp_attr_mask, qp_init_attr);
4984
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004985 mutex_lock(&qp->mutex);
4986
Yishai Hadasc2e53b22017-06-08 16:15:08 +03004987 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
4988 qp->flags & MLX5_IB_QP_UNDERLAY) {
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004989 err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
4990 if (err)
4991 goto out;
4992 qp->state = raw_packet_qp_state;
4993 qp_attr->port_num = 1;
4994 } else {
4995 err = query_qp_attr(dev, qp, qp_attr);
4996 if (err)
4997 goto out;
4998 }
4999
5000 qp_attr->qp_state = qp->state;
Eli Cohene126ba92013-07-07 17:25:49 +03005001 qp_attr->cur_qp_state = qp_attr->qp_state;
5002 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
5003 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
5004
5005 if (!ibqp->uobject) {
Noa Osherovich0540d812016-06-04 15:15:32 +03005006 qp_attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +03005007 qp_attr->cap.max_send_sge = qp->sq.max_gs;
Noa Osherovich0540d812016-06-04 15:15:32 +03005008 qp_init_attr->qp_context = ibqp->qp_context;
Eli Cohene126ba92013-07-07 17:25:49 +03005009 } else {
5010 qp_attr->cap.max_send_wr = 0;
5011 qp_attr->cap.max_send_sge = 0;
5012 }
5013
Noa Osherovich0540d812016-06-04 15:15:32 +03005014 qp_init_attr->qp_type = ibqp->qp_type;
5015 qp_init_attr->recv_cq = ibqp->recv_cq;
5016 qp_init_attr->send_cq = ibqp->send_cq;
5017 qp_init_attr->srq = ibqp->srq;
5018 qp_attr->cap.max_inline_data = qp->max_inline_data;
Eli Cohene126ba92013-07-07 17:25:49 +03005019
5020 qp_init_attr->cap = qp_attr->cap;
5021
5022 qp_init_attr->create_flags = 0;
5023 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
5024 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
5025
Leon Romanovsky051f2632015-12-20 12:16:11 +02005026 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
5027 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
5028 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
5029 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
5030 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
5031 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
Haggai Eranb11a4f92016-02-29 15:45:03 +02005032 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
5033 qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
Leon Romanovsky051f2632015-12-20 12:16:11 +02005034
Eli Cohene126ba92013-07-07 17:25:49 +03005035 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
5036 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
5037
Eli Cohene126ba92013-07-07 17:25:49 +03005038out:
5039 mutex_unlock(&qp->mutex);
5040 return err;
5041}
5042
5043struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
5044 struct ib_ucontext *context,
5045 struct ib_udata *udata)
5046{
5047 struct mlx5_ib_dev *dev = to_mdev(ibdev);
5048 struct mlx5_ib_xrcd *xrcd;
5049 int err;
5050
Saeed Mahameed938fe832015-05-28 22:28:41 +03005051 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03005052 return ERR_PTR(-ENOSYS);
5053
5054 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
5055 if (!xrcd)
5056 return ERR_PTR(-ENOMEM);
5057
Jack Morgenstein9603b612014-07-28 23:30:22 +03005058 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03005059 if (err) {
5060 kfree(xrcd);
5061 return ERR_PTR(-ENOMEM);
5062 }
5063
5064 return &xrcd->ibxrcd;
5065}
5066
5067int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
5068{
5069 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
5070 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
5071 int err;
5072
Jack Morgenstein9603b612014-07-28 23:30:22 +03005073 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Leon Romanovskyb0818082018-01-28 11:25:30 +02005074 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03005075 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03005076
5077 kfree(xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +03005078 return 0;
5079}
Yishai Hadas79b20a62016-05-23 15:20:50 +03005080
Yishai Hadas350d0e42016-08-28 14:58:18 +03005081static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
5082{
5083 struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
5084 struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
5085 struct ib_event event;
5086
5087 if (rwq->ibwq.event_handler) {
5088 event.device = rwq->ibwq.device;
5089 event.element.wq = &rwq->ibwq;
5090 switch (type) {
5091 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
5092 event.event = IB_EVENT_WQ_FATAL;
5093 break;
5094 default:
5095 mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
5096 return;
5097 }
5098
5099 rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
5100 }
5101}
5102
Maor Gottlieb03404e82017-05-30 10:29:13 +03005103static int set_delay_drop(struct mlx5_ib_dev *dev)
5104{
5105 int err = 0;
5106
5107 mutex_lock(&dev->delay_drop.lock);
5108 if (dev->delay_drop.activate)
5109 goto out;
5110
5111 err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
5112 if (err)
5113 goto out;
5114
5115 dev->delay_drop.activate = true;
5116out:
5117 mutex_unlock(&dev->delay_drop.lock);
Maor Gottliebfe248c32017-05-30 10:29:14 +03005118
5119 if (!err)
5120 atomic_inc(&dev->delay_drop.rqs_cnt);
Maor Gottlieb03404e82017-05-30 10:29:13 +03005121 return err;
5122}
5123
Yishai Hadas79b20a62016-05-23 15:20:50 +03005124static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
5125 struct ib_wq_init_attr *init_attr)
5126{
5127 struct mlx5_ib_dev *dev;
Noa Osherovich4be6da12017-01-18 15:40:04 +02005128 int has_net_offloads;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005129 __be64 *rq_pas0;
5130 void *in;
5131 void *rqc;
5132 void *wq;
5133 int inlen;
5134 int err;
5135
5136 dev = to_mdev(pd->device);
5137
5138 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005139 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005140 if (!in)
5141 return -ENOMEM;
5142
5143 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
5144 MLX5_SET(rqc, rqc, mem_rq_type,
5145 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
5146 MLX5_SET(rqc, rqc, user_index, rwq->user_index);
5147 MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
5148 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
5149 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
5150 wq = MLX5_ADDR_OF(rqc, rqc, wq);
Noa Osherovichccc87082017-10-17 18:01:13 +03005151 MLX5_SET(wq, wq, wq_type,
5152 rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
5153 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
Noa Osherovichb1383aa2017-10-29 13:59:45 +02005154 if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
5155 if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
5156 mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
5157 err = -EOPNOTSUPP;
5158 goto out;
5159 } else {
5160 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
5161 }
5162 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03005163 MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
Noa Osherovichccc87082017-10-17 18:01:13 +03005164 if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
5165 MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
5166 MLX5_SET(wq, wq, log_wqe_stride_size,
5167 rwq->single_stride_log_num_of_bytes -
5168 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
5169 MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
5170 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
5171 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03005172 MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
5173 MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
5174 MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
5175 MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
5176 MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
5177 MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
Noa Osherovich4be6da12017-01-18 15:40:04 +02005178 has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005179 if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
Noa Osherovich4be6da12017-01-18 15:40:04 +02005180 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005181 mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
5182 err = -EOPNOTSUPP;
5183 goto out;
5184 }
5185 } else {
5186 MLX5_SET(rqc, rqc, vsd, 1);
5187 }
Noa Osherovich4be6da12017-01-18 15:40:04 +02005188 if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
5189 if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
5190 mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
5191 err = -EOPNOTSUPP;
5192 goto out;
5193 }
5194 MLX5_SET(rqc, rqc, scatter_fcs, 1);
5195 }
Maor Gottlieb03404e82017-05-30 10:29:13 +03005196 if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
5197 if (!(dev->ib_dev.attrs.raw_packet_caps &
5198 IB_RAW_PACKET_CAP_DELAY_DROP)) {
5199 mlx5_ib_dbg(dev, "Delay drop is not supported\n");
5200 err = -EOPNOTSUPP;
5201 goto out;
5202 }
5203 MLX5_SET(rqc, rqc, delay_drop_en, 1);
5204 }
Yishai Hadas79b20a62016-05-23 15:20:50 +03005205 rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
5206 mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
Yishai Hadas350d0e42016-08-28 14:58:18 +03005207 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
Maor Gottlieb03404e82017-05-30 10:29:13 +03005208 if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
5209 err = set_delay_drop(dev);
5210 if (err) {
5211 mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
5212 err);
5213 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
5214 } else {
5215 rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
5216 }
5217 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005218out:
Yishai Hadas79b20a62016-05-23 15:20:50 +03005219 kvfree(in);
5220 return err;
5221}
5222
5223static int set_user_rq_size(struct mlx5_ib_dev *dev,
5224 struct ib_wq_init_attr *wq_init_attr,
5225 struct mlx5_ib_create_wq *ucmd,
5226 struct mlx5_ib_rwq *rwq)
5227{
5228 /* Sanity check RQ size before proceeding */
5229 if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
5230 return -EINVAL;
5231
5232 if (!ucmd->rq_wqe_count)
5233 return -EINVAL;
5234
5235 rwq->wqe_count = ucmd->rq_wqe_count;
5236 rwq->wqe_shift = ucmd->rq_wqe_shift;
5237 rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
5238 rwq->log_rq_stride = rwq->wqe_shift;
5239 rwq->log_rq_size = ilog2(rwq->wqe_count);
5240 return 0;
5241}
5242
5243static int prepare_user_rq(struct ib_pd *pd,
5244 struct ib_wq_init_attr *init_attr,
5245 struct ib_udata *udata,
5246 struct mlx5_ib_rwq *rwq)
5247{
5248 struct mlx5_ib_dev *dev = to_mdev(pd->device);
5249 struct mlx5_ib_create_wq ucmd = {};
5250 int err;
5251 size_t required_cmd_sz;
5252
Noa Osherovichccc87082017-10-17 18:01:13 +03005253 required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
5254 + sizeof(ucmd.single_stride_log_num_of_bytes);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005255 if (udata->inlen < required_cmd_sz) {
5256 mlx5_ib_dbg(dev, "invalid inlen\n");
5257 return -EINVAL;
5258 }
5259
5260 if (udata->inlen > sizeof(ucmd) &&
5261 !ib_is_udata_cleared(udata, sizeof(ucmd),
5262 udata->inlen - sizeof(ucmd))) {
5263 mlx5_ib_dbg(dev, "inlen is not supported\n");
5264 return -EOPNOTSUPP;
5265 }
5266
5267 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
5268 mlx5_ib_dbg(dev, "copy failed\n");
5269 return -EFAULT;
5270 }
5271
Noa Osherovichccc87082017-10-17 18:01:13 +03005272 if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
Yishai Hadas79b20a62016-05-23 15:20:50 +03005273 mlx5_ib_dbg(dev, "invalid comp mask\n");
5274 return -EOPNOTSUPP;
Noa Osherovichccc87082017-10-17 18:01:13 +03005275 } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
5276 if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
5277 mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
5278 return -EOPNOTSUPP;
5279 }
5280 if ((ucmd.single_stride_log_num_of_bytes <
5281 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
5282 (ucmd.single_stride_log_num_of_bytes >
5283 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
5284 mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
5285 ucmd.single_stride_log_num_of_bytes,
5286 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
5287 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
5288 return -EINVAL;
5289 }
5290 if ((ucmd.single_wqe_log_num_of_strides >
5291 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
5292 (ucmd.single_wqe_log_num_of_strides <
5293 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
5294 mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
5295 ucmd.single_wqe_log_num_of_strides,
5296 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
5297 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
5298 return -EINVAL;
5299 }
5300 rwq->single_stride_log_num_of_bytes =
5301 ucmd.single_stride_log_num_of_bytes;
5302 rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
5303 rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
5304 rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005305 }
5306
5307 err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
5308 if (err) {
5309 mlx5_ib_dbg(dev, "err %d\n", err);
5310 return err;
5311 }
5312
5313 err = create_user_rq(dev, pd, rwq, &ucmd);
5314 if (err) {
5315 mlx5_ib_dbg(dev, "err %d\n", err);
5316 if (err)
5317 return err;
5318 }
5319
5320 rwq->user_index = ucmd.user_index;
5321 return 0;
5322}
5323
5324struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
5325 struct ib_wq_init_attr *init_attr,
5326 struct ib_udata *udata)
5327{
5328 struct mlx5_ib_dev *dev;
5329 struct mlx5_ib_rwq *rwq;
5330 struct mlx5_ib_create_wq_resp resp = {};
5331 size_t min_resp_len;
5332 int err;
5333
5334 if (!udata)
5335 return ERR_PTR(-ENOSYS);
5336
5337 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
5338 if (udata->outlen && udata->outlen < min_resp_len)
5339 return ERR_PTR(-EINVAL);
5340
5341 dev = to_mdev(pd->device);
5342 switch (init_attr->wq_type) {
5343 case IB_WQT_RQ:
5344 rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
5345 if (!rwq)
5346 return ERR_PTR(-ENOMEM);
5347 err = prepare_user_rq(pd, init_attr, udata, rwq);
5348 if (err)
5349 goto err;
5350 err = create_rq(rwq, pd, init_attr);
5351 if (err)
5352 goto err_user_rq;
5353 break;
5354 default:
5355 mlx5_ib_dbg(dev, "unsupported wq type %d\n",
5356 init_attr->wq_type);
5357 return ERR_PTR(-EINVAL);
5358 }
5359
Yishai Hadas350d0e42016-08-28 14:58:18 +03005360 rwq->ibwq.wq_num = rwq->core_qp.qpn;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005361 rwq->ibwq.state = IB_WQS_RESET;
5362 if (udata->outlen) {
5363 resp.response_length = offsetof(typeof(resp), response_length) +
5364 sizeof(resp.response_length);
5365 err = ib_copy_to_udata(udata, &resp, resp.response_length);
5366 if (err)
5367 goto err_copy;
5368 }
5369
Yishai Hadas350d0e42016-08-28 14:58:18 +03005370 rwq->core_qp.event = mlx5_ib_wq_event;
5371 rwq->ibwq.event_handler = init_attr->event_handler;
Yishai Hadas79b20a62016-05-23 15:20:50 +03005372 return &rwq->ibwq;
5373
5374err_copy:
Yishai Hadas350d0e42016-08-28 14:58:18 +03005375 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005376err_user_rq:
Maor Gottliebfe248c32017-05-30 10:29:14 +03005377 destroy_user_rq(dev, pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005378err:
5379 kfree(rwq);
5380 return ERR_PTR(err);
5381}
5382
5383int mlx5_ib_destroy_wq(struct ib_wq *wq)
5384{
5385 struct mlx5_ib_dev *dev = to_mdev(wq->device);
5386 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
5387
Yishai Hadas350d0e42016-08-28 14:58:18 +03005388 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Maor Gottliebfe248c32017-05-30 10:29:14 +03005389 destroy_user_rq(dev, wq->pd, rwq);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005390 kfree(rwq);
5391
5392 return 0;
5393}
5394
Yishai Hadasc5f90922016-05-23 15:20:53 +03005395struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
5396 struct ib_rwq_ind_table_init_attr *init_attr,
5397 struct ib_udata *udata)
5398{
5399 struct mlx5_ib_dev *dev = to_mdev(device);
5400 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
5401 int sz = 1 << init_attr->log_ind_tbl_size;
5402 struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
5403 size_t min_resp_len;
5404 int inlen;
5405 int err;
5406 int i;
5407 u32 *in;
5408 void *rqtc;
5409
5410 if (udata->inlen > 0 &&
5411 !ib_is_udata_cleared(udata, 0,
5412 udata->inlen))
5413 return ERR_PTR(-EOPNOTSUPP);
5414
Maor Gottliebefd7f402016-10-27 16:36:40 +03005415 if (init_attr->log_ind_tbl_size >
5416 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
5417 mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
5418 init_attr->log_ind_tbl_size,
5419 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
5420 return ERR_PTR(-EINVAL);
5421 }
5422
Yishai Hadasc5f90922016-05-23 15:20:53 +03005423 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
5424 if (udata->outlen && udata->outlen < min_resp_len)
5425 return ERR_PTR(-EINVAL);
5426
5427 rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
5428 if (!rwq_ind_tbl)
5429 return ERR_PTR(-ENOMEM);
5430
5431 inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005432 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadasc5f90922016-05-23 15:20:53 +03005433 if (!in) {
5434 err = -ENOMEM;
5435 goto err;
5436 }
5437
5438 rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
5439
5440 MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
5441 MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
5442
5443 for (i = 0; i < sz; i++)
5444 MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
5445
5446 err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
5447 kvfree(in);
5448
5449 if (err)
5450 goto err;
5451
5452 rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
5453 if (udata->outlen) {
5454 resp.response_length = offsetof(typeof(resp), response_length) +
5455 sizeof(resp.response_length);
5456 err = ib_copy_to_udata(udata, &resp, resp.response_length);
5457 if (err)
5458 goto err_copy;
5459 }
5460
5461 return &rwq_ind_tbl->ib_rwq_ind_tbl;
5462
5463err_copy:
5464 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
5465err:
5466 kfree(rwq_ind_tbl);
5467 return ERR_PTR(err);
5468}
5469
5470int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
5471{
5472 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
5473 struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
5474
5475 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
5476
5477 kfree(rwq_ind_tbl);
5478 return 0;
5479}
5480
Yishai Hadas79b20a62016-05-23 15:20:50 +03005481int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
5482 u32 wq_attr_mask, struct ib_udata *udata)
5483{
5484 struct mlx5_ib_dev *dev = to_mdev(wq->device);
5485 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
5486 struct mlx5_ib_modify_wq ucmd = {};
5487 size_t required_cmd_sz;
5488 int curr_wq_state;
5489 int wq_state;
5490 int inlen;
5491 int err;
5492 void *rqc;
5493 void *in;
5494
5495 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
5496 if (udata->inlen < required_cmd_sz)
5497 return -EINVAL;
5498
5499 if (udata->inlen > sizeof(ucmd) &&
5500 !ib_is_udata_cleared(udata, sizeof(ucmd),
5501 udata->inlen - sizeof(ucmd)))
5502 return -EOPNOTSUPP;
5503
5504 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
5505 return -EFAULT;
5506
5507 if (ucmd.comp_mask || ucmd.reserved)
5508 return -EOPNOTSUPP;
5509
5510 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03005511 in = kvzalloc(inlen, GFP_KERNEL);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005512 if (!in)
5513 return -ENOMEM;
5514
5515 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
5516
5517 curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
5518 wq_attr->curr_wq_state : wq->state;
5519 wq_state = (wq_attr_mask & IB_WQ_STATE) ?
5520 wq_attr->wq_state : curr_wq_state;
5521 if (curr_wq_state == IB_WQS_ERR)
5522 curr_wq_state = MLX5_RQC_STATE_ERR;
5523 if (wq_state == IB_WQS_ERR)
5524 wq_state = MLX5_RQC_STATE_ERR;
5525 MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
5526 MLX5_SET(rqc, rqc, state, wq_state);
5527
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005528 if (wq_attr_mask & IB_WQ_FLAGS) {
5529 if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
5530 if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
5531 MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
5532 mlx5_ib_dbg(dev, "VLAN offloads are not "
5533 "supported\n");
5534 err = -EOPNOTSUPP;
5535 goto out;
5536 }
5537 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5538 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
5539 MLX5_SET(rqc, rqc, vsd,
5540 (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
5541 }
Noa Osherovichb1383aa2017-10-29 13:59:45 +02005542
5543 if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
5544 mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
5545 err = -EOPNOTSUPP;
5546 goto out;
5547 }
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005548 }
5549
Majd Dibbiny23a69642017-01-18 15:25:10 +02005550 if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
5551 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
5552 MLX5_SET64(modify_rq_in, in, modify_bitmask,
5553 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
Parav Pandite1f24a72017-04-16 07:29:29 +03005554 MLX5_SET(rqc, rqc, counter_set_id,
5555 dev->port->cnts.set_id);
Majd Dibbiny23a69642017-01-18 15:25:10 +02005556 } else
5557 pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
5558 dev->ib_dev.name);
5559 }
5560
Yishai Hadas350d0e42016-08-28 14:58:18 +03005561 err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005562 if (!err)
5563 rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
5564
Noa Osherovichb1f74a82017-01-18 15:40:02 +02005565out:
5566 kvfree(in);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005567 return err;
5568}