blob: 61e26c6b26abccb0b3d62e0e01b27c348cbb685f [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27
28#include "bcmsysport.h"
29
30/* I/O accessors register helpers */
31#define BCM_SYSPORT_IO_MACRO(name, offset) \
32static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
33{ \
34 u32 reg = __raw_readl(priv->base + offset + off); \
35 return reg; \
36} \
37static inline void name##_writel(struct bcm_sysport_priv *priv, \
38 u32 val, u32 off) \
39{ \
40 __raw_writel(val, priv->base + offset + off); \
41} \
42
43BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
44BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
45BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
Florian Fainelli44a45242017-01-20 11:08:27 -080046BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070047BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070048BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
49BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
51BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
53
Florian Fainelli44a45242017-01-20 11:08:27 -080054/* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
55 * same layout, except it has been moved by 4 bytes up, *sigh*
56 */
57static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
58{
59 if (priv->is_lite && off >= RDMA_STATUS)
60 off += 4;
61 return __raw_readl(priv->base + SYS_PORT_RDMA_OFFSET + off);
62}
63
64static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
65{
66 if (priv->is_lite && off >= RDMA_STATUS)
67 off += 4;
68 __raw_writel(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
69}
70
71static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
72{
73 if (!priv->is_lite) {
74 return BIT(bit);
75 } else {
76 if (bit >= ACB_ALGO)
77 return BIT(bit + 1);
78 else
79 return BIT(bit);
80 }
81}
82
Florian Fainelli80105be2014-04-24 18:08:57 -070083/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
84 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
85 */
86#define BCM_SYSPORT_INTR_L2(which) \
87static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
88 u32 mask) \
89{ \
Florian Fainelli80105be2014-04-24 18:08:57 -070090 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli9a0a5c42016-08-24 14:21:41 -070091 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli80105be2014-04-24 18:08:57 -070092} \
93static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
94 u32 mask) \
95{ \
96 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
97 priv->irq##which##_mask |= (mask); \
98} \
99
100BCM_SYSPORT_INTR_L2(0)
101BCM_SYSPORT_INTR_L2(1)
102
103/* Register accesses to GISB/RBUS registers are expensive (few hundred
104 * nanoseconds), so keep the check for 64-bits explicit here to save
105 * one register write per-packet on 32-bits platforms.
106 */
107static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
108 void __iomem *d,
109 dma_addr_t addr)
110{
111#ifdef CONFIG_PHYS_ADDR_T_64BIT
112 __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700113 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700114#endif
115 __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
116}
117
118static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700119 struct dma_desc *desc,
120 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -0700121{
122 /* Ports are latched, so write upper address first */
123 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
124 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
125}
126
127/* Ethtool operations */
Florian Fainelli80105be2014-04-24 18:08:57 -0700128static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700129 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700130{
131 struct bcm_sysport_priv *priv = netdev_priv(dev);
132 u32 reg;
133
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700134 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700135 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700136 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700137 reg |= RXCHK_EN;
138 else
139 reg &= ~RXCHK_EN;
140
141 /* If UniMAC forwards CRC, we need to skip over it to get
142 * a valid CHK bit to be set in the per-packet status word
143 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700144 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700145 reg |= RXCHK_SKIP_FCS;
146 else
147 reg &= ~RXCHK_SKIP_FCS;
148
Florian Fainellid09d3032014-08-28 15:11:03 -0700149 /* If Broadcom tags are enabled (e.g: using a switch), make
150 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
151 * tag after the Ethernet MAC Source Address.
152 */
153 if (netdev_uses_dsa(dev))
154 reg |= RXCHK_BRCM_TAG_EN;
155 else
156 reg &= ~RXCHK_BRCM_TAG_EN;
157
Florian Fainelli80105be2014-04-24 18:08:57 -0700158 rxchk_writel(priv, reg, RXCHK_CONTROL);
159
160 return 0;
161}
162
163static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700164 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700165{
166 struct bcm_sysport_priv *priv = netdev_priv(dev);
167 u32 reg;
168
169 /* Hardware transmit checksum requires us to enable the Transmit status
170 * block prepended to the packet contents
171 */
172 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
173 reg = tdma_readl(priv, TDMA_CONTROL);
174 if (priv->tsb_en)
Florian Fainelli44a45242017-01-20 11:08:27 -0800175 reg |= tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700176 else
Florian Fainelli44a45242017-01-20 11:08:27 -0800177 reg &= ~tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700178 tdma_writel(priv, reg, TDMA_CONTROL);
179
180 return 0;
181}
182
183static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700184 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700185{
186 netdev_features_t changed = features ^ dev->features;
187 netdev_features_t wanted = dev->wanted_features;
188 int ret = 0;
189
190 if (changed & NETIF_F_RXCSUM)
191 ret = bcm_sysport_set_rx_csum(dev, wanted);
192 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
193 ret = bcm_sysport_set_tx_csum(dev, wanted);
194
195 return ret;
196}
197
198/* Hardware counters must be kept in sync because the order/offset
199 * is important here (order in structure declaration = order in hardware)
200 */
201static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
202 /* general stats */
203 STAT_NETDEV(rx_packets),
204 STAT_NETDEV(tx_packets),
205 STAT_NETDEV(rx_bytes),
206 STAT_NETDEV(tx_bytes),
207 STAT_NETDEV(rx_errors),
208 STAT_NETDEV(tx_errors),
209 STAT_NETDEV(rx_dropped),
210 STAT_NETDEV(tx_dropped),
211 STAT_NETDEV(multicast),
212 /* UniMAC RSV counters */
213 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
214 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
215 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
216 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
217 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
218 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
219 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
220 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
221 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
222 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
223 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
224 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
225 STAT_MIB_RX("rx_multicast", mib.rx.mca),
226 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
227 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
228 STAT_MIB_RX("rx_control", mib.rx.cf),
229 STAT_MIB_RX("rx_pause", mib.rx.pf),
230 STAT_MIB_RX("rx_unknown", mib.rx.uo),
231 STAT_MIB_RX("rx_align", mib.rx.aln),
232 STAT_MIB_RX("rx_outrange", mib.rx.flr),
233 STAT_MIB_RX("rx_code", mib.rx.cde),
234 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
235 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
236 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
237 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
238 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
239 STAT_MIB_RX("rx_unicast", mib.rx.uc),
240 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
241 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
242 /* UniMAC TSV counters */
243 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
244 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
245 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
246 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
247 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
248 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
249 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
250 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
251 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
252 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
253 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
254 STAT_MIB_TX("tx_multicast", mib.tx.mca),
255 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
256 STAT_MIB_TX("tx_pause", mib.tx.pf),
257 STAT_MIB_TX("tx_control", mib.tx.cf),
258 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
259 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
260 STAT_MIB_TX("tx_defer", mib.tx.drf),
261 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
262 STAT_MIB_TX("tx_single_col", mib.tx.scl),
263 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
264 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
265 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
266 STAT_MIB_TX("tx_frags", mib.tx.frg),
267 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
268 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
269 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
270 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
271 STAT_MIB_TX("tx_unicast", mib.tx.uc),
272 /* UniMAC RUNT counters */
273 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
274 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
275 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
276 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
277 /* RXCHK misc statistics */
278 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
279 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700280 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700281 /* RBUF misc statistics */
282 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
283 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800284 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
285 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
286 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli30defeb2017-03-23 10:36:46 -0700287 /* Per TX-queue statistics are dynamically appended */
Florian Fainelli80105be2014-04-24 18:08:57 -0700288};
289
290#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
291
292static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700293 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700294{
295 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
296 strlcpy(info->version, "0.1", sizeof(info->version));
297 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
Florian Fainelli80105be2014-04-24 18:08:57 -0700298}
299
300static u32 bcm_sysport_get_msglvl(struct net_device *dev)
301{
302 struct bcm_sysport_priv *priv = netdev_priv(dev);
303
304 return priv->msg_enable;
305}
306
307static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
308{
309 struct bcm_sysport_priv *priv = netdev_priv(dev);
310
311 priv->msg_enable = enable;
312}
313
Florian Fainelli44a45242017-01-20 11:08:27 -0800314static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
315{
316 switch (type) {
317 case BCM_SYSPORT_STAT_NETDEV:
318 case BCM_SYSPORT_STAT_RXCHK:
319 case BCM_SYSPORT_STAT_RBUF:
320 case BCM_SYSPORT_STAT_SOFT:
321 return true;
322 default:
323 return false;
324 }
325}
326
Florian Fainelli80105be2014-04-24 18:08:57 -0700327static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
328{
Florian Fainelli44a45242017-01-20 11:08:27 -0800329 struct bcm_sysport_priv *priv = netdev_priv(dev);
330 const struct bcm_sysport_stats *s;
331 unsigned int i, j;
332
Florian Fainelli80105be2014-04-24 18:08:57 -0700333 switch (string_set) {
334 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800335 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
336 s = &bcm_sysport_gstrings_stats[i];
337 if (priv->is_lite &&
338 !bcm_sysport_lite_stat_valid(s->type))
339 continue;
340 j++;
341 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700342 /* Include per-queue statistics */
343 return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
Florian Fainelli80105be2014-04-24 18:08:57 -0700344 default:
345 return -EOPNOTSUPP;
346 }
347}
348
349static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700350 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700351{
Florian Fainelli44a45242017-01-20 11:08:27 -0800352 struct bcm_sysport_priv *priv = netdev_priv(dev);
353 const struct bcm_sysport_stats *s;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700354 char buf[128];
Florian Fainelli44a45242017-01-20 11:08:27 -0800355 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700356
357 switch (stringset) {
358 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800359 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
360 s = &bcm_sysport_gstrings_stats[i];
361 if (priv->is_lite &&
362 !bcm_sysport_lite_stat_valid(s->type))
363 continue;
364
365 memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700366 ETH_GSTRING_LEN);
Florian Fainelli44a45242017-01-20 11:08:27 -0800367 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700368 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700369
370 for (i = 0; i < dev->num_tx_queues; i++) {
371 snprintf(buf, sizeof(buf), "txq%d_packets", i);
372 memcpy(data + j * ETH_GSTRING_LEN, buf,
373 ETH_GSTRING_LEN);
374 j++;
375
376 snprintf(buf, sizeof(buf), "txq%d_bytes", i);
377 memcpy(data + j * ETH_GSTRING_LEN, buf,
378 ETH_GSTRING_LEN);
379 j++;
380 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700381 break;
382 default:
383 break;
384 }
385}
386
387static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
388{
389 int i, j = 0;
390
391 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
392 const struct bcm_sysport_stats *s;
393 u8 offset = 0;
394 u32 val = 0;
395 char *p;
396
397 s = &bcm_sysport_gstrings_stats[i];
398 switch (s->type) {
399 case BCM_SYSPORT_STAT_NETDEV:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800400 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700401 continue;
402 case BCM_SYSPORT_STAT_MIB_RX:
403 case BCM_SYSPORT_STAT_MIB_TX:
404 case BCM_SYSPORT_STAT_RUNT:
Florian Fainelli44a45242017-01-20 11:08:27 -0800405 if (priv->is_lite)
406 continue;
407
Florian Fainelli80105be2014-04-24 18:08:57 -0700408 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
409 offset = UMAC_MIB_STAT_OFFSET;
410 val = umac_readl(priv, UMAC_MIB_START + j + offset);
411 break;
412 case BCM_SYSPORT_STAT_RXCHK:
413 val = rxchk_readl(priv, s->reg_offset);
414 if (val == ~0)
415 rxchk_writel(priv, 0, s->reg_offset);
416 break;
417 case BCM_SYSPORT_STAT_RBUF:
418 val = rbuf_readl(priv, s->reg_offset);
419 if (val == ~0)
420 rbuf_writel(priv, 0, s->reg_offset);
421 break;
422 }
423
424 j += s->stat_sizeof;
425 p = (char *)priv + s->stat_offset;
426 *(u32 *)p = val;
427 }
428
429 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
430}
431
432static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700433 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700434{
435 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli30defeb2017-03-23 10:36:46 -0700436 struct bcm_sysport_tx_ring *ring;
Florian Fainelli44a45242017-01-20 11:08:27 -0800437 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700438
439 if (netif_running(dev))
440 bcm_sysport_update_mib_counters(priv);
441
Florian Fainelli44a45242017-01-20 11:08:27 -0800442 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700443 const struct bcm_sysport_stats *s;
444 char *p;
445
446 s = &bcm_sysport_gstrings_stats[i];
447 if (s->type == BCM_SYSPORT_STAT_NETDEV)
448 p = (char *)&dev->stats;
449 else
450 p = (char *)priv;
451 p += s->stat_offset;
Florian Fainelli44a45242017-01-20 11:08:27 -0800452 data[j] = *(unsigned long *)p;
453 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700454 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700455
456 /* For SYSTEMPORT Lite since we have holes in our statistics, j would
457 * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it
458 * needs to point to how many total statistics we have minus the
459 * number of per TX queue statistics
460 */
461 j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) -
462 dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
463
464 for (i = 0; i < dev->num_tx_queues; i++) {
465 ring = &priv->tx_rings[i];
466 data[j] = ring->packets;
467 j++;
468 data[j] = ring->bytes;
469 j++;
470 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700471}
472
Florian Fainelli83e82f42014-07-01 21:08:40 -0700473static void bcm_sysport_get_wol(struct net_device *dev,
474 struct ethtool_wolinfo *wol)
475{
476 struct bcm_sysport_priv *priv = netdev_priv(dev);
477 u32 reg;
478
479 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
480 wol->wolopts = priv->wolopts;
481
482 if (!(priv->wolopts & WAKE_MAGICSECURE))
483 return;
484
485 /* Return the programmed SecureOn password */
486 reg = umac_readl(priv, UMAC_PSW_MS);
487 put_unaligned_be16(reg, &wol->sopass[0]);
488 reg = umac_readl(priv, UMAC_PSW_LS);
489 put_unaligned_be32(reg, &wol->sopass[2]);
490}
491
492static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700493 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700494{
495 struct bcm_sysport_priv *priv = netdev_priv(dev);
496 struct device *kdev = &priv->pdev->dev;
497 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
498
499 if (!device_can_wakeup(kdev))
500 return -ENOTSUPP;
501
502 if (wol->wolopts & ~supported)
503 return -EINVAL;
504
505 /* Program the SecureOn password */
506 if (wol->wolopts & WAKE_MAGICSECURE) {
507 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700508 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700509 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700510 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700511 }
512
513 /* Flag the device and relevant IRQ as wakeup capable */
514 if (wol->wolopts) {
515 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700516 if (priv->wol_irq_disabled)
517 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700518 priv->wol_irq_disabled = 0;
519 } else {
520 device_set_wakeup_enable(kdev, 0);
521 /* Avoid unbalanced disable_irq_wake calls */
522 if (!priv->wol_irq_disabled)
523 disable_irq_wake(priv->wol_irq);
524 priv->wol_irq_disabled = 1;
525 }
526
527 priv->wolopts = wol->wolopts;
528
529 return 0;
530}
531
Florian Fainellib1a15e82015-05-11 15:12:41 -0700532static int bcm_sysport_get_coalesce(struct net_device *dev,
533 struct ethtool_coalesce *ec)
534{
535 struct bcm_sysport_priv *priv = netdev_priv(dev);
536 u32 reg;
537
538 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
539
540 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
541 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
542
Florian Fainellid0634862015-05-11 15:12:42 -0700543 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
544
545 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
546 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
547
Florian Fainellib1a15e82015-05-11 15:12:41 -0700548 return 0;
549}
550
551static int bcm_sysport_set_coalesce(struct net_device *dev,
552 struct ethtool_coalesce *ec)
553{
554 struct bcm_sysport_priv *priv = netdev_priv(dev);
555 unsigned int i;
556 u32 reg;
557
Florian Fainellid0634862015-05-11 15:12:42 -0700558 /* Base system clock is 125Mhz, DMA timeout is this reference clock
559 * divided by 1024, which yield roughly 8.192 us, our maximum value has
560 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700561 */
562 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700563 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
564 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
565 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700566 return -EINVAL;
567
Florian Fainellid0634862015-05-11 15:12:42 -0700568 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
569 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700570 return -EINVAL;
571
572 for (i = 0; i < dev->num_tx_queues; i++) {
573 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
574 reg &= ~(RING_INTR_THRESH_MASK |
575 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
576 reg |= ec->tx_max_coalesced_frames;
577 reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
578 RING_TIMEOUT_SHIFT;
579 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
580 }
581
Florian Fainellid0634862015-05-11 15:12:42 -0700582 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
583 reg &= ~(RDMA_INTR_THRESH_MASK |
584 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
585 reg |= ec->rx_max_coalesced_frames;
586 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
587 RDMA_TIMEOUT_SHIFT;
588 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
589
Florian Fainellib1a15e82015-05-11 15:12:41 -0700590 return 0;
591}
592
Florian Fainelli80105be2014-04-24 18:08:57 -0700593static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
594{
595 dev_kfree_skb_any(cb->skb);
596 cb->skb = NULL;
597 dma_unmap_addr_set(cb, dma_addr, 0);
598}
599
Florian Fainellic73b0182015-05-28 15:24:43 -0700600static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
601 struct bcm_sysport_cb *cb)
Florian Fainelli80105be2014-04-24 18:08:57 -0700602{
603 struct device *kdev = &priv->pdev->dev;
604 struct net_device *ndev = priv->netdev;
Florian Fainellic73b0182015-05-28 15:24:43 -0700605 struct sk_buff *skb, *rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700606 dma_addr_t mapping;
Florian Fainelli80105be2014-04-24 18:08:57 -0700607
Florian Fainellic73b0182015-05-28 15:24:43 -0700608 /* Allocate a new SKB for a new packet */
609 skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
610 if (!skb) {
611 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700612 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700613 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700614 }
615
Florian Fainellic73b0182015-05-28 15:24:43 -0700616 mapping = dma_map_single(kdev, skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700617 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainellic73b0182015-05-28 15:24:43 -0700618 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800619 priv->mib.rx_dma_failed++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700620 dev_kfree_skb_any(skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700621 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700622 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700623 }
624
Florian Fainellic73b0182015-05-28 15:24:43 -0700625 /* Grab the current SKB on the ring */
626 rx_skb = cb->skb;
627 if (likely(rx_skb))
628 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
629 RX_BUF_LENGTH, DMA_FROM_DEVICE);
630
631 /* Put the new SKB on the ring */
632 cb->skb = skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700633 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700634 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700635
636 netif_dbg(priv, rx_status, ndev, "RX refill\n");
637
Florian Fainellic73b0182015-05-28 15:24:43 -0700638 /* Return the current SKB to the caller */
639 return rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700640}
641
642static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
643{
644 struct bcm_sysport_cb *cb;
Florian Fainellic73b0182015-05-28 15:24:43 -0700645 struct sk_buff *skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700646 unsigned int i;
647
648 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700649 cb = &priv->rx_cbs[i];
Florian Fainellic73b0182015-05-28 15:24:43 -0700650 skb = bcm_sysport_rx_refill(priv, cb);
651 if (skb)
652 dev_kfree_skb(skb);
653 if (!cb->skb)
654 return -ENOMEM;
Florian Fainelli80105be2014-04-24 18:08:57 -0700655 }
656
Florian Fainellic73b0182015-05-28 15:24:43 -0700657 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700658}
659
660/* Poll the hardware for up to budget packets to process */
661static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
662 unsigned int budget)
663{
Florian Fainelli80105be2014-04-24 18:08:57 -0700664 struct net_device *ndev = priv->netdev;
665 unsigned int processed = 0, to_process;
666 struct bcm_sysport_cb *cb;
667 struct sk_buff *skb;
668 unsigned int p_index;
669 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400670 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700671
Florian Fainelli6baa7852017-03-23 10:36:47 -0700672 /* Clear status before servicing to reduce spurious interrupts */
673 intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR);
674
Florian Fainelli44a45242017-01-20 11:08:27 -0800675 /* Determine how much we should process since last call, SYSTEMPORT Lite
676 * groups the producer and consumer indexes into the same 32-bit
677 * which we access using RDMA_CONS_INDEX
678 */
679 if (!priv->is_lite)
680 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
681 else
682 p_index = rdma_readl(priv, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700683 p_index &= RDMA_PROD_INDEX_MASK;
684
Florian Fainellie9d7af72017-03-23 10:36:48 -0700685 to_process = (p_index - priv->rx_c_index) & RDMA_CONS_INDEX_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700686
687 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700688 "p_index=%d rx_c_index=%d to_process=%d\n",
689 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700690
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700691 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700692 cb = &priv->rx_cbs[priv->rx_read_ptr];
Florian Fainellic73b0182015-05-28 15:24:43 -0700693 skb = bcm_sysport_rx_refill(priv, cb);
Florian Fainellife24ba02014-09-08 11:37:51 -0700694
Florian Fainellife24ba02014-09-08 11:37:51 -0700695
696 /* We do not have a backing SKB, so we do not a corresponding
697 * DMA mapping for this incoming packet since
698 * bcm_sysport_rx_refill always either has both skb and mapping
699 * or none.
700 */
701 if (unlikely(!skb)) {
702 netif_err(priv, rx_err, ndev, "out of memory!\n");
703 ndev->stats.rx_dropped++;
704 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700705 goto next;
Florian Fainellife24ba02014-09-08 11:37:51 -0700706 }
707
Florian Fainelli80105be2014-04-24 18:08:57 -0700708 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400709 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700710 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
711 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700712 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700713
Florian Fainelli80105be2014-04-24 18:08:57 -0700714 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700715 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
716 p_index, priv->rx_c_index, priv->rx_read_ptr,
717 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700718
Florian Fainelli25977ac2015-05-28 15:24:44 -0700719 if (unlikely(len > RX_BUF_LENGTH)) {
720 netif_err(priv, rx_status, ndev, "oversized packet\n");
721 ndev->stats.rx_length_errors++;
722 ndev->stats.rx_errors++;
723 dev_kfree_skb_any(skb);
724 goto next;
725 }
726
Florian Fainelli80105be2014-04-24 18:08:57 -0700727 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
728 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
729 ndev->stats.rx_dropped++;
730 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700731 dev_kfree_skb_any(skb);
732 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700733 }
734
735 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
736 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700737 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700738 ndev->stats.rx_over_errors++;
739 ndev->stats.rx_dropped++;
740 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700741 dev_kfree_skb_any(skb);
742 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700743 }
744
745 skb_put(skb, len);
746
747 /* Hardware validated our checksum */
748 if (likely(status & DESC_L4_CSUM))
749 skb->ip_summed = CHECKSUM_UNNECESSARY;
750
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700751 /* Hardware pre-pends packets with 2bytes before Ethernet
752 * header plus we have the Receive Status Block, strip off all
753 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700754 */
755 skb_pull(skb, sizeof(*rsb) + 2);
756 len -= (sizeof(*rsb) + 2);
757
758 /* UniMAC may forward CRC */
759 if (priv->crc_fwd) {
760 skb_trim(skb, len - ETH_FCS_LEN);
761 len -= ETH_FCS_LEN;
762 }
763
764 skb->protocol = eth_type_trans(skb, ndev);
765 ndev->stats.rx_packets++;
766 ndev->stats.rx_bytes += len;
767
768 napi_gro_receive(&priv->napi, skb);
Florian Fainellic73b0182015-05-28 15:24:43 -0700769next:
770 processed++;
771 priv->rx_read_ptr++;
772
773 if (priv->rx_read_ptr == priv->num_rx_bds)
774 priv->rx_read_ptr = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700775 }
776
777 return processed;
778}
779
Florian Fainelli30defeb2017-03-23 10:36:46 -0700780static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700781 struct bcm_sysport_cb *cb,
782 unsigned int *bytes_compl,
783 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700784{
Florian Fainelli30defeb2017-03-23 10:36:46 -0700785 struct bcm_sysport_priv *priv = ring->priv;
Florian Fainelli80105be2014-04-24 18:08:57 -0700786 struct device *kdev = &priv->pdev->dev;
Florian Fainelli80105be2014-04-24 18:08:57 -0700787
788 if (cb->skb) {
Florian Fainelli30defeb2017-03-23 10:36:46 -0700789 ring->bytes += cb->skb->len;
Florian Fainelli80105be2014-04-24 18:08:57 -0700790 *bytes_compl += cb->skb->len;
791 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700792 dma_unmap_len(cb, dma_len),
793 DMA_TO_DEVICE);
Florian Fainelli30defeb2017-03-23 10:36:46 -0700794 ring->packets++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700795 (*pkts_compl)++;
796 bcm_sysport_free_cb(cb);
797 /* SKB fragment */
798 } else if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli30defeb2017-03-23 10:36:46 -0700799 ring->bytes += dma_unmap_len(cb, dma_len);
Florian Fainelli80105be2014-04-24 18:08:57 -0700800 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700801 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700802 dma_unmap_addr_set(cb, dma_addr, 0);
803 }
804}
805
806/* Reclaim queued SKBs for transmission completion, lockless version */
807static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
808 struct bcm_sysport_tx_ring *ring)
809{
810 struct net_device *ndev = priv->netdev;
811 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
812 unsigned int pkts_compl = 0, bytes_compl = 0;
813 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700814 u32 hw_ind;
815
Florian Fainelli6baa7852017-03-23 10:36:47 -0700816 /* Clear status before servicing to reduce spurious interrupts */
817 if (!ring->priv->is_lite)
818 intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR);
819 else
820 intrl2_0_writel(ring->priv, BIT(ring->index +
821 INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR);
822
Florian Fainelli80105be2014-04-24 18:08:57 -0700823 /* Compute how many descriptors have been processed since last call */
824 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
825 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
826 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
827
828 last_c_index = ring->c_index;
829 num_tx_cbs = ring->size;
830
831 c_index &= (num_tx_cbs - 1);
832
833 if (c_index >= last_c_index)
834 last_tx_cn = c_index - last_c_index;
835 else
836 last_tx_cn = num_tx_cbs - last_c_index + c_index;
837
838 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700839 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
840 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700841
842 while (last_tx_cn-- > 0) {
843 cb = ring->cbs + last_c_index;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700844 bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700845
846 ring->desc_count++;
847 last_c_index++;
848 last_c_index &= (num_tx_cbs - 1);
849 }
850
851 ring->c_index = c_index;
852
Florian Fainelli80105be2014-04-24 18:08:57 -0700853 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700854 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
855 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700856
857 return pkts_compl;
858}
859
860/* Locked version of the per-ring TX reclaim routine */
861static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
862 struct bcm_sysport_tx_ring *ring)
863{
Florian Fainelli148d3d02017-01-12 12:09:09 -0800864 struct netdev_queue *txq;
Florian Fainelli80105be2014-04-24 18:08:57 -0700865 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700866 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700867
Florian Fainelli148d3d02017-01-12 12:09:09 -0800868 txq = netdev_get_tx_queue(priv->netdev, ring->index);
869
Florian Fainellid8498082014-06-05 10:22:15 -0700870 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700871 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainelli148d3d02017-01-12 12:09:09 -0800872 if (released)
873 netif_tx_wake_queue(txq);
874
Florian Fainellid8498082014-06-05 10:22:15 -0700875 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700876
877 return released;
878}
879
Florian Fainelli148d3d02017-01-12 12:09:09 -0800880/* Locked version of the per-ring TX reclaim, but does not wake the queue */
881static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
882 struct bcm_sysport_tx_ring *ring)
883{
884 unsigned long flags;
885
886 spin_lock_irqsave(&ring->lock, flags);
887 __bcm_sysport_tx_reclaim(priv, ring);
888 spin_unlock_irqrestore(&ring->lock, flags);
889}
890
Florian Fainelli80105be2014-04-24 18:08:57 -0700891static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
892{
893 struct bcm_sysport_tx_ring *ring =
894 container_of(napi, struct bcm_sysport_tx_ring, napi);
895 unsigned int work_done = 0;
896
897 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
898
Florian Fainelli16f62d92014-06-26 10:06:46 -0700899 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700900 napi_complete(napi);
901 /* re-enable TX interrupt */
Florian Fainelli44a45242017-01-20 11:08:27 -0800902 if (!ring->priv->is_lite)
903 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
904 else
905 intrl2_0_mask_clear(ring->priv, BIT(ring->index +
906 INTRL2_0_TDMA_MBDONE_SHIFT));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800907
908 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700909 }
910
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800911 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -0700912}
913
914static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
915{
916 unsigned int q;
917
918 for (q = 0; q < priv->netdev->num_tx_queues; q++)
919 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
920}
921
922static int bcm_sysport_poll(struct napi_struct *napi, int budget)
923{
924 struct bcm_sysport_priv *priv =
925 container_of(napi, struct bcm_sysport_priv, napi);
926 unsigned int work_done = 0;
927
928 work_done = bcm_sysport_desc_rx(priv, budget);
929
930 priv->rx_c_index += work_done;
931 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
Florian Fainelli44a45242017-01-20 11:08:27 -0800932
933 /* SYSTEMPORT Lite groups the producer/consumer index, producer is
934 * maintained by HW, but writes to it will be ignore while RDMA
935 * is active
936 */
937 if (!priv->is_lite)
938 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
939 else
940 rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700941
942 if (work_done < budget) {
Florian Fainellic82f47e2016-04-20 11:37:09 -0700943 napi_complete_done(napi, work_done);
Florian Fainelli80105be2014-04-24 18:08:57 -0700944 /* re-enable RX interrupts */
945 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
946 }
947
948 return work_done;
949}
950
Florian Fainelli83e82f42014-07-01 21:08:40 -0700951static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
952{
953 u32 reg;
954
955 /* Stop monitoring MPD interrupt */
956 intrl2_0_mask_set(priv, INTRL2_0_MPD);
957
958 /* Clear the MagicPacket detection logic */
959 reg = umac_readl(priv, UMAC_MPD_CTRL);
960 reg &= ~MPD_EN;
961 umac_writel(priv, reg, UMAC_MPD_CTRL);
962
963 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
964}
Florian Fainelli80105be2014-04-24 18:08:57 -0700965
966/* RX and misc interrupt routine */
967static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
968{
969 struct net_device *dev = dev_id;
970 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli44a45242017-01-20 11:08:27 -0800971 struct bcm_sysport_tx_ring *txr;
972 unsigned int ring, ring_bit;
Florian Fainelli80105be2014-04-24 18:08:57 -0700973
974 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
975 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
976 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
977
978 if (unlikely(priv->irq0_stat == 0)) {
979 netdev_warn(priv->netdev, "spurious RX interrupt\n");
980 return IRQ_NONE;
981 }
982
983 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
984 if (likely(napi_schedule_prep(&priv->napi))) {
985 /* disable RX interrupts */
986 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
Florian Fainelliba909502016-04-20 11:37:08 -0700987 __napi_schedule_irqoff(&priv->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -0700988 }
989 }
990
991 /* TX ring is full, perform a full reclaim since we do not know
992 * which one would trigger this interrupt
993 */
994 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
995 bcm_sysport_tx_reclaim_all(priv);
996
Florian Fainelli83e82f42014-07-01 21:08:40 -0700997 if (priv->irq0_stat & INTRL2_0_MPD) {
998 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
999 bcm_sysport_resume_from_wol(priv);
1000 }
1001
Florian Fainelli44a45242017-01-20 11:08:27 -08001002 if (!priv->is_lite)
1003 goto out;
1004
1005 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1006 ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
1007 if (!(priv->irq0_stat & ring_bit))
1008 continue;
1009
1010 txr = &priv->tx_rings[ring];
1011
1012 if (likely(napi_schedule_prep(&txr->napi))) {
1013 intrl2_0_mask_set(priv, ring_bit);
1014 __napi_schedule(&txr->napi);
1015 }
1016 }
1017out:
Florian Fainelli80105be2014-04-24 18:08:57 -07001018 return IRQ_HANDLED;
1019}
1020
1021/* TX interrupt service routine */
1022static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
1023{
1024 struct net_device *dev = dev_id;
1025 struct bcm_sysport_priv *priv = netdev_priv(dev);
1026 struct bcm_sysport_tx_ring *txr;
1027 unsigned int ring;
1028
1029 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
1030 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
1031 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1032
1033 if (unlikely(priv->irq1_stat == 0)) {
1034 netdev_warn(priv->netdev, "spurious TX interrupt\n");
1035 return IRQ_NONE;
1036 }
1037
1038 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1039 if (!(priv->irq1_stat & BIT(ring)))
1040 continue;
1041
1042 txr = &priv->tx_rings[ring];
1043
1044 if (likely(napi_schedule_prep(&txr->napi))) {
1045 intrl2_1_mask_set(priv, BIT(ring));
Florian Fainelliba909502016-04-20 11:37:08 -07001046 __napi_schedule_irqoff(&txr->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -07001047 }
1048 }
1049
1050 return IRQ_HANDLED;
1051}
1052
Florian Fainelli83e82f42014-07-01 21:08:40 -07001053static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
1054{
1055 struct bcm_sysport_priv *priv = dev_id;
1056
1057 pm_wakeup_event(&priv->pdev->dev, 0);
1058
1059 return IRQ_HANDLED;
1060}
1061
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001062#ifdef CONFIG_NET_POLL_CONTROLLER
1063static void bcm_sysport_poll_controller(struct net_device *dev)
1064{
1065 struct bcm_sysport_priv *priv = netdev_priv(dev);
1066
1067 disable_irq(priv->irq0);
1068 bcm_sysport_rx_isr(priv->irq0, priv);
1069 enable_irq(priv->irq0);
1070
Florian Fainelli44a45242017-01-20 11:08:27 -08001071 if (!priv->is_lite) {
1072 disable_irq(priv->irq1);
1073 bcm_sysport_tx_isr(priv->irq1, priv);
1074 enable_irq(priv->irq1);
1075 }
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001076}
1077#endif
1078
Florian Fainellie87474a2014-10-02 09:43:16 -07001079static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
1080 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001081{
1082 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001083 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001084 u32 csum_info;
1085 u8 ip_proto;
1086 u16 csum_start;
1087 u16 ip_ver;
1088
1089 /* Re-allocate SKB if needed */
1090 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
1091 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
1092 dev_kfree_skb(skb);
1093 if (!nskb) {
1094 dev->stats.tx_errors++;
1095 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -07001096 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001097 }
1098 skb = nskb;
1099 }
1100
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001101 tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -07001102 /* Zero-out TSB by default */
1103 memset(tsb, 0, sizeof(*tsb));
1104
1105 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1106 ip_ver = htons(skb->protocol);
1107 switch (ip_ver) {
1108 case ETH_P_IP:
1109 ip_proto = ip_hdr(skb)->protocol;
1110 break;
1111 case ETH_P_IPV6:
1112 ip_proto = ipv6_hdr(skb)->nexthdr;
1113 break;
1114 default:
Florian Fainellie87474a2014-10-02 09:43:16 -07001115 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001116 }
1117
1118 /* Get the checksum offset and the L4 (transport) offset */
1119 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
1120 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
1121 csum_info |= (csum_start << L4_PTR_SHIFT);
1122
1123 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1124 csum_info |= L4_LENGTH_VALID;
1125 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1126 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001127 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -07001128 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001129 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001130
1131 tsb->l4_ptr_dest_map = csum_info;
1132 }
1133
Florian Fainellie87474a2014-10-02 09:43:16 -07001134 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001135}
1136
1137static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
1138 struct net_device *dev)
1139{
1140 struct bcm_sysport_priv *priv = netdev_priv(dev);
1141 struct device *kdev = &priv->pdev->dev;
1142 struct bcm_sysport_tx_ring *ring;
1143 struct bcm_sysport_cb *cb;
1144 struct netdev_queue *txq;
1145 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -07001146 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -07001147 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -07001148 dma_addr_t mapping;
1149 u32 len_status;
1150 u16 queue;
1151 int ret;
1152
1153 queue = skb_get_queue_mapping(skb);
1154 txq = netdev_get_tx_queue(dev, queue);
1155 ring = &priv->tx_rings[queue];
1156
Florian Fainellid8498082014-06-05 10:22:15 -07001157 /* lock against tx reclaim in BH context and TX ring full interrupt */
1158 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001159 if (unlikely(ring->desc_count == 0)) {
1160 netif_tx_stop_queue(txq);
1161 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1162 ret = NETDEV_TX_BUSY;
1163 goto out;
1164 }
1165
Florian Fainellidab531b2014-05-14 19:32:14 -07001166 /* The Ethernet switch we are interfaced with needs packets to be at
1167 * least 64 bytes (including FCS) otherwise they will be discarded when
1168 * they enter the switch port logic. When Broadcom tags are enabled, we
1169 * need to make sure that packets are at least 68 bytes
1170 * (including FCS and tag) because the length verification is done after
1171 * the Broadcom tag is stripped off the ingress packet.
1172 */
Florian Fainellibb7da332017-01-03 16:34:48 -08001173 if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
Florian Fainellidab531b2014-05-14 19:32:14 -07001174 ret = NETDEV_TX_OK;
1175 goto out;
1176 }
1177
Florian Fainelli38e5a852017-01-03 16:34:49 -08001178 /* Insert TSB and checksum infos */
1179 if (priv->tsb_en) {
1180 skb = bcm_sysport_insert_tsb(skb, dev);
1181 if (!skb) {
1182 ret = NETDEV_TX_OK;
1183 goto out;
1184 }
1185 }
1186
Florian Fainellibb7da332017-01-03 16:34:48 -08001187 skb_len = skb->len;
Florian Fainellidab531b2014-05-14 19:32:14 -07001188
1189 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001190 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001191 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001192 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001193 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001194 ret = NETDEV_TX_OK;
1195 goto out;
1196 }
1197
1198 /* Remember the SKB for future freeing */
1199 cb = &ring->cbs[ring->curr_desc];
1200 cb->skb = skb;
1201 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001202 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001203
1204 /* Fetch a descriptor entry from our pool */
1205 desc = ring->desc_cpu;
1206
1207 desc->addr_lo = lower_32_bits(mapping);
1208 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001209 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001210 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001211 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001212 if (skb->ip_summed == CHECKSUM_PARTIAL)
1213 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1214
1215 ring->curr_desc++;
1216 if (ring->curr_desc == ring->size)
1217 ring->curr_desc = 0;
1218 ring->desc_count--;
1219
1220 /* Ensure write completion of the descriptor status/length
1221 * in DRAM before the System Port WRITE_PORT register latches
1222 * the value
1223 */
1224 wmb();
1225 desc->addr_status_len = len_status;
1226 wmb();
1227
1228 /* Write this descriptor address to the RING write port */
1229 tdma_port_write_desc_addr(priv, desc, ring->index);
1230
1231 /* Check ring space and update SW control flow */
1232 if (ring->desc_count == 0)
1233 netif_tx_stop_queue(txq);
1234
1235 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001236 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001237
1238 ret = NETDEV_TX_OK;
1239out:
Florian Fainellid8498082014-06-05 10:22:15 -07001240 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001241 return ret;
1242}
1243
1244static void bcm_sysport_tx_timeout(struct net_device *dev)
1245{
1246 netdev_warn(dev, "transmit timeout!\n");
1247
Florian Westphal860e9532016-05-03 16:33:13 +02001248 netif_trans_update(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001249 dev->stats.tx_errors++;
1250
1251 netif_tx_wake_all_queues(dev);
1252}
1253
1254/* phylib adjust link callback */
1255static void bcm_sysport_adj_link(struct net_device *dev)
1256{
1257 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001258 struct phy_device *phydev = dev->phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001259 unsigned int changed = 0;
1260 u32 cmd_bits = 0, reg;
1261
1262 if (priv->old_link != phydev->link) {
1263 changed = 1;
1264 priv->old_link = phydev->link;
1265 }
1266
1267 if (priv->old_duplex != phydev->duplex) {
1268 changed = 1;
1269 priv->old_duplex = phydev->duplex;
1270 }
1271
Florian Fainelli44a45242017-01-20 11:08:27 -08001272 if (priv->is_lite)
1273 goto out;
1274
Florian Fainelli80105be2014-04-24 18:08:57 -07001275 switch (phydev->speed) {
1276 case SPEED_2500:
1277 cmd_bits = CMD_SPEED_2500;
1278 break;
1279 case SPEED_1000:
1280 cmd_bits = CMD_SPEED_1000;
1281 break;
1282 case SPEED_100:
1283 cmd_bits = CMD_SPEED_100;
1284 break;
1285 case SPEED_10:
1286 cmd_bits = CMD_SPEED_10;
1287 break;
1288 default:
1289 break;
1290 }
1291 cmd_bits <<= CMD_SPEED_SHIFT;
1292
1293 if (phydev->duplex == DUPLEX_HALF)
1294 cmd_bits |= CMD_HD_EN;
1295
1296 if (priv->old_pause != phydev->pause) {
1297 changed = 1;
1298 priv->old_pause = phydev->pause;
1299 }
1300
1301 if (!phydev->pause)
1302 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1303
Florian Fainelli4a804c02014-09-02 11:17:07 -07001304 if (!changed)
1305 return;
1306
1307 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001308 reg = umac_readl(priv, UMAC_CMD);
1309 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001310 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1311 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001312 reg |= cmd_bits;
1313 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001314 }
Florian Fainelli44a45242017-01-20 11:08:27 -08001315out:
1316 if (changed)
1317 phy_print_status(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001318}
1319
1320static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1321 unsigned int index)
1322{
1323 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1324 struct device *kdev = &priv->pdev->dev;
1325 size_t size;
1326 void *p;
1327 u32 reg;
1328
1329 /* Simple descriptors partitioning for now */
1330 size = 256;
1331
1332 /* We just need one DMA descriptor which is DMA-able, since writing to
1333 * the port will allocate a new descriptor in its internal linked-list
1334 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001335 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1336 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001337 if (!p) {
1338 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1339 return -ENOMEM;
1340 }
1341
Florian Fainelli40a8a312014-07-09 17:36:47 -07001342 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001343 if (!ring->cbs) {
1344 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1345 return -ENOMEM;
1346 }
1347
1348 /* Initialize SW view of the ring */
1349 spin_lock_init(&ring->lock);
1350 ring->priv = priv;
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001351 netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
Florian Fainelli80105be2014-04-24 18:08:57 -07001352 ring->index = index;
1353 ring->size = size;
1354 ring->alloc_size = ring->size;
1355 ring->desc_cpu = p;
1356 ring->desc_count = ring->size;
1357 ring->curr_desc = 0;
1358
1359 /* Initialize HW ring */
1360 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1361 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1362 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1363 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
1364 tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
1365 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1366
1367 /* Program the number of descriptors as MAX_THRESHOLD and half of
1368 * its size for the hysteresis trigger
1369 */
1370 tdma_writel(priv, ring->size |
1371 1 << RING_HYST_THRESH_SHIFT,
1372 TDMA_DESC_RING_MAX_HYST(index));
1373
1374 /* Enable the ring queue in the arbiter */
1375 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1376 reg |= (1 << index);
1377 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1378
1379 napi_enable(&ring->napi);
1380
1381 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001382 "TDMA cfg, size=%d, desc_cpu=%p\n",
1383 ring->size, ring->desc_cpu);
Florian Fainelli80105be2014-04-24 18:08:57 -07001384
1385 return 0;
1386}
1387
1388static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001389 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001390{
1391 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1392 struct device *kdev = &priv->pdev->dev;
1393 u32 reg;
1394
1395 /* Caller should stop the TDMA engine */
1396 reg = tdma_readl(priv, TDMA_STATUS);
1397 if (!(reg & TDMA_DISABLED))
1398 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1399
Florian Fainelli914adb52014-10-31 15:51:35 -07001400 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1401 * fail, so by checking this pointer we know whether the TX ring was
1402 * fully initialized or not.
1403 */
1404 if (!ring->cbs)
1405 return;
1406
Florian Fainelli80105be2014-04-24 18:08:57 -07001407 napi_disable(&ring->napi);
1408 netif_napi_del(&ring->napi);
1409
Florian Fainelli148d3d02017-01-12 12:09:09 -08001410 bcm_sysport_tx_clean(priv, ring);
Florian Fainelli80105be2014-04-24 18:08:57 -07001411
1412 kfree(ring->cbs);
1413 ring->cbs = NULL;
1414
1415 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001416 dma_free_coherent(kdev, sizeof(struct dma_desc),
1417 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001418 ring->desc_dma = 0;
1419 }
1420 ring->size = 0;
1421 ring->alloc_size = 0;
1422
1423 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1424}
1425
1426/* RDMA helper */
1427static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001428 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001429{
1430 unsigned int timeout = 1000;
1431 u32 reg;
1432
1433 reg = rdma_readl(priv, RDMA_CONTROL);
1434 if (enable)
1435 reg |= RDMA_EN;
1436 else
1437 reg &= ~RDMA_EN;
1438 rdma_writel(priv, reg, RDMA_CONTROL);
1439
1440 /* Poll for RMDA disabling completion */
1441 do {
1442 reg = rdma_readl(priv, RDMA_STATUS);
1443 if (!!(reg & RDMA_DISABLED) == !enable)
1444 return 0;
1445 usleep_range(1000, 2000);
1446 } while (timeout-- > 0);
1447
1448 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1449
1450 return -ETIMEDOUT;
1451}
1452
1453/* TDMA helper */
1454static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001455 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001456{
1457 unsigned int timeout = 1000;
1458 u32 reg;
1459
1460 reg = tdma_readl(priv, TDMA_CONTROL);
1461 if (enable)
Florian Fainelli44a45242017-01-20 11:08:27 -08001462 reg |= tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001463 else
Florian Fainelli44a45242017-01-20 11:08:27 -08001464 reg &= ~tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001465 tdma_writel(priv, reg, TDMA_CONTROL);
1466
1467 /* Poll for TMDA disabling completion */
1468 do {
1469 reg = tdma_readl(priv, TDMA_STATUS);
1470 if (!!(reg & TDMA_DISABLED) == !enable)
1471 return 0;
1472
1473 usleep_range(1000, 2000);
1474 } while (timeout-- > 0);
1475
1476 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1477
1478 return -ETIMEDOUT;
1479}
1480
1481static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1482{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001483 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001484 u32 reg;
1485 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001486 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001487
1488 /* Initialize SW view of the RX ring */
Florian Fainelli44a45242017-01-20 11:08:27 -08001489 priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
Florian Fainelli80105be2014-04-24 18:08:57 -07001490 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001491 priv->rx_c_index = 0;
1492 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001493 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1494 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001495 if (!priv->rx_cbs) {
1496 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1497 return -ENOMEM;
1498 }
1499
Florian Fainellibaf387a2015-05-28 15:24:42 -07001500 for (i = 0; i < priv->num_rx_bds; i++) {
1501 cb = priv->rx_cbs + i;
1502 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1503 }
1504
Florian Fainelli80105be2014-04-24 18:08:57 -07001505 ret = bcm_sysport_alloc_rx_bufs(priv);
1506 if (ret) {
1507 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1508 return ret;
1509 }
1510
1511 /* Initialize HW, ensure RDMA is disabled */
1512 reg = rdma_readl(priv, RDMA_STATUS);
1513 if (!(reg & RDMA_DISABLED))
1514 rdma_enable_set(priv, 0);
1515
1516 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1517 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1518 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1519 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1520 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1521 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1522 /* Operate the queue in ring mode */
1523 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1524 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1525 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
Florian Fainelli44a45242017-01-20 11:08:27 -08001526 rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
Florian Fainelli80105be2014-04-24 18:08:57 -07001527
1528 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1529
1530 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001531 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1532 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001533
1534 return 0;
1535}
1536
1537static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1538{
1539 struct bcm_sysport_cb *cb;
1540 unsigned int i;
1541 u32 reg;
1542
1543 /* Caller should ensure RDMA is disabled */
1544 reg = rdma_readl(priv, RDMA_STATUS);
1545 if (!(reg & RDMA_DISABLED))
1546 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1547
1548 for (i = 0; i < priv->num_rx_bds; i++) {
1549 cb = &priv->rx_cbs[i];
1550 if (dma_unmap_addr(cb, dma_addr))
1551 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001552 dma_unmap_addr(cb, dma_addr),
1553 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001554 bcm_sysport_free_cb(cb);
1555 }
1556
1557 kfree(priv->rx_cbs);
1558 priv->rx_cbs = NULL;
1559
1560 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1561}
1562
1563static void bcm_sysport_set_rx_mode(struct net_device *dev)
1564{
1565 struct bcm_sysport_priv *priv = netdev_priv(dev);
1566 u32 reg;
1567
Florian Fainelli44a45242017-01-20 11:08:27 -08001568 if (priv->is_lite)
1569 return;
1570
Florian Fainelli80105be2014-04-24 18:08:57 -07001571 reg = umac_readl(priv, UMAC_CMD);
1572 if (dev->flags & IFF_PROMISC)
1573 reg |= CMD_PROMISC;
1574 else
1575 reg &= ~CMD_PROMISC;
1576 umac_writel(priv, reg, UMAC_CMD);
1577
1578 /* No support for ALLMULTI */
1579 if (dev->flags & IFF_ALLMULTI)
1580 return;
1581}
1582
1583static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001584 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001585{
1586 u32 reg;
1587
Florian Fainelli44a45242017-01-20 11:08:27 -08001588 if (!priv->is_lite) {
1589 reg = umac_readl(priv, UMAC_CMD);
1590 if (enable)
1591 reg |= mask;
1592 else
1593 reg &= ~mask;
1594 umac_writel(priv, reg, UMAC_CMD);
1595 } else {
1596 reg = gib_readl(priv, GIB_CONTROL);
1597 if (enable)
1598 reg |= mask;
1599 else
1600 reg &= ~mask;
1601 gib_writel(priv, reg, GIB_CONTROL);
1602 }
Florian Fainelli00b91c62014-05-15 14:33:53 -07001603
1604 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1605 * to be processed (1 msec).
1606 */
1607 if (enable == 0)
1608 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001609}
1610
Florian Fainelli412bce82014-06-26 10:06:45 -07001611static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001612{
Florian Fainelli80105be2014-04-24 18:08:57 -07001613 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001614
Florian Fainelli44a45242017-01-20 11:08:27 -08001615 if (priv->is_lite)
1616 return;
1617
Florian Fainelli412bce82014-06-26 10:06:45 -07001618 reg = umac_readl(priv, UMAC_CMD);
1619 reg |= CMD_SW_RESET;
1620 umac_writel(priv, reg, UMAC_CMD);
1621 udelay(10);
1622 reg = umac_readl(priv, UMAC_CMD);
1623 reg &= ~CMD_SW_RESET;
1624 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001625}
1626
1627static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001628 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001629{
Florian Fainelli44a45242017-01-20 11:08:27 -08001630 u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
1631 addr[3];
1632 u32 mac1 = (addr[4] << 8) | addr[5];
1633
1634 if (!priv->is_lite) {
1635 umac_writel(priv, mac0, UMAC_MAC0);
1636 umac_writel(priv, mac1, UMAC_MAC1);
1637 } else {
1638 gib_writel(priv, mac0, GIB_MAC0);
1639 gib_writel(priv, mac1, GIB_MAC1);
1640 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001641}
1642
1643static void topctrl_flush(struct bcm_sysport_priv *priv)
1644{
1645 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1646 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1647 mdelay(1);
1648 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1649 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1650}
1651
Florian Fainellifb3b5962014-12-08 15:59:18 -08001652static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1653{
1654 struct bcm_sysport_priv *priv = netdev_priv(dev);
1655 struct sockaddr *addr = p;
1656
1657 if (!is_valid_ether_addr(addr->sa_data))
1658 return -EINVAL;
1659
1660 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1661
1662 /* interface is disabled, changes to MAC will be reflected on next
1663 * open call
1664 */
1665 if (!netif_running(dev))
1666 return 0;
1667
1668 umac_set_hw_addr(priv, dev->dev_addr);
1669
1670 return 0;
1671}
1672
Florian Fainelli30defeb2017-03-23 10:36:46 -07001673static struct net_device_stats *bcm_sysport_get_nstats(struct net_device *dev)
1674{
1675 struct bcm_sysport_priv *priv = netdev_priv(dev);
1676 unsigned long tx_bytes = 0, tx_packets = 0;
1677 struct bcm_sysport_tx_ring *ring;
1678 unsigned int q;
1679
1680 for (q = 0; q < dev->num_tx_queues; q++) {
1681 ring = &priv->tx_rings[q];
1682 tx_bytes += ring->bytes;
1683 tx_packets += ring->packets;
1684 }
1685
1686 dev->stats.tx_bytes = tx_bytes;
1687 dev->stats.tx_packets = tx_packets;
1688 return &dev->stats;
1689}
1690
Florian Fainellib02e6d92014-07-01 21:08:37 -07001691static void bcm_sysport_netif_start(struct net_device *dev)
1692{
1693 struct bcm_sysport_priv *priv = netdev_priv(dev);
1694
1695 /* Enable NAPI */
1696 napi_enable(&priv->napi);
1697
Florian Fainelli8edf0042014-10-28 11:12:00 -07001698 /* Enable RX interrupt and TX ring full interrupt */
1699 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1700
Philippe Reynes715a0222016-06-19 20:39:08 +02001701 phy_start(dev->phydev);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001702
Florian Fainelli44a45242017-01-20 11:08:27 -08001703 /* Enable TX interrupts for the TXQs */
1704 if (!priv->is_lite)
1705 intrl2_1_mask_clear(priv, 0xffffffff);
1706 else
1707 intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001708
1709 /* Last call before we start the real business */
1710 netif_tx_start_all_queues(dev);
1711}
1712
Florian Fainelli40755a02014-07-01 21:08:38 -07001713static void rbuf_init(struct bcm_sysport_priv *priv)
1714{
1715 u32 reg;
1716
1717 reg = rbuf_readl(priv, RBUF_CONTROL);
1718 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
Florian Fainelli44a45242017-01-20 11:08:27 -08001719 /* Set a correct RSB format on SYSTEMPORT Lite */
1720 if (priv->is_lite) {
1721 reg &= ~RBUF_RSB_SWAP1;
1722 reg |= RBUF_RSB_SWAP0;
1723 }
Florian Fainelli40755a02014-07-01 21:08:38 -07001724 rbuf_writel(priv, reg, RBUF_CONTROL);
1725}
1726
Florian Fainelli44a45242017-01-20 11:08:27 -08001727static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
1728{
1729 intrl2_0_mask_set(priv, 0xffffffff);
1730 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1731 if (!priv->is_lite) {
1732 intrl2_1_mask_set(priv, 0xffffffff);
1733 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1734 }
1735}
1736
1737static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
1738{
1739 u32 __maybe_unused reg;
1740
1741 /* Include Broadcom tag in pad extension */
1742 if (netdev_uses_dsa(priv->netdev)) {
1743 reg = gib_readl(priv, GIB_CONTROL);
1744 reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
1745 reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
1746 gib_writel(priv, reg, GIB_CONTROL);
1747 }
1748}
1749
Florian Fainelli80105be2014-04-24 18:08:57 -07001750static int bcm_sysport_open(struct net_device *dev)
1751{
1752 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001753 struct phy_device *phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001754 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001755 int ret;
1756
1757 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001758 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001759
1760 /* Flush TX and RX FIFOs at TOPCTRL level */
1761 topctrl_flush(priv);
1762
1763 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001764 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001765
1766 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001767 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001768
1769 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08001770 if (!priv->is_lite)
1771 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1772 else
1773 gib_set_pad_extension(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001774
1775 /* Set MAC address */
1776 umac_set_hw_addr(priv, dev->dev_addr);
1777
1778 /* Read CRC forward */
Florian Fainelli44a45242017-01-20 11:08:27 -08001779 if (!priv->is_lite)
1780 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1781 else
1782 priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
1783 GIB_FCS_STRIP);
Florian Fainelli80105be2014-04-24 18:08:57 -07001784
Philippe Reynes715a0222016-06-19 20:39:08 +02001785 phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1786 0, priv->phy_interface);
1787 if (!phydev) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001788 netdev_err(dev, "could not attach to PHY\n");
1789 return -ENODEV;
1790 }
1791
1792 /* Reset house keeping link status */
1793 priv->old_duplex = -1;
1794 priv->old_link = -1;
1795 priv->old_pause = -1;
1796
1797 /* mask all interrupts and request them */
Florian Fainelli44a45242017-01-20 11:08:27 -08001798 bcm_sysport_mask_all_intrs(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001799
1800 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1801 if (ret) {
1802 netdev_err(dev, "failed to request RX interrupt\n");
1803 goto out_phy_disconnect;
1804 }
1805
Florian Fainelli44a45242017-01-20 11:08:27 -08001806 if (!priv->is_lite) {
1807 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
1808 dev->name, dev);
1809 if (ret) {
1810 netdev_err(dev, "failed to request TX interrupt\n");
1811 goto out_free_irq0;
1812 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001813 }
1814
1815 /* Initialize both hardware and software ring */
1816 for (i = 0; i < dev->num_tx_queues; i++) {
1817 ret = bcm_sysport_init_tx_ring(priv, i);
1818 if (ret) {
1819 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001820 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001821 goto out_free_tx_ring;
1822 }
1823 }
1824
1825 /* Initialize linked-list */
1826 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1827
1828 /* Initialize RX ring */
1829 ret = bcm_sysport_init_rx_ring(priv);
1830 if (ret) {
1831 netdev_err(dev, "failed to initialize RX ring\n");
1832 goto out_free_rx_ring;
1833 }
1834
1835 /* Turn on RDMA */
1836 ret = rdma_enable_set(priv, 1);
1837 if (ret)
1838 goto out_free_rx_ring;
1839
Florian Fainelli80105be2014-04-24 18:08:57 -07001840 /* Turn on TDMA */
1841 ret = tdma_enable_set(priv, 1);
1842 if (ret)
1843 goto out_clear_rx_int;
1844
Florian Fainelli80105be2014-04-24 18:08:57 -07001845 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001846 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001847
Florian Fainellib02e6d92014-07-01 21:08:37 -07001848 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001849
1850 return 0;
1851
1852out_clear_rx_int:
1853 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1854out_free_rx_ring:
1855 bcm_sysport_fini_rx_ring(priv);
1856out_free_tx_ring:
1857 for (i = 0; i < dev->num_tx_queues; i++)
1858 bcm_sysport_fini_tx_ring(priv, i);
Florian Fainelli44a45242017-01-20 11:08:27 -08001859 if (!priv->is_lite)
1860 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001861out_free_irq0:
1862 free_irq(priv->irq0, dev);
1863out_phy_disconnect:
Philippe Reynes715a0222016-06-19 20:39:08 +02001864 phy_disconnect(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001865 return ret;
1866}
1867
Florian Fainellib02e6d92014-07-01 21:08:37 -07001868static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001869{
1870 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001871
1872 /* stop all software from updating hardware */
1873 netif_tx_stop_all_queues(dev);
1874 napi_disable(&priv->napi);
Philippe Reynes715a0222016-06-19 20:39:08 +02001875 phy_stop(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001876
1877 /* mask all interrupts */
Florian Fainelli44a45242017-01-20 11:08:27 -08001878 bcm_sysport_mask_all_intrs(priv);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001879}
1880
1881static int bcm_sysport_stop(struct net_device *dev)
1882{
1883 struct bcm_sysport_priv *priv = netdev_priv(dev);
1884 unsigned int i;
1885 int ret;
1886
1887 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001888
1889 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001890 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001891
1892 ret = tdma_enable_set(priv, 0);
1893 if (ret) {
1894 netdev_err(dev, "timeout disabling RDMA\n");
1895 return ret;
1896 }
1897
1898 /* Wait for a maximum packet size to be drained */
1899 usleep_range(2000, 3000);
1900
1901 ret = rdma_enable_set(priv, 0);
1902 if (ret) {
1903 netdev_err(dev, "timeout disabling TDMA\n");
1904 return ret;
1905 }
1906
1907 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001908 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001909
1910 /* Free RX/TX rings SW structures */
1911 for (i = 0; i < dev->num_tx_queues; i++)
1912 bcm_sysport_fini_tx_ring(priv, i);
1913 bcm_sysport_fini_rx_ring(priv);
1914
1915 free_irq(priv->irq0, dev);
Florian Fainelli44a45242017-01-20 11:08:27 -08001916 if (!priv->is_lite)
1917 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001918
1919 /* Disconnect from PHY */
Philippe Reynes715a0222016-06-19 20:39:08 +02001920 phy_disconnect(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001921
1922 return 0;
1923}
1924
Julia Lawallc1ab0e92016-08-31 09:30:48 +02001925static const struct ethtool_ops bcm_sysport_ethtool_ops = {
Florian Fainelli80105be2014-04-24 18:08:57 -07001926 .get_drvinfo = bcm_sysport_get_drvinfo,
1927 .get_msglevel = bcm_sysport_get_msglvl,
1928 .set_msglevel = bcm_sysport_set_msglvl,
1929 .get_link = ethtool_op_get_link,
1930 .get_strings = bcm_sysport_get_strings,
1931 .get_ethtool_stats = bcm_sysport_get_stats,
1932 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07001933 .get_wol = bcm_sysport_get_wol,
1934 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07001935 .get_coalesce = bcm_sysport_get_coalesce,
1936 .set_coalesce = bcm_sysport_set_coalesce,
Philippe Reynes697666e2016-06-19 20:39:09 +02001937 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1938 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Florian Fainelli80105be2014-04-24 18:08:57 -07001939};
1940
1941static const struct net_device_ops bcm_sysport_netdev_ops = {
1942 .ndo_start_xmit = bcm_sysport_xmit,
1943 .ndo_tx_timeout = bcm_sysport_tx_timeout,
1944 .ndo_open = bcm_sysport_open,
1945 .ndo_stop = bcm_sysport_stop,
1946 .ndo_set_features = bcm_sysport_set_features,
1947 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
Florian Fainellifb3b5962014-12-08 15:59:18 -08001948 .ndo_set_mac_address = bcm_sysport_change_mac,
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001949#ifdef CONFIG_NET_POLL_CONTROLLER
1950 .ndo_poll_controller = bcm_sysport_poll_controller,
1951#endif
Florian Fainelli30defeb2017-03-23 10:36:46 -07001952 .ndo_get_stats = bcm_sysport_get_nstats,
Florian Fainelli80105be2014-04-24 18:08:57 -07001953};
1954
1955#define REV_FMT "v%2x.%02x"
1956
Florian Fainelli44a45242017-01-20 11:08:27 -08001957static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
1958 [SYSTEMPORT] = {
1959 .is_lite = false,
1960 .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
1961 },
1962 [SYSTEMPORT_LITE] = {
1963 .is_lite = true,
1964 .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
1965 },
1966};
1967
1968static const struct of_device_id bcm_sysport_of_match[] = {
1969 { .compatible = "brcm,systemportlite-v1.00",
1970 .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
1971 { .compatible = "brcm,systemport-v1.00",
1972 .data = &bcm_sysport_params[SYSTEMPORT] },
1973 { .compatible = "brcm,systemport",
1974 .data = &bcm_sysport_params[SYSTEMPORT] },
1975 { /* sentinel */ }
1976};
1977MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
1978
Florian Fainelli80105be2014-04-24 18:08:57 -07001979static int bcm_sysport_probe(struct platform_device *pdev)
1980{
Florian Fainelli44a45242017-01-20 11:08:27 -08001981 const struct bcm_sysport_hw_params *params;
1982 const struct of_device_id *of_id = NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001983 struct bcm_sysport_priv *priv;
1984 struct device_node *dn;
1985 struct net_device *dev;
1986 const void *macaddr;
1987 struct resource *r;
1988 u32 txq, rxq;
1989 int ret;
1990
1991 dn = pdev->dev.of_node;
1992 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Florian Fainelli44a45242017-01-20 11:08:27 -08001993 of_id = of_match_node(bcm_sysport_of_match, dn);
1994 if (!of_id || !of_id->data)
1995 return -EINVAL;
1996
1997 /* Fairly quickly we need to know the type of adapter we have */
1998 params = of_id->data;
Florian Fainelli80105be2014-04-24 18:08:57 -07001999
2000 /* Read the Transmit/Receive Queue properties */
2001 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
2002 txq = TDMA_NUM_RINGS;
2003 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
2004 rxq = 1;
2005
Florian Fainelli7b78be42017-01-20 11:08:26 -08002006 /* Sanity check the number of transmit queues */
2007 if (!txq || txq > TDMA_NUM_RINGS)
2008 return -EINVAL;
2009
Florian Fainelli80105be2014-04-24 18:08:57 -07002010 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
2011 if (!dev)
2012 return -ENOMEM;
2013
2014 /* Initialize private members */
2015 priv = netdev_priv(dev);
2016
Florian Fainelli7b78be42017-01-20 11:08:26 -08002017 /* Allocate number of TX rings */
2018 priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
2019 sizeof(struct bcm_sysport_tx_ring),
2020 GFP_KERNEL);
2021 if (!priv->tx_rings)
2022 return -ENOMEM;
2023
Florian Fainelli44a45242017-01-20 11:08:27 -08002024 priv->is_lite = params->is_lite;
2025 priv->num_rx_desc_words = params->num_rx_desc_words;
2026
Florian Fainelli80105be2014-04-24 18:08:57 -07002027 priv->irq0 = platform_get_irq(pdev, 0);
Florian Fainelli44a45242017-01-20 11:08:27 -08002028 if (!priv->is_lite)
2029 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli83e82f42014-07-01 21:08:40 -07002030 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli44a45242017-01-20 11:08:27 -08002031 if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
Florian Fainelli80105be2014-04-24 18:08:57 -07002032 dev_err(&pdev->dev, "invalid interrupts\n");
2033 ret = -EINVAL;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002034 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002035 }
2036
Jingoo Han126e6122014-05-14 12:15:42 +09002037 priv->base = devm_ioremap_resource(&pdev->dev, r);
2038 if (IS_ERR(priv->base)) {
2039 ret = PTR_ERR(priv->base);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002040 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002041 }
2042
2043 priv->netdev = dev;
2044 priv->pdev = pdev;
2045
2046 priv->phy_interface = of_get_phy_mode(dn);
2047 /* Default to GMII interface mode */
2048 if (priv->phy_interface < 0)
2049 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
2050
Florian Fainelli186534a2014-05-22 09:47:46 -07002051 /* In the case of a fixed PHY, the DT node associated
2052 * to the PHY is the Ethernet MAC DT node.
2053 */
2054 if (of_phy_is_fixed_link(dn)) {
2055 ret = of_phy_register_fixed_link(dn);
2056 if (ret) {
2057 dev_err(&pdev->dev, "failed to register fixed PHY\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002058 goto err_free_netdev;
Florian Fainelli186534a2014-05-22 09:47:46 -07002059 }
2060
2061 priv->phy_dn = dn;
2062 }
2063
Florian Fainelli80105be2014-04-24 18:08:57 -07002064 /* Initialize netdevice members */
2065 macaddr = of_get_mac_address(dn);
2066 if (!macaddr || !is_valid_ether_addr(macaddr)) {
2067 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
Vaishali Thakkaradb35052015-07-08 10:49:30 +05302068 eth_hw_addr_random(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002069 } else {
2070 ether_addr_copy(dev->dev_addr, macaddr);
2071 }
2072
2073 SET_NETDEV_DEV(dev, &pdev->dev);
2074 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002075 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07002076 dev->netdev_ops = &bcm_sysport_netdev_ops;
2077 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
2078
2079 /* HW supported features, none enabled by default */
2080 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
2081 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2082
Florian Fainelli83e82f42014-07-01 21:08:40 -07002083 /* Request the WOL interrupt and advertise suspend if available */
2084 priv->wol_irq_disabled = 1;
2085 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002086 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07002087 if (!ret)
2088 device_set_wakeup_capable(&pdev->dev, 1);
2089
Florian Fainelli80105be2014-04-24 18:08:57 -07002090 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04002091 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
2092 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07002093
Florian Fainellif532e742014-06-05 10:22:18 -07002094 /* libphy will adjust the link state accordingly */
2095 netif_carrier_off(dev);
2096
Florian Fainelli80105be2014-04-24 18:08:57 -07002097 ret = register_netdev(dev);
2098 if (ret) {
2099 dev_err(&pdev->dev, "failed to register net_device\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002100 goto err_deregister_fixed_link;
Florian Fainelli80105be2014-04-24 18:08:57 -07002101 }
2102
2103 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
2104 dev_info(&pdev->dev,
Florian Fainelli44a45242017-01-20 11:08:27 -08002105 "Broadcom SYSTEMPORT%s" REV_FMT
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002106 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
Florian Fainelli44a45242017-01-20 11:08:27 -08002107 priv->is_lite ? " Lite" : "",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002108 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
2109 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07002110
2111 return 0;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002112
2113err_deregister_fixed_link:
2114 if (of_phy_is_fixed_link(dn))
2115 of_phy_deregister_fixed_link(dn);
2116err_free_netdev:
Florian Fainelli80105be2014-04-24 18:08:57 -07002117 free_netdev(dev);
2118 return ret;
2119}
2120
2121static int bcm_sysport_remove(struct platform_device *pdev)
2122{
2123 struct net_device *dev = dev_get_drvdata(&pdev->dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002124 struct device_node *dn = pdev->dev.of_node;
Florian Fainelli80105be2014-04-24 18:08:57 -07002125
2126 /* Not much to do, ndo_close has been called
2127 * and we use managed allocations
2128 */
2129 unregister_netdev(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002130 if (of_phy_is_fixed_link(dn))
2131 of_phy_deregister_fixed_link(dn);
Florian Fainelli80105be2014-04-24 18:08:57 -07002132 free_netdev(dev);
2133 dev_set_drvdata(&pdev->dev, NULL);
2134
2135 return 0;
2136}
2137
Florian Fainelli40755a02014-07-01 21:08:38 -07002138#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07002139static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
2140{
2141 struct net_device *ndev = priv->netdev;
2142 unsigned int timeout = 1000;
2143 u32 reg;
2144
2145 /* Password has already been programmed */
2146 reg = umac_readl(priv, UMAC_MPD_CTRL);
2147 reg |= MPD_EN;
2148 reg &= ~PSW_EN;
2149 if (priv->wolopts & WAKE_MAGICSECURE)
2150 reg |= PSW_EN;
2151 umac_writel(priv, reg, UMAC_MPD_CTRL);
2152
2153 /* Make sure RBUF entered WoL mode as result */
2154 do {
2155 reg = rbuf_readl(priv, RBUF_STATUS);
2156 if (reg & RBUF_WOL_MODE)
2157 break;
2158
2159 udelay(10);
2160 } while (timeout-- > 0);
2161
2162 /* Do not leave the UniMAC RBUF matching only MPD packets */
2163 if (!timeout) {
2164 reg = umac_readl(priv, UMAC_MPD_CTRL);
2165 reg &= ~MPD_EN;
2166 umac_writel(priv, reg, UMAC_MPD_CTRL);
2167 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
2168 return -ETIMEDOUT;
2169 }
2170
2171 /* UniMAC receive needs to be turned on */
2172 umac_enable_set(priv, CMD_RX_EN, 1);
2173
2174 /* Enable the interrupt wake-up source */
2175 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
2176
2177 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
2178
2179 return 0;
2180}
2181
Florian Fainelli40755a02014-07-01 21:08:38 -07002182static int bcm_sysport_suspend(struct device *d)
2183{
2184 struct net_device *dev = dev_get_drvdata(d);
2185 struct bcm_sysport_priv *priv = netdev_priv(dev);
2186 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07002187 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07002188 u32 reg;
2189
2190 if (!netif_running(dev))
2191 return 0;
2192
2193 bcm_sysport_netif_stop(dev);
2194
Philippe Reynes715a0222016-06-19 20:39:08 +02002195 phy_suspend(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002196
2197 netif_device_detach(dev);
2198
2199 /* Disable UniMAC RX */
2200 umac_enable_set(priv, CMD_RX_EN, 0);
2201
2202 ret = rdma_enable_set(priv, 0);
2203 if (ret) {
2204 netdev_err(dev, "RDMA timeout!\n");
2205 return ret;
2206 }
2207
2208 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002209 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002210 reg = rxchk_readl(priv, RXCHK_CONTROL);
2211 reg &= ~RXCHK_EN;
2212 rxchk_writel(priv, reg, RXCHK_CONTROL);
2213 }
2214
2215 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07002216 if (!priv->wolopts)
2217 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07002218
2219 ret = tdma_enable_set(priv, 0);
2220 if (ret) {
2221 netdev_err(dev, "TDMA timeout!\n");
2222 return ret;
2223 }
2224
2225 /* Wait for a packet boundary */
2226 usleep_range(2000, 3000);
2227
2228 umac_enable_set(priv, CMD_TX_EN, 0);
2229
2230 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
2231
2232 /* Free RX/TX rings SW structures */
2233 for (i = 0; i < dev->num_tx_queues; i++)
2234 bcm_sysport_fini_tx_ring(priv, i);
2235 bcm_sysport_fini_rx_ring(priv);
2236
Florian Fainelli83e82f42014-07-01 21:08:40 -07002237 /* Get prepared for Wake-on-LAN */
2238 if (device_may_wakeup(d) && priv->wolopts)
2239 ret = bcm_sysport_suspend_to_wol(priv);
2240
2241 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07002242}
2243
2244static int bcm_sysport_resume(struct device *d)
2245{
2246 struct net_device *dev = dev_get_drvdata(d);
2247 struct bcm_sysport_priv *priv = netdev_priv(dev);
2248 unsigned int i;
2249 u32 reg;
2250 int ret;
2251
2252 if (!netif_running(dev))
2253 return 0;
2254
Florian Fainelli704d33e2014-10-28 11:12:01 -07002255 umac_reset(priv);
2256
Florian Fainelli83e82f42014-07-01 21:08:40 -07002257 /* We may have been suspended and never received a WOL event that
2258 * would turn off MPD detection, take care of that now
2259 */
2260 bcm_sysport_resume_from_wol(priv);
2261
Florian Fainelli40755a02014-07-01 21:08:38 -07002262 /* Initialize both hardware and software ring */
2263 for (i = 0; i < dev->num_tx_queues; i++) {
2264 ret = bcm_sysport_init_tx_ring(priv, i);
2265 if (ret) {
2266 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002267 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07002268 goto out_free_tx_rings;
2269 }
2270 }
2271
2272 /* Initialize linked-list */
2273 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
2274
2275 /* Initialize RX ring */
2276 ret = bcm_sysport_init_rx_ring(priv);
2277 if (ret) {
2278 netdev_err(dev, "failed to initialize RX ring\n");
2279 goto out_free_rx_ring;
2280 }
2281
2282 netif_device_attach(dev);
2283
Florian Fainelli40755a02014-07-01 21:08:38 -07002284 /* RX pipe enable */
2285 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
2286
2287 ret = rdma_enable_set(priv, 1);
2288 if (ret) {
2289 netdev_err(dev, "failed to enable RDMA\n");
2290 goto out_free_rx_ring;
2291 }
2292
2293 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002294 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002295 reg = rxchk_readl(priv, RXCHK_CONTROL);
2296 reg |= RXCHK_EN;
2297 rxchk_writel(priv, reg, RXCHK_CONTROL);
2298 }
2299
2300 rbuf_init(priv);
2301
2302 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08002303 if (!priv->is_lite)
2304 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2305 else
2306 gib_set_pad_extension(priv);
Florian Fainelli40755a02014-07-01 21:08:38 -07002307
2308 /* Set MAC address */
2309 umac_set_hw_addr(priv, dev->dev_addr);
2310
2311 umac_enable_set(priv, CMD_RX_EN, 1);
2312
2313 /* TX pipe enable */
2314 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2315
2316 umac_enable_set(priv, CMD_TX_EN, 1);
2317
2318 ret = tdma_enable_set(priv, 1);
2319 if (ret) {
2320 netdev_err(dev, "TDMA timeout!\n");
2321 goto out_free_rx_ring;
2322 }
2323
Philippe Reynes715a0222016-06-19 20:39:08 +02002324 phy_resume(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002325
2326 bcm_sysport_netif_start(dev);
2327
2328 return 0;
2329
2330out_free_rx_ring:
2331 bcm_sysport_fini_rx_ring(priv);
2332out_free_tx_rings:
2333 for (i = 0; i < dev->num_tx_queues; i++)
2334 bcm_sysport_fini_tx_ring(priv, i);
2335 return ret;
2336}
2337#endif
2338
2339static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2340 bcm_sysport_suspend, bcm_sysport_resume);
2341
Florian Fainelli80105be2014-04-24 18:08:57 -07002342static struct platform_driver bcm_sysport_driver = {
2343 .probe = bcm_sysport_probe,
2344 .remove = bcm_sysport_remove,
2345 .driver = {
2346 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002347 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002348 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002349 },
2350};
2351module_platform_driver(bcm_sysport_driver);
2352
2353MODULE_AUTHOR("Broadcom Corporation");
2354MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2355MODULE_ALIAS("platform:brcm-systemport");
2356MODULE_LICENSE("GPL");