blob: d243042751f0abbdb2fec8d58ce6c47135443037 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100026
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
Ben Skeggsad633612016-11-04 17:20:36 +100028#include <drm/drm_atomic.h>
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100030#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010031#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100032#include <drm/drm_plane_helper.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100033
Ben Skeggsfdb751e2014-08-10 04:10:23 +100034#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100035#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100036#include <nvif/cl5070.h>
37#include <nvif/cl507a.h>
38#include <nvif/cl507b.h>
39#include <nvif/cl507c.h>
40#include <nvif/cl507d.h>
41#include <nvif/cl507e.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100042
Ben Skeggs4dc28132016-05-20 09:22:55 +100043#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100044#include "nouveau_dma.h"
45#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100046#include "nouveau_connector.h"
47#include "nouveau_encoder.h"
48#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100049#include "nouveau_fence.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100050#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100051
Ben Skeggs8a464382011-11-12 23:52:07 +100052#define EVO_DMA_NR 9
53
Ben Skeggsbdb8c212011-11-12 01:30:24 +100054#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100055#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100056#define EVO_OVLY(c) (0x05 + (c))
57#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100058#define EVO_CURS(c) (0x0d + (c))
59
Ben Skeggs816af2f2011-11-16 15:48:48 +100060/* offsets in shared sync bo of various structures */
61#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100062#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
63#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
64#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs816af2f2011-11-16 15:48:48 +100065
Ben Skeggsb5a794b2012-10-16 14:18:32 +100066/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100067 * Atomic state
68 *****************************************************************************/
69#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)
70
71struct nv50_head_atom {
72 struct drm_crtc_state state;
73
74 struct nv50_head_mode {
75 bool interlace;
76 u32 clock;
77 struct {
78 u16 active;
79 u16 synce;
80 u16 blanke;
81 u16 blanks;
82 } h;
83 struct {
84 u32 active;
85 u16 synce;
86 u16 blanke;
87 u16 blanks;
88 u16 blank2s;
89 u16 blank2e;
90 u16 blankus;
91 } v;
92 } mode;
93
Ben Skeggsad633612016-11-04 17:20:36 +100094 struct {
Ben Skeggsa7ae1562016-11-04 17:20:36 +100095 u32 handle;
96 u64 offset:40;
97 } lut;
98
99 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000100 bool visible;
101 u32 handle;
102 u64 offset:40;
103 u8 format;
104 u8 kind:7;
105 u8 layout:1;
106 u8 block:4;
107 u32 pitch:20;
108 u16 x;
109 u16 y;
110 u16 w;
111 u16 h;
112 } core;
113
114 struct {
Ben Skeggsea8ee392016-11-04 17:20:36 +1000115 bool visible;
116 u32 handle;
117 u64 offset:40;
118 u8 layout:1;
119 u8 format:1;
120 } curs;
121
122 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000123 u8 depth;
124 u8 cpp;
125 u16 x;
126 u16 y;
127 u16 w;
128 u16 h;
129 } base;
130
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000131 union {
132 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000133 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000134 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000135 };
136 u8 mask;
137 } clr;
138
139 union {
140 struct {
141 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000142 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000143 bool view:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000144 bool mode:1;
145 };
146 u16 mask;
147 } set;
148};
149
150/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000151 * EVO channel
152 *****************************************************************************/
153
Ben Skeggse225f442012-11-21 14:40:21 +1000154struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000155 struct nvif_object user;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000156 struct nvif_device *device;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000157};
158
159static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000160nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000161 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000162 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000163{
Ben Skeggs41a63402015-08-20 14:54:16 +1000164 struct nvif_sclass *sclass;
165 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +1000166
Ben Skeggsa01ca782015-08-20 14:54:15 +1000167 chan->device = device;
168
Ben Skeggs41a63402015-08-20 14:54:16 +1000169 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000170 if (ret < 0)
171 return ret;
172
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000173 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +1000174 for (i = 0; i < n; i++) {
175 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000176 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +1000177 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +1000178 if (ret == 0)
179 nvif_object_map(&chan->user);
Ben Skeggs41a63402015-08-20 14:54:16 +1000180 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000181 return ret;
182 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000183 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000184 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000185 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000186
Ben Skeggs41a63402015-08-20 14:54:16 +1000187 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000188 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000189}
190
191static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000192nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000193{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000194 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000195}
196
197/******************************************************************************
198 * PIO EVO channel
199 *****************************************************************************/
200
Ben Skeggse225f442012-11-21 14:40:21 +1000201struct nv50_pioc {
202 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000203};
204
205static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000206nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000207{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000208 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000209}
210
211static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000212nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000213 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000214 struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000215{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000216 return nv50_chan_create(device, disp, oclass, head, data, size,
217 &pioc->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000218}
219
220/******************************************************************************
221 * Cursor Immediate
222 *****************************************************************************/
223
224struct nv50_curs {
225 struct nv50_pioc base;
226};
227
228static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000229nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
230 int head, struct nv50_curs *curs)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000231{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000232 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000233 .head = head,
234 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000235 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000236 GK104_DISP_CURSOR,
237 GF110_DISP_CURSOR,
238 GT214_DISP_CURSOR,
239 G82_DISP_CURSOR,
240 NV50_DISP_CURSOR,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000241 0
242 };
243
Ben Skeggsa01ca782015-08-20 14:54:15 +1000244 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
245 &curs->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000246}
247
248/******************************************************************************
249 * Overlay Immediate
250 *****************************************************************************/
251
252struct nv50_oimm {
253 struct nv50_pioc base;
254};
255
256static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000257nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
258 int head, struct nv50_oimm *oimm)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000259{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000260 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000261 .head = head,
262 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000263 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000264 GK104_DISP_OVERLAY,
265 GF110_DISP_OVERLAY,
266 GT214_DISP_OVERLAY,
267 G82_DISP_OVERLAY,
268 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000269 0
270 };
271
Ben Skeggsa01ca782015-08-20 14:54:15 +1000272 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
273 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000274}
275
276/******************************************************************************
277 * DMA EVO channel
278 *****************************************************************************/
279
Ben Skeggse225f442012-11-21 14:40:21 +1000280struct nv50_dmac {
281 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000282 dma_addr_t handle;
283 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100284
Ben Skeggs0ad72862014-08-10 04:10:22 +1000285 struct nvif_object sync;
286 struct nvif_object vram;
287
Daniel Vetter59ad1462012-12-02 14:49:44 +0100288 /* Protects against concurrent pushbuf access to this channel, lock is
289 * grabbed by evo_wait (if the pushbuf reservation is successful) and
290 * dropped again by evo_kick. */
291 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000292};
293
294static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000295nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000296{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000297 struct nvif_device *device = dmac->base.device;
298
Ben Skeggs0ad72862014-08-10 04:10:22 +1000299 nvif_object_fini(&dmac->vram);
300 nvif_object_fini(&dmac->sync);
301
302 nv50_chan_destroy(&dmac->base);
303
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000304 if (dmac->ptr) {
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000305 struct device *dev = nvxx_device(device)->dev;
306 dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000307 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000308}
309
310static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000311nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000312 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000313 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000314{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000315 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000316 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000317 int ret;
318
Daniel Vetter59ad1462012-12-02 14:49:44 +0100319 mutex_init(&dmac->lock);
320
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000321 dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
322 &dmac->handle, GFP_KERNEL);
Ben Skeggs47057302012-11-16 13:58:48 +1000323 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000324 return -ENOMEM;
325
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000326 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
327 &(struct nv_dma_v0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000328 .target = NV_DMA_V0_TARGET_PCI_US,
329 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000330 .start = dmac->handle + 0x0000,
331 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000332 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000333 if (ret)
334 return ret;
335
Ben Skeggsbf81df92015-08-20 14:54:16 +1000336 args->pushbuf = nvif_handle(&pushbuf);
337
Ben Skeggsa01ca782015-08-20 14:54:15 +1000338 ret = nv50_chan_create(device, disp, oclass, head, data, size,
339 &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000340 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000341 if (ret)
342 return ret;
343
Ben Skeggsa01ca782015-08-20 14:54:15 +1000344 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000345 &(struct nv_dma_v0) {
346 .target = NV_DMA_V0_TARGET_VRAM,
347 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000348 .start = syncbuf + 0x0000,
349 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000350 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000351 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000352 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000353 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000354
Ben Skeggsa01ca782015-08-20 14:54:15 +1000355 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000356 &(struct nv_dma_v0) {
357 .target = NV_DMA_V0_TARGET_VRAM,
358 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000359 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000360 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000361 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000362 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000363 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000364 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000365
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000366 return ret;
367}
368
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000369/******************************************************************************
370 * Core
371 *****************************************************************************/
372
Ben Skeggse225f442012-11-21 14:40:21 +1000373struct nv50_mast {
374 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000375};
376
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000377static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000378nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
379 u64 syncbuf, struct nv50_mast *core)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000380{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000381 struct nv50_disp_core_channel_dma_v0 args = {
382 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000383 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000384 static const s32 oclass[] = {
Ben Skeggsfd478772016-07-09 10:41:01 +1000385 GP104_DISP_CORE_CHANNEL_DMA,
Ben Skeggsf9d5cbb2016-07-09 10:41:01 +1000386 GP100_DISP_CORE_CHANNEL_DMA,
Ben Skeggsdb1eb522016-02-11 08:35:32 +1000387 GM200_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000388 GM107_DISP_CORE_CHANNEL_DMA,
389 GK110_DISP_CORE_CHANNEL_DMA,
390 GK104_DISP_CORE_CHANNEL_DMA,
391 GF110_DISP_CORE_CHANNEL_DMA,
392 GT214_DISP_CORE_CHANNEL_DMA,
393 GT206_DISP_CORE_CHANNEL_DMA,
394 GT200_DISP_CORE_CHANNEL_DMA,
395 G82_DISP_CORE_CHANNEL_DMA,
396 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000397 0
398 };
399
Ben Skeggsa01ca782015-08-20 14:54:15 +1000400 return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
401 syncbuf, &core->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000402}
403
404/******************************************************************************
405 * Base
406 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000407
Ben Skeggse225f442012-11-21 14:40:21 +1000408struct nv50_sync {
409 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000410 u32 addr;
411 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000412};
413
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000414static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000415nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
416 int head, u64 syncbuf, struct nv50_sync *base)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000417{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000418 struct nv50_disp_base_channel_dma_v0 args = {
419 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000420 .head = head,
421 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000422 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000423 GK110_DISP_BASE_CHANNEL_DMA,
424 GK104_DISP_BASE_CHANNEL_DMA,
425 GF110_DISP_BASE_CHANNEL_DMA,
426 GT214_DISP_BASE_CHANNEL_DMA,
427 GT200_DISP_BASE_CHANNEL_DMA,
428 G82_DISP_BASE_CHANNEL_DMA,
429 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000430 0
431 };
432
Ben Skeggsa01ca782015-08-20 14:54:15 +1000433 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000434 syncbuf, &base->base);
435}
436
437/******************************************************************************
438 * Overlay
439 *****************************************************************************/
440
Ben Skeggse225f442012-11-21 14:40:21 +1000441struct nv50_ovly {
442 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000443};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000444
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000445static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000446nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
447 int head, u64 syncbuf, struct nv50_ovly *ovly)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000448{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000449 struct nv50_disp_overlay_channel_dma_v0 args = {
450 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000451 .head = head,
452 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000453 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000454 GK104_DISP_OVERLAY_CONTROL_DMA,
455 GF110_DISP_OVERLAY_CONTROL_DMA,
456 GT214_DISP_OVERLAY_CHANNEL_DMA,
457 GT200_DISP_OVERLAY_CHANNEL_DMA,
458 G82_DISP_OVERLAY_CHANNEL_DMA,
459 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000460 0
461 };
462
Ben Skeggsa01ca782015-08-20 14:54:15 +1000463 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000464 syncbuf, &ovly->base);
465}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000466
Ben Skeggse225f442012-11-21 14:40:21 +1000467struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000468 struct nouveau_crtc base;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000469 struct nouveau_bo *image;
Ben Skeggse225f442012-11-21 14:40:21 +1000470 struct nv50_curs curs;
471 struct nv50_sync sync;
472 struct nv50_ovly ovly;
473 struct nv50_oimm oimm;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000474
475 struct nv50_head_atom arm;
476 struct nv50_head_atom asy;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000477};
478
Ben Skeggse225f442012-11-21 14:40:21 +1000479#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
480#define nv50_curs(c) (&nv50_head(c)->curs)
481#define nv50_sync(c) (&nv50_head(c)->sync)
482#define nv50_ovly(c) (&nv50_head(c)->ovly)
483#define nv50_oimm(c) (&nv50_head(c)->oimm)
484#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000485#define nv50_vers(c) nv50_chan(c)->user.oclass
486
487struct nv50_fbdma {
488 struct list_head head;
489 struct nvif_object core;
490 struct nvif_object base[4];
491};
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000492
Ben Skeggse225f442012-11-21 14:40:21 +1000493struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000494 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000495 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000496
Ben Skeggs8a423642014-08-10 04:10:19 +1000497 struct list_head fbdma;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000498
499 struct nouveau_bo *sync;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000500};
501
Ben Skeggse225f442012-11-21 14:40:21 +1000502static struct nv50_disp *
503nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000504{
Ben Skeggs77145f12012-07-31 16:16:21 +1000505 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000506}
507
Ben Skeggse225f442012-11-21 14:40:21 +1000508#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000509
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000510static struct drm_crtc *
Ben Skeggse225f442012-11-21 14:40:21 +1000511nv50_display_crtc_get(struct drm_encoder *encoder)
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000512{
513 return nouveau_encoder(encoder)->crtc;
514}
515
516/******************************************************************************
517 * EVO channel helpers
518 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000519static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000520evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000521{
Ben Skeggse225f442012-11-21 14:40:21 +1000522 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000523 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000524 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000525
Daniel Vetter59ad1462012-12-02 14:49:44 +0100526 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000527 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000528 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000529
Ben Skeggs0ad72862014-08-10 04:10:22 +1000530 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000531 if (nvif_msec(device, 2000,
532 if (!nvif_rd32(&dmac->base.user, 0x0004))
533 break;
534 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100535 mutex_unlock(&dmac->lock);
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000536 printk(KERN_ERR "nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000537 return NULL;
538 }
539
540 put = 0;
541 }
542
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000543 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000544}
545
546static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000547evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000548{
Ben Skeggse225f442012-11-21 14:40:21 +1000549 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000550 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100551 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000552}
553
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000554#define evo_mthd(p,m,s) do { \
555 const u32 _m = (m), _s = (s); \
Ben Skeggs7f55a072016-11-04 17:20:36 +1000556 if (drm_debug & DRM_UT_KMS) \
557 printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__); \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000558 *((p)++) = ((_s << 18) | _m); \
559} while(0)
Ben Skeggs7f55a072016-11-04 17:20:36 +1000560
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000561#define evo_data(p,d) do { \
562 const u32 _d = (d); \
Ben Skeggs7f55a072016-11-04 17:20:36 +1000563 if (drm_debug & DRM_UT_KMS) \
564 printk(KERN_ERR "\t%08x\n", _d); \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000565 *((p)++) = _d; \
566} while(0)
Ben Skeggs51beb422011-07-05 10:33:08 +1000567
Ben Skeggs3376ee32011-11-12 14:28:12 +1000568static bool
569evo_sync_wait(void *data)
570{
Ben Skeggs5cc027f2013-02-18 17:50:51 -0500571 if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
572 return true;
573 usleep_range(1, 2);
574 return false;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000575}
576
577static int
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000578evo_sync(struct drm_device *dev)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000579{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000580 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggse225f442012-11-21 14:40:21 +1000581 struct nv50_disp *disp = nv50_disp(dev);
582 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000583 u32 *push = evo_wait(mast, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000584 if (push) {
Ben Skeggs816af2f2011-11-16 15:48:48 +1000585 nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000586 evo_mthd(push, 0x0084, 1);
Ben Skeggs816af2f2011-11-16 15:48:48 +1000587 evo_data(push, 0x80000000 | EVO_MAST_NTFY);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000588 evo_mthd(push, 0x0080, 2);
589 evo_data(push, 0x00000000);
590 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000591 evo_kick(push, mast);
Ben Skeggs54442042015-08-20 14:54:11 +1000592 if (nvif_msec(device, 2000,
593 if (evo_sync_wait(disp->sync))
594 break;
595 ) >= 0)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000596 return 0;
597 }
598
599 return -EBUSY;
600}
601
602/******************************************************************************
Ben Skeggsa63a97e2011-11-16 15:22:34 +1000603 * Page flipping channel
Ben Skeggs3376ee32011-11-12 14:28:12 +1000604 *****************************************************************************/
605struct nouveau_bo *
Ben Skeggse225f442012-11-21 14:40:21 +1000606nv50_display_crtc_sema(struct drm_device *dev, int crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000607{
Ben Skeggse225f442012-11-21 14:40:21 +1000608 return nv50_disp(dev)->sync;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000609}
610
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000611struct nv50_display_flip {
612 struct nv50_disp *disp;
613 struct nv50_sync *chan;
614};
615
616static bool
617nv50_display_flip_wait(void *data)
618{
619 struct nv50_display_flip *flip = data;
620 if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
Calvin Owensb1ea3e62013-04-07 21:01:19 -0500621 flip->chan->data)
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000622 return true;
623 usleep_range(1, 2);
624 return false;
625}
626
Ben Skeggs3376ee32011-11-12 14:28:12 +1000627void
Ben Skeggse225f442012-11-21 14:40:21 +1000628nv50_display_flip_stop(struct drm_crtc *crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000629{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000630 struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000631 struct nv50_display_flip flip = {
632 .disp = nv50_disp(crtc->dev),
633 .chan = nv50_sync(crtc),
634 };
Ben Skeggs3376ee32011-11-12 14:28:12 +1000635 u32 *push;
636
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000637 push = evo_wait(flip.chan, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000638 if (push) {
639 evo_mthd(push, 0x0084, 1);
640 evo_data(push, 0x00000000);
641 evo_mthd(push, 0x0094, 1);
642 evo_data(push, 0x00000000);
643 evo_mthd(push, 0x00c0, 1);
644 evo_data(push, 0x00000000);
645 evo_mthd(push, 0x0080, 1);
646 evo_data(push, 0x00000000);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000647 evo_kick(push, flip.chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000648 }
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000649
Ben Skeggs54442042015-08-20 14:54:11 +1000650 nvif_msec(device, 2000,
651 if (nv50_display_flip_wait(&flip))
652 break;
653 );
Ben Skeggs3376ee32011-11-12 14:28:12 +1000654}
655
656int
Ben Skeggse225f442012-11-21 14:40:21 +1000657nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Ben Skeggs3376ee32011-11-12 14:28:12 +1000658 struct nouveau_channel *chan, u32 swap_interval)
659{
660 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000661 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000662 struct nv50_head *head = nv50_head(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000663 struct nv50_sync *sync = nv50_sync(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000664 u32 *push;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000665 int ret;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000666
Ben Skeggs9ba83102014-12-22 19:50:23 +1000667 if (crtc->primary->fb->width != fb->width ||
668 crtc->primary->fb->height != fb->height)
669 return -EINVAL;
670
Ben Skeggs3376ee32011-11-12 14:28:12 +1000671 swap_interval <<= 4;
672 if (swap_interval == 0)
673 swap_interval |= 0x100;
Ben Skeggsf60b6e72013-03-19 15:20:00 +1000674 if (chan == NULL)
675 evo_sync(crtc->dev);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000676
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000677 push = evo_wait(sync, 128);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000678 if (unlikely(push == NULL))
679 return -EBUSY;
680
Ben Skeggsa01ca782015-08-20 14:54:15 +1000681 if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000682 ret = RING_SPACE(chan, 8);
683 if (ret)
684 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000685
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000686 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000687 OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000688 OUT_RING (chan, sync->addr ^ 0x10);
689 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
690 OUT_RING (chan, sync->data + 1);
691 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
692 OUT_RING (chan, sync->addr);
693 OUT_RING (chan, sync->data);
694 } else
Ben Skeggsa01ca782015-08-20 14:54:15 +1000695 if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000696 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000697 ret = RING_SPACE(chan, 12);
698 if (ret)
699 return ret;
Ben Skeggsa34caf72013-02-14 09:28:37 +1000700
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000701 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000702 OUT_RING (chan, chan->vram.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000703 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
704 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
705 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
706 OUT_RING (chan, sync->data + 1);
707 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
708 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
709 OUT_RING (chan, upper_32_bits(addr));
710 OUT_RING (chan, lower_32_bits(addr));
711 OUT_RING (chan, sync->data);
712 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
713 } else
714 if (chan) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000715 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000716 ret = RING_SPACE(chan, 10);
717 if (ret)
718 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000719
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000720 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
721 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
722 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
723 OUT_RING (chan, sync->data + 1);
724 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
725 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
726 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
727 OUT_RING (chan, upper_32_bits(addr));
728 OUT_RING (chan, lower_32_bits(addr));
729 OUT_RING (chan, sync->data);
730 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
731 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
732 }
Ben Skeggs35bcf5d2012-04-30 11:34:10 -0500733
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000734 if (chan) {
735 sync->addr ^= 0x10;
736 sync->data++;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000737 FIRE_RING (chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000738 }
739
740 /* queue the flip */
741 evo_mthd(push, 0x0100, 1);
742 evo_data(push, 0xfffe0000);
743 evo_mthd(push, 0x0084, 1);
744 evo_data(push, swap_interval);
745 if (!(swap_interval & 0x00000100)) {
746 evo_mthd(push, 0x00e0, 1);
747 evo_data(push, 0x40000000);
748 }
749 evo_mthd(push, 0x0088, 4);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000750 evo_data(push, sync->addr);
751 evo_data(push, sync->data++);
752 evo_data(push, sync->data);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000753 evo_data(push, sync->base.sync.handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000754 evo_mthd(push, 0x00a0, 2);
755 evo_data(push, 0x00000000);
756 evo_data(push, 0x00000000);
757 evo_mthd(push, 0x00c0, 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000758 evo_data(push, nv_fb->r_handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000759 evo_mthd(push, 0x0110, 2);
760 evo_data(push, 0x00000000);
761 evo_data(push, 0x00000000);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000762 if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
Ben Skeggsed5085a52012-11-16 13:16:51 +1000763 evo_mthd(push, 0x0800, 5);
764 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
765 evo_data(push, 0);
766 evo_data(push, (fb->height << 16) | fb->width);
767 evo_data(push, nv_fb->r_pitch);
768 evo_data(push, nv_fb->r_format);
769 } else {
770 evo_mthd(push, 0x0400, 5);
771 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
772 evo_data(push, 0);
773 evo_data(push, (fb->height << 16) | fb->width);
774 evo_data(push, nv_fb->r_pitch);
775 evo_data(push, nv_fb->r_format);
776 }
Ben Skeggs3376ee32011-11-12 14:28:12 +1000777 evo_mthd(push, 0x0080, 1);
778 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000779 evo_kick(push, sync);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000780
781 nouveau_bo_ref(nv_fb->nvbo, &head->image);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000782 return 0;
783}
784
Ben Skeggs26f6d882011-07-04 16:25:18 +1000785/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000786 * Head
787 *****************************************************************************/
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000788static void
Ben Skeggsea8ee392016-11-04 17:20:36 +1000789nv50_head_curs_clr(struct nv50_head *head)
790{
791 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
792 u32 *push;
793 if ((push = evo_wait(core, 4))) {
794 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
795 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
796 evo_data(push, 0x05000000);
797 } else
798 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
799 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
800 evo_data(push, 0x05000000);
801 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
802 evo_data(push, 0x00000000);
803 } else {
804 evo_mthd(push, 0x0480 + head->base.index * 0x300, 1);
805 evo_data(push, 0x05000000);
806 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
807 evo_data(push, 0x00000000);
808 }
809 evo_kick(push, core);
810 }
811}
812
813static void
814nv50_head_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
815{
816 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
817 u32 *push;
818 if ((push = evo_wait(core, 5))) {
819 if (core->base.user.oclass < G82_DISP_BASE_CHANNEL_DMA) {
820 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
821 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
822 (asyh->curs.format << 24));
823 evo_data(push, asyh->curs.offset >> 8);
824 } else
825 if (core->base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA) {
826 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
827 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
828 (asyh->curs.format << 24));
829 evo_data(push, asyh->curs.offset >> 8);
830 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
831 evo_data(push, asyh->curs.handle);
832 } else {
833 evo_mthd(push, 0x0480 + head->base.index * 0x300, 2);
834 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
835 (asyh->curs.format << 24));
836 evo_data(push, asyh->curs.offset >> 8);
837 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
838 evo_data(push, asyh->curs.handle);
839 }
840 evo_kick(push, core);
841 }
842}
843
844static void
Ben Skeggsad633612016-11-04 17:20:36 +1000845nv50_head_core_clr(struct nv50_head *head)
846{
847 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
848 u32 *push;
849 if ((push = evo_wait(core, 2))) {
850 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
851 evo_mthd(push, 0x0874 + head->base.index * 0x400, 1);
852 else
853 evo_mthd(push, 0x0474 + head->base.index * 0x300, 1);
854 evo_data(push, 0x00000000);
855 evo_kick(push, core);
856 }
857}
858
859static void
860nv50_head_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
861{
862 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
863 u32 *push;
864 if ((push = evo_wait(core, 9))) {
865 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
866 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
867 evo_data(push, asyh->core.offset >> 8);
868 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
869 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
870 evo_data(push, asyh->core.layout << 20 |
871 (asyh->core.pitch >> 8) << 8 |
872 asyh->core.block);
873 evo_data(push, asyh->core.kind << 16 |
874 asyh->core.format << 8);
875 evo_data(push, asyh->core.handle);
876 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
877 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
878 } else
879 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
880 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
881 evo_data(push, asyh->core.offset >> 8);
882 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
883 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
884 evo_data(push, asyh->core.layout << 20 |
885 (asyh->core.pitch >> 8) << 8 |
886 asyh->core.block);
887 evo_data(push, asyh->core.format << 8);
888 evo_data(push, asyh->core.handle);
889 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
890 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
891 } else {
892 evo_mthd(push, 0x0460 + head->base.index * 0x300, 1);
893 evo_data(push, asyh->core.offset >> 8);
894 evo_mthd(push, 0x0468 + head->base.index * 0x300, 4);
895 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
896 evo_data(push, asyh->core.layout << 24 |
897 (asyh->core.pitch >> 8) << 8 |
898 asyh->core.block);
899 evo_data(push, asyh->core.format << 8);
900 evo_data(push, asyh->core.handle);
901 evo_mthd(push, 0x04b0 + head->base.index * 0x300, 1);
902 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
903 }
904 evo_kick(push, core);
905 }
906}
907
908static void
Ben Skeggsa7ae1562016-11-04 17:20:36 +1000909nv50_head_lut_clr(struct nv50_head *head)
910{
911 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
912 u32 *push;
913 if ((push = evo_wait(core, 4))) {
914 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
915 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
916 evo_data(push, 0x40000000);
917 } else
918 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
919 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
920 evo_data(push, 0x40000000);
921 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
922 evo_data(push, 0x00000000);
923 } else {
924 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 1);
925 evo_data(push, 0x03000000);
926 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
927 evo_data(push, 0x00000000);
928 }
929 evo_kick(push, core);
930 }
931}
932
933static void
934nv50_head_lut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
935{
936 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
937 u32 *push;
938 if ((push = evo_wait(core, 7))) {
939 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
940 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
941 evo_data(push, 0xc0000000);
942 evo_data(push, asyh->lut.offset >> 8);
943 } else
944 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
945 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
946 evo_data(push, 0xc0000000);
947 evo_data(push, asyh->lut.offset >> 8);
948 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
949 evo_data(push, asyh->lut.handle);
950 } else {
951 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 4);
952 evo_data(push, 0x83000000);
953 evo_data(push, asyh->lut.offset >> 8);
954 evo_data(push, 0x00000000);
955 evo_data(push, 0x00000000);
956 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
957 evo_data(push, asyh->lut.handle);
958 }
959 evo_kick(push, core);
960 }
961}
962
963static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000964nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
965{
966 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
967 struct nv50_head_mode *m = &asyh->mode;
968 u32 *push;
969 if ((push = evo_wait(core, 14))) {
970 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
971 evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
972 evo_data(push, 0x00800000 | m->clock);
973 evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
974 evo_mthd(push, 0x0810 + (head->base.index * 0x400), 6);
975 evo_data(push, 0x00000000);
976 evo_data(push, (m->v.active << 16) | m->h.active );
977 evo_data(push, (m->v.synce << 16) | m->h.synce );
978 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
979 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
980 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
981 evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
982 evo_data(push, 0x00000000);
983 } else {
984 evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
985 evo_data(push, 0x00000000);
986 evo_data(push, (m->v.active << 16) | m->h.active );
987 evo_data(push, (m->v.synce << 16) | m->h.synce );
988 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
989 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
990 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
991 evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
992 evo_data(push, 0x00000000); /* ??? */
993 evo_data(push, 0xffffff00);
994 evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
995 evo_data(push, m->clock * 1000);
996 evo_data(push, 0x00200000); /* ??? */
997 evo_data(push, m->clock * 1000);
998 }
999 evo_kick(push, core);
1000 }
1001}
1002
1003static void
Ben Skeggsad633612016-11-04 17:20:36 +10001004nv50_head_flush_clr(struct nv50_head *head, struct nv50_head_atom *asyh, bool y)
1005{
1006 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001007 nv50_head_lut_clr(head);
1008 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsad633612016-11-04 17:20:36 +10001009 nv50_head_core_clr(head);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001010 if (asyh->clr.curs && (!asyh->set.curs || y))
1011 nv50_head_curs_clr(head);
Ben Skeggsad633612016-11-04 17:20:36 +10001012}
1013
1014static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001015nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1016{
1017 if (asyh->set.mode ) nv50_head_mode (head, asyh);
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001018 if (asyh->set.core ) nv50_head_lut_set (head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10001019 if (asyh->set.core ) nv50_head_core_set(head, asyh);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001020 if (asyh->set.curs ) nv50_head_curs_set(head, asyh);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001021}
1022
1023static void
1024nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
1025{
1026 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
1027 u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
1028 u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
1029 u32 hbackp = mode->htotal - mode->hsync_end;
1030 u32 vbackp = (mode->vtotal - mode->vsync_end) * vscan / ilace;
1031 u32 hfrontp = mode->hsync_start - mode->hdisplay;
1032 u32 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
1033 struct nv50_head_mode *m = &asyh->mode;
1034
1035 m->h.active = mode->htotal;
1036 m->h.synce = mode->hsync_end - mode->hsync_start - 1;
1037 m->h.blanke = m->h.synce + hbackp;
1038 m->h.blanks = mode->htotal - hfrontp - 1;
1039
1040 m->v.active = mode->vtotal * vscan / ilace;
1041 m->v.synce = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
1042 m->v.blanke = m->v.synce + vbackp;
1043 m->v.blanks = m->v.active - vfrontp - 1;
1044
1045 /*XXX: Safe underestimate, even "0" works */
1046 m->v.blankus = (m->v.active - mode->vdisplay - 2) * m->h.active;
1047 m->v.blankus *= 1000;
1048 m->v.blankus /= mode->clock;
1049
1050 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1051 m->v.blank2e = m->v.active + m->v.synce + vbackp;
1052 m->v.blank2s = m->v.blank2e + (mode->vdisplay * vscan / ilace);
1053 m->v.active = (m->v.active * 2) + 1;
1054 m->interlace = true;
1055 } else {
1056 m->v.blank2e = 0;
1057 m->v.blank2s = 1;
1058 m->interlace = false;
1059 }
1060 m->clock = mode->clock;
1061
1062 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
1063 asyh->set.mode = true;
1064}
1065
1066static int
1067nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
1068{
1069 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggsad633612016-11-04 17:20:36 +10001070 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001071 struct nv50_head *head = nv50_head(crtc);
1072 struct nv50_head_atom *armh = &head->arm;
1073 struct nv50_head_atom *asyh = nv50_head_atom(state);
1074
1075 NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
Ben Skeggsad633612016-11-04 17:20:36 +10001076 asyh->clr.mask = 0;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001077 asyh->set.mask = 0;
1078
1079 if (asyh->state.active) {
1080 if (asyh->state.mode_changed)
1081 nv50_head_atomic_check_mode(head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10001082
1083 if ((asyh->core.visible = (asyh->base.cpp != 0))) {
1084 asyh->core.x = asyh->base.x;
1085 asyh->core.y = asyh->base.y;
1086 asyh->core.w = asyh->base.w;
1087 asyh->core.h = asyh->base.h;
1088 } else
Ben Skeggsea8ee392016-11-04 17:20:36 +10001089 if ((asyh->core.visible = asyh->curs.visible)) {
Ben Skeggsad633612016-11-04 17:20:36 +10001090 /*XXX: We need to either find some way of having the
1091 * primary base layer appear black, while still
1092 * being able to display the other layers, or we
1093 * need to allocate a dummy black surface here.
1094 */
1095 asyh->core.x = 0;
1096 asyh->core.y = 0;
1097 asyh->core.w = asyh->state.mode.hdisplay;
1098 asyh->core.h = asyh->state.mode.vdisplay;
1099 }
1100 asyh->core.handle = disp->mast.base.vram.handle;
1101 asyh->core.offset = 0;
1102 asyh->core.format = 0xcf;
1103 asyh->core.kind = 0;
1104 asyh->core.layout = 1;
1105 asyh->core.block = 0;
1106 asyh->core.pitch = ALIGN(asyh->core.w, 64) * 4;
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001107 asyh->lut.handle = disp->mast.base.vram.handle;
1108 asyh->lut.offset = head->base.lut.nvbo->bo.offset;
Ben Skeggsad633612016-11-04 17:20:36 +10001109 } else {
1110 asyh->core.visible = false;
Ben Skeggsea8ee392016-11-04 17:20:36 +10001111 asyh->curs.visible = false;
Ben Skeggsad633612016-11-04 17:20:36 +10001112 }
1113
1114 if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
1115 if (asyh->core.visible) {
1116 if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
1117 asyh->set.core = true;
1118 } else
1119 if (armh->core.visible) {
1120 asyh->clr.core = true;
1121 }
Ben Skeggsea8ee392016-11-04 17:20:36 +10001122
1123 if (asyh->curs.visible) {
1124 if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
1125 asyh->set.curs = true;
1126 } else
1127 if (armh->curs.visible) {
1128 asyh->clr.curs = true;
1129 }
Ben Skeggsad633612016-11-04 17:20:36 +10001130 } else {
1131 asyh->clr.core = armh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10001132 asyh->clr.curs = armh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10001133 asyh->set.core = asyh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10001134 asyh->set.curs = asyh->curs.visible;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001135 }
1136
1137 memcpy(armh, asyh, sizeof(*asyh));
1138 asyh->state.mode_changed = 0;
1139 return 0;
1140}
1141
1142/******************************************************************************
Ben Skeggs438d99e2011-07-05 16:48:06 +10001143 * CRTC
1144 *****************************************************************************/
1145static int
Ben Skeggse225f442012-11-21 14:40:21 +10001146nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001147{
Ben Skeggse225f442012-11-21 14:40:21 +10001148 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde691852011-10-17 12:23:41 +10001149 struct nouveau_connector *nv_connector;
1150 struct drm_connector *connector;
1151 u32 *push, mode = 0x00;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001152
Ben Skeggs488ff202011-10-17 10:38:10 +10001153 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggsde691852011-10-17 12:23:41 +10001154 connector = &nv_connector->base;
1155 if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
Matt Roperf4510a22014-04-01 15:22:40 -07001156 if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
Ben Skeggsde691852011-10-17 12:23:41 +10001157 mode = DITHERING_MODE_DYNAMIC2X2;
1158 } else {
1159 mode = nv_connector->dithering_mode;
1160 }
1161
1162 if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
1163 if (connector->display_info.bpc >= 8)
1164 mode |= DITHERING_DEPTH_8BPC;
1165 } else {
1166 mode |= nv_connector->dithering_depth;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001167 }
1168
Ben Skeggsde8268c2012-11-16 10:24:31 +10001169 push = evo_wait(mast, 4);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001170 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001171 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001172 evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
1173 evo_data(push, mode);
1174 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10001175 if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001176 evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
1177 evo_data(push, mode);
1178 } else {
1179 evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
1180 evo_data(push, mode);
1181 }
1182
Ben Skeggs438d99e2011-07-05 16:48:06 +10001183 if (update) {
1184 evo_mthd(push, 0x0080, 1);
1185 evo_data(push, 0x00000000);
1186 }
Ben Skeggsde8268c2012-11-16 10:24:31 +10001187 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001188 }
1189
1190 return 0;
1191}
1192
1193static int
Ben Skeggse225f442012-11-21 14:40:21 +10001194nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001195{
Ben Skeggse225f442012-11-21 14:40:21 +10001196 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs92854622011-11-11 23:49:06 +10001197 struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
Ben Skeggs3376ee32011-11-12 14:28:12 +10001198 struct drm_crtc *crtc = &nv_crtc->base;
Ben Skeggsf3fdc522011-07-07 16:01:57 +10001199 struct nouveau_connector *nv_connector;
Ben Skeggs92854622011-11-11 23:49:06 +10001200 int mode = DRM_MODE_SCALE_NONE;
1201 u32 oX, oY, *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001202
Ben Skeggs92854622011-11-11 23:49:06 +10001203 /* start off at the resolution we programmed the crtc for, this
1204 * effectively handles NONE/FULL scaling
1205 */
Ben Skeggsf3fdc522011-07-07 16:01:57 +10001206 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggs576f7912014-12-22 17:19:26 +10001207 if (nv_connector && nv_connector->native_mode) {
Ben Skeggs92854622011-11-11 23:49:06 +10001208 mode = nv_connector->scaling_mode;
Ben Skeggs576f7912014-12-22 17:19:26 +10001209 if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
1210 mode = DRM_MODE_SCALE_FULLSCREEN;
1211 }
Ben Skeggsf3fdc522011-07-07 16:01:57 +10001212
Ben Skeggs92854622011-11-11 23:49:06 +10001213 if (mode != DRM_MODE_SCALE_NONE)
1214 omode = nv_connector->native_mode;
1215 else
1216 omode = umode;
1217
1218 oX = omode->hdisplay;
1219 oY = omode->vdisplay;
1220 if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
1221 oY *= 2;
1222
1223 /* add overscan compensation if necessary, will keep the aspect
1224 * ratio the same as the backend mode unless overridden by the
1225 * user setting both hborder and vborder properties.
1226 */
1227 if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
1228 (nv_connector->underscan == UNDERSCAN_AUTO &&
Ben Skeggs92854622011-11-11 23:49:06 +10001229 drm_detect_hdmi_monitor(nv_connector->edid)))) {
1230 u32 bX = nv_connector->underscan_hborder;
1231 u32 bY = nv_connector->underscan_vborder;
1232 u32 aspect = (oY << 19) / oX;
1233
1234 if (bX) {
1235 oX -= (bX * 2);
1236 if (bY) oY -= (bY * 2);
1237 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
1238 } else {
1239 oX -= (oX >> 4) + 32;
1240 if (bY) oY -= (bY * 2);
1241 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
Ben Skeggsf3fdc522011-07-07 16:01:57 +10001242 }
1243 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001244
Ben Skeggs92854622011-11-11 23:49:06 +10001245 /* handle CENTER/ASPECT scaling, taking into account the areas
1246 * removed already for overscan compensation
1247 */
1248 switch (mode) {
1249 case DRM_MODE_SCALE_CENTER:
1250 oX = min((u32)umode->hdisplay, oX);
1251 oY = min((u32)umode->vdisplay, oY);
1252 /* fall-through */
1253 case DRM_MODE_SCALE_ASPECT:
1254 if (oY < oX) {
1255 u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
1256 oX = ((oY * aspect) + (aspect / 2)) >> 19;
1257 } else {
1258 u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
1259 oY = ((oX * aspect) + (aspect / 2)) >> 19;
1260 }
1261 break;
1262 default:
1263 break;
1264 }
1265
Ben Skeggsde8268c2012-11-16 10:24:31 +10001266 push = evo_wait(mast, 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001267 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001268 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001269 /*XXX: SCALE_CTRL_ACTIVE??? */
1270 evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
1271 evo_data(push, (oY << 16) | oX);
1272 evo_data(push, (oY << 16) | oX);
1273 evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
1274 evo_data(push, 0x00000000);
1275 evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
1276 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
1277 } else {
1278 evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
1279 evo_data(push, (oY << 16) | oX);
1280 evo_data(push, (oY << 16) | oX);
1281 evo_data(push, (oY << 16) | oX);
1282 evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
1283 evo_data(push, 0x00000000);
1284 evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
1285 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
1286 }
1287
1288 evo_kick(push, mast);
1289
Ben Skeggs3376ee32011-11-12 14:28:12 +10001290 if (update) {
Ben Skeggse225f442012-11-21 14:40:21 +10001291 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001292 nv50_display_flip_next(crtc, crtc->primary->fb,
1293 NULL, 1);
Ben Skeggs3376ee32011-11-12 14:28:12 +10001294 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001295 }
1296
1297 return 0;
1298}
1299
1300static int
Roy Splieteae73822014-10-30 22:57:45 +01001301nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
1302{
1303 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
1304 u32 *push;
1305
1306 push = evo_wait(mast, 8);
1307 if (!push)
1308 return -ENOMEM;
1309
1310 evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
1311 evo_data(push, usec);
1312 evo_kick(push, mast);
1313 return 0;
1314}
1315
1316static int
Ben Skeggse225f442012-11-21 14:40:21 +10001317nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggsf9887d02012-11-21 13:03:42 +10001318{
Ben Skeggse225f442012-11-21 14:40:21 +10001319 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsf9887d02012-11-21 13:03:42 +10001320 u32 *push, hue, vib;
1321 int adj;
1322
1323 adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
1324 vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
1325 hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;
1326
1327 push = evo_wait(mast, 16);
1328 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001329 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsf9887d02012-11-21 13:03:42 +10001330 evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
1331 evo_data(push, (hue << 20) | (vib << 8));
1332 } else {
1333 evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
1334 evo_data(push, (hue << 20) | (vib << 8));
1335 }
1336
1337 if (update) {
1338 evo_mthd(push, 0x0080, 1);
1339 evo_data(push, 0x00000000);
1340 }
1341 evo_kick(push, mast);
1342 }
1343
1344 return 0;
1345}
1346
1347static int
Ben Skeggse225f442012-11-21 14:40:21 +10001348nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001349 int x, int y, bool update)
1350{
1351 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
Ben Skeggsad633612016-11-04 17:20:36 +10001352 struct nv50_head *head = nv50_head(&nv_crtc->base);
1353 struct nv50_head_atom *asyh = &head->asy;
1354 const struct drm_format_info *info;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001355
Ben Skeggsad633612016-11-04 17:20:36 +10001356 info = drm_format_info(nvfb->base.pixel_format);
1357 if (!info || !info->depth)
1358 return -EINVAL;
Ben Skeggsde8268c2012-11-16 10:24:31 +10001359
Ben Skeggsad633612016-11-04 17:20:36 +10001360 asyh->base.depth = info->depth;
1361 asyh->base.cpp = info->cpp[0];
1362 asyh->base.x = x;
1363 asyh->base.y = y;
1364 asyh->base.w = nvfb->base.width;
1365 asyh->base.h = nvfb->base.height;
1366 nv50_head_atomic_check(&head->base.base, &asyh->state);
1367 nv50_head_flush_set(head, asyh);
1368
1369 if (update) {
1370 struct nv50_mast *core = nv50_mast(nv_crtc->base.dev);
1371 u32 *push = evo_wait(core, 2);
1372 if (push) {
Ben Skeggsa46232e2011-07-07 15:23:48 +10001373 evo_mthd(push, 0x0080, 1);
1374 evo_data(push, 0x00000000);
Ben Skeggsad633612016-11-04 17:20:36 +10001375 evo_kick(push, core);
Ben Skeggsa46232e2011-07-07 15:23:48 +10001376 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001377 }
1378
Ben Skeggs8a423642014-08-10 04:10:19 +10001379 nv_crtc->fb.handle = nvfb->r_handle;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001380 return 0;
1381}
1382
1383static void
Ben Skeggse225f442012-11-21 14:40:21 +10001384nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001385{
Ben Skeggse225f442012-11-21 14:40:21 +10001386 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001387 struct nv50_head *head = nv50_head(&nv_crtc->base);
1388 struct nv50_head_atom *asyh = &head->asy;
1389
1390 asyh->curs.visible = true;
1391 asyh->curs.handle = mast->base.vram.handle;
1392 asyh->curs.offset = nv_crtc->cursor.nvbo->bo.offset;
1393 asyh->curs.layout = 1;
1394 asyh->curs.format = 1;
1395 nv50_head_atomic_check(&head->base.base, &asyh->state);
1396 nv50_head_flush_set(head, asyh);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001397}
1398
1399static void
Ben Skeggse225f442012-11-21 14:40:21 +10001400nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
Ben Skeggsde8268c2012-11-16 10:24:31 +10001401{
Ben Skeggsea8ee392016-11-04 17:20:36 +10001402 struct nv50_head *head = nv50_head(&nv_crtc->base);
1403 struct nv50_head_atom *asyh = &head->asy;
1404
1405 asyh->curs.visible = false;
1406 nv50_head_atomic_check(&head->base.base, &asyh->state);
1407 nv50_head_flush_clr(head, asyh, false);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001408}
Ben Skeggs438d99e2011-07-05 16:48:06 +10001409
Ben Skeggsde8268c2012-11-16 10:24:31 +10001410static void
Ben Skeggse225f442012-11-21 14:40:21 +10001411nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
Ben Skeggsde8268c2012-11-16 10:24:31 +10001412{
Ben Skeggse225f442012-11-21 14:40:21 +10001413 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001414
Ben Skeggs697bb722015-07-28 17:20:57 +10001415 if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
Ben Skeggse225f442012-11-21 14:40:21 +10001416 nv50_crtc_cursor_show(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001417 else
Ben Skeggse225f442012-11-21 14:40:21 +10001418 nv50_crtc_cursor_hide(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001419
1420 if (update) {
1421 u32 *push = evo_wait(mast, 2);
1422 if (push) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001423 evo_mthd(push, 0x0080, 1);
1424 evo_data(push, 0x00000000);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001425 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001426 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001427 }
1428}
1429
1430static void
Ben Skeggse225f442012-11-21 14:40:21 +10001431nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001432{
1433}
1434
1435static void
Ben Skeggse225f442012-11-21 14:40:21 +10001436nv50_crtc_prepare(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001437{
Ben Skeggsad633612016-11-04 17:20:36 +10001438 struct nv50_head *head = nv50_head(crtc);
1439 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001440
Ben Skeggse225f442012-11-21 14:40:21 +10001441 nv50_display_flip_stop(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +10001442
Ben Skeggsad633612016-11-04 17:20:36 +10001443 asyh->state.active = false;
1444 nv50_head_atomic_check(&head->base.base, &asyh->state);
1445 nv50_head_flush_clr(head, asyh, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001446}
1447
1448static void
Ben Skeggse225f442012-11-21 14:40:21 +10001449nv50_crtc_commit(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001450{
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001451 struct nv50_head *head = nv50_head(crtc);
1452 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001453
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001454 asyh->state.active = true;
1455 nv50_head_atomic_check(&head->base.base, &asyh->state);
1456 nv50_head_flush_set(head, asyh);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001457
Matt Roperf4510a22014-04-01 15:22:40 -07001458 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001459}
1460
1461static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001462nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001463 struct drm_display_mode *adjusted_mode)
1464{
Ben Skeggseb2e9682014-01-24 10:13:23 +10001465 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001466 return true;
1467}
1468
1469static int
Ben Skeggse225f442012-11-21 14:40:21 +10001470nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001471{
Matt Roperf4510a22014-04-01 15:22:40 -07001472 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001473 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001474 int ret;
1475
Ben Skeggs547ad072014-11-10 12:35:06 +10001476 ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001477 if (ret == 0) {
1478 if (head->image)
1479 nouveau_bo_unpin(head->image);
1480 nouveau_bo_ref(nvfb->nvbo, &head->image);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001481 }
1482
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001483 return ret;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001484}
1485
1486static int
Ben Skeggse225f442012-11-21 14:40:21 +10001487nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001488 struct drm_display_mode *mode, int x, int y,
1489 struct drm_framebuffer *old_fb)
1490{
Ben Skeggse225f442012-11-21 14:40:21 +10001491 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001492 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1493 struct nouveau_connector *nv_connector;
Ben Skeggs3488c572012-03-12 11:42:20 +10001494 u32 *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001495 int ret;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001496 struct nv50_head *head = nv50_head(crtc);
1497 struct nv50_head_atom *asyh = &head->asy;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001498
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001499 memcpy(&asyh->state.mode, umode, sizeof(*umode));
1500 memcpy(&asyh->state.adjusted_mode, mode, sizeof(*mode));
1501 asyh->state.active = true;
1502 asyh->state.mode_changed = true;
1503 nv50_head_atomic_check(&head->base.base, &asyh->state);
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001504
Ben Skeggse225f442012-11-21 14:40:21 +10001505 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001506 if (ret)
1507 return ret;
1508
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001509 nv50_head_flush_set(head, asyh);
1510
Ben Skeggsde8268c2012-11-16 10:24:31 +10001511 push = evo_wait(mast, 64);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001512 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001513 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001514 evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
1515 evo_data(push, 0x00000311);
1516 evo_data(push, 0x00000100);
1517 } else {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001518 evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
1519 evo_data(push, 0x00000311);
1520 evo_data(push, 0x00000100);
1521 }
Ben Skeggsde8268c2012-11-16 10:24:31 +10001522 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001523 }
1524
1525 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001526 nv50_crtc_set_dither(nv_crtc, false);
1527 nv50_crtc_set_scale(nv_crtc, false);
Roy Splieteae73822014-10-30 22:57:45 +01001528
1529 /* G94 only accepts this after setting scale */
1530 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001531 nv50_crtc_set_raster_vblank_dmi(nv_crtc, asyh->mode.v.blankus);
Roy Splieteae73822014-10-30 22:57:45 +01001532
Ben Skeggse225f442012-11-21 14:40:21 +10001533 nv50_crtc_set_color_vibrance(nv_crtc, false);
Matt Roperf4510a22014-04-01 15:22:40 -07001534 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001535 return 0;
1536}
1537
1538static int
Ben Skeggse225f442012-11-21 14:40:21 +10001539nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001540 struct drm_framebuffer *old_fb)
1541{
Ben Skeggs77145f12012-07-31 16:16:21 +10001542 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001543 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1544 int ret;
1545
Matt Roperf4510a22014-04-01 15:22:40 -07001546 if (!crtc->primary->fb) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001547 NV_DEBUG(drm, "No FB bound\n");
Ben Skeggs84e2ad82011-08-26 09:40:39 +10001548 return 0;
1549 }
1550
Ben Skeggse225f442012-11-21 14:40:21 +10001551 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001552 if (ret)
1553 return ret;
1554
Ben Skeggse225f442012-11-21 14:40:21 +10001555 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001556 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
1557 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001558 return 0;
1559}
1560
1561static int
Ben Skeggse225f442012-11-21 14:40:21 +10001562nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001563 struct drm_framebuffer *fb, int x, int y,
1564 enum mode_set_atomic state)
1565{
1566 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001567 nv50_display_flip_stop(crtc);
1568 nv50_crtc_set_image(nv_crtc, fb, x, y, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001569 return 0;
1570}
1571
1572static void
Ben Skeggse225f442012-11-21 14:40:21 +10001573nv50_crtc_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001574{
Ben Skeggse225f442012-11-21 14:40:21 +10001575 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001576 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1577 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
1578 int i;
1579
1580 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001581 u16 r = nv_crtc->lut.r[i] >> 2;
1582 u16 g = nv_crtc->lut.g[i] >> 2;
1583 u16 b = nv_crtc->lut.b[i] >> 2;
1584
Ben Skeggs648d4df2014-08-10 04:10:27 +10001585 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001586 writew(r + 0x0000, lut + (i * 0x08) + 0);
1587 writew(g + 0x0000, lut + (i * 0x08) + 2);
1588 writew(b + 0x0000, lut + (i * 0x08) + 4);
1589 } else {
1590 writew(r + 0x6000, lut + (i * 0x20) + 0);
1591 writew(g + 0x6000, lut + (i * 0x20) + 2);
1592 writew(b + 0x6000, lut + (i * 0x20) + 4);
1593 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001594 }
1595}
1596
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001597static void
1598nv50_crtc_disable(struct drm_crtc *crtc)
1599{
1600 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsefa366f2014-06-05 12:56:35 +10001601 evo_sync(crtc->dev);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001602 if (head->image)
1603 nouveau_bo_unpin(head->image);
1604 nouveau_bo_ref(NULL, &head->image);
1605}
1606
Ben Skeggs438d99e2011-07-05 16:48:06 +10001607static int
Ben Skeggse225f442012-11-21 14:40:21 +10001608nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001609 uint32_t handle, uint32_t width, uint32_t height)
1610{
1611 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs5a560252014-11-10 15:52:02 +10001612 struct drm_gem_object *gem = NULL;
1613 struct nouveau_bo *nvbo = NULL;
1614 int ret = 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001615
Ben Skeggs5a560252014-11-10 15:52:02 +10001616 if (handle) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001617 if (width != 64 || height != 64)
1618 return -EINVAL;
1619
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001620 gem = drm_gem_object_lookup(file_priv, handle);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001621 if (unlikely(!gem))
1622 return -ENOENT;
1623 nvbo = nouveau_gem_object(gem);
1624
Ben Skeggs5a560252014-11-10 15:52:02 +10001625 ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001626 }
1627
Ben Skeggs5a560252014-11-10 15:52:02 +10001628 if (ret == 0) {
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001629 if (nv_crtc->cursor.nvbo)
1630 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1631 nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001632 }
Ben Skeggs5a560252014-11-10 15:52:02 +10001633 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001634
Ben Skeggs5a560252014-11-10 15:52:02 +10001635 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001636 return ret;
1637}
1638
1639static int
Ben Skeggse225f442012-11-21 14:40:21 +10001640nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001641{
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001642 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001643 struct nv50_curs *curs = nv50_curs(crtc);
1644 struct nv50_chan *chan = nv50_chan(curs);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001645 nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
1646 nvif_wr32(&chan->user, 0x0080, 0x00000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001647
1648 nv_crtc->cursor_saved_x = x;
1649 nv_crtc->cursor_saved_y = y;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001650 return 0;
1651}
1652
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001653static int
Ben Skeggse225f442012-11-21 14:40:21 +10001654nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001655 uint32_t size)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001656{
1657 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001658 u32 i;
1659
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001660 for (i = 0; i < size; i++) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001661 nv_crtc->lut.r[i] = r[i];
1662 nv_crtc->lut.g[i] = g[i];
1663 nv_crtc->lut.b[i] = b[i];
1664 }
1665
Ben Skeggse225f442012-11-21 14:40:21 +10001666 nv50_crtc_lut_load(crtc);
Maarten Lankhorst7ea77282016-06-07 12:49:30 +02001667
1668 return 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001669}
1670
1671static void
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001672nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
1673{
1674 nv50_crtc_cursor_move(&nv_crtc->base, x, y);
1675
1676 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1677}
1678
1679static void
Ben Skeggse225f442012-11-21 14:40:21 +10001680nv50_crtc_destroy(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001681{
1682 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001683 struct nv50_disp *disp = nv50_disp(crtc->dev);
1684 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001685 struct nv50_fbdma *fbdma;
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001686
Ben Skeggs0ad72862014-08-10 04:10:22 +10001687 list_for_each_entry(fbdma, &disp->fbdma, head) {
1688 nvif_object_fini(&fbdma->base[nv_crtc->index]);
1689 }
1690
1691 nv50_dmac_destroy(&head->ovly.base, disp->disp);
1692 nv50_pioc_destroy(&head->oimm.base);
1693 nv50_dmac_destroy(&head->sync.base, disp->disp);
1694 nv50_pioc_destroy(&head->curs.base);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001695
1696 /*XXX: this shouldn't be necessary, but the core doesn't call
1697 * disconnect() during the cleanup paths
1698 */
1699 if (head->image)
1700 nouveau_bo_unpin(head->image);
1701 nouveau_bo_ref(NULL, &head->image);
1702
Ben Skeggs5a560252014-11-10 15:52:02 +10001703 /*XXX: ditto */
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001704 if (nv_crtc->cursor.nvbo)
1705 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1706 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001707
Ben Skeggs438d99e2011-07-05 16:48:06 +10001708 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001709 if (nv_crtc->lut.nvbo)
1710 nouveau_bo_unpin(nv_crtc->lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001711 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001712
Ben Skeggs438d99e2011-07-05 16:48:06 +10001713 drm_crtc_cleanup(crtc);
1714 kfree(crtc);
1715}
1716
Ben Skeggse225f442012-11-21 14:40:21 +10001717static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
1718 .dpms = nv50_crtc_dpms,
1719 .prepare = nv50_crtc_prepare,
1720 .commit = nv50_crtc_commit,
1721 .mode_fixup = nv50_crtc_mode_fixup,
1722 .mode_set = nv50_crtc_mode_set,
1723 .mode_set_base = nv50_crtc_mode_set_base,
1724 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
1725 .load_lut = nv50_crtc_lut_load,
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001726 .disable = nv50_crtc_disable,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001727};
1728
Ben Skeggse225f442012-11-21 14:40:21 +10001729static const struct drm_crtc_funcs nv50_crtc_func = {
1730 .cursor_set = nv50_crtc_cursor_set,
1731 .cursor_move = nv50_crtc_cursor_move,
1732 .gamma_set = nv50_crtc_gamma_set,
Dave Airlie5addcf02012-09-10 14:20:51 +10001733 .set_config = nouveau_crtc_set_config,
Ben Skeggse225f442012-11-21 14:40:21 +10001734 .destroy = nv50_crtc_destroy,
Ben Skeggs3376ee32011-11-12 14:28:12 +10001735 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001736};
1737
1738static int
Ben Skeggs0ad72862014-08-10 04:10:22 +10001739nv50_crtc_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001740{
Ben Skeggsa01ca782015-08-20 14:54:15 +10001741 struct nouveau_drm *drm = nouveau_drm(dev);
1742 struct nvif_device *device = &drm->device;
Ben Skeggse225f442012-11-21 14:40:21 +10001743 struct nv50_disp *disp = nv50_disp(dev);
1744 struct nv50_head *head;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001745 struct drm_crtc *crtc;
1746 int ret, i;
1747
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001748 head = kzalloc(sizeof(*head), GFP_KERNEL);
1749 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001750 return -ENOMEM;
1751
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001752 head->base.index = index;
Ben Skeggsf9887d02012-11-21 13:03:42 +10001753 head->base.color_vibrance = 50;
1754 head->base.vibrant_hue = 0;
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001755 head->base.cursor.set_pos = nv50_crtc_cursor_restore;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001756 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001757 head->base.lut.r[i] = i << 8;
1758 head->base.lut.g[i] = i << 8;
1759 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001760 }
1761
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001762 crtc = &head->base.base;
Ben Skeggse225f442012-11-21 14:40:21 +10001763 drm_crtc_init(dev, crtc, &nv50_crtc_func);
1764 drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001765 drm_mode_crtc_set_gamma_size(crtc, 256);
1766
Ben Skeggs8ea0d4a2011-07-07 14:49:24 +10001767 ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01001768 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001769 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10001770 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001771 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001772 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001773 if (ret)
1774 nouveau_bo_unpin(head->base.lut.nvbo);
1775 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001776 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001777 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001778 }
1779
1780 if (ret)
1781 goto out;
1782
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001783 /* allocate cursor resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001784 ret = nv50_curs_create(device, disp->disp, index, &head->curs);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001785 if (ret)
1786 goto out;
1787
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001788 /* allocate page flip / sync resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001789 ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
1790 &head->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001791 if (ret)
1792 goto out;
1793
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10001794 head->sync.addr = EVO_FLIP_SEM0(index);
1795 head->sync.data = 0x00000000;
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001796
1797 /* allocate overlay resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001798 ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001799 if (ret)
1800 goto out;
1801
Ben Skeggsa01ca782015-08-20 14:54:15 +10001802 ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
1803 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001804 if (ret)
1805 goto out;
1806
Ben Skeggs438d99e2011-07-05 16:48:06 +10001807out:
1808 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10001809 nv50_crtc_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001810 return ret;
1811}
1812
1813/******************************************************************************
Ben Skeggsa91d3222014-12-22 16:30:13 +10001814 * Encoder helpers
1815 *****************************************************************************/
1816static bool
1817nv50_encoder_mode_fixup(struct drm_encoder *encoder,
1818 const struct drm_display_mode *mode,
1819 struct drm_display_mode *adjusted_mode)
1820{
1821 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1822 struct nouveau_connector *nv_connector;
1823
1824 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1825 if (nv_connector && nv_connector->native_mode) {
Ben Skeggs576f7912014-12-22 17:19:26 +10001826 nv_connector->scaling_full = false;
1827 if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
1828 switch (nv_connector->type) {
1829 case DCB_CONNECTOR_LVDS:
1830 case DCB_CONNECTOR_LVDS_SPWG:
1831 case DCB_CONNECTOR_eDP:
1832 /* force use of scaler for non-edid modes */
1833 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
1834 return true;
1835 nv_connector->scaling_full = true;
1836 break;
1837 default:
1838 return true;
1839 }
1840 }
1841
1842 drm_mode_copy(adjusted_mode, nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +10001843 }
1844
1845 return true;
1846}
1847
1848/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001849 * DAC
1850 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001851static void
Ben Skeggse225f442012-11-21 14:40:21 +10001852nv50_dac_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001853{
1854 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001855 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001856 struct {
1857 struct nv50_disp_mthd_v1 base;
1858 struct nv50_disp_dac_pwr_v0 pwr;
1859 } args = {
1860 .base.version = 1,
1861 .base.method = NV50_DISP_MTHD_V1_DAC_PWR,
1862 .base.hasht = nv_encoder->dcb->hasht,
1863 .base.hashm = nv_encoder->dcb->hashm,
1864 .pwr.state = 1,
1865 .pwr.data = 1,
1866 .pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
1867 mode != DRM_MODE_DPMS_OFF),
1868 .pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
1869 mode != DRM_MODE_DPMS_OFF),
1870 };
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001871
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001872 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001873}
1874
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001875static void
Ben Skeggse225f442012-11-21 14:40:21 +10001876nv50_dac_commit(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001877{
1878}
1879
1880static void
Ben Skeggse225f442012-11-21 14:40:21 +10001881nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001882 struct drm_display_mode *adjusted_mode)
1883{
Ben Skeggse225f442012-11-21 14:40:21 +10001884 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001885 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1886 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001887 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001888
Ben Skeggse225f442012-11-21 14:40:21 +10001889 nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001890
Ben Skeggs97b19b52012-11-16 11:21:37 +10001891 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001892 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001893 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001894 u32 syncs = 0x00000000;
1895
1896 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1897 syncs |= 0x00000001;
1898 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1899 syncs |= 0x00000002;
1900
1901 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
1902 evo_data(push, 1 << nv_crtc->index);
1903 evo_data(push, syncs);
1904 } else {
1905 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
1906 u32 syncs = 0x00000001;
1907
1908 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1909 syncs |= 0x00000008;
1910 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1911 syncs |= 0x00000010;
1912
1913 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1914 magic |= 0x00000001;
1915
1916 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
1917 evo_data(push, syncs);
1918 evo_data(push, magic);
1919 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
1920 evo_data(push, 1 << nv_crtc->index);
1921 }
1922
1923 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001924 }
1925
1926 nv_encoder->crtc = encoder->crtc;
1927}
1928
1929static void
Ben Skeggse225f442012-11-21 14:40:21 +10001930nv50_dac_disconnect(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001931{
1932 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001933 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001934 const int or = nv_encoder->or;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001935 u32 *push;
1936
1937 if (nv_encoder->crtc) {
Ben Skeggse225f442012-11-21 14:40:21 +10001938 nv50_crtc_prepare(nv_encoder->crtc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001939
Ben Skeggs97b19b52012-11-16 11:21:37 +10001940 push = evo_wait(mast, 4);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001941 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001942 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001943 evo_mthd(push, 0x0400 + (or * 0x080), 1);
1944 evo_data(push, 0x00000000);
1945 } else {
1946 evo_mthd(push, 0x0180 + (or * 0x020), 1);
1947 evo_data(push, 0x00000000);
1948 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001949 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001950 }
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001951 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001952
1953 nv_encoder->crtc = NULL;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001954}
1955
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001956static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10001957nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001958{
Ben Skeggsc4abd312014-08-10 04:10:26 +10001959 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001960 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10001961 struct {
1962 struct nv50_disp_mthd_v1 base;
1963 struct nv50_disp_dac_load_v0 load;
1964 } args = {
1965 .base.version = 1,
1966 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
1967 .base.hasht = nv_encoder->dcb->hasht,
1968 .base.hashm = nv_encoder->dcb->hashm,
1969 };
1970 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10001971
Ben Skeggsc4abd312014-08-10 04:10:26 +10001972 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
1973 if (args.load.data == 0)
1974 args.load.data = 340;
1975
1976 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
1977 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10001978 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10001979
Ben Skeggs35b21d32012-11-08 12:08:55 +10001980 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001981}
1982
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001983static void
Ben Skeggse225f442012-11-21 14:40:21 +10001984nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001985{
1986 drm_encoder_cleanup(encoder);
1987 kfree(encoder);
1988}
1989
Ben Skeggse225f442012-11-21 14:40:21 +10001990static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
1991 .dpms = nv50_dac_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10001992 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggse225f442012-11-21 14:40:21 +10001993 .prepare = nv50_dac_disconnect,
1994 .commit = nv50_dac_commit,
1995 .mode_set = nv50_dac_mode_set,
1996 .disable = nv50_dac_disconnect,
1997 .get_crtc = nv50_display_crtc_get,
1998 .detect = nv50_dac_detect
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001999};
2000
Ben Skeggse225f442012-11-21 14:40:21 +10002001static const struct drm_encoder_funcs nv50_dac_func = {
2002 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002003};
2004
2005static int
Ben Skeggse225f442012-11-21 14:40:21 +10002006nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002007{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002008 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002009 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002010 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002011 struct nouveau_encoder *nv_encoder;
2012 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002013 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002014
2015 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2016 if (!nv_encoder)
2017 return -ENOMEM;
2018 nv_encoder->dcb = dcbe;
2019 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002020
2021 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2022 if (bus)
2023 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002024
2025 encoder = to_drm_encoder(nv_encoder);
2026 encoder->possible_crtcs = dcbe->heads;
2027 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002028 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
2029 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggse225f442012-11-21 14:40:21 +10002030 drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002031
2032 drm_mode_connector_attach_encoder(connector, encoder);
2033 return 0;
2034}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002035
2036/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10002037 * Audio
2038 *****************************************************************************/
2039static void
Ben Skeggse225f442012-11-21 14:40:21 +10002040nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002041{
2042 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10002043 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10002044 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10002045 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10002046 struct __packed {
2047 struct {
2048 struct nv50_disp_mthd_v1 mthd;
2049 struct nv50_disp_sor_hda_eld_v0 eld;
2050 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002051 u8 data[sizeof(nv_connector->base.eld)];
2052 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10002053 .base.mthd.version = 1,
2054 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2055 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10002056 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2057 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002058 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002059
2060 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2061 if (!drm_detect_monitor_audio(nv_connector->edid))
2062 return;
2063
Ben Skeggs78951d22011-11-11 18:13:13 +10002064 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002065 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002066
Jani Nikula938fd8a2014-10-28 16:20:48 +02002067 nvif_mthd(disp->disp, 0, &args,
2068 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002069}
2070
2071static void
Ben Skeggscc2a9072014-09-15 21:29:05 +10002072nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10002073{
2074 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002075 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002076 struct {
2077 struct nv50_disp_mthd_v1 base;
2078 struct nv50_disp_sor_hda_eld_v0 eld;
2079 } args = {
2080 .base.version = 1,
2081 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2082 .base.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10002083 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2084 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002085 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002086
Ben Skeggs120b0c32014-08-10 04:10:26 +10002087 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10002088}
2089
2090/******************************************************************************
2091 * HDMI
2092 *****************************************************************************/
2093static void
Ben Skeggse225f442012-11-21 14:40:21 +10002094nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002095{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002096 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2097 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10002098 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10002099 struct {
2100 struct nv50_disp_mthd_v1 base;
2101 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
2102 } args = {
2103 .base.version = 1,
2104 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2105 .base.hasht = nv_encoder->dcb->hasht,
2106 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2107 (0x0100 << nv_crtc->index),
2108 .pwr.state = 1,
2109 .pwr.rekey = 56, /* binary driver, and tegra, constant */
2110 };
2111 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002112 u32 max_ac_packet;
2113
2114 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2115 if (!drm_detect_hdmi_monitor(nv_connector->edid))
2116 return;
2117
2118 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10002119 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002120 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10002121 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002122
Ben Skeggse00f2232014-08-10 04:10:26 +10002123 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggse225f442012-11-21 14:40:21 +10002124 nv50_audio_mode_set(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10002125}
2126
2127static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10002128nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10002129{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002130 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002131 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10002132 struct {
2133 struct nv50_disp_mthd_v1 base;
2134 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
2135 } args = {
2136 .base.version = 1,
2137 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2138 .base.hasht = nv_encoder->dcb->hasht,
2139 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2140 (0x0100 << nv_crtc->index),
2141 };
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002142
Ben Skeggse00f2232014-08-10 04:10:26 +10002143 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10002144}
2145
2146/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002147 * MST
2148 *****************************************************************************/
2149struct nv50_mstm {
2150 struct nouveau_encoder *outp;
2151
2152 struct drm_dp_mst_topology_mgr mgr;
2153};
2154
2155static int
2156nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
2157{
2158 struct nouveau_encoder *outp = mstm->outp;
2159 struct {
2160 struct nv50_disp_mthd_v1 base;
2161 struct nv50_disp_sor_dp_mst_link_v0 mst;
2162 } args = {
2163 .base.version = 1,
2164 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
2165 .base.hasht = outp->dcb->hasht,
2166 .base.hashm = outp->dcb->hashm,
2167 .mst.state = state,
2168 };
2169 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
2170 struct nvif_object *disp = &drm->display->disp;
2171 int ret;
2172
2173 if (dpcd >= 0x12) {
2174 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
2175 if (ret < 0)
2176 return ret;
2177
2178 dpcd &= ~DP_MST_EN;
2179 if (state)
2180 dpcd |= DP_MST_EN;
2181
2182 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
2183 if (ret < 0)
2184 return ret;
2185 }
2186
2187 return nvif_mthd(disp, 0, &args, sizeof(args));
2188}
2189
2190int
2191nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
2192{
2193 int ret, state = 0;
2194
2195 if (!mstm)
2196 return 0;
2197
2198 if (dpcd[0] >= 0x12 && allow) {
2199 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
2200 if (ret < 0)
2201 return ret;
2202
2203 state = dpcd[1] & DP_MST_CAP;
2204 }
2205
2206 ret = nv50_mstm_enable(mstm, dpcd[0], state);
2207 if (ret)
2208 return ret;
2209
2210 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
2211 if (ret)
2212 return nv50_mstm_enable(mstm, dpcd[0], 0);
2213
2214 return mstm->mgr.mst_state;
2215}
2216
2217static void
2218nv50_mstm_del(struct nv50_mstm **pmstm)
2219{
2220 struct nv50_mstm *mstm = *pmstm;
2221 if (mstm) {
2222 kfree(*pmstm);
2223 *pmstm = NULL;
2224 }
2225}
2226
2227static int
2228nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
2229 int conn_base_id, struct nv50_mstm **pmstm)
2230{
2231 const int max_payloads = hweight8(outp->dcb->heads);
2232 struct drm_device *dev = outp->base.base.dev;
2233 struct nv50_mstm *mstm;
2234 int ret;
2235
2236 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
2237 return -ENOMEM;
2238 mstm->outp = outp;
2239
2240 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev->dev, aux, aux_max,
2241 max_payloads, conn_base_id);
2242 if (ret)
2243 return ret;
2244
2245 return 0;
2246}
2247
2248/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002249 * SOR
2250 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002251static void
Ben Skeggse225f442012-11-21 14:40:21 +10002252nv50_sor_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002253{
2254 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggsd55b4af2014-08-10 04:10:26 +10002255 struct nv50_disp *disp = nv50_disp(encoder->dev);
2256 struct {
2257 struct nv50_disp_mthd_v1 base;
2258 struct nv50_disp_sor_pwr_v0 pwr;
2259 } args = {
2260 .base.version = 1,
2261 .base.method = NV50_DISP_MTHD_V1_SOR_PWR,
2262 .base.hasht = nv_encoder->dcb->hasht,
2263 .base.hashm = nv_encoder->dcb->hashm,
2264 .pwr.state = mode == DRM_MODE_DPMS_ON,
2265 };
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10002266 struct {
2267 struct nv50_disp_mthd_v1 base;
2268 struct nv50_disp_sor_dp_pwr_v0 pwr;
2269 } link = {
2270 .base.version = 1,
2271 .base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
2272 .base.hasht = nv_encoder->dcb->hasht,
2273 .base.hashm = nv_encoder->dcb->hashm,
2274 .pwr.state = mode == DRM_MODE_DPMS_ON,
2275 };
Ben Skeggs83fc0832011-07-05 13:08:40 +10002276 struct drm_device *dev = encoder->dev;
2277 struct drm_encoder *partner;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002278
2279 nv_encoder->last_dpms = mode;
2280
2281 list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
2282 struct nouveau_encoder *nv_partner = nouveau_encoder(partner);
2283
2284 if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
2285 continue;
2286
2287 if (nv_partner != nv_encoder &&
Ben Skeggs26cfa812011-11-17 09:10:02 +10002288 nv_partner->dcb->or == nv_encoder->dcb->or) {
Ben Skeggs83fc0832011-07-05 13:08:40 +10002289 if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
2290 return;
2291 break;
2292 }
2293 }
2294
Ben Skeggs48743222014-05-31 01:48:06 +10002295 if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10002296 args.pwr.state = 1;
2297 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10002298 nvif_mthd(disp->disp, 0, &link, sizeof(link));
Ben Skeggs48743222014-05-31 01:48:06 +10002299 } else {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10002300 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs48743222014-05-31 01:48:06 +10002301 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002302}
2303
Ben Skeggs83fc0832011-07-05 13:08:40 +10002304static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10002305nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
2306{
2307 struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
2308 u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
2309 if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002310 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10002311 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
2312 evo_data(push, (nv_encoder->ctrl = temp));
2313 } else {
2314 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
2315 evo_data(push, (nv_encoder->ctrl = temp));
2316 }
2317 evo_kick(push, mast);
2318 }
2319}
2320
2321static void
Ben Skeggse225f442012-11-21 14:40:21 +10002322nv50_sor_disconnect(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10002323{
2324 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002325 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002326
2327 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2328 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10002329
2330 if (nv_crtc) {
2331 nv50_crtc_prepare(&nv_crtc->base);
2332 nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
Ben Skeggscc2a9072014-09-15 21:29:05 +10002333 nv50_audio_disconnect(encoder, nv_crtc);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002334 nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
2335 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10002336}
2337
2338static void
Ben Skeggse225f442012-11-21 14:40:21 +10002339nv50_sor_commit(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002340{
2341}
2342
2343static void
Ben Skeggse225f442012-11-21 14:40:21 +10002344nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002345 struct drm_display_mode *mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002346{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002347 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2348 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2349 struct {
2350 struct nv50_disp_mthd_v1 base;
2351 struct nv50_disp_sor_lvds_script_v0 lvds;
2352 } lvds = {
2353 .base.version = 1,
2354 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
2355 .base.hasht = nv_encoder->dcb->hasht,
2356 .base.hashm = nv_encoder->dcb->hashm,
2357 };
Ben Skeggse225f442012-11-21 14:40:21 +10002358 struct nv50_disp *disp = nv50_disp(encoder->dev);
2359 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10002360 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10002361 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002362 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10002363 struct nvbios *bios = &drm->vbios;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002364 u32 mask, ctrl;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002365 u8 owner = 1 << nv_crtc->index;
2366 u8 proto = 0xf;
2367 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002368
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002369 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002370 nv_encoder->crtc = encoder->crtc;
2371
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002372 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10002373 case DCB_OUTPUT_TMDS:
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002374 if (nv_encoder->dcb->sorconf.link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05002375 proto = 0x1;
2376 /* Only enable dual-link if:
2377 * - Need to (i.e. rate > 165MHz)
2378 * - DCB says we can
2379 * - Not an HDMI monitor, since there's no dual-link
2380 * on HDMI.
2381 */
2382 if (mode->clock >= 165000 &&
2383 nv_encoder->dcb->duallink_possible &&
2384 !drm_detect_hdmi_monitor(nv_connector->edid))
2385 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002386 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002387 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002388 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002389
Ben Skeggse84a35a2014-06-05 10:59:55 +10002390 nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002391 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10002392 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002393 proto = 0x0;
2394
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002395 if (bios->fp_no_ddc) {
2396 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002397 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002398 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002399 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002400 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10002401 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002402 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002403 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002404 } else
2405 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002406 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002407 }
2408
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002409 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002410 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002411 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002412 } else {
2413 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002414 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002415 }
2416
2417 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002418 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002419 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10002420
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002421 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002422 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10002423 case DCB_OUTPUT_DP:
Ben Skeggs3488c572012-03-12 11:42:20 +10002424 if (nv_connector->base.display_info.bpc == 6) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002425 nv_encoder->dp.datarate = mode->clock * 18 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002426 depth = 0x2;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002427 } else
2428 if (nv_connector->base.display_info.bpc == 8) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002429 nv_encoder->dp.datarate = mode->clock * 24 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002430 depth = 0x5;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002431 } else {
2432 nv_encoder->dp.datarate = mode->clock * 30 / 8;
2433 depth = 0x6;
Ben Skeggs3488c572012-03-12 11:42:20 +10002434 }
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002435
2436 if (nv_encoder->dcb->sorconf.link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002437 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002438 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002439 proto = 0x9;
Ben Skeggs3eee8642014-09-15 15:20:47 +10002440 nv50_audio_mode_set(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002441 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002442 default:
2443 BUG_ON(1);
2444 break;
2445 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10002446
Ben Skeggse84a35a2014-06-05 10:59:55 +10002447 nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002448
Ben Skeggs648d4df2014-08-10 04:10:27 +10002449 if (nv50_vers(mast) >= GF110_DISP) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10002450 u32 *push = evo_wait(mast, 3);
2451 if (push) {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002452 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2453 u32 syncs = 0x00000001;
2454
2455 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2456 syncs |= 0x00000008;
2457 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2458 syncs |= 0x00000010;
2459
2460 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2461 magic |= 0x00000001;
2462
2463 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2464 evo_data(push, syncs | (depth << 6));
2465 evo_data(push, magic);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002466 evo_kick(push, mast);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002467 }
2468
Ben Skeggse84a35a2014-06-05 10:59:55 +10002469 ctrl = proto << 8;
2470 mask = 0x00000f00;
2471 } else {
2472 ctrl = (depth << 16) | (proto << 8);
2473 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2474 ctrl |= 0x00001000;
2475 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2476 ctrl |= 0x00002000;
2477 mask = 0x000f3f00;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002478 }
2479
Ben Skeggse84a35a2014-06-05 10:59:55 +10002480 nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002481}
2482
2483static void
Ben Skeggse225f442012-11-21 14:40:21 +10002484nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002485{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002486 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2487 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002488 drm_encoder_cleanup(encoder);
2489 kfree(encoder);
2490}
2491
Ben Skeggse225f442012-11-21 14:40:21 +10002492static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
2493 .dpms = nv50_sor_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10002494 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggs5a885f02013-02-20 14:34:18 +10002495 .prepare = nv50_sor_disconnect,
Ben Skeggse225f442012-11-21 14:40:21 +10002496 .commit = nv50_sor_commit,
2497 .mode_set = nv50_sor_mode_set,
2498 .disable = nv50_sor_disconnect,
2499 .get_crtc = nv50_display_crtc_get,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002500};
2501
Ben Skeggse225f442012-11-21 14:40:21 +10002502static const struct drm_encoder_funcs nv50_sor_func = {
2503 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002504};
2505
2506static int
Ben Skeggse225f442012-11-21 14:40:21 +10002507nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002508{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002509 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10002510 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002511 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002512 struct nouveau_encoder *nv_encoder;
2513 struct drm_encoder *encoder;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002514 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002515
2516 switch (dcbe->type) {
2517 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
2518 case DCB_OUTPUT_TMDS:
2519 case DCB_OUTPUT_DP:
2520 default:
2521 type = DRM_MODE_ENCODER_TMDS;
2522 break;
2523 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002524
2525 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2526 if (!nv_encoder)
2527 return -ENOMEM;
2528 nv_encoder->dcb = dcbe;
2529 nv_encoder->or = ffs(dcbe->or) - 1;
2530 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2531
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002532 encoder = to_drm_encoder(nv_encoder);
2533 encoder->possible_crtcs = dcbe->heads;
2534 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002535 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
2536 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002537 drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2538
2539 drm_mode_connector_attach_encoder(connector, encoder);
2540
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002541 if (dcbe->type == DCB_OUTPUT_DP) {
2542 struct nvkm_i2c_aux *aux =
2543 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
2544 if (aux) {
2545 nv_encoder->i2c = &aux->i2c;
2546 nv_encoder->aux = aux;
2547 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002548
2549 /*TODO: Use DP Info Table to check for support. */
2550 if (nv50_disp(encoder->dev)->disp->oclass >= GF110_DISP) {
2551 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
2552 nv_connector->base.base.id,
2553 &nv_encoder->dp.mstm);
2554 if (ret)
2555 return ret;
2556 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002557 } else {
2558 struct nvkm_i2c_bus *bus =
2559 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2560 if (bus)
2561 nv_encoder->i2c = &bus->i2c;
2562 }
2563
Ben Skeggs83fc0832011-07-05 13:08:40 +10002564 return 0;
2565}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002566
2567/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10002568 * PIOR
2569 *****************************************************************************/
2570
2571static void
2572nv50_pior_dpms(struct drm_encoder *encoder, int mode)
2573{
2574 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2575 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs67cb49c2014-08-10 04:10:27 +10002576 struct {
2577 struct nv50_disp_mthd_v1 base;
2578 struct nv50_disp_pior_pwr_v0 pwr;
2579 } args = {
2580 .base.version = 1,
2581 .base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
2582 .base.hasht = nv_encoder->dcb->hasht,
2583 .base.hashm = nv_encoder->dcb->hashm,
2584 .pwr.state = mode == DRM_MODE_DPMS_ON,
2585 .pwr.type = nv_encoder->dcb->type,
2586 };
2587
2588 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggseb6313a2013-02-11 09:52:58 +10002589}
2590
2591static bool
2592nv50_pior_mode_fixup(struct drm_encoder *encoder,
2593 const struct drm_display_mode *mode,
2594 struct drm_display_mode *adjusted_mode)
2595{
Ben Skeggsa91d3222014-12-22 16:30:13 +10002596 if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
2597 return false;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002598 adjusted_mode->clock *= 2;
2599 return true;
2600}
2601
2602static void
2603nv50_pior_commit(struct drm_encoder *encoder)
2604{
2605}
2606
2607static void
2608nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
2609 struct drm_display_mode *adjusted_mode)
2610{
2611 struct nv50_mast *mast = nv50_mast(encoder->dev);
2612 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2613 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2614 struct nouveau_connector *nv_connector;
2615 u8 owner = 1 << nv_crtc->index;
2616 u8 proto, depth;
2617 u32 *push;
2618
2619 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2620 switch (nv_connector->base.display_info.bpc) {
2621 case 10: depth = 0x6; break;
2622 case 8: depth = 0x5; break;
2623 case 6: depth = 0x2; break;
2624 default: depth = 0x0; break;
2625 }
2626
2627 switch (nv_encoder->dcb->type) {
2628 case DCB_OUTPUT_TMDS:
2629 case DCB_OUTPUT_DP:
2630 proto = 0x0;
2631 break;
2632 default:
2633 BUG_ON(1);
2634 break;
2635 }
2636
2637 nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);
2638
2639 push = evo_wait(mast, 8);
2640 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002641 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002642 u32 ctrl = (depth << 16) | (proto << 8) | owner;
2643 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2644 ctrl |= 0x00001000;
2645 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2646 ctrl |= 0x00002000;
2647 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
2648 evo_data(push, ctrl);
2649 }
2650
2651 evo_kick(push, mast);
2652 }
2653
2654 nv_encoder->crtc = encoder->crtc;
2655}
2656
2657static void
2658nv50_pior_disconnect(struct drm_encoder *encoder)
2659{
2660 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2661 struct nv50_mast *mast = nv50_mast(encoder->dev);
2662 const int or = nv_encoder->or;
2663 u32 *push;
2664
2665 if (nv_encoder->crtc) {
2666 nv50_crtc_prepare(nv_encoder->crtc);
2667
2668 push = evo_wait(mast, 4);
2669 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002670 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002671 evo_mthd(push, 0x0700 + (or * 0x040), 1);
2672 evo_data(push, 0x00000000);
2673 }
Ben Skeggseb6313a2013-02-11 09:52:58 +10002674 evo_kick(push, mast);
2675 }
2676 }
2677
2678 nv_encoder->crtc = NULL;
2679}
2680
2681static void
2682nv50_pior_destroy(struct drm_encoder *encoder)
2683{
2684 drm_encoder_cleanup(encoder);
2685 kfree(encoder);
2686}
2687
2688static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
2689 .dpms = nv50_pior_dpms,
2690 .mode_fixup = nv50_pior_mode_fixup,
2691 .prepare = nv50_pior_disconnect,
2692 .commit = nv50_pior_commit,
2693 .mode_set = nv50_pior_mode_set,
2694 .disable = nv50_pior_disconnect,
2695 .get_crtc = nv50_display_crtc_get,
2696};
2697
2698static const struct drm_encoder_funcs nv50_pior_func = {
2699 .destroy = nv50_pior_destroy,
2700};
2701
2702static int
2703nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
2704{
2705 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002706 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002707 struct nvkm_i2c_bus *bus = NULL;
2708 struct nvkm_i2c_aux *aux = NULL;
2709 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002710 struct nouveau_encoder *nv_encoder;
2711 struct drm_encoder *encoder;
2712 int type;
2713
2714 switch (dcbe->type) {
2715 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002716 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
2717 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002718 type = DRM_MODE_ENCODER_TMDS;
2719 break;
2720 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002721 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
2722 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002723 type = DRM_MODE_ENCODER_TMDS;
2724 break;
2725 default:
2726 return -ENODEV;
2727 }
2728
2729 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2730 if (!nv_encoder)
2731 return -ENOMEM;
2732 nv_encoder->dcb = dcbe;
2733 nv_encoder->or = ffs(dcbe->or) - 1;
2734 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002735 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002736
2737 encoder = to_drm_encoder(nv_encoder);
2738 encoder->possible_crtcs = dcbe->heads;
2739 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002740 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
2741 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggseb6313a2013-02-11 09:52:58 +10002742 drm_encoder_helper_add(encoder, &nv50_pior_hfunc);
2743
2744 drm_mode_connector_attach_encoder(connector, encoder);
2745 return 0;
2746}
2747
2748/******************************************************************************
Ben Skeggsab0af552014-08-10 04:10:19 +10002749 * Framebuffer
2750 *****************************************************************************/
2751
Ben Skeggs8a423642014-08-10 04:10:19 +10002752static void
Ben Skeggs0ad72862014-08-10 04:10:22 +10002753nv50_fbdma_fini(struct nv50_fbdma *fbdma)
Ben Skeggs8a423642014-08-10 04:10:19 +10002754{
Ben Skeggs0ad72862014-08-10 04:10:22 +10002755 int i;
2756 for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
2757 nvif_object_fini(&fbdma->base[i]);
2758 nvif_object_fini(&fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002759 list_del(&fbdma->head);
2760 kfree(fbdma);
2761}
2762
2763static int
2764nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
2765{
2766 struct nouveau_drm *drm = nouveau_drm(dev);
2767 struct nv50_disp *disp = nv50_disp(dev);
2768 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggs4acfd702014-08-10 04:10:24 +10002769 struct __attribute__ ((packed)) {
2770 struct nv_dma_v0 base;
2771 union {
2772 struct nv50_dma_v0 nv50;
2773 struct gf100_dma_v0 gf100;
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002774 struct gf119_dma_v0 gf119;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002775 };
2776 } args = {};
Ben Skeggs8a423642014-08-10 04:10:19 +10002777 struct nv50_fbdma *fbdma;
2778 struct drm_crtc *crtc;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002779 u32 size = sizeof(args.base);
Ben Skeggs8a423642014-08-10 04:10:19 +10002780 int ret;
2781
2782 list_for_each_entry(fbdma, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002783 if (fbdma->core.handle == name)
Ben Skeggs8a423642014-08-10 04:10:19 +10002784 return 0;
2785 }
2786
2787 fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
2788 if (!fbdma)
2789 return -ENOMEM;
2790 list_add(&fbdma->head, &disp->fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002791
Ben Skeggs4acfd702014-08-10 04:10:24 +10002792 args.base.target = NV_DMA_V0_TARGET_VRAM;
2793 args.base.access = NV_DMA_V0_ACCESS_RDWR;
2794 args.base.start = offset;
2795 args.base.limit = offset + length - 1;
Ben Skeggs8a423642014-08-10 04:10:19 +10002796
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002797 if (drm->device.info.chipset < 0x80) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002798 args.nv50.part = NV50_DMA_V0_PART_256;
2799 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002800 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002801 if (drm->device.info.chipset < 0xc0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002802 args.nv50.part = NV50_DMA_V0_PART_256;
2803 args.nv50.kind = kind;
2804 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002805 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002806 if (drm->device.info.chipset < 0xd0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002807 args.gf100.kind = kind;
2808 size += sizeof(args.gf100);
Ben Skeggs8a423642014-08-10 04:10:19 +10002809 } else {
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002810 args.gf119.page = GF119_DMA_V0_PAGE_LP;
2811 args.gf119.kind = kind;
2812 size += sizeof(args.gf119);
Ben Skeggs8a423642014-08-10 04:10:19 +10002813 }
2814
2815 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002816 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsa01ca782015-08-20 14:54:15 +10002817 int ret = nvif_object_init(&head->sync.base.base.user, name,
2818 NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002819 &fbdma->base[head->base.index]);
Ben Skeggs8a423642014-08-10 04:10:19 +10002820 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002821 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002822 return ret;
2823 }
2824 }
2825
Ben Skeggsa01ca782015-08-20 14:54:15 +10002826 ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
2827 &args, size, &fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002828 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002829 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002830 return ret;
2831 }
2832
2833 return 0;
2834}
2835
Ben Skeggsab0af552014-08-10 04:10:19 +10002836static void
2837nv50_fb_dtor(struct drm_framebuffer *fb)
2838{
2839}
2840
2841static int
2842nv50_fb_ctor(struct drm_framebuffer *fb)
2843{
2844 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
2845 struct nouveau_drm *drm = nouveau_drm(fb->dev);
2846 struct nouveau_bo *nvbo = nv_fb->nvbo;
Ben Skeggs8a423642014-08-10 04:10:19 +10002847 struct nv50_disp *disp = nv50_disp(fb->dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002848 u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
2849 u8 tile = nvbo->tile_mode;
Ben Skeggsab0af552014-08-10 04:10:19 +10002850
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002851 if (drm->device.info.chipset >= 0xc0)
Ben Skeggs8a423642014-08-10 04:10:19 +10002852 tile >>= 4; /* yep.. */
2853
Ben Skeggsab0af552014-08-10 04:10:19 +10002854 switch (fb->depth) {
2855 case 8: nv_fb->r_format = 0x1e00; break;
2856 case 15: nv_fb->r_format = 0xe900; break;
2857 case 16: nv_fb->r_format = 0xe800; break;
2858 case 24:
2859 case 32: nv_fb->r_format = 0xcf00; break;
2860 case 30: nv_fb->r_format = 0xd100; break;
2861 default:
2862 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
2863 return -EINVAL;
2864 }
2865
Ben Skeggs648d4df2014-08-10 04:10:27 +10002866 if (disp->disp->oclass < G82_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002867 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2868 (fb->pitches[0] | 0x00100000);
2869 nv_fb->r_format |= kind << 16;
2870 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10002871 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002872 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2873 (fb->pitches[0] | 0x00100000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002874 } else {
Ben Skeggs8a423642014-08-10 04:10:19 +10002875 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2876 (fb->pitches[0] | 0x01000000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002877 }
Ben Skeggs8a423642014-08-10 04:10:19 +10002878 nv_fb->r_handle = 0xffff0000 | kind;
Ben Skeggsab0af552014-08-10 04:10:19 +10002879
Ben Skeggsf392ec42014-08-10 04:10:28 +10002880 return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
2881 drm->device.info.ram_user, kind);
Ben Skeggsab0af552014-08-10 04:10:19 +10002882}
2883
2884/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002885 * Init
2886 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002887
Ben Skeggs2a44e492011-11-09 11:36:33 +10002888void
Ben Skeggse225f442012-11-21 14:40:21 +10002889nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002890{
Ben Skeggs26f6d882011-07-04 16:25:18 +10002891}
2892
2893int
Ben Skeggse225f442012-11-21 14:40:21 +10002894nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002895{
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002896 struct nv50_disp *disp = nv50_disp(dev);
2897 struct drm_crtc *crtc;
2898 u32 *push;
2899
2900 push = evo_wait(nv50_mast(dev), 32);
2901 if (!push)
2902 return -EBUSY;
2903
2904 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2905 struct nv50_sync *sync = nv50_sync(crtc);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01002906
2907 nv50_crtc_lut_load(crtc);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002908 nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002909 }
2910
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002911 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10002912 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002913 evo_kick(push, nv50_mast(dev));
2914 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002915}
2916
2917void
Ben Skeggse225f442012-11-21 14:40:21 +10002918nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002919{
Ben Skeggse225f442012-11-21 14:40:21 +10002920 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002921 struct nv50_fbdma *fbdma, *fbtmp;
2922
2923 list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002924 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002925 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002926
Ben Skeggs0ad72862014-08-10 04:10:22 +10002927 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002928
Ben Skeggs816af2f2011-11-16 15:48:48 +10002929 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002930 if (disp->sync)
2931 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002932 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002933
Ben Skeggs77145f12012-07-31 16:16:21 +10002934 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002935 kfree(disp);
2936}
2937
2938int
Ben Skeggse225f442012-11-21 14:40:21 +10002939nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002940{
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002941 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002942 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002943 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002944 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002945 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002946 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002947 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002948
2949 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2950 if (!disp)
2951 return -ENOMEM;
Ben Skeggs8a423642014-08-10 04:10:19 +10002952 INIT_LIST_HEAD(&disp->fbdma);
Ben Skeggs77145f12012-07-31 16:16:21 +10002953
2954 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002955 nouveau_display(dev)->dtor = nv50_display_destroy;
2956 nouveau_display(dev)->init = nv50_display_init;
2957 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggsab0af552014-08-10 04:10:19 +10002958 nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
2959 nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002960 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002961
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002962 /* small shared memory area we use for notifiers and semaphores */
2963 ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002964 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002965 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002966 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002967 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002968 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002969 if (ret)
2970 nouveau_bo_unpin(disp->sync);
2971 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002972 if (ret)
2973 nouveau_bo_ref(NULL, &disp->sync);
2974 }
2975
2976 if (ret)
2977 goto out;
2978
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002979 /* allocate master evo channel */
Ben Skeggsa01ca782015-08-20 14:54:15 +10002980 ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
Ben Skeggs410f3ec2014-08-10 04:10:25 +10002981 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002982 if (ret)
2983 goto out;
2984
Ben Skeggs438d99e2011-07-05 16:48:06 +10002985 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10002986 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsa01ca782015-08-20 14:54:15 +10002987 crtcs = nvif_rd32(&device->object, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10002988 else
2989 crtcs = 2;
2990
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002991 for (i = 0; i < crtcs; i++) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002992 ret = nv50_crtc_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002993 if (ret)
2994 goto out;
2995 }
2996
Ben Skeggs83fc0832011-07-05 13:08:40 +10002997 /* create encoder/connector objects based on VBIOS DCB table */
2998 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2999 connector = nouveau_connector_create(dev, dcbe->connector);
3000 if (IS_ERR(connector))
3001 continue;
3002
Ben Skeggseb6313a2013-02-11 09:52:58 +10003003 if (dcbe->location == DCB_LOC_ON_CHIP) {
3004 switch (dcbe->type) {
3005 case DCB_OUTPUT_TMDS:
3006 case DCB_OUTPUT_LVDS:
3007 case DCB_OUTPUT_DP:
3008 ret = nv50_sor_create(connector, dcbe);
3009 break;
3010 case DCB_OUTPUT_ANALOG:
3011 ret = nv50_dac_create(connector, dcbe);
3012 break;
3013 default:
3014 ret = -ENODEV;
3015 break;
3016 }
3017 } else {
3018 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003019 }
3020
Ben Skeggseb6313a2013-02-11 09:52:58 +10003021 if (ret) {
3022 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
3023 dcbe->location, dcbe->type,
3024 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10003025 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003026 }
3027 }
3028
3029 /* cull any connectors we created that don't have an encoder */
3030 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
3031 if (connector->encoder_ids[0])
3032 continue;
3033
Ben Skeggs77145f12012-07-31 16:16:21 +10003034 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03003035 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003036 connector->funcs->destroy(connector);
3037 }
3038
Ben Skeggs26f6d882011-07-04 16:25:18 +10003039out:
3040 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10003041 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10003042 return ret;
3043}