blob: 43eed4d8a52abb798fa1c968e4b7b41e7e4588f0 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Johannes Berg128e63e2013-01-21 21:39:26 +01008 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030026 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Johannes Berg128e63e2013-01-21 21:39:26 +010033 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Lilach Edelsteine139dc42013-01-13 13:31:10 +020078static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
79 u32 reg, u32 mask, u32 value)
80{
81 u32 v;
82
83#ifdef CONFIG_IWLWIFI_DEBUG
84 WARN_ON_ONCE(value & ~mask);
85#endif
86
87 v = iwl_read32(trans, reg);
88 v &= ~mask;
89 v |= value;
90 iwl_write32(trans, reg, v);
91}
92
93static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
94 u32 reg, u32 mask)
95{
96 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
97}
98
99static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
100 u32 reg, u32 mask)
101{
102 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
103}
104
Johannes Bergddaf5a52013-01-08 11:25:44 +0100105static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300106{
Johannes Bergddaf5a52013-01-08 11:25:44 +0100107 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
108 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
109 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
110 ~APMG_PS_CTRL_MSK_PWR_SRC);
111 else
112 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
113 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
114 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300115}
116
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200117/* PCI registers */
118#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200119
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200120static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200123 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200124
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200125 /*
126 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
127 * Check if BIOS (or OS) enabled L1-ASPM on this device.
128 * If so (likely), disable L0S, so device moves directly L0->L1;
129 * costs negligible amount of power savings.
130 * If not (unlikely), enable L0S, so there is at least some
131 * power savings, even without L1.
132 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200133 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700134 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200135 /* L1-ASPM enabled; disable(!) L0S */
136 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700137 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200138 } else {
139 /* L1-ASPM disabled; enable(!) L0S */
140 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700141 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200142 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700143 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200144}
145
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200146/*
147 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200148 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200149 * NOTE: This does not load uCode nor start the embedded processor
150 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200151static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200152{
Don Fry83626402012-03-07 09:52:37 -0800153 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200154 int ret = 0;
155 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
156
157 /*
158 * Use "set_bit" below rather than "write", to preserve any hardware
159 * bits already set by default after reset.
160 */
161
162 /* Disable L0S exit timer (platform NMI Work/Around) */
163 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200164 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200165
166 /*
167 * Disable L0s without affecting L1;
168 * don't wait for ICH L0s (ICH bug W/A)
169 */
170 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200171 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200172
173 /* Set FH wait threshold to maximum (HW error during stress W/A) */
174 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
175
176 /*
177 * Enable HAP INTA (interrupt from management bus) to
178 * wake device's PCI Express link L1a -> L0s
179 */
180 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200181 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200182
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200183 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200184
185 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700186 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200187 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700188 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200189
190 /*
191 * Set "initialization complete" bit to move adapter from
192 * D0U* --> D0A* (powered-up active) state.
193 */
194 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
195
196 /*
197 * Wait for clock stabilization; once stabilized, access to
198 * device-internal resources is supported, e.g. iwl_write_prph()
199 * and accesses to uCode SRAM.
200 */
201 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200202 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
203 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200204 if (ret < 0) {
205 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
206 goto out;
207 }
208
209 /*
210 * Enable DMA clock and wait for it to stabilize.
211 *
212 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
213 * do not disable clocks. This preserves any hardware bits already
214 * set by default in "CLK_CTRL_REG" after reset.
215 */
216 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
217 udelay(20);
218
219 /* Disable L1-Active */
220 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
221 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
222
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300223 /* Clear the interrupt in APMG if the NIC is in RFKILL */
224 iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);
225
Don Fry83626402012-03-07 09:52:37 -0800226 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200227
228out:
229 return ret;
230}
231
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200232static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200233{
234 int ret = 0;
235
236 /* stop device's busmaster DMA activity */
237 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
238
239 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200240 CSR_RESET_REG_FLAG_MASTER_DISABLED,
241 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200242 if (ret)
243 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
244
245 IWL_DEBUG_INFO(trans, "stop master\n");
246
247 return ret;
248}
249
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200250static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200251{
Don Fry83626402012-03-07 09:52:37 -0800252 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200253 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
254
Don Fry83626402012-03-07 09:52:37 -0800255 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200256
257 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200258 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200259
260 /* Reset the entire device */
261 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
262
263 udelay(10);
264
265 /*
266 * Clear "initialization complete" bit to move adapter from
267 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
268 */
269 iwl_clear_bit(trans, CSR_GP_CNTRL,
270 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
271}
272
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200273static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300274{
Johannes Berg7b114882012-02-05 13:55:11 -0800275 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300276 unsigned long flags;
277
278 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800279 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200280 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300281
Johannes Berg7b114882012-02-05 13:55:11 -0800282 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300283
Johannes Bergddaf5a52013-01-08 11:25:44 +0100284 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300285
Johannes Bergecdb9752012-03-06 13:31:03 -0800286 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300287
288 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200289 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300290
291 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200292 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300293 return -ENOMEM;
294
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700295 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300296 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200297 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200298 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300299 }
300
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300301 return 0;
302}
303
304#define HW_READY_TIMEOUT (50)
305
306/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200307static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300308{
309 int ret;
310
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200311 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200312 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300313
314 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200315 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200316 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
317 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
318 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300319
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700320 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300321 return ret;
322}
323
324/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200325static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300326{
327 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300328 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300329
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700330 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300331
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200332 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200333 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300334 if (ret >= 0)
335 return 0;
336
337 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200338 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200339 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300340
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300341 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200342 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300343 if (ret >= 0)
344 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300345
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300346 usleep_range(200, 1000);
347 t += 200;
348 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300349
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300350 return ret;
351}
352
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200353/*
354 * ucode
355 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200356static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200357 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200358{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800359 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200360 int ret;
361
Johannes Berg13df1aa2012-03-06 13:31:00 -0800362 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200363
364 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200365 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
366 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200367
368 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200369 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
370 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200371
372 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200373 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
374 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200375
376 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200377 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
378 (iwl_get_dma_hi_addr(phy_addr)
379 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200380
381 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200382 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
383 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
384 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
385 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200386
387 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200388 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
389 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
390 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
391 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200392
Johannes Berg13df1aa2012-03-06 13:31:00 -0800393 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
394 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200395 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200396 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200397 return -ETIMEDOUT;
398 }
399
400 return 0;
401}
402
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200403static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200404 const struct fw_desc *section)
405{
406 u8 *v_addr;
407 dma_addr_t p_addr;
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300408 u32 offset, chunk_sz = section->len;
Johannes Berg83f84d72012-09-10 11:50:18 +0200409 int ret = 0;
410
411 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
412 section_num);
413
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300414 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
415 GFP_KERNEL | __GFP_NOWARN);
416 if (!v_addr) {
417 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
418 chunk_sz = PAGE_SIZE;
419 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
420 &p_addr, GFP_KERNEL);
421 if (!v_addr)
422 return -ENOMEM;
423 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200424
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300425 for (offset = 0; offset < section->len; offset += chunk_sz) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200426 u32 copy_size;
427
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300428 copy_size = min_t(u32, chunk_sz, section->len - offset);
Johannes Berg83f84d72012-09-10 11:50:18 +0200429
430 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200431 ret = iwl_pcie_load_firmware_chunk(trans,
432 section->offset + offset,
433 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200434 if (ret) {
435 IWL_ERR(trans,
436 "Could not load the [%d] uCode section\n",
437 section_num);
438 break;
439 }
440 }
441
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300442 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200443 return ret;
444}
445
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300446static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
447{
448 int shift_param;
449 u32 address;
450 int ret = 0;
451
452 if (cpu == 1) {
453 shift_param = 0;
454 address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
455 } else {
456 shift_param = 16;
457 address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
458 }
459
460 /* set CPU to started */
461 iwl_trans_set_bits_mask(trans,
462 CSR_UCODE_LOAD_STATUS_ADDR,
463 CSR_CPU_STATUS_LOADING_STARTED << shift_param,
464 1);
465
466 /* set last complete descriptor number */
467 iwl_trans_set_bits_mask(trans,
468 CSR_UCODE_LOAD_STATUS_ADDR,
469 CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
470 << shift_param,
471 1);
472
473 /* set last loaded block */
474 iwl_trans_set_bits_mask(trans,
475 CSR_UCODE_LOAD_STATUS_ADDR,
476 CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
477 << shift_param,
478 1);
479
480 /* image loading complete */
481 iwl_trans_set_bits_mask(trans,
482 CSR_UCODE_LOAD_STATUS_ADDR,
483 CSR_CPU_STATUS_LOADING_COMPLETED
484 << shift_param,
485 1);
486
487 /* set FH_TCSR_0_REG */
488 iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);
489
490 /* verify image verification started */
491 ret = iwl_poll_bit(trans, address,
492 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
493 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
494 CSR_SECURE_TIME_OUT);
495 if (ret < 0) {
496 IWL_ERR(trans, "secure boot process didn't start\n");
497 return ret;
498 }
499
500 /* wait for image verification to complete */
501 ret = iwl_poll_bit(trans, address,
502 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
503 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
504 CSR_SECURE_TIME_OUT);
505
506 if (ret < 0) {
507 IWL_ERR(trans, "Time out on secure boot process\n");
508 return ret;
509 }
510
511 return 0;
512}
513
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200514static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800515 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200516{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200517 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200518
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300519 IWL_DEBUG_FW(trans,
520 "working with %s image\n",
521 image->is_secure ? "Secured" : "Non Secured");
522 IWL_DEBUG_FW(trans,
523 "working with %s CPU\n",
524 image->is_dual_cpus ? "Dual" : "Single");
525
526 /* configure the ucode to be ready to get the secured image */
527 if (image->is_secure) {
528 /* set secure boot inspector addresses */
529 iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
530 iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);
531
532 /* release CPU1 reset if secure inspector image burned in OTP */
533 iwl_write32(trans, CSR_RESET, 0);
534 }
535
536 /* load to FW the binary sections of CPU1 */
537 IWL_DEBUG_INFO(trans, "Loading CPU1\n");
538 for (i = 0;
539 i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
540 i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200541 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200542 break;
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200543 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200544 if (ret)
545 return ret;
546 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200547
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300548 /* configure the ucode to start secure process on CPU1 */
549 if (image->is_secure) {
550 /* config CPU1 to start secure protocol */
551 ret = iwl_pcie_secure_set(trans, 1);
552 if (ret)
553 return ret;
554 } else {
555 /* Remove all resets to allow NIC to operate */
556 iwl_write32(trans, CSR_RESET, 0);
557 }
558
559 if (image->is_dual_cpus) {
560 /* load to FW the binary sections of CPU2 */
561 IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
562 for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
563 i < IWL_UCODE_SECTION_MAX; i++) {
564 if (!image->sec[i].data)
565 break;
566 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
567 if (ret)
568 return ret;
569 }
570
571 if (image->is_secure) {
572 /* set CPU2 for secure protocol */
573 ret = iwl_pcie_secure_set(trans, 2);
574 if (ret)
575 return ret;
576 }
577 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200578
579 return 0;
580}
581
Johannes Berg0692fe42012-03-06 13:30:37 -0800582static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200583 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300584{
Johannes Bergd18aa872012-11-06 16:36:21 +0100585 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300586 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800587 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300588
Johannes Berg496bab32012-03-06 13:30:45 -0800589 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200590 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700591 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300592 return -EIO;
593 }
594
Johannes Bergd18aa872012-11-06 16:36:21 +0100595 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
596
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200597 iwl_enable_rfkill_int(trans);
598
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300599 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200600 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200601 if (hw_rfkill)
602 set_bit(STATUS_RFKILL, &trans_pcie->status);
603 else
604 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800605 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200606 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300607 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300608
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200609 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300610
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200611 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300612 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700613 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300614 return ret;
615 }
616
617 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200618 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
619 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300620 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
621
622 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200623 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700624 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300625
626 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200627 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
628 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300629
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200630 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200631 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300632}
633
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200634static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200635{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200636 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200637 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700638}
639
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800640static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700641{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800642 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +0200643 unsigned long flags;
Arik Nemtsova4082842013-11-24 19:10:46 +0200644 bool hw_rfkill;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700645
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800646 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -0800647 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700648 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800649 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700650
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300651 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200652 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300653
654 /*
655 * If a HW restart happens during firmware loading,
656 * then the firmware loading might call this function
657 * and later it might be called again due to the
658 * restart. So don't process again if the device is
659 * already dead.
660 */
Don Fry83626402012-03-07 09:52:37 -0800661 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200662 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200663 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200664
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300665 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200666 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300667 APMG_CLK_VAL_DMA_CLK_RQT);
668 udelay(5);
669 }
670
671 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200672 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200673 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300674
675 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200676 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800677
678 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
679 * Clean again the interrupt here
680 */
Johannes Berg7b114882012-02-05 13:55:11 -0800681 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800682 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800683 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800684
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800685 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200686 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700687
688 /* clear all status bits */
689 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
690 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
691 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -0700692 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200693 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Arik Nemtsova4082842013-11-24 19:10:46 +0200694
695 /*
696 * Even if we stop the HW, we still want the RF kill
697 * interrupt
698 */
699 iwl_enable_rfkill_int(trans);
700
701 /*
702 * Check again since the RF kill state may have changed while
703 * all the interrupts were disabled, in this case we couldn't
704 * receive the RF kill interrupt and update the state in the
705 * op_mode.
706 */
707 hw_rfkill = iwl_is_rfkill_set(trans);
708 if (hw_rfkill)
709 set_bit(STATUS_RFKILL, &trans_pcie->status);
710 else
711 clear_bit(STATUS_RFKILL, &trans_pcie->status);
712 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300713}
714
Johannes Bergdebff612013-05-14 13:53:45 +0200715static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800716{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800717 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +0200718
719 /*
720 * in testing mode, the host stays awake and the
721 * hardware won't be reset (not even partially)
722 */
723 if (test)
724 return;
725
Johannes Bergddaf5a52013-01-08 11:25:44 +0100726 iwl_pcie_disable_ict(trans);
727
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800728 iwl_clear_bit(trans, CSR_GP_CNTRL,
729 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100730 iwl_clear_bit(trans, CSR_GP_CNTRL,
731 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
732
733 /*
734 * reset TX queues -- some of their registers reset during S3
735 * so if we don't reset everything here the D3 image would try
736 * to execute some invalid memory upon resume
737 */
738 iwl_trans_pcie_tx_reset(trans);
739
740 iwl_pcie_set_pwr(trans, true);
741}
742
743static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +0200744 enum iwl_d3_status *status,
745 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +0100746{
747 u32 val;
748 int ret;
749
Johannes Bergdebff612013-05-14 13:53:45 +0200750 if (test) {
751 iwl_enable_interrupts(trans);
752 *status = IWL_D3_STATUS_ALIVE;
753 return 0;
754 }
755
Johannes Bergddaf5a52013-01-08 11:25:44 +0100756 iwl_pcie_set_pwr(trans, false);
757
758 val = iwl_read32(trans, CSR_RESET);
759 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
760 *status = IWL_D3_STATUS_RESET;
761 return 0;
762 }
763
764 /*
765 * Also enables interrupts - none will happen as the device doesn't
766 * know we're waking it up, only when the opmode actually tells it
767 * after this call.
768 */
769 iwl_pcie_reset_ict(trans);
770
771 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
772 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
773
774 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
775 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
776 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
777 25000);
778 if (ret) {
779 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
780 return ret;
781 }
782
783 iwl_trans_pcie_tx_reset(trans);
784
785 ret = iwl_pcie_rx_init(trans);
786 if (ret) {
787 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
788 return ret;
789 }
790
Johannes Bergddaf5a52013-01-08 11:25:44 +0100791 *status = IWL_D3_STATUS_ALIVE;
792 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800793}
794
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200795static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300796{
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200797 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800798 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100799 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300800
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200801 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200802 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200803 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100804 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200805 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200806
Emmanuel Grumbach29974942013-07-24 10:19:06 +0300807 /* Reset the entire device */
808 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
809
810 usleep_range(10, 15);
811
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200812 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200813
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200814 /* From now on, the op_mode will be kept updated about RF kill state */
815 iwl_enable_rfkill_int(trans);
816
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200817 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200818 if (hw_rfkill)
819 set_bit(STATUS_RFKILL, &trans_pcie->status);
820 else
821 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Johannes Bergc9eec952012-03-06 13:30:43 -0800822 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200823
Johannes Berga8b691e2012-12-27 23:08:06 +0100824 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300825}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700826
Arik Nemtsova4082842013-11-24 19:10:46 +0200827static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200828{
Johannes Berg20d3b642012-05-16 22:54:29 +0200829 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700830 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200831
Arik Nemtsova4082842013-11-24 19:10:46 +0200832 /* disable interrupts - don't enable HW RF kill interrupt */
David Spinadelee7d7372012-08-12 08:14:04 +0300833 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
834 iwl_disable_interrupts(trans);
835 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
836
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200837 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200838
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700839 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
840 iwl_disable_interrupts(trans);
841 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
842
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200843 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200844}
845
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200846static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
847{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800848 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200849}
850
851static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
852{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800853 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200854}
855
856static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
857{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800858 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200859}
860
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200861static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
862{
Amnon Pazf9477c12013-02-27 11:28:16 +0200863 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
864 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200865 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
866}
867
868static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
869 u32 val)
870{
871 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +0200872 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200873 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
874}
875
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800876static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700877 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800878{
879 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
880
881 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300882 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800883 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
884 trans_pcie->n_no_reclaim_cmds = 0;
885 else
886 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
887 if (trans_pcie->n_no_reclaim_cmds)
888 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
889 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700890
Johannes Bergb2cf4102012-04-09 17:46:51 -0700891 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
892 if (trans_pcie->rx_buf_size_8k)
893 trans_pcie->rx_page_order = get_order(8 * 1024);
894 else
895 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700896
897 trans_pcie->wd_timeout =
898 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700899
900 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200901 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800902}
903
Johannes Bergd1ff5252012-04-12 06:24:30 -0700904void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700905{
Johannes Berg20d3b642012-05-16 22:54:29 +0200906 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800907
Johannes Berg0aa86df2012-12-27 22:58:21 +0100908 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +0100909
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200910 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200911 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200912
Johannes Berga8b691e2012-12-27 23:08:06 +0100913 free_irq(trans_pcie->pci_dev->irq, trans);
914 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800915
916 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800917 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800918 pci_release_regions(trans_pcie->pci_dev);
919 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300920 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800921
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700922 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700923}
924
Don Fry47107e82012-03-15 13:27:06 -0700925static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
926{
927 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
928
929 if (state)
Don Fry01d651d2012-03-23 08:34:31 -0700930 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700931 else
Don Fry01d651d2012-03-23 08:34:31 -0700932 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700933}
934
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200935static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
936 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200937{
938 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +0200939 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
940
941 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200942
943 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +0200944 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
945 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200946
947 /*
948 * These bits say the device is running, and should keep running for
949 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
950 * but they do not indicate that embedded SRAM is restored yet;
951 * 3945 and 4965 have volatile SRAM, and must save/restore contents
952 * to/from host DRAM when sleeping/waking for power-saving.
953 * Each direction takes approximately 1/4 millisecond; with this
954 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
955 * series of register accesses are expected (e.g. reading Event Log),
956 * to keep device from sleeping.
957 *
958 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
959 * SRAM is okay/restored. We don't check that here because this call
960 * is just for hardware register access; but GP1 MAC_SLEEP check is a
961 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
962 *
963 * 5000 series and later (including 1000 series) have non-volatile SRAM,
964 * and do not save/restore SRAM when power cycling.
965 */
966 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
967 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
968 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
969 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
970 if (unlikely(ret < 0)) {
971 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
972 if (!silent) {
973 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
974 WARN_ONCE(1,
975 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
976 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +0200977 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200978 return false;
979 }
980 }
981
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200982 /*
983 * Fool sparse by faking we release the lock - sparse will
984 * track nic_access anyway.
985 */
Johannes Bergcfb4e622013-06-20 22:02:05 +0200986 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200987 return true;
988}
989
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200990static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
991 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200992{
Johannes Bergcfb4e622013-06-20 22:02:05 +0200993 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200994
Johannes Bergcfb4e622013-06-20 22:02:05 +0200995 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200996
997 /*
998 * Fool sparse by faking we acquiring the lock - sparse will
999 * track nic_access anyway.
1000 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001001 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001002
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001003 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1004 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001005 /*
1006 * Above we read the CSR_GP_CNTRL register, which will flush
1007 * any previous writes, but we need the write that clears the
1008 * MAC_ACCESS_REQ bit to be performed before any other writes
1009 * scheduled on different CPUs (after we drop reg_lock).
1010 */
1011 mmiowb();
Johannes Bergcfb4e622013-06-20 22:02:05 +02001012 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001013}
1014
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001015static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1016 void *buf, int dwords)
1017{
1018 unsigned long flags;
1019 int offs, ret = 0;
1020 u32 *vals = buf;
1021
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001022 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001023 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1024 for (offs = 0; offs < dwords; offs++)
1025 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001026 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001027 } else {
1028 ret = -EBUSY;
1029 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001030 return ret;
1031}
1032
1033static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001034 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001035{
1036 unsigned long flags;
1037 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001038 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001039
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001040 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001041 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1042 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001043 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1044 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001045 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001046 } else {
1047 ret = -EBUSY;
1048 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001049 return ret;
1050}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001051
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001052#define IWL_FLUSH_WAIT_MS 2000
1053
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001054static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001055{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001056 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001057 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001058 struct iwl_queue *q;
1059 int cnt;
1060 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001061 u32 scd_sram_addr;
1062 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001063 int ret = 0;
1064
1065 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001066 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001067 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001068 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001069 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001070 q = &txq->q;
1071 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1072 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1073 msleep(1);
1074
1075 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001076 IWL_ERR(trans,
1077 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001078 ret = -ETIMEDOUT;
1079 break;
1080 }
1081 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001082
1083 if (!ret)
1084 return 0;
1085
1086 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1087 txq->q.read_ptr, txq->q.write_ptr);
1088
1089 scd_sram_addr = trans_pcie->scd_base_addr +
1090 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1091 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1092
1093 iwl_print_hex_error(trans, buf, sizeof(buf));
1094
1095 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1096 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1097 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1098
1099 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1100 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1101 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1102 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1103 u32 tbl_dw =
1104 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1105 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1106
1107 if (cnt & 0x1)
1108 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1109 else
1110 tbl_dw = tbl_dw & 0x0000FFFF;
1111
1112 IWL_ERR(trans,
1113 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1114 cnt, active ? "" : "in", fifo, tbl_dw,
1115 iwl_read_prph(trans,
1116 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1117 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1118 }
1119
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001120 return ret;
1121}
1122
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001123static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1124 u32 mask, u32 value)
1125{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001126 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001127 unsigned long flags;
1128
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001129 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001130 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001131 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001132}
1133
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001134static const char *get_csr_string(int cmd)
1135{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001136#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001137 switch (cmd) {
1138 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1139 IWL_CMD(CSR_INT_COALESCING);
1140 IWL_CMD(CSR_INT);
1141 IWL_CMD(CSR_INT_MASK);
1142 IWL_CMD(CSR_FH_INT_STATUS);
1143 IWL_CMD(CSR_GPIO_IN);
1144 IWL_CMD(CSR_RESET);
1145 IWL_CMD(CSR_GP_CNTRL);
1146 IWL_CMD(CSR_HW_REV);
1147 IWL_CMD(CSR_EEPROM_REG);
1148 IWL_CMD(CSR_EEPROM_GP);
1149 IWL_CMD(CSR_OTP_GP_REG);
1150 IWL_CMD(CSR_GIO_REG);
1151 IWL_CMD(CSR_GP_UCODE_REG);
1152 IWL_CMD(CSR_GP_DRIVER_REG);
1153 IWL_CMD(CSR_UCODE_DRV_GP1);
1154 IWL_CMD(CSR_UCODE_DRV_GP2);
1155 IWL_CMD(CSR_LED_REG);
1156 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1157 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1158 IWL_CMD(CSR_ANA_PLL_CFG);
1159 IWL_CMD(CSR_HW_REV_WA_REG);
1160 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1161 default:
1162 return "UNKNOWN";
1163 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001164#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001165}
1166
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001167void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001168{
1169 int i;
1170 static const u32 csr_tbl[] = {
1171 CSR_HW_IF_CONFIG_REG,
1172 CSR_INT_COALESCING,
1173 CSR_INT,
1174 CSR_INT_MASK,
1175 CSR_FH_INT_STATUS,
1176 CSR_GPIO_IN,
1177 CSR_RESET,
1178 CSR_GP_CNTRL,
1179 CSR_HW_REV,
1180 CSR_EEPROM_REG,
1181 CSR_EEPROM_GP,
1182 CSR_OTP_GP_REG,
1183 CSR_GIO_REG,
1184 CSR_GP_UCODE_REG,
1185 CSR_GP_DRIVER_REG,
1186 CSR_UCODE_DRV_GP1,
1187 CSR_UCODE_DRV_GP2,
1188 CSR_LED_REG,
1189 CSR_DRAM_INT_TBL_REG,
1190 CSR_GIO_CHICKEN_BITS,
1191 CSR_ANA_PLL_CFG,
1192 CSR_HW_REV_WA_REG,
1193 CSR_DBG_HPET_MEM_REG
1194 };
1195 IWL_ERR(trans, "CSR values:\n");
1196 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1197 "CSR_INT_PERIODIC_REG)\n");
1198 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1199 IWL_ERR(trans, " %25s: 0X%08x\n",
1200 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001201 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001202 }
1203}
1204
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001205#ifdef CONFIG_IWLWIFI_DEBUGFS
1206/* create and remove of files */
1207#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001208 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001209 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001210 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001211} while (0)
1212
1213/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001214#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001215static const struct file_operations iwl_dbgfs_##name##_ops = { \
1216 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001217 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001218 .llseek = generic_file_llseek, \
1219};
1220
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001221#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001222static const struct file_operations iwl_dbgfs_##name##_ops = { \
1223 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001224 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001225 .llseek = generic_file_llseek, \
1226};
1227
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001228#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001229static const struct file_operations iwl_dbgfs_##name##_ops = { \
1230 .write = iwl_dbgfs_##name##_write, \
1231 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001232 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001233 .llseek = generic_file_llseek, \
1234};
1235
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001236static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001237 char __user *user_buf,
1238 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001239{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001240 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001241 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001242 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001243 struct iwl_queue *q;
1244 char *buf;
1245 int pos = 0;
1246 int cnt;
1247 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001248 size_t bufsz;
1249
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001250 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001251
Johannes Bergf9e75442012-03-30 09:37:39 +02001252 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001253 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001254
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001255 buf = kzalloc(bufsz, GFP_KERNEL);
1256 if (!buf)
1257 return -ENOMEM;
1258
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001259 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001260 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001261 q = &txq->q;
1262 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001263 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001264 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001265 !!test_bit(cnt, trans_pcie->queue_used),
1266 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001267 }
1268 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1269 kfree(buf);
1270 return ret;
1271}
1272
1273static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001274 char __user *user_buf,
1275 size_t count, loff_t *ppos)
1276{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001277 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001278 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001279 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001280 char buf[256];
1281 int pos = 0;
1282 const size_t bufsz = sizeof(buf);
1283
1284 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1285 rxq->read);
1286 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1287 rxq->write);
1288 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1289 rxq->free_count);
1290 if (rxq->rb_stts) {
1291 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1292 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1293 } else {
1294 pos += scnprintf(buf + pos, bufsz - pos,
1295 "closed_rb_num: Not Allocated\n");
1296 }
1297 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1298}
1299
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001300static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1301 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001302 size_t count, loff_t *ppos)
1303{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001304 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001305 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001306 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1307
1308 int pos = 0;
1309 char *buf;
1310 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1311 ssize_t ret;
1312
1313 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001314 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001315 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001316
1317 pos += scnprintf(buf + pos, bufsz - pos,
1318 "Interrupt Statistics Report:\n");
1319
1320 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1321 isr_stats->hw);
1322 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1323 isr_stats->sw);
1324 if (isr_stats->sw || isr_stats->hw) {
1325 pos += scnprintf(buf + pos, bufsz - pos,
1326 "\tLast Restarting Code: 0x%X\n",
1327 isr_stats->err_code);
1328 }
1329#ifdef CONFIG_IWLWIFI_DEBUG
1330 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1331 isr_stats->sch);
1332 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1333 isr_stats->alive);
1334#endif
1335 pos += scnprintf(buf + pos, bufsz - pos,
1336 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1337
1338 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1339 isr_stats->ctkill);
1340
1341 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1342 isr_stats->wakeup);
1343
1344 pos += scnprintf(buf + pos, bufsz - pos,
1345 "Rx command responses:\t\t %u\n", isr_stats->rx);
1346
1347 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1348 isr_stats->tx);
1349
1350 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1351 isr_stats->unhandled);
1352
1353 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1354 kfree(buf);
1355 return ret;
1356}
1357
1358static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1359 const char __user *user_buf,
1360 size_t count, loff_t *ppos)
1361{
1362 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001363 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001364 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1365
1366 char buf[8];
1367 int buf_size;
1368 u32 reset_flag;
1369
1370 memset(buf, 0, sizeof(buf));
1371 buf_size = min(count, sizeof(buf) - 1);
1372 if (copy_from_user(buf, user_buf, buf_size))
1373 return -EFAULT;
1374 if (sscanf(buf, "%x", &reset_flag) != 1)
1375 return -EFAULT;
1376 if (reset_flag == 0)
1377 memset(isr_stats, 0, sizeof(*isr_stats));
1378
1379 return count;
1380}
1381
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001382static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001383 const char __user *user_buf,
1384 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001385{
1386 struct iwl_trans *trans = file->private_data;
1387 char buf[8];
1388 int buf_size;
1389 int csr;
1390
1391 memset(buf, 0, sizeof(buf));
1392 buf_size = min(count, sizeof(buf) - 1);
1393 if (copy_from_user(buf, user_buf, buf_size))
1394 return -EFAULT;
1395 if (sscanf(buf, "%d", &csr) != 1)
1396 return -EFAULT;
1397
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001398 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001399
1400 return count;
1401}
1402
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001403static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001404 char __user *user_buf,
1405 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001406{
1407 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001408 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001409 int pos = 0;
1410 ssize_t ret = -EFAULT;
1411
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001412 ret = pos = iwl_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001413 if (buf) {
1414 ret = simple_read_from_buffer(user_buf,
1415 count, ppos, buf, pos);
1416 kfree(buf);
1417 }
1418
1419 return ret;
1420}
1421
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001422DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001423DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001424DEBUGFS_READ_FILE_OPS(rx_queue);
1425DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001426DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001427
1428/*
1429 * Create the debugfs files and directories
1430 *
1431 */
1432static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001433 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001434{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001435 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1436 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001437 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001438 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1439 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001440 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001441
1442err:
1443 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1444 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001445}
1446#else
1447static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001448 struct dentry *dir)
1449{
1450 return 0;
1451}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001452#endif /*CONFIG_IWLWIFI_DEBUGFS */
1453
Johannes Bergd1ff5252012-04-12 06:24:30 -07001454static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001455 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02001456 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001457 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001458 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001459 .stop_device = iwl_trans_pcie_stop_device,
1460
Johannes Bergddaf5a52013-01-08 11:25:44 +01001461 .d3_suspend = iwl_trans_pcie_d3_suspend,
1462 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001463
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001464 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001465
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001466 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001467 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001468
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001469 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001470 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001471
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001472 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001473
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001474 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001475
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001476 .write8 = iwl_trans_pcie_write8,
1477 .write32 = iwl_trans_pcie_write32,
1478 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001479 .read_prph = iwl_trans_pcie_read_prph,
1480 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001481 .read_mem = iwl_trans_pcie_read_mem,
1482 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001483 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001484 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001485 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001486 .release_nic_access = iwl_trans_pcie_release_nic_access,
1487 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001488};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001489
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001490struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001491 const struct pci_device_id *ent,
1492 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001493{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001494 struct iwl_trans_pcie *trans_pcie;
1495 struct iwl_trans *trans;
1496 u16 pci_cmd;
1497 int err;
1498
1499 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001500 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03001501 if (!trans) {
1502 err = -ENOMEM;
1503 goto out;
1504 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001505
1506 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1507
1508 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001509 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001510 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001511 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001512 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001513 spin_lock_init(&trans_pcie->reg_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001514 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001515
Johannes Bergd819c6c2013-09-30 11:02:46 +02001516 err = pci_enable_device(pdev);
1517 if (err)
1518 goto out_no_pci;
1519
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03001520 if (!cfg->base_params->pcie_l1_allowed) {
1521 /*
1522 * W/A - seems to solve weird behavior. We need to remove this
1523 * if we don't want to stay in L1 all the time. This wastes a
1524 * lot of power.
1525 */
1526 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1527 PCIE_LINK_STATE_L1 |
1528 PCIE_LINK_STATE_CLKPM);
1529 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001530
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001531 pci_set_master(pdev);
1532
1533 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1534 if (!err)
1535 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1536 if (err) {
1537 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1538 if (!err)
1539 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001540 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001541 /* both attempts failed: */
1542 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001543 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001544 goto out_pci_disable_device;
1545 }
1546 }
1547
1548 err = pci_request_regions(pdev, DRV_NAME);
1549 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001550 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001551 goto out_pci_disable_device;
1552 }
1553
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001554 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001555 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001556 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001557 err = -ENODEV;
1558 goto out_pci_release_regions;
1559 }
1560
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001561 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1562 * PCI Tx retries from interfering with C3 CPU state */
1563 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1564
1565 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001566 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001567 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001568 /* enable rfkill interrupt: hw bug w/a */
1569 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1570 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1571 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1572 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1573 }
1574 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001575
1576 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001577 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001578 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001579 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001580 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1581 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001582
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001583 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001584 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001585
Johannes Berg3ec45882012-07-12 13:56:28 +02001586 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1587 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001588
1589 trans->dev_cmd_headroom = 0;
1590 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001591 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001592 sizeof(struct iwl_device_cmd)
1593 + trans->dev_cmd_headroom,
1594 sizeof(void *),
1595 SLAB_HWCACHE_ALIGN,
1596 NULL);
1597
Luciano Coelho6965a352013-08-10 16:35:45 +03001598 if (!trans->dev_cmd_pool) {
1599 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001600 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03001601 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001602
Johannes Berga8b691e2012-12-27 23:08:06 +01001603 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1604
Johannes Berga8b691e2012-12-27 23:08:06 +01001605 if (iwl_pcie_alloc_ict(trans))
1606 goto out_free_cmd_pool;
1607
Luciano Coelho6965a352013-08-10 16:35:45 +03001608 err = request_threaded_irq(pdev->irq, iwl_pcie_isr_ict,
1609 iwl_pcie_irq_handler,
1610 IRQF_SHARED, DRV_NAME, trans);
1611 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01001612 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1613 goto out_free_ict;
1614 }
1615
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001616 return trans;
1617
Johannes Berga8b691e2012-12-27 23:08:06 +01001618out_free_ict:
1619 iwl_pcie_free_ict(trans);
1620out_free_cmd_pool:
1621 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001622out_pci_disable_msi:
1623 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001624out_pci_release_regions:
1625 pci_release_regions(pdev);
1626out_pci_disable_device:
1627 pci_disable_device(pdev);
1628out_no_pci:
1629 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03001630out:
1631 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001632}