blob: 28c33d711bab3cbcf3a36ca862fdff478bd8caae [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
Tom St Denis38290b22017-09-18 07:28:14 -040045#include <linux/iommu.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046#include "amdgpu.h"
Andres Rodriguezb82485f2017-09-15 21:05:19 -040047#include "amdgpu_object.h"
Tom St Denisaca81712017-07-31 09:35:24 -040048#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049#include "bif/bif_4_1_d.h"
50
51#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
52
Christian Königabca90f2017-06-30 11:05:54 +020053static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
54 struct ttm_mem_reg *mem, unsigned num_pages,
55 uint64_t offset, unsigned window,
56 struct amdgpu_ring *ring,
57 uint64_t *addr);
58
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
60static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
61
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062/*
63 * Global memory.
64 */
65static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
66{
67 return ttm_mem_global_init(ref->object);
68}
69
70static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
71{
72 ttm_mem_global_release(ref->object);
73}
74
Alex Deucher70b5c5a2016-11-15 16:55:53 -050075static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076{
77 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010078 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010079 struct drm_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080 int r;
81
82 adev->mman.mem_global_referenced = false;
83 global_ref = &adev->mman.mem_global_ref;
84 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
85 global_ref->size = sizeof(struct ttm_mem_global);
86 global_ref->init = &amdgpu_ttm_mem_global_init;
87 global_ref->release = &amdgpu_ttm_mem_global_release;
88 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080089 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090 DRM_ERROR("Failed setting up TTM memory accounting "
91 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080092 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 }
94
95 adev->mman.bo_global_ref.mem_glob =
96 adev->mman.mem_global_ref.object;
97 global_ref = &adev->mman.bo_global_ref.ref;
98 global_ref->global_type = DRM_GLOBAL_TTM_BO;
99 global_ref->size = sizeof(struct ttm_bo_global);
100 global_ref->init = &ttm_bo_global_init;
101 global_ref->release = &ttm_bo_global_release;
102 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800103 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800105 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
Christian Königabca90f2017-06-30 11:05:54 +0200108 mutex_init(&adev->mman.gtt_window_lock);
109
Christian König703297c2016-02-10 14:20:50 +0100110 ring = adev->mman.buffer_funcs_ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100111 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
112 r = drm_sched_entity_init(&ring->sched, &adev->mman.entity,
Monk Liub3eebe32017-10-23 12:23:29 +0800113 rq, amdgpu_sched_jobs, NULL);
Huang Ruie9d035e2016-09-07 20:55:42 +0800114 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100115 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800116 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100117 }
118
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100120
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800122
123error_entity:
124 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
125error_bo:
126 drm_global_item_unref(&adev->mman.mem_global_ref);
127error_mem:
128 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129}
130
131static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
132{
133 if (adev->mman.mem_global_referenced) {
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100134 drm_sched_entity_fini(adev->mman.entity.sched,
Christian König703297c2016-02-10 14:20:50 +0100135 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200136 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
138 drm_global_item_unref(&adev->mman.mem_global_ref);
139 adev->mman.mem_global_referenced = false;
140 }
141}
142
143static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
144{
145 return 0;
146}
147
148static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
149 struct ttm_mem_type_manager *man)
150{
151 struct amdgpu_device *adev;
152
Christian Königa7d64de2016-09-15 14:58:48 +0200153 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154
155 switch (type) {
156 case TTM_PL_SYSTEM:
157 /* System memory */
158 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
159 man->available_caching = TTM_PL_MASK_CACHING;
160 man->default_caching = TTM_PL_FLAG_CACHED;
161 break;
162 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200163 man->func = &amdgpu_gtt_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100164 man->gpu_offset = adev->gmc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 man->available_caching = TTM_PL_MASK_CACHING;
166 man->default_caching = TTM_PL_FLAG_CACHED;
167 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
168 break;
169 case TTM_PL_VRAM:
170 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200171 man->func = &amdgpu_vram_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100172 man->gpu_offset = adev->gmc.vram_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 man->flags = TTM_MEMTYPE_FLAG_FIXED |
174 TTM_MEMTYPE_FLAG_MAPPABLE;
175 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
176 man->default_caching = TTM_PL_FLAG_WC;
177 break;
178 case AMDGPU_PL_GDS:
179 case AMDGPU_PL_GWS:
180 case AMDGPU_PL_OA:
181 /* On-chip GDS memory*/
182 man->func = &ttm_bo_manager_func;
183 man->gpu_offset = 0;
184 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
185 man->available_caching = TTM_PL_FLAG_UNCACHED;
186 man->default_caching = TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
190 return -EINVAL;
191 }
192 return 0;
193}
194
195static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
196 struct ttm_placement *placement)
197{
Christian Königa7d64de2016-09-15 14:58:48 +0200198 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200199 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530200 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 .fpfn = 0,
202 .lpfn = 0,
203 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
204 };
205
206 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
207 placement->placement = &placements;
208 placement->busy_placement = &placements;
209 placement->num_placement = 1;
210 placement->num_busy_placement = 1;
211 return;
212 }
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400213 abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 switch (bo->mem.mem_type) {
215 case TTM_PL_VRAM:
Christian König81988f92018-03-01 11:09:15 +0100216 if (!adev->mman.buffer_funcs_enabled) {
Christian König765e7fb2016-09-15 15:06:50 +0200217 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Christian König770d13b2018-01-12 14:52:22 +0100218 } else if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900219 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
Christian König770d13b2018-01-12 14:52:22 +0100220 unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900221 struct drm_mm_node *node = bo->mem.mm_node;
222 unsigned long pages_left;
223
224 for (pages_left = bo->mem.num_pages;
225 pages_left;
226 pages_left -= node->size, node++) {
227 if (node->start < fpfn)
228 break;
229 }
230
231 if (!pages_left)
232 goto gtt;
233
234 /* Try evicting to the CPU inaccessible part of VRAM
235 * first, but only set GTT as busy placement, so this
236 * BO will be evicted to GTT rather than causing other
237 * BOs to be evicted from VRAM
238 */
239 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
240 AMDGPU_GEM_DOMAIN_GTT);
241 abo->placements[0].fpfn = fpfn;
242 abo->placements[0].lpfn = 0;
243 abo->placement.busy_placement = &abo->placements[1];
244 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200245 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900246gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200247 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200248 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400249 break;
250 case TTM_PL_TT:
251 default:
Christian König765e7fb2016-09-15 15:06:50 +0200252 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253 }
Christian König765e7fb2016-09-15 15:06:50 +0200254 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255}
256
257static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
258{
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400259 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400260
Jérôme Glisse054892e2016-04-19 09:07:51 -0400261 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
262 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000263 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200264 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400265}
266
267static void amdgpu_move_null(struct ttm_buffer_object *bo,
268 struct ttm_mem_reg *new_mem)
269{
270 struct ttm_mem_reg *old_mem = &bo->mem;
271
272 BUG_ON(old_mem->mm_node != NULL);
273 *old_mem = *new_mem;
274 new_mem->mm_node = NULL;
275}
276
Christian König92c60d92017-06-29 10:44:39 +0200277static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
278 struct drm_mm_node *mm_node,
279 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400280{
Christian Königabca90f2017-06-30 11:05:54 +0200281 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282
Christian König3da917b2017-10-27 14:17:09 +0200283 if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
Christian Königabca90f2017-06-30 11:05:54 +0200284 addr = mm_node->start << PAGE_SHIFT;
285 addr += bo->bdev->man[mem->mem_type].gpu_offset;
286 }
Christian König92c60d92017-06-29 10:44:39 +0200287 return addr;
Christian König8892f152016-08-17 10:46:52 +0200288}
289
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400290/**
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400291 * amdgpu_find_mm_node - Helper function finds the drm_mm_node
292 * corresponding to @offset. It also modifies the offset to be
293 * within the drm_mm_node returned
294 */
295static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
296 unsigned long *offset)
Christian König8892f152016-08-17 10:46:52 +0200297{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400298 struct drm_mm_node *mm_node = mem->mm_node;
299
300 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
301 *offset -= (mm_node->size << PAGE_SHIFT);
302 ++mm_node;
303 }
304 return mm_node;
305}
306
307/**
308 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400309 *
310 * The function copies @size bytes from {src->mem + src->offset} to
311 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
312 * move and different for a BO to BO copy.
313 *
314 * @f: Returns the last fence if multiple jobs are submitted.
315 */
316int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
317 struct amdgpu_copy_mem *src,
318 struct amdgpu_copy_mem *dst,
319 uint64_t size,
320 struct reservation_object *resv,
321 struct dma_fence **f)
Christian König8892f152016-08-17 10:46:52 +0200322{
Christian König8892f152016-08-17 10:46:52 +0200323 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400324 struct drm_mm_node *src_mm, *dst_mm;
325 uint64_t src_node_start, dst_node_start, src_node_size,
326 dst_node_size, src_page_offset, dst_page_offset;
Dave Airlie220196b2016-10-28 11:33:52 +1000327 struct dma_fence *fence = NULL;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400328 int r = 0;
329 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
330 AMDGPU_GPU_PAGE_SIZE);
Christian König8892f152016-08-17 10:46:52 +0200331
Christian König81988f92018-03-01 11:09:15 +0100332 if (!adev->mman.buffer_funcs_enabled) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400333 DRM_ERROR("Trying to move memory with ring turned off.\n");
334 return -EINVAL;
335 }
336
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400337 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400338 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
339 src->offset;
340 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
341 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König92c60d92017-06-29 10:44:39 +0200342
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400343 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400344 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
345 dst->offset;
346 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
347 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200348
Christian Königabca90f2017-06-30 11:05:54 +0200349 mutex_lock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400350
351 while (size) {
352 unsigned long cur_size;
353 uint64_t from = src_node_start, to = dst_node_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000354 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200355
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400356 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
357 * begins at an offset, then adjust the size accordingly
358 */
359 cur_size = min3(min(src_node_size, dst_node_size), size,
360 GTT_MAX_BYTES);
361 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
362 cur_size + dst_page_offset > GTT_MAX_BYTES)
363 cur_size -= max(src_page_offset, dst_page_offset);
364
365 /* Map only what needs to be accessed. Map src to window 0 and
366 * dst to window 1
367 */
368 if (src->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200369 !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400370 r = amdgpu_map_buffer(src->bo, src->mem,
371 PFN_UP(cur_size + src_page_offset),
372 src_node_start, 0, ring,
373 &from);
Christian Königabca90f2017-06-30 11:05:54 +0200374 if (r)
375 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400376 /* Adjust the offset because amdgpu_map_buffer returns
377 * start of mapped page
378 */
379 from += src_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200380 }
381
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400382 if (dst->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200383 !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400384 r = amdgpu_map_buffer(dst->bo, dst->mem,
385 PFN_UP(cur_size + dst_page_offset),
386 dst_node_start, 1, ring,
387 &to);
Christian Königabca90f2017-06-30 11:05:54 +0200388 if (r)
389 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400390 to += dst_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200391 }
392
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400393 r = amdgpu_copy_buffer(ring, from, to, cur_size,
394 resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200395 if (r)
396 goto error;
397
Dave Airlie220196b2016-10-28 11:33:52 +1000398 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200399 fence = next;
400
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400401 size -= cur_size;
402 if (!size)
Christian König8892f152016-08-17 10:46:52 +0200403 break;
404
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400405 src_node_size -= cur_size;
406 if (!src_node_size) {
407 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
408 src->mem);
409 src_node_size = (src_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200410 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400411 src_node_start += cur_size;
412 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200413 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400414 dst_node_size -= cur_size;
415 if (!dst_node_size) {
416 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
417 dst->mem);
418 dst_node_size = (dst_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200419 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400420 dst_node_start += cur_size;
421 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200422 }
423 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400424error:
Christian Königabca90f2017-06-30 11:05:54 +0200425 mutex_unlock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400426 if (f)
427 *f = dma_fence_get(fence);
428 dma_fence_put(fence);
429 return r;
430}
431
432
433static int amdgpu_move_blit(struct ttm_buffer_object *bo,
434 bool evict, bool no_wait_gpu,
435 struct ttm_mem_reg *new_mem,
436 struct ttm_mem_reg *old_mem)
437{
438 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
439 struct amdgpu_copy_mem src, dst;
440 struct dma_fence *fence = NULL;
441 int r;
442
443 src.bo = bo;
444 dst.bo = bo;
445 src.mem = old_mem;
446 dst.mem = new_mem;
447 src.offset = 0;
448 dst.offset = 0;
449
450 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
451 new_mem->num_pages << PAGE_SHIFT,
452 bo->resv, &fence);
453 if (r)
454 goto error;
Christian Königce64bc22016-06-15 13:44:05 +0200455
456 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100457 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458 return r;
Christian König8892f152016-08-17 10:46:52 +0200459
460error:
461 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000462 dma_fence_wait(fence, false);
463 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200464 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465}
466
Christian Königdfb8fa92017-04-26 16:44:41 +0200467static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
468 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469 struct ttm_mem_reg *new_mem)
470{
471 struct amdgpu_device *adev;
472 struct ttm_mem_reg *old_mem = &bo->mem;
473 struct ttm_mem_reg tmp_mem;
474 struct ttm_place placements;
475 struct ttm_placement placement;
476 int r;
477
Christian Königa7d64de2016-09-15 14:58:48 +0200478 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400479 tmp_mem = *new_mem;
480 tmp_mem.mm_node = NULL;
481 placement.num_placement = 1;
482 placement.placement = &placements;
483 placement.num_busy_placement = 1;
484 placement.busy_placement = &placements;
485 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200486 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400487 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200488 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400489 if (unlikely(r)) {
490 return r;
491 }
492
493 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
494 if (unlikely(r)) {
495 goto out_cleanup;
496 }
497
Roger He993baf12017-12-21 17:42:51 +0800498 r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400499 if (unlikely(r)) {
500 goto out_cleanup;
501 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200502 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503 if (unlikely(r)) {
504 goto out_cleanup;
505 }
Roger He3e98d822017-12-08 20:19:32 +0800506 r = ttm_bo_move_ttm(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507out_cleanup:
508 ttm_bo_mem_put(bo, &tmp_mem);
509 return r;
510}
511
Christian Königdfb8fa92017-04-26 16:44:41 +0200512static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
513 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400514 struct ttm_mem_reg *new_mem)
515{
516 struct amdgpu_device *adev;
517 struct ttm_mem_reg *old_mem = &bo->mem;
518 struct ttm_mem_reg tmp_mem;
519 struct ttm_placement placement;
520 struct ttm_place placements;
521 int r;
522
Christian Königa7d64de2016-09-15 14:58:48 +0200523 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 tmp_mem = *new_mem;
525 tmp_mem.mm_node = NULL;
526 placement.num_placement = 1;
527 placement.placement = &placements;
528 placement.num_busy_placement = 1;
529 placement.busy_placement = &placements;
530 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200531 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400532 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200533 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400534 if (unlikely(r)) {
535 return r;
536 }
Roger He3e98d822017-12-08 20:19:32 +0800537 r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538 if (unlikely(r)) {
539 goto out_cleanup;
540 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200541 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 if (unlikely(r)) {
543 goto out_cleanup;
544 }
545out_cleanup:
546 ttm_bo_mem_put(bo, &tmp_mem);
547 return r;
548}
549
Christian König2823f4f2017-04-26 16:31:14 +0200550static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
551 struct ttm_operation_ctx *ctx,
552 struct ttm_mem_reg *new_mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553{
554 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900555 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400556 struct ttm_mem_reg *old_mem = &bo->mem;
557 int r;
558
Michel Dänzer104ece92016-03-28 12:53:02 +0900559 /* Can't move a pinned BO */
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400560 abo = ttm_to_amdgpu_bo(bo);
Michel Dänzer104ece92016-03-28 12:53:02 +0900561 if (WARN_ON_ONCE(abo->pin_count > 0))
562 return -EINVAL;
563
Christian Königa7d64de2016-09-15 14:58:48 +0200564 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200565
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400566 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
567 amdgpu_move_null(bo, new_mem);
568 return 0;
569 }
570 if ((old_mem->mem_type == TTM_PL_TT &&
571 new_mem->mem_type == TTM_PL_SYSTEM) ||
572 (old_mem->mem_type == TTM_PL_SYSTEM &&
573 new_mem->mem_type == TTM_PL_TT)) {
574 /* bind is enough */
575 amdgpu_move_null(bo, new_mem);
576 return 0;
577 }
Christian König81988f92018-03-01 11:09:15 +0100578
579 if (!adev->mman.buffer_funcs_enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 goto memcpy;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400581
582 if (old_mem->mem_type == TTM_PL_VRAM &&
583 new_mem->mem_type == TTM_PL_SYSTEM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200584 r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
586 new_mem->mem_type == TTM_PL_VRAM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200587 r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 } else {
Christian König2823f4f2017-04-26 16:31:14 +0200589 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
590 new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400591 }
592
593 if (r) {
594memcpy:
Roger He3e98d822017-12-08 20:19:32 +0800595 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 if (r) {
597 return r;
598 }
599 }
600
John Brooks96cf8272017-06-30 11:31:08 -0400601 if (bo->type == ttm_bo_type_device &&
602 new_mem->mem_type == TTM_PL_VRAM &&
603 old_mem->mem_type != TTM_PL_VRAM) {
604 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
605 * accesses the BO after it's moved.
606 */
607 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
608 }
609
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610 /* update statistics */
611 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
612 return 0;
613}
614
615static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
616{
617 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200618 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Amber Linf8f4b9a2018-02-27 10:01:59 -0500619 struct drm_mm_node *mm_node = mem->mm_node;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400620
621 mem->bus.addr = NULL;
622 mem->bus.offset = 0;
623 mem->bus.size = mem->num_pages << PAGE_SHIFT;
624 mem->bus.base = 0;
625 mem->bus.is_iomem = false;
626 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
627 return -EINVAL;
628 switch (mem->mem_type) {
629 case TTM_PL_SYSTEM:
630 /* system memory */
631 return 0;
632 case TTM_PL_TT:
633 break;
634 case TTM_PL_VRAM:
635 mem->bus.offset = mem->start << PAGE_SHIFT;
636 /* check if it's visible */
Christian König770d13b2018-01-12 14:52:22 +0100637 if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 return -EINVAL;
Amber Linf8f4b9a2018-02-27 10:01:59 -0500639 /* Only physically contiguous buffers apply. In a contiguous
640 * buffer, size of the first mm_node would match the number of
641 * pages in ttm_mem_reg.
642 */
643 if (adev->mman.aper_base_kaddr &&
644 (mm_node->size == mem->num_pages))
645 mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
646 mem->bus.offset;
647
Christian König770d13b2018-01-12 14:52:22 +0100648 mem->bus.base = adev->gmc.aper_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400649 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400650 break;
651 default:
652 return -EINVAL;
653 }
654 return 0;
655}
656
657static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
658{
659}
660
Christian König9bbdcc02017-03-29 11:16:05 +0200661static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
662 unsigned long page_offset)
663{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400664 struct drm_mm_node *mm;
665 unsigned long offset = (page_offset << PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200666
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400667 mm = amdgpu_find_mm_node(&bo->mem, &offset);
668 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
669 (offset >> PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200670}
671
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672/*
673 * TTM backend functions.
674 */
Christian König637dd3b2016-03-03 14:24:57 +0100675struct amdgpu_ttm_gup_task_list {
676 struct list_head list;
677 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400678};
679
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400680struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100681 struct ttm_dma_tt ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100682 u64 offset;
683 uint64_t userptr;
684 struct mm_struct *usermm;
685 uint32_t userflags;
686 spinlock_t guptasklock;
687 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100688 atomic_t mmu_invalidations;
Christian Königca666a32017-09-05 14:30:05 +0200689 uint32_t last_set_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400690};
691
Christian König2f568db2016-02-23 12:36:59 +0100692int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400693{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100695 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100696 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697 int r;
698
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100699 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
700 flags |= FOLL_WRITE;
701
Christian Königb72cf4f2017-09-03 15:22:06 +0200702 down_read(&current->mm->mmap_sem);
703
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100705 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706 to prevent problems with writeback */
707 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
708 struct vm_area_struct *vma;
709
710 vma = find_vma(gtt->usermm, gtt->userptr);
Christian Königb72cf4f2017-09-03 15:22:06 +0200711 if (!vma || vma->vm_file || vma->vm_end < end) {
712 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713 return -EPERM;
Christian Königb72cf4f2017-09-03 15:22:06 +0200714 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715 }
716
717 do {
718 unsigned num_pages = ttm->num_pages - pinned;
719 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100720 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100721 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722
Christian König637dd3b2016-03-03 14:24:57 +0100723 guptask.task = current;
724 spin_lock(&gtt->guptasklock);
725 list_add(&guptask.list, &gtt->guptasks);
726 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100728 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100729
730 spin_lock(&gtt->guptasklock);
731 list_del(&guptask.list);
732 spin_unlock(&gtt->guptasklock);
733
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734 if (r < 0)
735 goto release_pages;
736
737 pinned += r;
738
739 } while (pinned < ttm->num_pages);
740
Christian Königb72cf4f2017-09-03 15:22:06 +0200741 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100742 return 0;
743
744release_pages:
Mel Gormanc6f92f92017-11-15 17:37:55 -0800745 release_pages(pages, pinned);
Christian Königb72cf4f2017-09-03 15:22:06 +0200746 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100747 return r;
748}
749
Christian Königa216ab02017-09-02 13:21:31 +0200750void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
Tom St Denisaca81712017-07-31 09:35:24 -0400751{
Tom St Denisaca81712017-07-31 09:35:24 -0400752 struct amdgpu_ttm_tt *gtt = (void *)ttm;
753 unsigned i;
754
Christian Königca666a32017-09-05 14:30:05 +0200755 gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
Christian Königa216ab02017-09-02 13:21:31 +0200756 for (i = 0; i < ttm->num_pages; ++i) {
757 if (ttm->pages[i])
758 put_page(ttm->pages[i]);
759
760 ttm->pages[i] = pages ? pages[i] : NULL;
Tom St Denisaca81712017-07-31 09:35:24 -0400761 }
762}
763
Christian König1b0c0f92017-09-05 14:36:44 +0200764void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
Tom St Denisaca81712017-07-31 09:35:24 -0400765{
Tom St Denisaca81712017-07-31 09:35:24 -0400766 struct amdgpu_ttm_tt *gtt = (void *)ttm;
767 unsigned i;
768
Christian König1b0c0f92017-09-05 14:36:44 +0200769 for (i = 0; i < ttm->num_pages; ++i) {
770 struct page *page = ttm->pages[i];
771
772 if (!page)
773 continue;
774
775 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
776 set_page_dirty(page);
777
778 mark_page_accessed(page);
Tom St Denisaca81712017-07-31 09:35:24 -0400779 }
780}
781
Christian König2f568db2016-02-23 12:36:59 +0100782/* prepare the sg table with the user pages */
783static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
784{
Christian Königa7d64de2016-09-15 14:58:48 +0200785 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100786 struct amdgpu_ttm_tt *gtt = (void *)ttm;
787 unsigned nents;
788 int r;
789
790 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
791 enum dma_data_direction direction = write ?
792 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
793
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
795 ttm->num_pages << PAGE_SHIFT,
796 GFP_KERNEL);
797 if (r)
798 goto release_sg;
799
800 r = -ENOMEM;
801 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
802 if (nents != ttm->sg->nents)
803 goto release_sg;
804
805 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
806 gtt->ttm.dma_address, ttm->num_pages);
807
808 return 0;
809
810release_sg:
811 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812 return r;
813}
814
815static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
816{
Christian Königa7d64de2016-09-15 14:58:48 +0200817 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400818 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819
820 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
821 enum dma_data_direction direction = write ?
822 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
823
824 /* double check that we don't free the table twice */
825 if (!ttm->sg->sgl)
826 return;
827
828 /* free the sg table and pages again */
829 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
830
Christian König1b0c0f92017-09-05 14:36:44 +0200831 amdgpu_ttm_tt_mark_user_pages(ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400832
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400833 sg_free_table(ttm->sg);
834}
835
836static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
837 struct ttm_mem_reg *bo_mem)
838{
Christian Königd9a13762018-02-28 09:35:39 +0100839 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400840 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian Königac7afe62017-08-22 21:04:47 +0200841 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300842 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400843
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800844 if (gtt->userptr) {
845 r = amdgpu_ttm_tt_pin_userptr(ttm);
846 if (r) {
847 DRM_ERROR("failed to pin userptr\n");
848 return r;
849 }
850 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851 if (!ttm->num_pages) {
852 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
853 ttm->num_pages, bo_mem, ttm);
854 }
855
856 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
857 bo_mem->mem_type == AMDGPU_PL_GWS ||
858 bo_mem->mem_type == AMDGPU_PL_OA)
859 return -EINVAL;
860
Christian König3da917b2017-10-27 14:17:09 +0200861 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
862 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
Christian Königac7afe62017-08-22 21:04:47 +0200863 return 0;
Christian König3da917b2017-10-27 14:17:09 +0200864 }
Christian König98a7f882017-06-30 10:41:07 +0200865
Christian Königd9a13762018-02-28 09:35:39 +0100866 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
Christian Königac7afe62017-08-22 21:04:47 +0200867 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
Christian Königd9a13762018-02-28 09:35:39 +0100868 r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
Christian Königac7afe62017-08-22 21:04:47 +0200869 ttm->pages, gtt->ttm.dma_address, flags);
870
Christian Königc1c7ce82017-10-16 16:50:32 +0200871 if (r)
Christian Königac7afe62017-08-22 21:04:47 +0200872 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
873 ttm->num_pages, gtt->offset);
Christian König98a7f882017-06-30 10:41:07 +0200874 return r;
Christian Königc855e252016-09-05 17:00:57 +0200875}
876
Christian Königc5835bb2017-10-27 15:43:14 +0200877int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
Christian Königc855e252016-09-05 17:00:57 +0200878{
Christian König1d004022017-08-22 16:58:07 +0200879 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königc13c55d2017-04-12 15:33:00 +0200880 struct ttm_operation_ctx ctx = { false, false };
Christian König40575732017-10-26 17:54:12 +0200881 struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
Christian König1d004022017-08-22 16:58:07 +0200882 struct ttm_mem_reg tmp;
Christian König1d004022017-08-22 16:58:07 +0200883 struct ttm_placement placement;
884 struct ttm_place placements;
Christian König40575732017-10-26 17:54:12 +0200885 uint64_t flags;
Christian Königc855e252016-09-05 17:00:57 +0200886 int r;
887
Christian König3da917b2017-10-27 14:17:09 +0200888 if (bo->mem.mem_type != TTM_PL_TT ||
889 amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
Christian Königc855e252016-09-05 17:00:57 +0200890 return 0;
891
Christian König1d004022017-08-22 16:58:07 +0200892 tmp = bo->mem;
893 tmp.mm_node = NULL;
894 placement.num_placement = 1;
895 placement.placement = &placements;
896 placement.num_busy_placement = 1;
897 placement.busy_placement = &placements;
898 placements.fpfn = 0;
Christian König770d13b2018-01-12 14:52:22 +0100899 placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
Christian Königec8c9f82017-10-16 13:47:15 +0200900 placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
901 TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200902
Christian Königc13c55d2017-04-12 15:33:00 +0200903 r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
Christian König1d004022017-08-22 16:58:07 +0200904 if (unlikely(r))
905 return r;
906
Christian König40575732017-10-26 17:54:12 +0200907 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
908 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
909 r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
910 bo->ttm->pages, gtt->ttm.dma_address, flags);
911 if (unlikely(r)) {
Christian König1d004022017-08-22 16:58:07 +0200912 ttm_bo_mem_put(bo, &tmp);
Christian König40575732017-10-26 17:54:12 +0200913 return r;
914 }
Christian König1d004022017-08-22 16:58:07 +0200915
Christian König40575732017-10-26 17:54:12 +0200916 ttm_bo_mem_put(bo, &bo->mem);
917 bo->mem = tmp;
918 bo->offset = (bo->mem.start << PAGE_SHIFT) +
919 bo->bdev->man[bo->mem.mem_type].gpu_offset;
920
921 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922}
923
Christian Königc1c7ce82017-10-16 16:50:32 +0200924int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800925{
Christian Königc1c7ce82017-10-16 16:50:32 +0200926 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
927 struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800928 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800929 int r;
930
Christian Königc1c7ce82017-10-16 16:50:32 +0200931 if (!gtt)
932 return 0;
933
934 flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
935 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
936 gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
937 if (r)
938 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
939 gtt->ttm.ttm.num_pages, gtt->offset);
940 return r;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800941}
942
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400943static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
944{
Christian Königd9a13762018-02-28 09:35:39 +0100945 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800947 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948
Christian König85a4b572016-09-22 14:19:50 +0200949 if (gtt->userptr)
950 amdgpu_ttm_tt_unpin_userptr(ttm);
951
Christian König3da917b2017-10-27 14:17:09 +0200952 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
Christian König78ab0a32016-09-09 15:39:08 +0200953 return 0;
954
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400955 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Christian Königd9a13762018-02-28 09:35:39 +0100956 r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
Christian Königc1c7ce82017-10-16 16:50:32 +0200957 if (r)
Roger.He738f64c2017-05-05 13:27:10 +0800958 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
959 gtt->ttm.ttm.num_pages, gtt->offset);
Roger.He738f64c2017-05-05 13:27:10 +0800960 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400961}
962
963static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
964{
965 struct amdgpu_ttm_tt *gtt = (void *)ttm;
966
967 ttm_dma_tt_fini(&gtt->ttm);
968 kfree(gtt);
969}
970
971static struct ttm_backend_func amdgpu_backend_func = {
972 .bind = &amdgpu_ttm_backend_bind,
973 .unbind = &amdgpu_ttm_backend_unbind,
974 .destroy = &amdgpu_ttm_backend_destroy,
975};
976
977static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
Christian König231cdaf2018-02-21 20:34:13 +0100978 unsigned long size, uint32_t page_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400979{
980 struct amdgpu_device *adev;
981 struct amdgpu_ttm_tt *gtt;
982
Christian Königa7d64de2016-09-15 14:58:48 +0200983 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984
985 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
986 if (gtt == NULL) {
987 return NULL;
988 }
989 gtt->ttm.ttm.func = &amdgpu_backend_func;
Christian König231cdaf2018-02-21 20:34:13 +0100990 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991 kfree(gtt);
992 return NULL;
993 }
994 return &gtt->ttm.ttm;
995}
996
Roger Hed0cef9f2017-12-21 17:42:50 +0800997static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
998 struct ttm_operation_ctx *ctx)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400999{
Tom St Denisaca81712017-07-31 09:35:24 -04001000 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001001 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1003
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001004 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +05301005 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001006 if (!ttm->sg)
1007 return -ENOMEM;
1008
1009 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1010 ttm->state = tt_unbound;
1011 return 0;
1012 }
1013
1014 if (slave && ttm->sg) {
1015 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1016 gtt->ttm.dma_address, ttm->num_pages);
1017 ttm->state = tt_unbound;
Tom St Denis79ba2802017-09-18 08:10:00 -04001018 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019 }
1020
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001021#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001022 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Roger Hed0cef9f2017-12-21 17:42:50 +08001023 return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024 }
1025#endif
1026
Roger Hed0cef9f2017-12-21 17:42:50 +08001027 return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001028}
1029
1030static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1031{
1032 struct amdgpu_device *adev;
1033 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001034 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1035
1036 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +02001037 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001038 kfree(ttm->sg);
1039 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1040 return;
1041 }
1042
1043 if (slave)
1044 return;
1045
Christian Königa7d64de2016-09-15 14:58:48 +02001046 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001047
1048#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001049 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001050 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1051 return;
1052 }
1053#endif
1054
Tom St Denis7405e0d2017-08-18 10:05:48 -04001055 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001056}
1057
1058int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1059 uint32_t flags)
1060{
1061 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1062
1063 if (gtt == NULL)
1064 return -EINVAL;
1065
1066 gtt->userptr = addr;
1067 gtt->usermm = current->mm;
1068 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001069 spin_lock_init(&gtt->guptasklock);
1070 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001071 atomic_set(&gtt->mmu_invalidations, 0);
Christian Königca666a32017-09-05 14:30:05 +02001072 gtt->last_set_pages = 0;
Christian König637dd3b2016-03-03 14:24:57 +01001073
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001074 return 0;
1075}
1076
Christian Königcc325d12016-02-08 11:08:35 +01001077struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001078{
1079 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1080
1081 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001082 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001083
Christian Königcc325d12016-02-08 11:08:35 +01001084 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085}
1086
Christian Königcc1de6e2016-02-08 10:57:22 +01001087bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1088 unsigned long end)
1089{
1090 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001091 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001092 unsigned long size;
1093
Christian König637dd3b2016-03-03 14:24:57 +01001094 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001095 return false;
1096
1097 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1098 if (gtt->userptr > end || gtt->userptr + size <= start)
1099 return false;
1100
Christian König637dd3b2016-03-03 14:24:57 +01001101 spin_lock(&gtt->guptasklock);
1102 list_for_each_entry(entry, &gtt->guptasks, list) {
1103 if (entry->task == current) {
1104 spin_unlock(&gtt->guptasklock);
1105 return false;
1106 }
1107 }
1108 spin_unlock(&gtt->guptasklock);
1109
Christian König2f568db2016-02-23 12:36:59 +01001110 atomic_inc(&gtt->mmu_invalidations);
1111
Christian Königcc1de6e2016-02-08 10:57:22 +01001112 return true;
1113}
1114
Christian König2f568db2016-02-23 12:36:59 +01001115bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1116 int *last_invalidated)
1117{
1118 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1119 int prev_invalidated = *last_invalidated;
1120
1121 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1122 return prev_invalidated != *last_invalidated;
1123}
1124
Christian Königca666a32017-09-05 14:30:05 +02001125bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
1126{
1127 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1128
1129 if (gtt == NULL || !gtt->userptr)
1130 return false;
1131
1132 return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
1133}
1134
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001135bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1136{
1137 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1138
1139 if (gtt == NULL)
1140 return false;
1141
1142 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1143}
1144
Chunming Zhou6b777602016-09-21 16:19:19 +08001145uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001146 struct ttm_mem_reg *mem)
1147{
Chunming Zhou6b777602016-09-21 16:19:19 +08001148 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001149
1150 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1151 flags |= AMDGPU_PTE_VALID;
1152
Christian König6d999052015-12-04 13:32:55 +01001153 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001154 flags |= AMDGPU_PTE_SYSTEM;
1155
Christian König6d999052015-12-04 13:32:55 +01001156 if (ttm->caching_state == tt_cached)
1157 flags |= AMDGPU_PTE_SNOOPED;
1158 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159
Alex Xie4b98e0c2017-02-14 12:31:36 -05001160 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001161 flags |= AMDGPU_PTE_READABLE;
1162
1163 if (!amdgpu_ttm_tt_is_readonly(ttm))
1164 flags |= AMDGPU_PTE_WRITEABLE;
1165
1166 return flags;
1167}
1168
Christian König9982ca62016-10-19 14:44:22 +02001169static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1170 const struct ttm_place *place)
1171{
Christian König4fcae782017-04-20 12:11:47 +02001172 unsigned long num_pages = bo->mem.num_pages;
1173 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001174
Christian König4fcae782017-04-20 12:11:47 +02001175 switch (bo->mem.mem_type) {
1176 case TTM_PL_TT:
1177 return true;
1178
1179 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001180 /* Check each drm MM node individually */
1181 while (num_pages) {
1182 if (place->fpfn < (node->start + node->size) &&
1183 !(place->lpfn && place->lpfn <= node->start))
1184 return true;
1185
1186 num_pages -= node->size;
1187 ++node;
1188 }
Roger He7da2e3e2017-11-02 13:14:27 +08001189 return false;
Christian König9982ca62016-10-19 14:44:22 +02001190
Christian König4fcae782017-04-20 12:11:47 +02001191 default:
1192 break;
Christian König9982ca62016-10-19 14:44:22 +02001193 }
1194
1195 return ttm_bo_eviction_valuable(bo, place);
1196}
1197
Felix Kuehlinge3426102017-07-03 14:18:27 -04001198static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1199 unsigned long offset,
1200 void *buf, int len, int write)
1201{
Andres Rodriguezb82485f2017-09-15 21:05:19 -04001202 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001204 struct drm_mm_node *nodes;
Felix Kuehlinge3426102017-07-03 14:18:27 -04001205 uint32_t value = 0;
1206 int ret = 0;
1207 uint64_t pos;
1208 unsigned long flags;
1209
1210 if (bo->mem.mem_type != TTM_PL_VRAM)
1211 return -EIO;
1212
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001213 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001214 pos = (nodes->start << PAGE_SHIFT) + offset;
1215
Christian König770d13b2018-01-12 14:52:22 +01001216 while (len && pos < adev->gmc.mc_vram_size) {
Felix Kuehlinge3426102017-07-03 14:18:27 -04001217 uint64_t aligned_pos = pos & ~(uint64_t)3;
1218 uint32_t bytes = 4 - (pos & 3);
1219 uint32_t shift = (pos & 3) * 8;
1220 uint32_t mask = 0xffffffff << shift;
1221
1222 if (len < bytes) {
1223 mask &= 0xffffffff >> (bytes - len) * 8;
1224 bytes = len;
1225 }
1226
1227 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denis97bae492017-09-14 08:57:26 -04001228 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1229 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001230 if (!write || mask != 0xffffffff)
Tom St Denis97bae492017-09-14 08:57:26 -04001231 value = RREG32_NO_KIQ(mmMM_DATA);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001232 if (write) {
1233 value &= ~mask;
1234 value |= (*(uint32_t *)buf << shift) & mask;
Tom St Denis97bae492017-09-14 08:57:26 -04001235 WREG32_NO_KIQ(mmMM_DATA, value);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001236 }
1237 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1238 if (!write) {
1239 value = (value & mask) >> shift;
1240 memcpy(buf, &value, bytes);
1241 }
1242
1243 ret += bytes;
1244 buf = (uint8_t *)buf + bytes;
1245 pos += bytes;
1246 len -= bytes;
1247 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1248 ++nodes;
1249 pos = (nodes->start << PAGE_SHIFT);
1250 }
1251 }
1252
1253 return ret;
1254}
1255
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001256static struct ttm_bo_driver amdgpu_bo_driver = {
1257 .ttm_tt_create = &amdgpu_ttm_tt_create,
1258 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1259 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1260 .invalidate_caches = &amdgpu_invalidate_caches,
1261 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001262 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001263 .evict_flags = &amdgpu_evict_flags,
1264 .move = &amdgpu_bo_move,
1265 .verify_access = &amdgpu_verify_access,
1266 .move_notify = &amdgpu_bo_move_notify,
1267 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1268 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1269 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001270 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001271 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001272};
1273
Alex Deucherf5ec6972017-12-14 16:39:02 -05001274/*
1275 * Firmware Reservation functions
1276 */
1277/**
1278 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1279 *
1280 * @adev: amdgpu_device pointer
1281 *
1282 * free fw reserved vram if it has been reserved.
1283 */
1284static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1285{
1286 amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
1287 NULL, &adev->fw_vram_usage.va);
1288}
1289
1290/**
1291 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1292 *
1293 * @adev: amdgpu_device pointer
1294 *
1295 * create bo vram reservation from fw.
1296 */
1297static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1298{
1299 struct ttm_operation_ctx ctx = { false, false };
1300 int r = 0;
1301 int i;
Christian König770d13b2018-01-12 14:52:22 +01001302 u64 vram_size = adev->gmc.visible_vram_size;
Alex Deucherf5ec6972017-12-14 16:39:02 -05001303 u64 offset = adev->fw_vram_usage.start_offset;
1304 u64 size = adev->fw_vram_usage.size;
1305 struct amdgpu_bo *bo;
1306
1307 adev->fw_vram_usage.va = NULL;
1308 adev->fw_vram_usage.reserved_bo = NULL;
1309
1310 if (adev->fw_vram_usage.size > 0 &&
1311 adev->fw_vram_usage.size <= vram_size) {
1312
1313 r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
1314 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
1315 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
Christian König8febe612018-01-24 19:55:32 +01001316 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL,
Alex Deucherf5ec6972017-12-14 16:39:02 -05001317 &adev->fw_vram_usage.reserved_bo);
1318 if (r)
1319 goto error_create;
1320
1321 r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
1322 if (r)
1323 goto error_reserve;
1324
1325 /* remove the original mem node and create a new one at the
1326 * request position
1327 */
1328 bo = adev->fw_vram_usage.reserved_bo;
1329 offset = ALIGN(offset, PAGE_SIZE);
1330 for (i = 0; i < bo->placement.num_placement; ++i) {
1331 bo->placements[i].fpfn = offset >> PAGE_SHIFT;
1332 bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
1333 }
1334
1335 ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
1336 r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
1337 &bo->tbo.mem, &ctx);
1338 if (r)
1339 goto error_pin;
1340
1341 r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
1342 AMDGPU_GEM_DOMAIN_VRAM,
1343 adev->fw_vram_usage.start_offset,
1344 (adev->fw_vram_usage.start_offset +
1345 adev->fw_vram_usage.size), NULL);
1346 if (r)
1347 goto error_pin;
1348 r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
1349 &adev->fw_vram_usage.va);
1350 if (r)
1351 goto error_kmap;
1352
1353 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1354 }
1355 return r;
1356
1357error_kmap:
1358 amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
1359error_pin:
1360 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1361error_reserve:
1362 amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
1363error_create:
1364 adev->fw_vram_usage.va = NULL;
1365 adev->fw_vram_usage.reserved_bo = NULL;
1366 return r;
1367}
1368
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001369int amdgpu_ttm_init(struct amdgpu_device *adev)
1370{
Christian König36d38372017-07-07 13:17:45 +02001371 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001372 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001373 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001374
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001375 r = amdgpu_ttm_global_init(adev);
1376 if (r) {
1377 return r;
1378 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001379 /* No others user of address space so set it to 0 */
1380 r = ttm_bo_device_init(&adev->mman.bdev,
1381 adev->mman.bo_global_ref.ref.object,
1382 &amdgpu_bo_driver,
1383 adev->ddev->anon_inode->i_mapping,
1384 DRM_FILE_PAGE_OFFSET,
1385 adev->need_dma32);
1386 if (r) {
1387 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1388 return r;
1389 }
1390 adev->mman.initialized = true;
Andrey Grodzovsky7cce9582018-01-16 10:06:36 -05001391
1392 /* We opt to avoid OOM on system pages allocations */
1393 adev->mman.bdev.no_retry = true;
1394
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001395 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
Christian König770d13b2018-01-12 14:52:22 +01001396 adev->gmc.real_vram_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001397 if (r) {
1398 DRM_ERROR("Failed initializing VRAM heap.\n");
1399 return r;
1400 }
John Brooks218b5dc2017-06-27 22:33:17 -04001401
1402 /* Reduce size of CPU-visible VRAM if requested */
1403 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1404 if (amdgpu_vis_vram_limit > 0 &&
Christian König770d13b2018-01-12 14:52:22 +01001405 vis_vram_limit <= adev->gmc.visible_vram_size)
1406 adev->gmc.visible_vram_size = vis_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -04001407
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001408 /* Change the size here instead of the init above so only lpfn is affected */
Christian König57adc4c2018-03-01 11:01:52 +01001409 amdgpu_ttm_set_buffer_funcs_status(adev, false);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001410#ifdef CONFIG_64BIT
1411 adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1412 adev->gmc.visible_vram_size);
1413#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001414
Horace Chena05502e2017-09-29 14:41:57 +08001415 /*
1416 *The reserved vram for firmware must be pinned to the specified
1417 *place on the VRAM, so reserve it early.
1418 */
Alex Deucherf5ec6972017-12-14 16:39:02 -05001419 r = amdgpu_ttm_fw_reserve_vram_init(adev);
Horace Chena05502e2017-09-29 14:41:57 +08001420 if (r) {
1421 return r;
1422 }
1423
Christian König770d13b2018-01-12 14:52:22 +01001424 r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
Christian Königa4a02772017-07-27 17:24:36 +02001425 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001426 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001427 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001428 if (r)
1429 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001430 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
Christian König770d13b2018-01-12 14:52:22 +01001431 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001432
Roger He424e2c82017-11-10 19:05:13 +08001433 if (amdgpu_gtt_size == -1) {
1434 struct sysinfo si;
1435
1436 si_meminfo(&si);
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001437 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
Christian König770d13b2018-01-12 14:52:22 +01001438 adev->gmc.mc_vram_size),
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001439 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1440 }
1441 else
Christian König36d38372017-07-07 13:17:45 +02001442 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1443 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001444 if (r) {
1445 DRM_ERROR("Failed initializing GTT heap.\n");
1446 return r;
1447 }
1448 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001449 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001450
1451 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1452 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1453 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1454 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1455 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1456 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1457 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1458 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1459 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1460 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001461 if (adev->gds.mem.total_size) {
1462 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1463 adev->gds.mem.total_size >> PAGE_SHIFT);
1464 if (r) {
1465 DRM_ERROR("Failed initializing GDS heap.\n");
1466 return r;
1467 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001468 }
1469
1470 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001471 if (adev->gds.gws.total_size) {
1472 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1473 adev->gds.gws.total_size >> PAGE_SHIFT);
1474 if (r) {
1475 DRM_ERROR("Failed initializing gws heap.\n");
1476 return r;
1477 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001478 }
1479
1480 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001481 if (adev->gds.oa.total_size) {
1482 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1483 adev->gds.oa.total_size >> PAGE_SHIFT);
1484 if (r) {
1485 DRM_ERROR("Failed initializing oa heap.\n");
1486 return r;
1487 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001488 }
1489
1490 r = amdgpu_ttm_debugfs_init(adev);
1491 if (r) {
1492 DRM_ERROR("Failed to init debugfs\n");
1493 return r;
1494 }
1495 return 0;
1496}
1497
1498void amdgpu_ttm_fini(struct amdgpu_device *adev)
1499{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001500 if (!adev->mman.initialized)
1501 return;
Monk Liu11c6b822017-11-13 20:41:56 +08001502
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001503 amdgpu_ttm_debugfs_fini(adev);
Monk Liu11c6b822017-11-13 20:41:56 +08001504 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
Alex Deucherf5ec6972017-12-14 16:39:02 -05001505 amdgpu_ttm_fw_reserve_vram_fini(adev);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001506 if (adev->mman.aper_base_kaddr)
1507 iounmap(adev->mman.aper_base_kaddr);
1508 adev->mman.aper_base_kaddr = NULL;
Monk Liu11c6b822017-11-13 20:41:56 +08001509
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001510 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1511 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001512 if (adev->gds.mem.total_size)
1513 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1514 if (adev->gds.gws.total_size)
1515 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1516 if (adev->gds.oa.total_size)
1517 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001518 ttm_bo_device_release(&adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001519 amdgpu_ttm_global_fini(adev);
1520 adev->mman.initialized = false;
1521 DRM_INFO("amdgpu: ttm finalized\n");
1522}
1523
Christian König57adc4c2018-03-01 11:01:52 +01001524/**
1525 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1526 *
1527 * @adev: amdgpu_device pointer
1528 * @enable: true when we can use buffer functions.
1529 *
1530 * Enable/disable use of buffer functions during suspend/resume. This should
1531 * only be called at bootup or when userspace isn't running.
1532 */
1533void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001534{
Christian König57adc4c2018-03-01 11:01:52 +01001535 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
1536 uint64_t size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001537
Christian König380383f2018-03-01 11:03:27 +01001538 if (!adev->mman.initialized || adev->in_gpu_reset)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001539 return;
1540
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001541 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
Christian König57adc4c2018-03-01 11:01:52 +01001542 if (enable)
1543 size = adev->gmc.real_vram_size;
1544 else
1545 size = adev->gmc.visible_vram_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001546 man->size = size >> PAGE_SHIFT;
Christian König81988f92018-03-01 11:09:15 +01001547 adev->mman.buffer_funcs_enabled = enable;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001548}
1549
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001550int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1551{
1552 struct drm_file *file_priv;
1553 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001554
Christian Könige176fe172015-05-27 10:22:47 +02001555 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001556 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001557
1558 file_priv = filp->private_data;
1559 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001560 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001561 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001562
1563 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001564}
1565
Christian Königabca90f2017-06-30 11:05:54 +02001566static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1567 struct ttm_mem_reg *mem, unsigned num_pages,
1568 uint64_t offset, unsigned window,
1569 struct amdgpu_ring *ring,
1570 uint64_t *addr)
1571{
1572 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1573 struct amdgpu_device *adev = ring->adev;
1574 struct ttm_tt *ttm = bo->ttm;
1575 struct amdgpu_job *job;
1576 unsigned num_dw, num_bytes;
1577 dma_addr_t *dma_address;
1578 struct dma_fence *fence;
1579 uint64_t src_addr, dst_addr;
1580 uint64_t flags;
1581 int r;
1582
1583 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1584 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1585
Christian König770d13b2018-01-12 14:52:22 +01001586 *addr = adev->gmc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001587 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1588 AMDGPU_GPU_PAGE_SIZE;
1589
1590 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1591 while (num_dw & 0x7)
1592 num_dw++;
1593
1594 num_bytes = num_pages * 8;
1595
1596 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1597 if (r)
1598 return r;
1599
1600 src_addr = num_dw * 4;
1601 src_addr += job->ibs[0].gpu_addr;
1602
1603 dst_addr = adev->gart.table_addr;
1604 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1605 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1606 dst_addr, num_bytes);
1607
1608 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1609 WARN_ON(job->ibs[0].length_dw > num_dw);
1610
1611 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1612 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1613 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1614 &job->ibs[0].ptr[num_dw]);
1615 if (r)
1616 goto error_free;
1617
1618 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1619 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1620 if (r)
1621 goto error_free;
1622
1623 dma_fence_put(fence);
1624
1625 return r;
1626
1627error_free:
1628 amdgpu_job_free(job);
1629 return r;
1630}
1631
Christian Königfc9c8f52017-06-29 11:46:15 +02001632int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1633 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001634 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001635 struct dma_fence **fence, bool direct_submit,
1636 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001637{
1638 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001639 struct amdgpu_job *job;
1640
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001641 uint32_t max_bytes;
1642 unsigned num_loops, num_dw;
1643 unsigned i;
1644 int r;
1645
Christian König81988f92018-03-01 11:09:15 +01001646 if (direct_submit && !ring->ready) {
1647 DRM_ERROR("Trying to move memory with ring turned off.\n");
1648 return -EINVAL;
1649 }
1650
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001651 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1652 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1653 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1654
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001655 /* for IB padding */
1656 while (num_dw & 0x7)
1657 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001658
Christian Königd71518b2016-02-01 12:20:25 +01001659 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1660 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001661 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001662
Christian Königfc9c8f52017-06-29 11:46:15 +02001663 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001664 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001665 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001666 AMDGPU_FENCE_OWNER_UNDEFINED,
1667 false);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001668 if (r) {
1669 DRM_ERROR("sync failed (%d).\n", r);
1670 goto error_free;
1671 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001672 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001673
1674 for (i = 0; i < num_loops; i++) {
1675 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1676
Christian Königd71518b2016-02-01 12:20:25 +01001677 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1678 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001679
1680 src_offset += cur_size_in_bytes;
1681 dst_offset += cur_size_in_bytes;
1682 byte_count -= cur_size_in_bytes;
1683 }
1684
Christian Königd71518b2016-02-01 12:20:25 +01001685 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1686 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001687 if (direct_submit) {
1688 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001689 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001690 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001691 if (r)
1692 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1693 amdgpu_job_free(job);
1694 } else {
1695 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1696 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1697 if (r)
1698 goto error_free;
1699 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001700
Chunming Zhoue24db982016-08-15 10:46:04 +08001701 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001702
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001703error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001704 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001705 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001706}
1707
Flora Cui59b4a972016-07-19 16:48:22 +08001708int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Christian König44e1bae2018-01-24 19:58:45 +01001709 uint32_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001710 struct reservation_object *resv,
1711 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001712{
Christian Königa7d64de2016-09-15 14:58:48 +02001713 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König44e1bae2018-01-24 19:58:45 +01001714 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001715 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1716
Christian Königf29224a62016-11-17 12:06:38 +01001717 struct drm_mm_node *mm_node;
1718 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001719 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001720
1721 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001722 int r;
1723
Christian König81988f92018-03-01 11:09:15 +01001724 if (!adev->mman.buffer_funcs_enabled) {
Christian Königf29224a62016-11-17 12:06:38 +01001725 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1726 return -EINVAL;
1727 }
1728
Christian König92c60d92017-06-29 10:44:39 +02001729 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königc5835bb2017-10-27 15:43:14 +02001730 r = amdgpu_ttm_alloc_gart(&bo->tbo);
Christian König92c60d92017-06-29 10:44:39 +02001731 if (r)
1732 return r;
1733 }
1734
Christian Königf29224a62016-11-17 12:06:38 +01001735 num_pages = bo->tbo.num_pages;
1736 mm_node = bo->tbo.mem.mm_node;
1737 num_loops = 0;
1738 while (num_pages) {
1739 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1740
1741 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1742 num_pages -= mm_node->size;
1743 ++mm_node;
1744 }
Christian König44e1bae2018-01-24 19:58:45 +01001745 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
Flora Cui59b4a972016-07-19 16:48:22 +08001746
1747 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001748 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001749
1750 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1751 if (r)
1752 return r;
1753
1754 if (resv) {
1755 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001756 AMDGPU_FENCE_OWNER_UNDEFINED, false);
Flora Cui59b4a972016-07-19 16:48:22 +08001757 if (r) {
1758 DRM_ERROR("sync failed (%d).\n", r);
1759 goto error_free;
1760 }
1761 }
1762
Christian Königf29224a62016-11-17 12:06:38 +01001763 num_pages = bo->tbo.num_pages;
1764 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001765
Christian Königf29224a62016-11-17 12:06:38 +01001766 while (num_pages) {
1767 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1768 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001769
Christian König92c60d92017-06-29 10:44:39 +02001770 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001771 while (byte_count) {
1772 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1773
Christian König44e1bae2018-01-24 19:58:45 +01001774 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1775 dst_addr, cur_size_in_bytes);
Christian Königf29224a62016-11-17 12:06:38 +01001776
1777 dst_addr += cur_size_in_bytes;
1778 byte_count -= cur_size_in_bytes;
1779 }
1780
1781 num_pages -= mm_node->size;
1782 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001783 }
1784
1785 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1786 WARN_ON(job->ibs[0].length_dw > num_dw);
1787 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001788 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001789 if (r)
1790 goto error_free;
1791
1792 return 0;
1793
1794error_free:
1795 amdgpu_job_free(job);
1796 return r;
1797}
1798
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001799#if defined(CONFIG_DEBUG_FS)
1800
1801static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1802{
1803 struct drm_info_node *node = (struct drm_info_node *)m->private;
1804 unsigned ttm_pl = *(int *)node->info_ent->data;
1805 struct drm_device *dev = node->minor->dev;
1806 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001807 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001808 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001809
Christian König12d4ac52017-08-07 14:07:43 +02001810 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001811 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001812}
1813
1814static int ttm_pl_vram = TTM_PL_VRAM;
1815static int ttm_pl_tt = TTM_PL_TT;
1816
Nils Wallménius06ab6832016-05-02 12:46:15 -04001817static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001818 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1819 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1820 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1821#ifdef CONFIG_SWIOTLB
1822 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1823#endif
1824};
1825
1826static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1827 size_t size, loff_t *pos)
1828{
Al Viro45063092016-12-04 18:24:56 -05001829 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001830 ssize_t result = 0;
1831 int r;
1832
1833 if (size & 0x3 || *pos & 0x3)
1834 return -EINVAL;
1835
Christian König770d13b2018-01-12 14:52:22 +01001836 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis9156e722017-05-23 11:35:22 -04001837 return -ENXIO;
1838
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001839 while (size) {
1840 unsigned long flags;
1841 uint32_t value;
1842
Christian König770d13b2018-01-12 14:52:22 +01001843 if (*pos >= adev->gmc.mc_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001844 return result;
1845
1846 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001847 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1848 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1849 value = RREG32_NO_KIQ(mmMM_DATA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001850 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1851
1852 r = put_user(value, (uint32_t *)buf);
1853 if (r)
1854 return r;
1855
1856 result += 4;
1857 buf += 4;
1858 *pos += 4;
1859 size -= 4;
1860 }
1861
1862 return result;
1863}
1864
Tom St Denis08cab982017-08-29 08:36:52 -04001865static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1866 size_t size, loff_t *pos)
1867{
1868 struct amdgpu_device *adev = file_inode(f)->i_private;
1869 ssize_t result = 0;
1870 int r;
1871
1872 if (size & 0x3 || *pos & 0x3)
1873 return -EINVAL;
1874
Christian König770d13b2018-01-12 14:52:22 +01001875 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001876 return -ENXIO;
1877
1878 while (size) {
1879 unsigned long flags;
1880 uint32_t value;
1881
Christian König770d13b2018-01-12 14:52:22 +01001882 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001883 return result;
1884
1885 r = get_user(value, (uint32_t *)buf);
1886 if (r)
1887 return r;
1888
1889 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001890 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1891 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1892 WREG32_NO_KIQ(mmMM_DATA, value);
Tom St Denis08cab982017-08-29 08:36:52 -04001893 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1894
1895 result += 4;
1896 buf += 4;
1897 *pos += 4;
1898 size -= 4;
1899 }
1900
1901 return result;
1902}
1903
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001904static const struct file_operations amdgpu_ttm_vram_fops = {
1905 .owner = THIS_MODULE,
1906 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001907 .write = amdgpu_ttm_vram_write,
1908 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001909};
1910
Christian Königa1d29472016-03-30 14:42:57 +02001911#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1912
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001913static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1914 size_t size, loff_t *pos)
1915{
Al Viro45063092016-12-04 18:24:56 -05001916 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001917 ssize_t result = 0;
1918 int r;
1919
1920 while (size) {
1921 loff_t p = *pos / PAGE_SIZE;
1922 unsigned off = *pos & ~PAGE_MASK;
1923 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1924 struct page *page;
1925 void *ptr;
1926
1927 if (p >= adev->gart.num_cpu_pages)
1928 return result;
1929
1930 page = adev->gart.pages[p];
1931 if (page) {
1932 ptr = kmap(page);
1933 ptr += off;
1934
1935 r = copy_to_user(buf, ptr, cur_size);
1936 kunmap(adev->gart.pages[p]);
1937 } else
1938 r = clear_user(buf, cur_size);
1939
1940 if (r)
1941 return -EFAULT;
1942
1943 result += cur_size;
1944 buf += cur_size;
1945 *pos += cur_size;
1946 size -= cur_size;
1947 }
1948
1949 return result;
1950}
1951
1952static const struct file_operations amdgpu_ttm_gtt_fops = {
1953 .owner = THIS_MODULE,
1954 .read = amdgpu_ttm_gtt_read,
1955 .llseek = default_llseek
1956};
1957
1958#endif
1959
Tom St Denisebb043f2018-02-23 09:46:23 -05001960static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
1961 size_t size, loff_t *pos)
Tom St Denis38290b22017-09-18 07:28:14 -04001962{
1963 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis38290b22017-09-18 07:28:14 -04001964 struct iommu_domain *dom;
Tom St Denisebb043f2018-02-23 09:46:23 -05001965 ssize_t result = 0;
1966 int r;
Tom St Denis38290b22017-09-18 07:28:14 -04001967
1968 dom = iommu_get_domain_for_dev(adev->dev);
Tom St Denis10cfafd2017-09-19 11:29:04 -04001969
Tom St Denisebb043f2018-02-23 09:46:23 -05001970 while (size) {
1971 phys_addr_t addr = *pos & PAGE_MASK;
1972 loff_t off = *pos & ~PAGE_MASK;
1973 size_t bytes = PAGE_SIZE - off;
1974 unsigned long pfn;
1975 struct page *p;
1976 void *ptr;
Tom St Denis38290b22017-09-18 07:28:14 -04001977
Tom St Denisebb043f2018-02-23 09:46:23 -05001978 bytes = bytes < size ? bytes : size;
1979
1980 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
1981
1982 pfn = addr >> PAGE_SHIFT;
1983 if (!pfn_valid(pfn))
1984 return -EPERM;
1985
1986 p = pfn_to_page(pfn);
1987 if (p->mapping != adev->mman.bdev.dev_mapping)
1988 return -EPERM;
1989
1990 ptr = kmap(p);
1991 r = copy_to_user(buf, ptr, bytes);
1992 kunmap(p);
1993 if (r)
1994 return -EFAULT;
1995
1996 size -= bytes;
1997 *pos += bytes;
1998 result += bytes;
1999 }
2000
2001 return result;
Tom St Denis38290b22017-09-18 07:28:14 -04002002}
2003
Tom St Denisebb043f2018-02-23 09:46:23 -05002004static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
2005 size_t size, loff_t *pos)
2006{
2007 struct amdgpu_device *adev = file_inode(f)->i_private;
2008 struct iommu_domain *dom;
2009 ssize_t result = 0;
2010 int r;
2011
2012 dom = iommu_get_domain_for_dev(adev->dev);
2013
2014 while (size) {
2015 phys_addr_t addr = *pos & PAGE_MASK;
2016 loff_t off = *pos & ~PAGE_MASK;
2017 size_t bytes = PAGE_SIZE - off;
2018 unsigned long pfn;
2019 struct page *p;
2020 void *ptr;
2021
2022 bytes = bytes < size ? bytes : size;
2023
2024 addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
2025
2026 pfn = addr >> PAGE_SHIFT;
2027 if (!pfn_valid(pfn))
2028 return -EPERM;
2029
2030 p = pfn_to_page(pfn);
2031 if (p->mapping != adev->mman.bdev.dev_mapping)
2032 return -EPERM;
2033
2034 ptr = kmap(p);
2035 r = copy_from_user(ptr, buf, bytes);
2036 kunmap(p);
2037 if (r)
2038 return -EFAULT;
2039
2040 size -= bytes;
2041 *pos += bytes;
2042 result += bytes;
2043 }
2044
2045 return result;
2046}
2047
2048static const struct file_operations amdgpu_ttm_iomem_fops = {
Tom St Denis38290b22017-09-18 07:28:14 -04002049 .owner = THIS_MODULE,
Tom St Denisebb043f2018-02-23 09:46:23 -05002050 .read = amdgpu_iomem_read,
2051 .write = amdgpu_iomem_write,
Tom St Denis38290b22017-09-18 07:28:14 -04002052 .llseek = default_llseek
2053};
Tom St Denisa40cfa02017-09-18 07:14:56 -04002054
2055static const struct {
2056 char *name;
2057 const struct file_operations *fops;
2058 int domain;
2059} ttm_debugfs_entries[] = {
2060 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
2061#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2062 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
2063#endif
Tom St Denisebb043f2018-02-23 09:46:23 -05002064 { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
Tom St Denisa40cfa02017-09-18 07:14:56 -04002065};
2066
Christian Königa1d29472016-03-30 14:42:57 +02002067#endif
2068
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002069static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2070{
2071#if defined(CONFIG_DEBUG_FS)
2072 unsigned count;
2073
2074 struct drm_minor *minor = adev->ddev->primary;
2075 struct dentry *ent, *root = minor->debugfs_root;
2076
Tom St Denisa40cfa02017-09-18 07:14:56 -04002077 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
2078 ent = debugfs_create_file(
2079 ttm_debugfs_entries[count].name,
2080 S_IFREG | S_IRUGO, root,
2081 adev,
2082 ttm_debugfs_entries[count].fops);
2083 if (IS_ERR(ent))
2084 return PTR_ERR(ent);
2085 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
Christian König770d13b2018-01-12 14:52:22 +01002086 i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002087 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
Christian König770d13b2018-01-12 14:52:22 +01002088 i_size_write(ent->d_inode, adev->gmc.gart_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002089 adev->mman.debugfs_entries[count] = ent;
2090 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002091
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002092 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
2093
2094#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08002095 if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002096 --count;
2097#endif
2098
2099 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
2100#else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002101 return 0;
2102#endif
2103}
2104
2105static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
2106{
2107#if defined(CONFIG_DEBUG_FS)
Tom St Denisa40cfa02017-09-18 07:14:56 -04002108 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002109
Tom St Denisa40cfa02017-09-18 07:14:56 -04002110 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
2111 debugfs_remove(adev->mman.debugfs_entries[i]);
Christian Königa1d29472016-03-30 14:42:57 +02002112#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002113}