blob: 9881a1e55df3e321df116fd5de3e39bae94f74ed [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
Andrey Grodzovskyc8c5e562018-06-12 14:28:20 -040034#include "amdgpu_gmc.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040035
Christian König91acbeb2015-12-14 16:42:31 +010036static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020037 struct drm_amdgpu_cs_chunk_fence *data,
38 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010039{
40 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020041 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010042
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010043 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010044 if (gobj == NULL)
45 return -EINVAL;
46
Christian König758ac172016-05-06 22:14:00 +020047 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010048 p->uf_entry.priority = 0;
49 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
50 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010051 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020052
53 size = amdgpu_bo_size(p->uf_entry.robj);
54 if (size != PAGE_SIZE || (data->offset + 8) > size)
55 return -EINVAL;
56
Christian König758ac172016-05-06 22:14:00 +020057 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010058
Cihangir Akturkf62facc2017-08-03 14:58:16 +030059 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020060
61 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
62 amdgpu_bo_unref(&p->uf_entry.robj);
63 return -EINVAL;
64 }
65
Christian König91acbeb2015-12-14 16:42:31 +010066 return 0;
67}
68
Alex Xie9211c782017-06-20 16:35:04 -040069static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070{
Christian König4c0b2422016-02-01 11:20:37 +010071 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080072 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073 union drm_amdgpu_cs *cs = data;
74 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030075 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010076 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020077 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030078 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030079 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080
Dan Carpenter1d263472015-09-23 13:59:28 +030081 if (cs->in.num_chunks == 0)
82 return 0;
83
84 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
85 if (!chunk_array)
86 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087
Christian König3cb485f2015-05-11 15:34:59 +020088 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
89 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030090 ret = -EINVAL;
91 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020092 }
Dan Carpenter1d263472015-09-23 13:59:28 +030093
Monk Liu7716ea52017-10-17 12:08:02 +080094 /* skip guilty context job */
95 if (atomic_read(&p->ctx->guilty) == 1) {
96 ret = -ECANCELED;
97 goto free_chunk;
98 }
99
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400100 mutex_lock(&p->ctx->lock);
101
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +0200103 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 if (copy_from_user(chunk_array, chunk_array_user,
105 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300106 ret = -EFAULT;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400107 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400108 }
109
110 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800111 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400112 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300113 if (!p->chunks) {
114 ret = -ENOMEM;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400115 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400116 }
117
118 for (i = 0; i < p->nchunks; i++) {
119 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
120 struct drm_amdgpu_cs_chunk user_chunk;
121 uint32_t __user *cdata;
122
Christian König7ecc2452017-07-26 17:02:52 +0200123 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 if (copy_from_user(&user_chunk, chunk_ptr,
125 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300126 ret = -EFAULT;
127 i--;
128 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129 }
130 p->chunks[i].chunk_id = user_chunk.chunk_id;
131 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132
133 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200134 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135
Michal Hocko20981052017-05-17 14:23:12 +0200136 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300138 ret = -ENOMEM;
139 i--;
140 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141 }
142 size *= sizeof(uint32_t);
143 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300144 ret = -EFAULT;
145 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 }
147
Christian König9a5e8fb2015-06-23 17:07:03 +0200148 switch (p->chunks[i].chunk_id) {
149 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100150 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200151 break;
152
153 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100155 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300156 ret = -EINVAL;
157 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158 }
Christian König91acbeb2015-12-14 16:42:31 +0100159
Christian König758ac172016-05-06 22:14:00 +0200160 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
161 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100162 if (ret)
163 goto free_partial_kdata;
164
Christian König9a5e8fb2015-06-23 17:07:03 +0200165 break;
166
Christian König2b48d322015-06-19 17:31:29 +0200167 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000168 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
169 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200170 break;
171
Christian König9a5e8fb2015-06-23 17:07:03 +0200172 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300173 ret = -EINVAL;
174 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175 }
176 }
177
Monk Liuc5637832016-04-19 20:11:32 +0800178 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100179 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100180 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181
Christian Könige55f2b62017-10-09 15:18:43 +0200182 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
183 ret = -ECANCELED;
184 goto free_all_kdata;
185 }
Christian König14e47f92017-10-09 15:04:41 +0200186
Christian Königb5f5acb2016-06-29 13:26:41 +0200187 if (p->uf_entry.robj)
188 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400189 kfree(chunk_array);
Andrey Grodzovskyefaa9642018-06-28 22:55:27 -0400190
191 /* Use this opportunity to fill in task info for the vm */
192 amdgpu_vm_set_task_info(vm);
193
Dan Carpenter1d263472015-09-23 13:59:28 +0300194 return 0;
195
196free_all_kdata:
197 i = p->nchunks - 1;
198free_partial_kdata:
199 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200200 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300201 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000202 p->chunks = NULL;
203 p->nchunks = 0;
Dan Carpenter1d263472015-09-23 13:59:28 +0300204free_chunk:
205 kfree(chunk_array);
206
207 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400208}
209
Marek Olšák95844d22016-08-17 23:49:27 +0200210/* Convert microseconds to bytes. */
211static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
212{
213 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
214 return 0;
215
216 /* Since accum_us is incremented by a million per second, just
217 * multiply it by the number of MB/s to get the number of bytes.
218 */
219 return us << adev->mm_stats.log2_max_MBps;
220}
221
222static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
223{
224 if (!adev->mm_stats.log2_max_MBps)
225 return 0;
226
227 return bytes >> adev->mm_stats.log2_max_MBps;
228}
229
230/* Returns how many bytes TTM can move right now. If no bytes can be moved,
231 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
232 * which means it can go over the threshold once. If that happens, the driver
233 * will be in debt and no other buffer migrations can be done until that debt
234 * is repaid.
235 *
236 * This approach allows moving a buffer of any size (it's important to allow
237 * that).
238 *
239 * The currency is simply time in microseconds and it increases as the clock
240 * ticks. The accumulated microseconds (us) are converted to bytes and
241 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400242 */
John Brooks00f06b22017-06-27 22:33:18 -0400243static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
244 u64 *max_bytes,
245 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400246{
Marek Olšák95844d22016-08-17 23:49:27 +0200247 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200248 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400249
Marek Olšák95844d22016-08-17 23:49:27 +0200250 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
251 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400252 *
Marek Olšák95844d22016-08-17 23:49:27 +0200253 * It means that in order to get full max MBps, at least 5 IBs per
254 * second must be submitted and not more than 200ms apart from each
255 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400256 */
Marek Olšák95844d22016-08-17 23:49:27 +0200257 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400258
John Brooks00f06b22017-06-27 22:33:18 -0400259 if (!adev->mm_stats.log2_max_MBps) {
260 *max_bytes = 0;
261 *max_vis_bytes = 0;
262 return;
263 }
Marek Olšák95844d22016-08-17 23:49:27 +0200264
Christian König770d13b2018-01-12 14:52:22 +0100265 total_vram = adev->gmc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200266 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200267 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
268
269 spin_lock(&adev->mm_stats.lock);
270
271 /* Increase the amount of accumulated us. */
272 time_us = ktime_to_us(ktime_get());
273 increment_us = time_us - adev->mm_stats.last_update_us;
274 adev->mm_stats.last_update_us = time_us;
275 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
276 us_upper_bound);
277
278 /* This prevents the short period of low performance when the VRAM
279 * usage is low and the driver is in debt or doesn't have enough
280 * accumulated us to fill VRAM quickly.
281 *
282 * The situation can occur in these cases:
283 * - a lot of VRAM is freed by userspace
284 * - the presence of a big buffer causes a lot of evictions
285 * (solution: split buffers into smaller ones)
286 *
287 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
288 * accum_us to a positive number.
289 */
290 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
291 s64 min_us;
292
293 /* Be more aggresive on dGPUs. Try to fill a portion of free
294 * VRAM now.
295 */
296 if (!(adev->flags & AMD_IS_APU))
297 min_us = bytes_to_us(adev, free_vram / 4);
298 else
299 min_us = 0; /* Reset accum_us on APUs. */
300
301 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
302 }
303
John Brooks00f06b22017-06-27 22:33:18 -0400304 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200305 * buffer moves.
306 */
John Brooks00f06b22017-06-27 22:33:18 -0400307 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
308
309 /* Do the same for visible VRAM if half of it is free */
Andrey Grodzovskyc8c5e562018-06-12 14:28:20 -0400310 if (!amdgpu_gmc_vram_full_visible(&adev->gmc)) {
Christian König770d13b2018-01-12 14:52:22 +0100311 u64 total_vis_vram = adev->gmc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200312 u64 used_vis_vram =
313 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400314
315 if (used_vis_vram < total_vis_vram) {
316 u64 free_vis_vram = total_vis_vram - used_vis_vram;
317 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
318 increment_us, us_upper_bound);
319
320 if (free_vis_vram >= total_vis_vram / 2)
321 adev->mm_stats.accum_us_vis =
322 max(bytes_to_us(adev, free_vis_vram / 2),
323 adev->mm_stats.accum_us_vis);
324 }
325
326 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
327 } else {
328 *max_vis_bytes = 0;
329 }
Marek Olšák95844d22016-08-17 23:49:27 +0200330
331 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200332}
333
334/* Report how many bytes have really been moved for the last command
335 * submission. This can result in a debt that can stop buffer migrations
336 * temporarily.
337 */
John Brooks00f06b22017-06-27 22:33:18 -0400338void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
339 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200340{
341 spin_lock(&adev->mm_stats.lock);
342 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400343 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200344 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400345}
346
Chunming Zhou14fd8332016-08-04 13:05:46 +0800347static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
348 struct amdgpu_bo *bo)
349{
Christian Königa7d64de2016-09-15 14:58:48 +0200350 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Roger He92518592017-12-08 13:31:52 +0800351 struct ttm_operation_ctx ctx = {
352 .interruptible = true,
353 .no_wait_gpu = false,
Roger Hed330fca2018-02-06 11:22:57 +0800354 .resv = bo->tbo.resv,
355 .flags = 0
Roger He92518592017-12-08 13:31:52 +0800356 };
Chunming Zhou14fd8332016-08-04 13:05:46 +0800357 uint32_t domain;
358 int r;
359
360 if (bo->pin_count)
361 return 0;
362
Marek Olšák95844d22016-08-17 23:49:27 +0200363 /* Don't move this buffer if we have depleted our allowance
364 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800365 */
John Brooks00f06b22017-06-27 22:33:18 -0400366 if (p->bytes_moved < p->bytes_moved_threshold) {
Andrey Grodzovskyc8c5e562018-06-12 14:28:20 -0400367 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
John Brooks00f06b22017-06-27 22:33:18 -0400368 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
369 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
370 * visible VRAM if we've depleted our allowance to do
371 * that.
372 */
373 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400374 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400375 else
376 domain = bo->allowed_domains;
377 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400378 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400379 }
380 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800381 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400382 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800383
384retry:
385 amdgpu_ttm_placement_from_domain(bo, domain);
Christian König19be5572017-04-12 14:24:39 +0200386 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König6af046d2017-04-27 18:20:47 +0200387
388 p->bytes_moved += ctx.bytes_moved;
Andrey Grodzovskyc8c5e562018-06-12 14:28:20 -0400389 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
Christian König5422a282018-04-05 16:42:03 +0200390 amdgpu_bo_in_cpu_visible_vram(bo))
Christian König6af046d2017-04-27 18:20:47 +0200391 p->bytes_moved_vis += ctx.bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800392
Christian König1abdc3d2016-08-31 17:28:11 +0200393 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
394 domain = bo->allowed_domains;
395 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800396 }
397
398 return r;
399}
400
Christian König662bfa62016-09-01 12:13:18 +0200401/* Last resort, try to evict something from the current working set */
402static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200403 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200404{
Christian Königf7da30d2016-09-28 12:03:04 +0200405 uint32_t domain = validated->allowed_domains;
Christian König19be5572017-04-12 14:24:39 +0200406 struct ttm_operation_ctx ctx = { true, false };
Christian König662bfa62016-09-01 12:13:18 +0200407 int r;
408
409 if (!p->evictable)
410 return false;
411
412 for (;&p->evictable->tv.head != &p->validated;
413 p->evictable = list_prev_entry(p->evictable, tv.head)) {
414
415 struct amdgpu_bo_list_entry *candidate = p->evictable;
416 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200417 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400418 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200419 uint32_t other;
420
421 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200422 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200423 break;
424
Christian König6edc6912017-11-24 11:39:30 +0100425 /* We can't move pinned BOs here */
426 if (bo->pin_count)
427 continue;
428
Christian König662bfa62016-09-01 12:13:18 +0200429 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
430
431 /* Check if this BO is in one of the domains we need space for */
432 if (!(other & domain))
433 continue;
434
435 /* Check if we can move this BO somewhere else */
436 other = bo->allowed_domains & ~domain;
437 if (!other)
438 continue;
439
440 /* Good we can try to move this BO somewhere else */
John Brooks00f06b22017-06-27 22:33:18 -0400441 update_bytes_moved_vis =
Andrey Grodzovskyc8c5e562018-06-12 14:28:20 -0400442 !amdgpu_gmc_vram_full_visible(&adev->gmc) &&
443 amdgpu_bo_in_cpu_visible_vram(bo);
Christian Königf1018f52018-04-05 14:46:41 +0200444 amdgpu_ttm_placement_from_domain(bo, other);
Christian König19be5572017-04-12 14:24:39 +0200445 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian Königf1018f52018-04-05 14:46:41 +0200446 p->bytes_moved += ctx.bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400447 if (update_bytes_moved_vis)
Christian Königf1018f52018-04-05 14:46:41 +0200448 p->bytes_moved_vis += ctx.bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200449
450 if (unlikely(r))
451 break;
452
453 p->evictable = list_prev_entry(p->evictable, tv.head);
454 list_move(&candidate->tv.head, &p->validated);
455
456 return true;
457 }
458
459 return false;
460}
461
Christian Königf7da30d2016-09-28 12:03:04 +0200462static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
463{
464 struct amdgpu_cs_parser *p = param;
465 int r;
466
467 do {
468 r = amdgpu_cs_bo_validate(p, bo);
469 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
470 if (r)
471 return r;
472
473 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500474 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200475
476 return r;
477}
478
Baoyou Xie761c2e82016-09-03 13:57:14 +0800479static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200480 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400481{
Christian König19be5572017-04-12 14:24:39 +0200482 struct ttm_operation_ctx ctx = { true, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400483 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400484 int r;
485
Christian Königa5b75052015-09-03 16:40:39 +0200486 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100487 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100488 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100489 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400490
Christian Königcc325d12016-02-08 11:08:35 +0100491 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
492 if (usermm && usermm != current->mm)
493 return -EPERM;
494
Christian König2f568db2016-02-23 12:36:59 +0100495 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200496 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
497 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200498 amdgpu_ttm_placement_from_domain(bo,
499 AMDGPU_GEM_DOMAIN_CPU);
Christian König19be5572017-04-12 14:24:39 +0200500 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König1b0c0f92017-09-05 14:36:44 +0200501 if (r)
502 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200503 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
504 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100505 binding_userptr = true;
506 }
507
Christian König662bfa62016-09-01 12:13:18 +0200508 if (p->evictable == lobj)
509 p->evictable = NULL;
510
Christian Königf7da30d2016-09-28 12:03:04 +0200511 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800512 if (r)
Christian König36409d122015-12-21 20:31:35 +0100513 return r;
Christian König662bfa62016-09-01 12:13:18 +0200514
Christian König2f568db2016-02-23 12:36:59 +0100515 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200516 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100517 lobj->user_pages = NULL;
518 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400519 }
520 return 0;
521}
522
Christian König2a7d9bd2015-12-18 20:33:52 +0100523static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
524 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525{
526 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100527 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200528 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100529 unsigned i, tries = 10;
Emily Deng01d98502018-05-30 10:04:25 +0800530 struct amdgpu_bo *gds;
531 struct amdgpu_bo *gws;
532 struct amdgpu_bo *oa;
Christian König636ce252015-12-18 21:26:47 +0100533 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400534
Christian König2a7d9bd2015-12-18 20:33:52 +0100535 INIT_LIST_HEAD(&p->validated);
536
537 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800538 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100539 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400540 if (p->bo_list->first_userptr != p->bo_list->num_entries)
Felix Kuehlinge52482d2018-03-23 15:32:28 -0400541 p->mn = amdgpu_mn_get(p->adev, AMDGPU_MN_TYPE_GFX);
monk.liu840d5142015-04-27 15:19:20 +0800542 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400543
Christian König3c0eea62015-12-11 14:39:05 +0100544 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100545 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400546
Bas Nieuwenhuizena20ee0b2018-01-31 13:58:55 +0100547 if (p->uf_entry.robj && !p->uf_entry.robj->parent)
Christian König91acbeb2015-12-14 16:42:31 +0100548 list_add(&p->uf_entry.tv.head, &p->validated);
549
Christian König2f568db2016-02-23 12:36:59 +0100550 while (1) {
551 struct list_head need_pages;
552 unsigned i;
553
554 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
555 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200556 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800557 if (r != -ERESTARTSYS)
558 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100559 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200560 }
Christian König2f568db2016-02-23 12:36:59 +0100561
562 /* Without a BO list we don't have userptr BOs */
563 if (!p->bo_list)
564 break;
565
566 INIT_LIST_HEAD(&need_pages);
567 for (i = p->bo_list->first_userptr;
568 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200569 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100570
571 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200572 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100573
Christian Königca666a32017-09-05 14:30:05 +0200574 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100575 &e->user_invalidated) && e->user_pages) {
576
577 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400578 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100579 */
580 release_pages(e->user_pages,
Linus Torvaldse60e1ee2017-11-15 20:42:10 -0800581 bo->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200582 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100583 e->user_pages = NULL;
584 }
585
Christian Königca666a32017-09-05 14:30:05 +0200586 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100587 !e->user_pages) {
588 list_del(&e->tv.head);
589 list_add(&e->tv.head, &need_pages);
590
591 amdgpu_bo_unreserve(e->robj);
592 }
593 }
594
595 if (list_empty(&need_pages))
596 break;
597
598 /* Unreserve everything again. */
599 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
600
Marek Olšákf1037952016-07-30 00:48:39 +0200601 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100602 if (!--tries) {
603 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200604 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100605 goto error_free_pages;
606 }
607
Alex Xieeb0f0372017-06-08 14:53:26 -0400608 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100609 list_for_each_entry(e, &need_pages, tv.head) {
610 struct ttm_tt *ttm = e->robj->tbo.ttm;
611
Michal Hocko20981052017-05-17 14:23:12 +0200612 e->user_pages = kvmalloc_array(ttm->num_pages,
613 sizeof(struct page*),
614 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100615 if (!e->user_pages) {
616 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200617 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100618 goto error_free_pages;
619 }
620
621 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
622 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200623 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200624 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100625 e->user_pages = NULL;
626 goto error_free_pages;
627 }
628 }
629
630 /* And try again. */
631 list_splice(&need_pages, &p->validated);
632 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633
John Brooks00f06b22017-06-27 22:33:18 -0400634 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
635 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100636 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400637 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200638 p->evictable = list_last_entry(&p->validated,
639 struct amdgpu_bo_list_entry,
640 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100641
Christian Königf7da30d2016-09-28 12:03:04 +0200642 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
643 amdgpu_cs_validate, p);
644 if (r) {
645 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
646 goto error_validate;
647 }
648
Christian Königf69f90a12015-12-21 19:47:42 +0100649 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200650 if (r) {
651 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200652 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200653 }
Christian Königa5b75052015-09-03 16:40:39 +0200654
Christian Königf69f90a12015-12-21 19:47:42 +0100655 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200656 if (r) {
657 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100658 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200659 }
Christian Königa8480302016-01-05 16:03:39 +0100660
John Brooks00f06b22017-06-27 22:33:18 -0400661 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
662 p->bytes_moved_vis);
Emily Deng01d98502018-05-30 10:04:25 +0800663
Christian Königa8480302016-01-05 16:03:39 +0100664 if (p->bo_list) {
665 struct amdgpu_vm *vm = &fpriv->vm;
666 unsigned i;
667
Emily Deng01d98502018-05-30 10:04:25 +0800668 gds = p->bo_list->gds_obj;
669 gws = p->bo_list->gws_obj;
670 oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100671 for (i = 0; i < p->bo_list->num_entries; i++) {
672 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
673
674 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
675 }
Emily Deng01d98502018-05-30 10:04:25 +0800676 } else {
677 gds = p->adev->gds.gds_gfx_bo;
678 gws = p->adev->gds.gws_gfx_bo;
679 oa = p->adev->gds.oa_gfx_bo;
680 }
Christian Königd88bf582016-05-06 17:50:03 +0200681
Emily Deng01d98502018-05-30 10:04:25 +0800682 if (gds) {
683 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
684 p->job->gds_size = amdgpu_bo_size(gds);
685 }
686 if (gws) {
687 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
688 p->job->gws_size = amdgpu_bo_size(gws);
689 }
690 if (oa) {
691 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
692 p->job->oa_size = amdgpu_bo_size(oa);
Christian Königa8480302016-01-05 16:03:39 +0100693 }
Christian Königa5b75052015-09-03 16:40:39 +0200694
Christian Königc855e252016-09-05 17:00:57 +0200695 if (!r && p->uf_entry.robj) {
696 struct amdgpu_bo *uf = p->uf_entry.robj;
697
Christian Königc5835bb2017-10-27 15:43:14 +0200698 r = amdgpu_ttm_alloc_gart(&uf->tbo);
Christian Königc855e252016-09-05 17:00:57 +0200699 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
700 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200701
Christian Königa5b75052015-09-03 16:40:39 +0200702error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400703 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200704 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
705
Christian König2f568db2016-02-23 12:36:59 +0100706error_free_pages:
707
Christian König2f568db2016-02-23 12:36:59 +0100708 if (p->bo_list) {
709 for (i = p->bo_list->first_userptr;
710 i < p->bo_list->num_entries; ++i) {
711 e = &p->bo_list->array[i];
712
713 if (!e->user_pages)
714 continue;
715
716 release_pages(e->user_pages,
Mel Gormanc6f92f92017-11-15 17:37:55 -0800717 e->robj->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200718 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100719 }
720 }
721
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 return r;
723}
724
725static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
726{
727 struct amdgpu_bo_list_entry *e;
728 int r;
729
730 list_for_each_entry(e, &p->validated, tv.head) {
731 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400732 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
733 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734
735 if (r)
736 return r;
737 }
738 return 0;
739}
740
Christian König984810f2015-11-14 21:05:35 +0100741/**
742 * cs_parser_fini() - clean parser states
743 * @parser: parser structure holding parsing context.
744 * @error: error number
745 *
746 * If error is set than unvalidate buffer, otherwise just free memory
747 * used by parsing context.
748 **/
Christian Königb6369222017-08-03 11:44:01 -0400749static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
750 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800751{
Christian König984810f2015-11-14 21:05:35 +0100752 unsigned i;
753
Christian König3fe89772017-09-12 14:25:14 -0400754 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755 ttm_eu_backoff_reservation(&parser->ticket,
756 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000757
758 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
759 drm_syncobj_put(parser->post_dep_syncobjs[i]);
760 kfree(parser->post_dep_syncobjs);
761
Chris Wilsonf54d1862016-10-25 13:00:45 +0100762 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100763
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400764 if (parser->ctx) {
765 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200766 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400767 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800768 if (parser->bo_list)
769 amdgpu_bo_list_put(parser->bo_list);
770
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400771 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200772 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400773 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100774 if (parser->job)
775 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100776 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400777}
778
Junwei Zhangb85891b2017-01-16 13:59:01 +0800779static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400780{
781 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800782 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
783 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400784 struct amdgpu_bo_va *bo_va;
785 struct amdgpu_bo *bo;
786 int i, r;
787
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100788 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400789 if (r)
790 return r;
791
Junwei Zhangb85891b2017-01-16 13:59:01 +0800792 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
793 if (r)
794 return r;
795
796 r = amdgpu_sync_fence(adev, &p->job->sync,
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500797 fpriv->prt_va->last_pt_update, false);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800798 if (r)
799 return r;
800
Monk Liu24936642017-01-09 15:54:32 +0800801 if (amdgpu_sriov_vf(adev)) {
802 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200803
804 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800805 BUG_ON(!bo_va);
806 r = amdgpu_vm_bo_update(adev, bo_va, false);
807 if (r)
808 return r;
809
810 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500811 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Monk Liu24936642017-01-09 15:54:32 +0800812 if (r)
813 return r;
814 }
815
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400816 if (p->bo_list) {
817 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100818 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200819
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 /* ignore duplicates */
821 bo = p->bo_list->array[i].robj;
822 if (!bo)
823 continue;
824
825 bo_va = p->bo_list->array[i].bo_va;
826 if (bo_va == NULL)
827 continue;
828
Christian König99e124f2016-08-16 14:43:17 +0200829 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400830 if (r)
831 return r;
832
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800833 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500834 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Christian König91e1a522015-07-06 22:06:40 +0200835 if (r)
836 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400837 }
Christian Königb495bd32015-09-10 14:00:35 +0200838
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400839 }
840
Christian König4e55eb32017-09-11 16:54:59 +0200841 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200842 if (r)
843 return r;
844
Christian König0abc6872017-09-01 20:37:57 +0200845 r = amdgpu_vm_update_directories(adev, vm);
846 if (r)
847 return r;
848
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500849 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update, false);
Christian Königd5884512017-09-08 14:09:41 +0200850 if (r)
851 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200852
853 if (amdgpu_vm_debug && p->bo_list) {
854 /* Invalidate all BOs to test for userspace bugs */
855 for (i = 0; i < p->bo_list->num_entries; i++) {
856 /* ignore duplicates */
857 bo = p->bo_list->array[i].robj;
858 if (!bo)
859 continue;
860
Christian König3f3333f2017-08-03 14:02:13 +0200861 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200862 }
863 }
864
865 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866}
867
868static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100869 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870{
Christian Königb07c60c2016-01-31 12:29:04 +0100871 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400872 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100873 struct amdgpu_ring *ring = p->job->ring;
Christian Königc5795c552017-10-12 12:16:33 +0200874 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876 /* Only for UVD/VCE VM emulation */
Christian Königc5795c552017-10-12 12:16:33 +0200877 if (p->job->ring->funcs->parse_cs) {
878 unsigned i, j;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400879
Christian Königc5795c552017-10-12 12:16:33 +0200880 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
881 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400882 struct amdgpu_bo_va_mapping *m;
883 struct amdgpu_bo *aobj = NULL;
Christian Königc5795c552017-10-12 12:16:33 +0200884 struct amdgpu_cs_chunk *chunk;
Christian Königbb7939b2017-11-06 15:37:01 +0100885 uint64_t offset, va_start;
Christian Königc5795c552017-10-12 12:16:33 +0200886 struct amdgpu_ib *ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400887 uint8_t *kptr;
888
Christian Königc5795c552017-10-12 12:16:33 +0200889 chunk = &p->chunks[i];
890 ib = &p->job->ibs[j];
891 chunk_ib = chunk->kdata;
892
893 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
894 continue;
895
Christian Königbb7939b2017-11-06 15:37:01 +0100896 va_start = chunk_ib->va_start & AMDGPU_VA_HOLE_MASK;
897 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400898 if (r) {
899 DRM_ERROR("IB va_start is invalid\n");
900 return r;
901 }
902
Christian Königbb7939b2017-11-06 15:37:01 +0100903 if ((va_start + chunk_ib->ib_bytes) >
Christian Königc5795c552017-10-12 12:16:33 +0200904 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400905 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
906 return -EINVAL;
907 }
908
909 /* the IB should be reserved at this point */
910 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
911 if (r) {
912 return r;
913 }
914
915 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian Königbb7939b2017-11-06 15:37:01 +0100916 kptr += va_start - offset;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400917
918 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
919 amdgpu_bo_kunmap(aobj);
920
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400921 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922 if (r)
923 return r;
Christian Königc5795c552017-10-12 12:16:33 +0200924
925 j++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926 }
Christian König45088ef2016-10-05 16:49:19 +0200927 }
928
929 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200930 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200931
Junwei Zhangb85891b2017-01-16 13:59:01 +0800932 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200933 if (r)
934 return r;
Michel Dänzer02374bb2018-06-25 11:07:17 +0200935
936 r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
937 if (r)
938 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 }
940
Christian König9a795882016-06-22 14:25:55 +0200941 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400942}
943
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400944static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
945 struct amdgpu_cs_parser *parser)
946{
947 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
948 struct amdgpu_vm *vm = &fpriv->vm;
949 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800950 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951
Christian König50838c82016-02-03 13:44:52 +0100952 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400953 struct amdgpu_cs_chunk *chunk;
954 struct amdgpu_ib *ib;
955 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957
958 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100959 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
961
962 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
963 continue;
964
Monk Liu65333e42017-03-27 15:14:53 +0800965 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400966 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800967 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
968 ce_preempt++;
969 else
970 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400971 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800972
Monk Liu65333e42017-03-27 15:14:53 +0800973 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
974 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800975 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800976 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800977
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500978 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
979 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200980 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400981 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982
Monk Liu2a9ceb82017-03-28 11:00:03 +0800983 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800984 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
985 if (!parser->ctx->preamble_presented) {
986 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
987 parser->ctx->preamble_presented = true;
988 }
989 }
990
Christian Königb07c60c2016-01-31 12:29:04 +0100991 if (parser->job->ring && parser->job->ring != ring)
992 return -EINVAL;
993
994 parser->job->ring = ring;
995
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400996 r = amdgpu_ib_get(adev, vm,
997 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
998 ib);
999 if (r) {
1000 DRM_ERROR("Failed to get ib !\n");
1001 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001002 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001003
Christian König45088ef2016-10-05 16:49:19 +02001004 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +02001005 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +08001006 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001007
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001008 j++;
1009 }
1010
Christian König758ac172016-05-06 22:14:00 +02001011 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +02001012 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +02001013 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
1014 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +02001015 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001016
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -04001017 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001018}
1019
Dave Airlie6f0308e2017-03-09 03:45:52 +00001020static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
1021 struct amdgpu_cs_chunk *chunk)
1022{
1023 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1024 unsigned num_deps;
1025 int i, r;
1026 struct drm_amdgpu_cs_chunk_dep *deps;
1027
1028 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1029 num_deps = chunk->length_dw * 4 /
1030 sizeof(struct drm_amdgpu_cs_chunk_dep);
1031
1032 for (i = 0; i < num_deps; ++i) {
1033 struct amdgpu_ring *ring;
1034 struct amdgpu_ctx *ctx;
1035 struct dma_fence *fence;
1036
1037 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1038 if (ctx == NULL)
1039 return -EINVAL;
1040
1041 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1042 deps[i].ip_type,
1043 deps[i].ip_instance,
1044 deps[i].ring, &ring);
1045 if (r) {
1046 amdgpu_ctx_put(ctx);
1047 return r;
1048 }
1049
1050 fence = amdgpu_ctx_get_fence(ctx, ring,
1051 deps[i].handle);
1052 if (IS_ERR(fence)) {
1053 r = PTR_ERR(fence);
1054 amdgpu_ctx_put(ctx);
1055 return r;
1056 } else if (fence) {
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001057 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence,
1058 true);
Dave Airlie6f0308e2017-03-09 03:45:52 +00001059 dma_fence_put(fence);
1060 amdgpu_ctx_put(ctx);
1061 if (r)
1062 return r;
1063 }
1064 }
1065 return 0;
1066}
1067
Dave Airlie660e8552017-03-13 22:18:15 +00001068static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1069 uint32_t handle)
1070{
1071 int r;
1072 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001073 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001074 if (r)
1075 return r;
1076
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001077 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence, true);
Dave Airlie660e8552017-03-13 22:18:15 +00001078 dma_fence_put(fence);
1079
1080 return r;
1081}
1082
1083static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1084 struct amdgpu_cs_chunk *chunk)
1085{
1086 unsigned num_deps;
1087 int i, r;
1088 struct drm_amdgpu_cs_chunk_sem *deps;
1089
1090 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1091 num_deps = chunk->length_dw * 4 /
1092 sizeof(struct drm_amdgpu_cs_chunk_sem);
1093
1094 for (i = 0; i < num_deps; ++i) {
1095 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1096 if (r)
1097 return r;
1098 }
1099 return 0;
1100}
1101
1102static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1103 struct amdgpu_cs_chunk *chunk)
1104{
1105 unsigned num_deps;
1106 int i;
1107 struct drm_amdgpu_cs_chunk_sem *deps;
1108 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1109 num_deps = chunk->length_dw * 4 /
1110 sizeof(struct drm_amdgpu_cs_chunk_sem);
1111
1112 p->post_dep_syncobjs = kmalloc_array(num_deps,
1113 sizeof(struct drm_syncobj *),
1114 GFP_KERNEL);
1115 p->num_post_dep_syncobjs = 0;
1116
Christophe JAILLETa1d6b192017-08-23 07:52:36 +02001117 if (!p->post_dep_syncobjs)
1118 return -ENOMEM;
1119
Dave Airlie660e8552017-03-13 22:18:15 +00001120 for (i = 0; i < num_deps; ++i) {
1121 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1122 if (!p->post_dep_syncobjs[i])
1123 return -EINVAL;
1124 p->num_post_dep_syncobjs++;
1125 }
1126 return 0;
1127}
1128
Christian König2b48d322015-06-19 17:31:29 +02001129static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1130 struct amdgpu_cs_parser *p)
1131{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001132 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001133
Christian König2b48d322015-06-19 17:31:29 +02001134 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001135 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001136
1137 chunk = &p->chunks[i];
1138
Dave Airlie6f0308e2017-03-09 03:45:52 +00001139 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1140 r = amdgpu_cs_process_fence_dep(p, chunk);
1141 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001142 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001143 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1144 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1145 if (r)
1146 return r;
1147 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1148 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1149 if (r)
1150 return r;
Christian König2b48d322015-06-19 17:31:29 +02001151 }
1152 }
1153
1154 return 0;
1155}
1156
Dave Airlie660e8552017-03-13 22:18:15 +00001157static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1158{
1159 int i;
1160
Chris Wilson00fc2c22017-07-05 21:12:44 +01001161 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1162 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001163}
1164
Christian Königcd75dc62016-01-31 11:30:55 +01001165static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1166 union drm_amdgpu_cs *cs)
1167{
Christian Königb07c60c2016-01-31 12:29:04 +01001168 struct amdgpu_ring *ring = p->job->ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001169 struct drm_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001170 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001171 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001172 uint64_t seq;
1173
Monk Liue6869412016-03-07 12:49:55 +08001174 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001175
Christian König3fe89772017-09-12 14:25:14 -04001176 amdgpu_mn_lock(p->mn);
1177 if (p->bo_list) {
1178 for (i = p->bo_list->first_userptr;
1179 i < p->bo_list->num_entries; ++i) {
1180 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1181
1182 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1183 amdgpu_mn_unlock(p->mn);
1184 return -ERESTARTSYS;
1185 }
1186 }
1187 }
1188
Christian König50838c82016-02-03 13:44:52 +01001189 job = p->job;
1190 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001191
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001192 r = drm_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001193 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001194 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001195 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001196 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001197 }
1198
Monk Liue6869412016-03-07 12:49:55 +08001199 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001200 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001201 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001202
Monk Liueb01abc2017-09-15 13:40:31 +08001203 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1204 if (r) {
1205 dma_fence_put(p->fence);
1206 dma_fence_put(&job->base.s_fence->finished);
1207 amdgpu_job_free(job);
1208 amdgpu_mn_unlock(p->mn);
1209 return r;
1210 }
1211
Dave Airlie660e8552017-03-13 22:18:15 +00001212 amdgpu_cs_post_dependencies(p);
1213
Monk Liueb01abc2017-09-15 13:40:31 +08001214 cs->out.handle = seq;
1215 job->uf_sequence = seq;
1216
Christian Königa5fb4ec2016-06-29 15:10:31 +02001217 amdgpu_job_free_resources(job);
Andrey Grodzovskyd1f6dc12017-10-19 14:29:46 -04001218 amdgpu_ring_priority_get(job->ring, job->base.s_priority);
Christian Königcd75dc62016-01-31 11:30:55 +01001219
1220 trace_amdgpu_cs_ioctl(job);
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001221 drm_sched_entity_push_job(&job->base, entity);
Christian König3fe89772017-09-12 14:25:14 -04001222
1223 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1224 amdgpu_mn_unlock(p->mn);
1225
Christian Königcd75dc62016-01-31 11:30:55 +01001226 return 0;
1227}
1228
Chunming Zhou049fc522015-07-21 14:36:51 +08001229int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1230{
1231 struct amdgpu_device *adev = dev->dev_private;
1232 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001233 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001234 bool reserved_buffers = false;
1235 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001236
Christian König0c418f12015-09-01 15:13:53 +02001237 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001238 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001239
Christian König7e52a812015-11-04 15:44:39 +01001240 parser.adev = adev;
1241 parser.filp = filp;
1242
1243 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001244 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001245 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001246 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001247 }
Huang Ruia414cd72016-10-30 23:05:47 +08001248
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001249 r = amdgpu_cs_ib_fill(adev, &parser);
1250 if (r)
1251 goto out;
1252
Christian König2a7d9bd2015-12-18 20:33:52 +01001253 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001254 if (r) {
1255 if (r == -ENOMEM)
1256 DRM_ERROR("Not enough memory for command submission!\n");
1257 else if (r != -ERESTARTSYS)
1258 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1259 goto out;
Christian König26a69802015-08-18 21:09:33 +02001260 }
1261
Huang Ruia414cd72016-10-30 23:05:47 +08001262 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001263
Huang Ruia414cd72016-10-30 23:05:47 +08001264 r = amdgpu_cs_dependencies(adev, &parser);
1265 if (r) {
1266 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1267 goto out;
1268 }
1269
Christian König50838c82016-02-03 13:44:52 +01001270 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001271 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001272
Christian König7e52a812015-11-04 15:44:39 +01001273 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001274 if (r)
1275 goto out;
1276
Christian König4acabfe2016-01-31 11:32:04 +01001277 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001278
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001279out:
Christian König7e52a812015-11-04 15:44:39 +01001280 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001281 return r;
1282}
1283
1284/**
1285 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1286 *
1287 * @dev: drm device
1288 * @data: data from userspace
1289 * @filp: file private
1290 *
1291 * Wait for the command submission identified by handle to finish.
1292 */
1293int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1294 struct drm_file *filp)
1295{
1296 union drm_amdgpu_wait_cs *wait = data;
1297 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001298 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001299 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001300 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001301 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001302 long r;
1303
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001304 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1305 if (ctx == NULL)
1306 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001307
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001308 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1309 wait->in.ip_type, wait->in.ip_instance,
1310 wait->in.ring, &ring);
1311 if (r) {
1312 amdgpu_ctx_put(ctx);
1313 return r;
1314 }
1315
Chunming Zhou4b559c92015-07-21 15:53:04 +08001316 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1317 if (IS_ERR(fence))
1318 r = PTR_ERR(fence);
1319 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001320 r = dma_fence_wait_timeout(fence, true, timeout);
Christian König7a0a48d2017-10-09 15:51:10 +02001321 if (r > 0 && fence->error)
1322 r = fence->error;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001323 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001324 } else
Christian König21c16bf2015-07-07 17:24:49 +02001325 r = 1;
1326
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001327 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001328 if (r < 0)
1329 return r;
1330
1331 memset(wait, 0, sizeof(*wait));
1332 wait->out.status = (r == 0);
1333
1334 return 0;
1335}
1336
1337/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001338 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1339 *
1340 * @adev: amdgpu device
1341 * @filp: file private
1342 * @user: drm_amdgpu_fence copied from user space
1343 */
1344static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1345 struct drm_file *filp,
1346 struct drm_amdgpu_fence *user)
1347{
1348 struct amdgpu_ring *ring;
1349 struct amdgpu_ctx *ctx;
1350 struct dma_fence *fence;
1351 int r;
1352
Junwei Zhangeef18a82016-11-04 16:16:10 -04001353 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1354 if (ctx == NULL)
1355 return ERR_PTR(-EINVAL);
1356
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001357 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1358 user->ip_instance, user->ring, &ring);
1359 if (r) {
1360 amdgpu_ctx_put(ctx);
1361 return ERR_PTR(r);
1362 }
1363
Junwei Zhangeef18a82016-11-04 16:16:10 -04001364 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1365 amdgpu_ctx_put(ctx);
1366
1367 return fence;
1368}
1369
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001370int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1371 struct drm_file *filp)
1372{
1373 struct amdgpu_device *adev = dev->dev_private;
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001374 union drm_amdgpu_fence_to_handle *info = data;
1375 struct dma_fence *fence;
1376 struct drm_syncobj *syncobj;
1377 struct sync_file *sync_file;
1378 int fd, r;
1379
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001380 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1381 if (IS_ERR(fence))
1382 return PTR_ERR(fence);
1383
1384 switch (info->in.what) {
1385 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1386 r = drm_syncobj_create(&syncobj, 0, fence);
1387 dma_fence_put(fence);
1388 if (r)
1389 return r;
1390 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1391 drm_syncobj_put(syncobj);
1392 return r;
1393
1394 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1395 r = drm_syncobj_create(&syncobj, 0, fence);
1396 dma_fence_put(fence);
1397 if (r)
1398 return r;
1399 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1400 drm_syncobj_put(syncobj);
1401 return r;
1402
1403 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1404 fd = get_unused_fd_flags(O_CLOEXEC);
1405 if (fd < 0) {
1406 dma_fence_put(fence);
1407 return fd;
1408 }
1409
1410 sync_file = sync_file_create(fence);
1411 dma_fence_put(fence);
1412 if (!sync_file) {
1413 put_unused_fd(fd);
1414 return -ENOMEM;
1415 }
1416
1417 fd_install(fd, sync_file->file);
1418 info->out.handle = fd;
1419 return 0;
1420
1421 default:
1422 return -EINVAL;
1423 }
1424}
1425
Junwei Zhangeef18a82016-11-04 16:16:10 -04001426/**
1427 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1428 *
1429 * @adev: amdgpu device
1430 * @filp: file private
1431 * @wait: wait parameters
1432 * @fences: array of drm_amdgpu_fence
1433 */
1434static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1435 struct drm_file *filp,
1436 union drm_amdgpu_wait_fences *wait,
1437 struct drm_amdgpu_fence *fences)
1438{
1439 uint32_t fence_count = wait->in.fence_count;
1440 unsigned int i;
1441 long r = 1;
1442
1443 for (i = 0; i < fence_count; i++) {
1444 struct dma_fence *fence;
1445 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1446
1447 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1448 if (IS_ERR(fence))
1449 return PTR_ERR(fence);
1450 else if (!fence)
1451 continue;
1452
1453 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001454 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001455 if (r < 0)
1456 return r;
1457
1458 if (r == 0)
1459 break;
Christian König7a0a48d2017-10-09 15:51:10 +02001460
1461 if (fence->error)
1462 return fence->error;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001463 }
1464
1465 memset(wait, 0, sizeof(*wait));
1466 wait->out.status = (r > 0);
1467
1468 return 0;
1469}
1470
1471/**
1472 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1473 *
1474 * @adev: amdgpu device
1475 * @filp: file private
1476 * @wait: wait parameters
1477 * @fences: array of drm_amdgpu_fence
1478 */
1479static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1480 struct drm_file *filp,
1481 union drm_amdgpu_wait_fences *wait,
1482 struct drm_amdgpu_fence *fences)
1483{
1484 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1485 uint32_t fence_count = wait->in.fence_count;
1486 uint32_t first = ~0;
1487 struct dma_fence **array;
1488 unsigned int i;
1489 long r;
1490
1491 /* Prepare the fence array */
1492 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1493
1494 if (array == NULL)
1495 return -ENOMEM;
1496
1497 for (i = 0; i < fence_count; i++) {
1498 struct dma_fence *fence;
1499
1500 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1501 if (IS_ERR(fence)) {
1502 r = PTR_ERR(fence);
1503 goto err_free_fence_array;
1504 } else if (fence) {
1505 array[i] = fence;
1506 } else { /* NULL, the fence has been already signaled */
1507 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001508 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001509 goto out;
1510 }
1511 }
1512
1513 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1514 &first);
1515 if (r < 0)
1516 goto err_free_fence_array;
1517
1518out:
1519 memset(wait, 0, sizeof(*wait));
1520 wait->out.status = (r > 0);
1521 wait->out.first_signaled = first;
Emily Dengcdadab82017-11-09 17:18:18 +08001522
Roger Heeb174c72017-11-17 12:45:18 +08001523 if (first < fence_count && array[first])
Emily Dengcdadab82017-11-09 17:18:18 +08001524 r = array[first]->error;
1525 else
1526 r = 0;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001527
1528err_free_fence_array:
1529 for (i = 0; i < fence_count; i++)
1530 dma_fence_put(array[i]);
1531 kfree(array);
1532
1533 return r;
1534}
1535
1536/**
1537 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1538 *
1539 * @dev: drm device
1540 * @data: data from userspace
1541 * @filp: file private
1542 */
1543int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *filp)
1545{
1546 struct amdgpu_device *adev = dev->dev_private;
1547 union drm_amdgpu_wait_fences *wait = data;
1548 uint32_t fence_count = wait->in.fence_count;
1549 struct drm_amdgpu_fence *fences_user;
1550 struct drm_amdgpu_fence *fences;
1551 int r;
1552
1553 /* Get the fences from userspace */
1554 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1555 GFP_KERNEL);
1556 if (fences == NULL)
1557 return -ENOMEM;
1558
Christian König7ecc2452017-07-26 17:02:52 +02001559 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001560 if (copy_from_user(fences, fences_user,
1561 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1562 r = -EFAULT;
1563 goto err_free_fences;
1564 }
1565
1566 if (wait->in.wait_all)
1567 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1568 else
1569 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1570
1571err_free_fences:
1572 kfree(fences);
1573
1574 return r;
1575}
1576
1577/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001578 * amdgpu_cs_find_bo_va - find bo_va for VM address
1579 *
1580 * @parser: command submission parser context
1581 * @addr: VM address
1582 * @bo: resulting BO of the mapping found
1583 *
1584 * Search the buffer objects in the command submission context for a certain
1585 * virtual memory address. Returns allocation structure when found, NULL
1586 * otherwise.
1587 */
Christian König9cca0b82017-09-06 16:15:28 +02001588int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1589 uint64_t addr, struct amdgpu_bo **bo,
1590 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001591{
Christian Königaebc5e62017-09-06 16:55:16 +02001592 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König19be5572017-04-12 14:24:39 +02001593 struct ttm_operation_ctx ctx = { false, false };
Christian Königaebc5e62017-09-06 16:55:16 +02001594 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001595 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001596 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001597
1598 addr /= AMDGPU_GPU_PAGE_SIZE;
1599
Christian Königaebc5e62017-09-06 16:55:16 +02001600 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1601 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1602 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001603
Christian Königaebc5e62017-09-06 16:55:16 +02001604 *bo = mapping->bo_va->base.bo;
1605 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001606
Christian Königaebc5e62017-09-06 16:55:16 +02001607 /* Double check that the BO is reserved by this CS */
1608 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1609 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001610
Christian König4b6b6912017-10-16 10:32:04 +02001611 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1612 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1613 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
Christian König19be5572017-04-12 14:24:39 +02001614 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
Christian König4b6b6912017-10-16 10:32:04 +02001615 if (r)
Christian König03f48dd2016-08-15 17:00:22 +02001616 return r;
Christian Königc855e252016-09-05 17:00:57 +02001617 }
1618
Christian Königc5835bb2017-10-27 15:43:14 +02001619 return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
Christian Königc855e252016-09-05 17:00:57 +02001620}