blob: 1331bcc41868c6b435efdeeb8b86ffa8a61b9b70 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Imre Deak5209b1f2014-07-01 12:36:17 +0300315void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Imre Deak5209b1f2014-07-01 12:36:17 +0300317 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300318
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100319 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300320 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300321 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300322 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100323 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300325 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200326 } else if (IS_PINEVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
328 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
329 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300330 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100331 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
333 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
334 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300335 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100336 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300337 /*
338 * FIXME can't find a bit like this for 915G, and
339 * and yet it does have the related watermark in
340 * FW_BLC_SELF. What's going on?
341 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300342 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
343 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
344 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300346 } else {
347 return;
348 }
349
350 DRM_DEBUG_KMS("memory self-refresh is %s\n",
351 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300352}
353
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200354
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355/*
356 * Latency for FIFO fetches is dependent on several factors:
357 * - memory configuration (speed, channels)
358 * - chipset
359 * - current MCH state
360 * It can be fairly high in some situations, so here we assume a fairly
361 * pessimal value. It's a tradeoff between extra memory fetches (if we
362 * set this value too high, the FIFO will fetch frequently to stay full)
363 * and power consumption (set it too low to save power and we might see
364 * FIFO underruns and display "flicker").
365 *
366 * A value of 5us seems to be a good balance; safe for very low end
367 * platforms but not overly aggressive on lower latency configs.
368 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100369static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300370
Ville Syrjäläb5004722015-03-05 21:19:47 +0200371#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
372 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
373
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200374static int vlv_get_fifo_size(struct drm_i915_private *dev_priv,
Ville Syrjäläb5004722015-03-05 21:19:47 +0200375 enum pipe pipe, int plane)
376{
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377 int sprite0_start, sprite1_start, size;
378
379 switch (pipe) {
380 uint32_t dsparb, dsparb2, dsparb3;
381 case PIPE_A:
382 dsparb = I915_READ(DSPARB);
383 dsparb2 = I915_READ(DSPARB2);
384 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
385 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
386 break;
387 case PIPE_B:
388 dsparb = I915_READ(DSPARB);
389 dsparb2 = I915_READ(DSPARB2);
390 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
391 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
392 break;
393 case PIPE_C:
394 dsparb2 = I915_READ(DSPARB2);
395 dsparb3 = I915_READ(DSPARB3);
396 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
397 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
398 break;
399 default:
400 return 0;
401 }
402
403 switch (plane) {
404 case 0:
405 size = sprite0_start;
406 break;
407 case 1:
408 size = sprite1_start - sprite0_start;
409 break;
410 case 2:
411 size = 512 - 1 - sprite1_start;
412 break;
413 default:
414 return 0;
415 }
416
417 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
418 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
419 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
420 size);
421
422 return size;
423}
424
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200425static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300426{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300427 uint32_t dsparb = I915_READ(DSPARB);
428 int size;
429
430 size = dsparb & 0x7f;
431 if (plane)
432 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
433
434 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
435 plane ? "B" : "A", size);
436
437 return size;
438}
439
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200440static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300441{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300442 uint32_t dsparb = I915_READ(DSPARB);
443 int size;
444
445 size = dsparb & 0x1ff;
446 if (plane)
447 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
448 size >>= 1; /* Convert to cachelines */
449
450 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
451 plane ? "B" : "A", size);
452
453 return size;
454}
455
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200456static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300457{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300458 uint32_t dsparb = I915_READ(DSPARB);
459 int size;
460
461 size = dsparb & 0x7f;
462 size >>= 2; /* Convert to cachelines */
463
464 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
465 plane ? "B" : "A",
466 size);
467
468 return size;
469}
470
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300471/* Pineview has different values for various configs */
472static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300473 .fifo_size = PINEVIEW_DISPLAY_FIFO,
474 .max_wm = PINEVIEW_MAX_WM,
475 .default_wm = PINEVIEW_DFT_WM,
476 .guard_size = PINEVIEW_GUARD_WM,
477 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300478};
479static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300480 .fifo_size = PINEVIEW_DISPLAY_FIFO,
481 .max_wm = PINEVIEW_MAX_WM,
482 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
483 .guard_size = PINEVIEW_GUARD_WM,
484 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300485};
486static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300487 .fifo_size = PINEVIEW_CURSOR_FIFO,
488 .max_wm = PINEVIEW_CURSOR_MAX_WM,
489 .default_wm = PINEVIEW_CURSOR_DFT_WM,
490 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
491 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300492};
493static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300494 .fifo_size = PINEVIEW_CURSOR_FIFO,
495 .max_wm = PINEVIEW_CURSOR_MAX_WM,
496 .default_wm = PINEVIEW_CURSOR_DFT_WM,
497 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
498 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300499};
500static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300501 .fifo_size = G4X_FIFO_SIZE,
502 .max_wm = G4X_MAX_WM,
503 .default_wm = G4X_MAX_WM,
504 .guard_size = 2,
505 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300506};
507static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300508 .fifo_size = I965_CURSOR_FIFO,
509 .max_wm = I965_CURSOR_MAX_WM,
510 .default_wm = I965_CURSOR_DFT_WM,
511 .guard_size = 2,
512 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300515 .fifo_size = I965_CURSOR_FIFO,
516 .max_wm = I965_CURSOR_MAX_WM,
517 .default_wm = I965_CURSOR_DFT_WM,
518 .guard_size = 2,
519 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520};
521static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300522 .fifo_size = I945_FIFO_SIZE,
523 .max_wm = I915_MAX_WM,
524 .default_wm = 1,
525 .guard_size = 2,
526 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300527};
528static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300529 .fifo_size = I915_FIFO_SIZE,
530 .max_wm = I915_MAX_WM,
531 .default_wm = 1,
532 .guard_size = 2,
533 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300534};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300535static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300536 .fifo_size = I855GM_FIFO_SIZE,
537 .max_wm = I915_MAX_WM,
538 .default_wm = 1,
539 .guard_size = 2,
540 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300542static const struct intel_watermark_params i830_bc_wm_info = {
543 .fifo_size = I855GM_FIFO_SIZE,
544 .max_wm = I915_MAX_WM/2,
545 .default_wm = 1,
546 .guard_size = 2,
547 .cacheline_size = I830_FIFO_LINE_SIZE,
548};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200549static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300550 .fifo_size = I830_FIFO_SIZE,
551 .max_wm = I915_MAX_WM,
552 .default_wm = 1,
553 .guard_size = 2,
554 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300555};
556
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557/**
558 * intel_calculate_wm - calculate watermark level
559 * @clock_in_khz: pixel clock
560 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200561 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300562 * @latency_ns: memory latency for the platform
563 *
564 * Calculate the watermark level (the level at which the display plane will
565 * start fetching from memory again). Each chip has a different display
566 * FIFO size and allocation, so the caller needs to figure that out and pass
567 * in the correct intel_watermark_params structure.
568 *
569 * As the pixel clock runs, the FIFO will be drained at a rate that depends
570 * on the pixel size. When it reaches the watermark level, it'll start
571 * fetching FIFO line sized based chunks from memory until the FIFO fills
572 * past the watermark point. If the FIFO drains completely, a FIFO underrun
573 * will occur, and a display engine hang could result.
574 */
575static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
576 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200577 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578 unsigned long latency_ns)
579{
580 long entries_required, wm_size;
581
582 /*
583 * Note: we need to make sure we don't overflow for various clock &
584 * latency values.
585 * clocks go from a few thousand to several hundred thousand.
586 * latency is usually a few thousand
587 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200588 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589 1000;
590 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
591
592 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
593
594 wm_size = fifo_size - (entries_required + wm->guard_size);
595
596 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
597
598 /* Don't promote wm_size to unsigned... */
599 if (wm_size > (long)wm->max_wm)
600 wm_size = wm->max_wm;
601 if (wm_size <= 0)
602 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300603
604 /*
605 * Bspec seems to indicate that the value shouldn't be lower than
606 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
607 * Lets go for 8 which is the burst size since certain platforms
608 * already use a hardcoded 8 (which is what the spec says should be
609 * done).
610 */
611 if (wm_size <= 8)
612 wm_size = 8;
613
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614 return wm_size;
615}
616
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200617static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300618{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200619 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300620
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200621 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200622 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300623 if (enabled)
624 return NULL;
625 enabled = crtc;
626 }
627 }
628
629 return enabled;
630}
631
Ville Syrjälä432081b2016-10-31 22:37:03 +0200632static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200634 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200635 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 const struct cxsr_latency *latency;
637 u32 reg;
638 unsigned long wm;
639
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100640 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
641 dev_priv->is_ddr3,
642 dev_priv->fsb_freq,
643 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300644 if (!latency) {
645 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300646 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300647 return;
648 }
649
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200650 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300651 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200652 const struct drm_display_mode *adjusted_mode =
653 &crtc->config->base.adjusted_mode;
654 const struct drm_framebuffer *fb =
655 crtc->base.primary->state->fb;
656 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300657 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658
659 /* Display SR */
660 wm = intel_calculate_wm(clock, &pineview_display_wm,
661 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200662 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300663 reg = I915_READ(DSPFW1);
664 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200665 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 I915_WRITE(DSPFW1, reg);
667 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
668
669 /* cursor SR */
670 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
671 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200672 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 reg = I915_READ(DSPFW3);
674 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200675 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300676 I915_WRITE(DSPFW3, reg);
677
678 /* Display HPLL off SR */
679 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
680 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200681 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300682 reg = I915_READ(DSPFW3);
683 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200684 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 I915_WRITE(DSPFW3, reg);
686
687 /* cursor HPLL off SR */
688 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
689 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200690 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 reg = I915_READ(DSPFW3);
692 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200693 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300694 I915_WRITE(DSPFW3, reg);
695 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
696
Imre Deak5209b1f2014-07-01 12:36:17 +0300697 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300699 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 }
701}
702
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200703static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 int plane,
705 const struct intel_watermark_params *display,
706 int display_latency_ns,
707 const struct intel_watermark_params *cursor,
708 int cursor_latency_ns,
709 int *plane_wm,
710 int *cursor_wm)
711{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200712 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300713 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200714 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200715 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 int line_time_us, line_count;
717 int entries, tlb_miss;
718
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200719 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200720 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300721 *cursor_wm = cursor->guard_size;
722 *plane_wm = display->guard_size;
723 return false;
724 }
725
Ville Syrjäläefc26112016-10-31 22:37:04 +0200726 adjusted_mode = &crtc->config->base.adjusted_mode;
727 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100728 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800729 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200730 hdisplay = crtc->config->pipe_src_w;
731 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732
733 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200734 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
736 if (tlb_miss > 0)
737 entries += tlb_miss;
738 entries = DIV_ROUND_UP(entries, display->cacheline_size);
739 *plane_wm = entries + display->guard_size;
740 if (*plane_wm > (int)display->max_wm)
741 *plane_wm = display->max_wm;
742
743 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200744 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300745 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200746 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300747 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
748 if (tlb_miss > 0)
749 entries += tlb_miss;
750 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
751 *cursor_wm = entries + cursor->guard_size;
752 if (*cursor_wm > (int)cursor->max_wm)
753 *cursor_wm = (int)cursor->max_wm;
754
755 return true;
756}
757
758/*
759 * Check the wm result.
760 *
761 * If any calculated watermark values is larger than the maximum value that
762 * can be programmed into the associated watermark register, that watermark
763 * must be disabled.
764 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200765static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300766 int display_wm, int cursor_wm,
767 const struct intel_watermark_params *display,
768 const struct intel_watermark_params *cursor)
769{
770 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
771 display_wm, cursor_wm);
772
773 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100774 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775 display_wm, display->max_wm);
776 return false;
777 }
778
779 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100780 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 cursor_wm, cursor->max_wm);
782 return false;
783 }
784
785 if (!(display_wm || cursor_wm)) {
786 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
787 return false;
788 }
789
790 return true;
791}
792
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200793static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794 int plane,
795 int latency_ns,
796 const struct intel_watermark_params *display,
797 const struct intel_watermark_params *cursor,
798 int *display_wm, int *cursor_wm)
799{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200800 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300801 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200802 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200803 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300804 unsigned long line_time_us;
805 int line_count, line_size;
806 int small, large;
807 int entries;
808
809 if (!latency_ns) {
810 *display_wm = *cursor_wm = 0;
811 return false;
812 }
813
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200814 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200815 adjusted_mode = &crtc->config->base.adjusted_mode;
816 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100817 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800818 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200819 hdisplay = crtc->config->pipe_src_w;
820 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300821
Ville Syrjälä922044c2014-02-14 14:18:57 +0200822 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300823 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200824 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825
826 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200827 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828 large = line_count * line_size;
829
830 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
831 *display_wm = entries + display->guard_size;
832
833 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200834 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300835 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
836 *cursor_wm = entries + cursor->guard_size;
837
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200838 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 *display_wm, *cursor_wm,
840 display, cursor);
841}
842
Ville Syrjälä15665972015-03-10 16:16:28 +0200843#define FW_WM_VLV(value, plane) \
844 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
845
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200846static void vlv_write_wm_values(struct intel_crtc *crtc,
847 const struct vlv_wm_values *wm)
848{
849 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
850 enum pipe pipe = crtc->pipe;
851
852 I915_WRITE(VLV_DDL(pipe),
853 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
854 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
855 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
856 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
857
Ville Syrjäläae801522015-03-05 21:19:49 +0200858 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200859 FW_WM(wm->sr.plane, SR) |
860 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
861 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
862 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200863 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200864 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
865 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
866 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200869
870 if (IS_CHERRYVIEW(dev_priv)) {
871 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
873 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200874 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200875 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
876 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200877 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200878 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
879 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200880 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200881 FW_WM(wm->sr.plane >> 9, SR_HI) |
882 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
883 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
884 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
885 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
886 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
887 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
888 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
889 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
890 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200891 } else {
892 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200893 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
894 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200895 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200896 FW_WM(wm->sr.plane >> 9, SR_HI) |
897 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
898 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
899 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
900 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
901 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
902 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200903 }
904
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300905 /* zero (unused) WM1 watermarks */
906 I915_WRITE(DSPFW4, 0);
907 I915_WRITE(DSPFW5, 0);
908 I915_WRITE(DSPFW6, 0);
909 I915_WRITE(DSPHOWM1, 0);
910
Ville Syrjäläae801522015-03-05 21:19:49 +0200911 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200912}
913
Ville Syrjälä15665972015-03-10 16:16:28 +0200914#undef FW_WM_VLV
915
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300916enum vlv_wm_level {
917 VLV_WM_LEVEL_PM2,
918 VLV_WM_LEVEL_PM5,
919 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300920};
921
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300922/* latency must be in 0.1us units. */
923static unsigned int vlv_wm_method2(unsigned int pixel_rate,
924 unsigned int pipe_htotal,
925 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200926 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300927 unsigned int latency)
928{
929 unsigned int ret;
930
931 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200932 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300933 ret = DIV_ROUND_UP(ret, 64);
934
935 return ret;
936}
937
Ville Syrjäläbb726512016-10-31 22:37:24 +0200938static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300939{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300940 /* all latencies in usec */
941 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
942
Ville Syrjälä58590c12015-09-08 21:05:12 +0300943 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
944
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945 if (IS_CHERRYVIEW(dev_priv)) {
946 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
947 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300948
949 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300950 }
951}
952
953static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
954 struct intel_crtc *crtc,
955 const struct intel_plane_state *state,
956 int level)
957{
958 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200959 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300960
961 if (dev_priv->wm.pri_latency[level] == 0)
962 return USHRT_MAX;
963
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300964 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300965 return 0;
966
Ville Syrjäläac484962016-01-20 21:05:26 +0200967 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300968 clock = crtc->config->base.adjusted_mode.crtc_clock;
969 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
970 width = crtc->config->pipe_src_w;
971 if (WARN_ON(htotal == 0))
972 htotal = 1;
973
974 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
975 /*
976 * FIXME the formula gives values that are
977 * too big for the cursor FIFO, and hence we
978 * would never be able to use cursors. For
979 * now just hardcode the watermark.
980 */
981 wm = 63;
982 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200983 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300984 dev_priv->wm.pri_latency[level] * 10);
985 }
986
987 return min_t(int, wm, USHRT_MAX);
988}
989
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300990static void vlv_compute_fifo(struct intel_crtc *crtc)
991{
992 struct drm_device *dev = crtc->base.dev;
993 struct vlv_wm_state *wm_state = &crtc->wm_state;
994 struct intel_plane *plane;
995 unsigned int total_rate = 0;
996 const int fifo_size = 512 - 1;
997 int fifo_extra, fifo_left = fifo_size;
998
999 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1000 struct intel_plane_state *state =
1001 to_intel_plane_state(plane->base.state);
1002
1003 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1004 continue;
1005
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001006 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001007 wm_state->num_active_planes++;
1008 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1009 }
1010 }
1011
1012 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1013 struct intel_plane_state *state =
1014 to_intel_plane_state(plane->base.state);
1015 unsigned int rate;
1016
1017 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1018 plane->wm.fifo_size = 63;
1019 continue;
1020 }
1021
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001022 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001023 plane->wm.fifo_size = 0;
1024 continue;
1025 }
1026
1027 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1028 plane->wm.fifo_size = fifo_size * rate / total_rate;
1029 fifo_left -= plane->wm.fifo_size;
1030 }
1031
1032 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1033
1034 /* spread the remainder evenly */
1035 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1036 int plane_extra;
1037
1038 if (fifo_left == 0)
1039 break;
1040
1041 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1042 continue;
1043
1044 /* give it all to the first plane if none are active */
1045 if (plane->wm.fifo_size == 0 &&
1046 wm_state->num_active_planes)
1047 continue;
1048
1049 plane_extra = min(fifo_extra, fifo_left);
1050 plane->wm.fifo_size += plane_extra;
1051 fifo_left -= plane_extra;
1052 }
1053
1054 WARN_ON(fifo_left != 0);
1055}
1056
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001057static void vlv_invert_wms(struct intel_crtc *crtc)
1058{
1059 struct vlv_wm_state *wm_state = &crtc->wm_state;
1060 int level;
1061
1062 for (level = 0; level < wm_state->num_levels; level++) {
1063 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001064 const int sr_fifo_size =
1065 INTEL_INFO(to_i915(dev))->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001066 struct intel_plane *plane;
1067
1068 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1069 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1070
1071 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1072 switch (plane->base.type) {
1073 int sprite;
1074 case DRM_PLANE_TYPE_CURSOR:
1075 wm_state->wm[level].cursor = plane->wm.fifo_size -
1076 wm_state->wm[level].cursor;
1077 break;
1078 case DRM_PLANE_TYPE_PRIMARY:
1079 wm_state->wm[level].primary = plane->wm.fifo_size -
1080 wm_state->wm[level].primary;
1081 break;
1082 case DRM_PLANE_TYPE_OVERLAY:
1083 sprite = plane->plane;
1084 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1085 wm_state->wm[level].sprite[sprite];
1086 break;
1087 }
1088 }
1089 }
1090}
1091
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001092static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001093{
1094 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001095 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001096 struct vlv_wm_state *wm_state = &crtc->wm_state;
1097 struct intel_plane *plane;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001098 int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001099 int level;
1100
1101 memset(wm_state, 0, sizeof(*wm_state));
1102
Ville Syrjälä852eb002015-06-24 22:00:07 +03001103 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001104 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001105
1106 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001107
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001108 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
1110 if (wm_state->num_active_planes != 1)
1111 wm_state->cxsr = false;
1112
1113 if (wm_state->cxsr) {
1114 for (level = 0; level < wm_state->num_levels; level++) {
1115 wm_state->sr[level].plane = sr_fifo_size;
1116 wm_state->sr[level].cursor = 63;
1117 }
1118 }
1119
1120 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1121 struct intel_plane_state *state =
1122 to_intel_plane_state(plane->base.state);
1123
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001124 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001125 continue;
1126
1127 /* normal watermarks */
1128 for (level = 0; level < wm_state->num_levels; level++) {
1129 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1130 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1131
1132 /* hack */
1133 if (WARN_ON(level == 0 && wm > max_wm))
1134 wm = max_wm;
1135
1136 if (wm > plane->wm.fifo_size)
1137 break;
1138
1139 switch (plane->base.type) {
1140 int sprite;
1141 case DRM_PLANE_TYPE_CURSOR:
1142 wm_state->wm[level].cursor = wm;
1143 break;
1144 case DRM_PLANE_TYPE_PRIMARY:
1145 wm_state->wm[level].primary = wm;
1146 break;
1147 case DRM_PLANE_TYPE_OVERLAY:
1148 sprite = plane->plane;
1149 wm_state->wm[level].sprite[sprite] = wm;
1150 break;
1151 }
1152 }
1153
1154 wm_state->num_levels = level;
1155
1156 if (!wm_state->cxsr)
1157 continue;
1158
1159 /* maxfifo watermarks */
1160 switch (plane->base.type) {
1161 int sprite, level;
1162 case DRM_PLANE_TYPE_CURSOR:
1163 for (level = 0; level < wm_state->num_levels; level++)
1164 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001165 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001166 break;
1167 case DRM_PLANE_TYPE_PRIMARY:
1168 for (level = 0; level < wm_state->num_levels; level++)
1169 wm_state->sr[level].plane =
1170 min(wm_state->sr[level].plane,
1171 wm_state->wm[level].primary);
1172 break;
1173 case DRM_PLANE_TYPE_OVERLAY:
1174 sprite = plane->plane;
1175 for (level = 0; level < wm_state->num_levels; level++)
1176 wm_state->sr[level].plane =
1177 min(wm_state->sr[level].plane,
1178 wm_state->wm[level].sprite[sprite]);
1179 break;
1180 }
1181 }
1182
1183 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001184 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001185 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1186 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1187 }
1188
1189 vlv_invert_wms(crtc);
1190}
1191
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001192#define VLV_FIFO(plane, value) \
1193 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1194
1195static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1196{
1197 struct drm_device *dev = crtc->base.dev;
1198 struct drm_i915_private *dev_priv = to_i915(dev);
1199 struct intel_plane *plane;
1200 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1201
1202 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1203 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1204 WARN_ON(plane->wm.fifo_size != 63);
1205 continue;
1206 }
1207
1208 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1209 sprite0_start = plane->wm.fifo_size;
1210 else if (plane->plane == 0)
1211 sprite1_start = sprite0_start + plane->wm.fifo_size;
1212 else
1213 fifo_size = sprite1_start + plane->wm.fifo_size;
1214 }
1215
1216 WARN_ON(fifo_size != 512 - 1);
1217
1218 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1219 pipe_name(crtc->pipe), sprite0_start,
1220 sprite1_start, fifo_size);
1221
1222 switch (crtc->pipe) {
1223 uint32_t dsparb, dsparb2, dsparb3;
1224 case PIPE_A:
1225 dsparb = I915_READ(DSPARB);
1226 dsparb2 = I915_READ(DSPARB2);
1227
1228 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1229 VLV_FIFO(SPRITEB, 0xff));
1230 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1231 VLV_FIFO(SPRITEB, sprite1_start));
1232
1233 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1234 VLV_FIFO(SPRITEB_HI, 0x1));
1235 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1236 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1237
1238 I915_WRITE(DSPARB, dsparb);
1239 I915_WRITE(DSPARB2, dsparb2);
1240 break;
1241 case PIPE_B:
1242 dsparb = I915_READ(DSPARB);
1243 dsparb2 = I915_READ(DSPARB2);
1244
1245 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1246 VLV_FIFO(SPRITED, 0xff));
1247 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1248 VLV_FIFO(SPRITED, sprite1_start));
1249
1250 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1251 VLV_FIFO(SPRITED_HI, 0xff));
1252 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1253 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1254
1255 I915_WRITE(DSPARB, dsparb);
1256 I915_WRITE(DSPARB2, dsparb2);
1257 break;
1258 case PIPE_C:
1259 dsparb3 = I915_READ(DSPARB3);
1260 dsparb2 = I915_READ(DSPARB2);
1261
1262 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1263 VLV_FIFO(SPRITEF, 0xff));
1264 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1265 VLV_FIFO(SPRITEF, sprite1_start));
1266
1267 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1268 VLV_FIFO(SPRITEF_HI, 0xff));
1269 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1270 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1271
1272 I915_WRITE(DSPARB3, dsparb3);
1273 I915_WRITE(DSPARB2, dsparb2);
1274 break;
1275 default:
1276 break;
1277 }
1278}
1279
1280#undef VLV_FIFO
1281
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001282static void vlv_merge_wm(struct drm_device *dev,
1283 struct vlv_wm_values *wm)
1284{
1285 struct intel_crtc *crtc;
1286 int num_active_crtcs = 0;
1287
Ville Syrjälä58590c12015-09-08 21:05:12 +03001288 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001289 wm->cxsr = true;
1290
1291 for_each_intel_crtc(dev, crtc) {
1292 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1293
1294 if (!crtc->active)
1295 continue;
1296
1297 if (!wm_state->cxsr)
1298 wm->cxsr = false;
1299
1300 num_active_crtcs++;
1301 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1302 }
1303
1304 if (num_active_crtcs != 1)
1305 wm->cxsr = false;
1306
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001307 if (num_active_crtcs > 1)
1308 wm->level = VLV_WM_LEVEL_PM2;
1309
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001310 for_each_intel_crtc(dev, crtc) {
1311 struct vlv_wm_state *wm_state = &crtc->wm_state;
1312 enum pipe pipe = crtc->pipe;
1313
1314 if (!crtc->active)
1315 continue;
1316
1317 wm->pipe[pipe] = wm_state->wm[wm->level];
1318 if (wm->cxsr)
1319 wm->sr = wm_state->sr[wm->level];
1320
1321 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1322 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1323 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1324 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1325 }
1326}
1327
Ville Syrjälä432081b2016-10-31 22:37:03 +02001328static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001329{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001330 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001331 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001332 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001333 struct vlv_wm_values wm = {};
1334
Ville Syrjälä432081b2016-10-31 22:37:03 +02001335 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336 vlv_merge_wm(dev, &wm);
1337
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001338 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1339 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001340 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001342 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001343
1344 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1345 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1346 chv_set_memory_dvfs(dev_priv, false);
1347
1348 if (wm.level < VLV_WM_LEVEL_PM5 &&
1349 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1350 chv_set_memory_pm5(dev_priv, false);
1351
Ville Syrjälä852eb002015-06-24 22:00:07 +03001352 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001353 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001354
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001355 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001356 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001357
Ville Syrjälä432081b2016-10-31 22:37:03 +02001358 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
1360 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1361 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1362 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1363 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1364 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1365
Ville Syrjälä852eb002015-06-24 22:00:07 +03001366 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001367 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001368
1369 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1370 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1371 chv_set_memory_pm5(dev_priv, true);
1372
1373 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1374 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1375 chv_set_memory_dvfs(dev_priv, true);
1376
1377 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001378}
1379
Ville Syrjäläae801522015-03-05 21:19:49 +02001380#define single_plane_enabled(mask) is_power_of_2(mask)
1381
Ville Syrjälä432081b2016-10-31 22:37:03 +02001382static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001384 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1387 int plane_sr, cursor_sr;
1388 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001389 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001391 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001392 &g4x_wm_info, pessimal_latency_ns,
1393 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001395 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001397 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001404 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405 sr_latency_ns,
1406 &g4x_wm_info,
1407 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001408 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001409 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001410 } else {
Imre Deak98584252014-06-13 14:54:20 +03001411 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001412 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001413 plane_sr = cursor_sr = 0;
1414 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415
Ville Syrjäläa5043452014-06-28 02:04:18 +03001416 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1417 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001418 planea_wm, cursora_wm,
1419 planeb_wm, cursorb_wm,
1420 plane_sr, cursor_sr);
1421
1422 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001423 FW_WM(plane_sr, SR) |
1424 FW_WM(cursorb_wm, CURSORB) |
1425 FW_WM(planeb_wm, PLANEB) |
1426 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001427 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001428 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001430 /* HPLL off in SR has some issues on G4x... disable it */
1431 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001432 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001433 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001434
1435 if (cxsr_enabled)
1436 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001437}
1438
Ville Syrjälä432081b2016-10-31 22:37:03 +02001439static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001441 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001442 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443 int srwm = 1;
1444 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001445 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446
1447 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001448 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 if (crtc) {
1450 /* self-refresh has much higher latency */
1451 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001452 const struct drm_display_mode *adjusted_mode =
1453 &crtc->config->base.adjusted_mode;
1454 const struct drm_framebuffer *fb =
1455 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001456 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001457 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001458 int hdisplay = crtc->config->pipe_src_w;
1459 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460 unsigned long line_time_us;
1461 int entries;
1462
Ville Syrjälä922044c2014-02-14 14:18:57 +02001463 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464
1465 /* Use ns/us then divide to preserve precision */
1466 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001467 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1469 srwm = I965_FIFO_SIZE - entries;
1470 if (srwm < 0)
1471 srwm = 1;
1472 srwm &= 0x1ff;
1473 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1474 entries, srwm);
1475
1476 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001477 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001478 entries = DIV_ROUND_UP(entries,
1479 i965_cursor_wm_info.cacheline_size);
1480 cursor_sr = i965_cursor_wm_info.fifo_size -
1481 (entries + i965_cursor_wm_info.guard_size);
1482
1483 if (cursor_sr > i965_cursor_wm_info.max_wm)
1484 cursor_sr = i965_cursor_wm_info.max_wm;
1485
1486 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1487 "cursor %d\n", srwm, cursor_sr);
1488
Imre Deak98584252014-06-13 14:54:20 +03001489 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001490 } else {
Imre Deak98584252014-06-13 14:54:20 +03001491 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001492 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001493 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 }
1495
1496 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1497 srwm);
1498
1499 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001500 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1501 FW_WM(8, CURSORB) |
1502 FW_WM(8, PLANEB) |
1503 FW_WM(8, PLANEA));
1504 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1505 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001506 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001507 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001508
1509 if (cxsr_enabled)
1510 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511}
1512
Ville Syrjäläf4998962015-03-10 17:02:21 +02001513#undef FW_WM
1514
Ville Syrjälä432081b2016-10-31 22:37:03 +02001515static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001516{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001517 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001518 const struct intel_watermark_params *wm_info;
1519 uint32_t fwater_lo;
1520 uint32_t fwater_hi;
1521 int cwm, srwm = 1;
1522 int fifo_size;
1523 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001524 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001525
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001526 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001527 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001528 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001529 wm_info = &i915_wm_info;
1530 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001531 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001532
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001533 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001534 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001535 if (intel_crtc_active(crtc)) {
1536 const struct drm_display_mode *adjusted_mode =
1537 &crtc->config->base.adjusted_mode;
1538 const struct drm_framebuffer *fb =
1539 crtc->base.primary->state->fb;
1540 int cpp;
1541
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001542 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001543 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001544 else
1545 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001546
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001557 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001560 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001561 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001562 if (intel_crtc_active(crtc)) {
1563 const struct drm_display_mode *adjusted_mode =
1564 &crtc->config->base.adjusted_mode;
1565 const struct drm_framebuffer *fb =
1566 crtc->base.primary->state->fb;
1567 int cpp;
1568
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001569 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001571 else
1572 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001573
Damien Lespiau241bfc32013-09-25 16:45:37 +01001574 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001575 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001576 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 if (enabled == NULL)
1578 enabled = crtc;
1579 else
1580 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001581 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001582 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001583 if (planeb_wm > (long)wm_info->max_wm)
1584 planeb_wm = wm_info->max_wm;
1585 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001586
1587 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1588
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001589 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001590 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591
Ville Syrjäläefc26112016-10-31 22:37:04 +02001592 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001593
1594 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001595 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001596 enabled = NULL;
1597 }
1598
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 /*
1600 * Overlay gets an aggressive default since video jitter is bad.
1601 */
1602 cwm = 2;
1603
1604 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001605 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606
1607 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001608 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001609 /* self-refresh has much higher latency */
1610 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001611 const struct drm_display_mode *adjusted_mode =
1612 &enabled->config->base.adjusted_mode;
1613 const struct drm_framebuffer *fb =
1614 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001615 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001616 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001617 int hdisplay = enabled->config->pipe_src_w;
1618 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619 unsigned long line_time_us;
1620 int entries;
1621
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001622 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001623 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001624 else
1625 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001626
Ville Syrjälä922044c2014-02-14 14:18:57 +02001627 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628
1629 /* Use ns/us then divide to preserve precision */
1630 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001631 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1633 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1634 srwm = wm_info->fifo_size - entries;
1635 if (srwm < 0)
1636 srwm = 1;
1637
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001638 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001639 I915_WRITE(FW_BLC_SELF,
1640 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001641 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001642 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1643 }
1644
1645 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1646 planea_wm, planeb_wm, cwm, srwm);
1647
1648 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1649 fwater_hi = (cwm & 0x1f);
1650
1651 /* Set request length to 8 cachelines per fetch */
1652 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1653 fwater_hi = fwater_hi | (1 << 8);
1654
1655 I915_WRITE(FW_BLC, fwater_lo);
1656 I915_WRITE(FW_BLC2, fwater_hi);
1657
Imre Deak5209b1f2014-07-01 12:36:17 +03001658 if (enabled)
1659 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001660}
1661
Ville Syrjälä432081b2016-10-31 22:37:03 +02001662static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001664 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001665 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667 uint32_t fwater_lo;
1668 int planea_wm;
1669
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001670 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671 if (crtc == NULL)
1672 return;
1673
Ville Syrjäläefc26112016-10-31 22:37:04 +02001674 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001675 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001676 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001677 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001678 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001679 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1680 fwater_lo |= (3<<8) | planea_wm;
1681
1682 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1683
1684 I915_WRITE(FW_BLC, fwater_lo);
1685}
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001689 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001692
1693 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1694 * adjust the pixel_rate here. */
1695
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001696 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001697 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001698 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001699
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001700 pipe_w = pipe_config->pipe_src_w;
1701 pipe_h = pipe_config->pipe_src_h;
1702
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001703 pfit_w = (pfit_size >> 16) & 0xFFFF;
1704 pfit_h = pfit_size & 0xFFFF;
1705 if (pipe_w < pfit_w)
1706 pipe_w = pfit_w;
1707 if (pipe_h < pfit_h)
1708 pipe_h = pfit_h;
1709
Matt Roper15126882015-12-03 11:37:40 -08001710 if (WARN_ON(!pfit_w || !pfit_h))
1711 return pixel_rate;
1712
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1714 pfit_w * pfit_h);
1715 }
1716
1717 return pixel_rate;
1718}
1719
Ville Syrjälä37126462013-08-01 16:18:55 +03001720/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001721static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001722{
1723 uint64_t ret;
1724
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001725 if (WARN(latency == 0, "Latency value missing\n"))
1726 return UINT_MAX;
1727
Ville Syrjäläac484962016-01-20 21:05:26 +02001728 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001729 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1730
1731 return ret;
1732}
1733
Ville Syrjälä37126462013-08-01 16:18:55 +03001734/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001735static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001736 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 uint32_t latency)
1738{
1739 uint32_t ret;
1740
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001741 if (WARN(latency == 0, "Latency value missing\n"))
1742 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001743 if (WARN_ON(!pipe_htotal))
1744 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001745
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001746 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001747 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001748 ret = DIV_ROUND_UP(ret, 64) + 2;
1749 return ret;
1750}
1751
Ville Syrjälä23297042013-07-05 11:57:17 +03001752static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001754{
Matt Roper15126882015-12-03 11:37:40 -08001755 /*
1756 * Neither of these should be possible since this function shouldn't be
1757 * called if the CRTC is off or the plane is invisible. But let's be
1758 * extra paranoid to avoid a potential divide-by-zero if we screw up
1759 * elsewhere in the driver.
1760 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001761 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001762 return 0;
1763 if (WARN_ON(!horiz_pixels))
1764 return 0;
1765
Ville Syrjäläac484962016-01-20 21:05:26 +02001766 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001767}
1768
Imre Deak820c1982013-12-17 14:46:36 +02001769struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001770 uint16_t pri;
1771 uint16_t spr;
1772 uint16_t cur;
1773 uint16_t fbc;
1774};
1775
Ville Syrjälä37126462013-08-01 16:18:55 +03001776/*
1777 * For both WM_PIPE and WM_LP.
1778 * mem_value must be in 0.1us units.
1779 */
Matt Roper7221fc32015-09-24 15:53:08 -07001780static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001781 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001782 uint32_t mem_value,
1783 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001784{
Ville Syrjäläac484962016-01-20 21:05:26 +02001785 int cpp = pstate->base.fb ?
1786 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001787 uint32_t method1, method2;
1788
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001789 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001790 return 0;
1791
Ville Syrjäläac484962016-01-20 21:05:26 +02001792 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001793
1794 if (!is_lp)
1795 return method1;
1796
Matt Roper7221fc32015-09-24 15:53:08 -07001797 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1798 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001799 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001800 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001801
1802 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001803}
1804
Ville Syrjälä37126462013-08-01 16:18:55 +03001805/*
1806 * For both WM_PIPE and WM_LP.
1807 * mem_value must be in 0.1us units.
1808 */
Matt Roper7221fc32015-09-24 15:53:08 -07001809static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001810 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811 uint32_t mem_value)
1812{
Ville Syrjäläac484962016-01-20 21:05:26 +02001813 int cpp = pstate->base.fb ?
1814 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001815 uint32_t method1, method2;
1816
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001817 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001818 return 0;
1819
Ville Syrjäläac484962016-01-20 21:05:26 +02001820 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001821 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1822 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001823 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001824 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 return min(method1, method2);
1826}
1827
Ville Syrjälä37126462013-08-01 16:18:55 +03001828/*
1829 * For both WM_PIPE and WM_LP.
1830 * mem_value must be in 0.1us units.
1831 */
Matt Roper7221fc32015-09-24 15:53:08 -07001832static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001833 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001834 uint32_t mem_value)
1835{
Matt Roperb2435692016-02-02 22:06:51 -08001836 /*
1837 * We treat the cursor plane as always-on for the purposes of watermark
1838 * calculation. Until we have two-stage watermark programming merged,
1839 * this is necessary to avoid flickering.
1840 */
1841 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001842 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001843
Matt Roperb2435692016-02-02 22:06:51 -08001844 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001845 return 0;
1846
Matt Roper7221fc32015-09-24 15:53:08 -07001847 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1848 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001849 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001850}
1851
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001853static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001854 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001855 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001856{
Ville Syrjäläac484962016-01-20 21:05:26 +02001857 int cpp = pstate->base.fb ?
1858 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001859
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001860 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001861 return 0;
1862
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001863 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001864}
1865
Ville Syrjälä158ae642013-08-07 13:28:19 +03001866static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1867{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001868 if (INTEL_INFO(dev)->gen >= 8)
1869 return 3072;
1870 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001871 return 768;
1872 else
1873 return 512;
1874}
1875
Ville Syrjälä4e975082014-03-07 18:32:11 +02001876static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1877 int level, bool is_sprite)
1878{
1879 if (INTEL_INFO(dev)->gen >= 8)
1880 /* BDW primary/sprite plane watermarks */
1881 return level == 0 ? 255 : 2047;
1882 else if (INTEL_INFO(dev)->gen >= 7)
1883 /* IVB/HSW primary/sprite plane watermarks */
1884 return level == 0 ? 127 : 1023;
1885 else if (!is_sprite)
1886 /* ILK/SNB primary plane watermarks */
1887 return level == 0 ? 127 : 511;
1888 else
1889 /* ILK/SNB sprite plane watermarks */
1890 return level == 0 ? 63 : 255;
1891}
1892
1893static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1894 int level)
1895{
1896 if (INTEL_INFO(dev)->gen >= 7)
1897 return level == 0 ? 63 : 255;
1898 else
1899 return level == 0 ? 31 : 63;
1900}
1901
1902static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1903{
1904 if (INTEL_INFO(dev)->gen >= 8)
1905 return 31;
1906 else
1907 return 15;
1908}
1909
Ville Syrjälä158ae642013-08-07 13:28:19 +03001910/* Calculate the maximum primary/sprite plane watermark */
1911static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1912 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001913 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001914 enum intel_ddb_partitioning ddb_partitioning,
1915 bool is_sprite)
1916{
1917 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001918
1919 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001920 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001921 return 0;
1922
1923 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001924 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001925 fifo_size /= INTEL_INFO(to_i915(dev))->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926
1927 /*
1928 * For some reason the non self refresh
1929 * FIFO size is only half of the self
1930 * refresh FIFO size on ILK/SNB.
1931 */
1932 if (INTEL_INFO(dev)->gen <= 6)
1933 fifo_size /= 2;
1934 }
1935
Ville Syrjälä240264f2013-08-07 13:29:12 +03001936 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001937 /* level 0 is always calculated with 1:1 split */
1938 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1939 if (is_sprite)
1940 fifo_size *= 5;
1941 fifo_size /= 6;
1942 } else {
1943 fifo_size /= 2;
1944 }
1945 }
1946
1947 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001948 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949}
1950
1951/* Calculate the maximum cursor plane watermark */
1952static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001953 int level,
1954 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001955{
1956 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001957 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001958 return 64;
1959
1960 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001961 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001962}
1963
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001964static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001965 int level,
1966 const struct intel_wm_config *config,
1967 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001968 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001969{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001970 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1971 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1972 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001973 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001974}
1975
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001976static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1977 int level,
1978 struct ilk_wm_maximums *max)
1979{
1980 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1981 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1982 max->cur = ilk_cursor_wm_reg_max(dev, level);
1983 max->fbc = ilk_fbc_wm_reg_max(dev);
1984}
1985
Ville Syrjäläd9395652013-10-09 19:18:10 +03001986static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001987 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001988 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001989{
1990 bool ret;
1991
1992 /* already determined to be invalid? */
1993 if (!result->enable)
1994 return false;
1995
1996 result->enable = result->pri_val <= max->pri &&
1997 result->spr_val <= max->spr &&
1998 result->cur_val <= max->cur;
1999
2000 ret = result->enable;
2001
2002 /*
2003 * HACK until we can pre-compute everything,
2004 * and thus fail gracefully if LP0 watermarks
2005 * are exceeded...
2006 */
2007 if (level == 0 && !result->enable) {
2008 if (result->pri_val > max->pri)
2009 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2010 level, result->pri_val, max->pri);
2011 if (result->spr_val > max->spr)
2012 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2013 level, result->spr_val, max->spr);
2014 if (result->cur_val > max->cur)
2015 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2016 level, result->cur_val, max->cur);
2017
2018 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2019 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2020 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2021 result->enable = true;
2022 }
2023
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002024 return ret;
2025}
2026
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002027static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002028 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002029 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002030 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002031 struct intel_plane_state *pristate,
2032 struct intel_plane_state *sprstate,
2033 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002034 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002035{
2036 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2037 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2038 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2039
2040 /* WM1+ latency values stored in 0.5us units */
2041 if (level > 0) {
2042 pri_latency *= 5;
2043 spr_latency *= 5;
2044 cur_latency *= 5;
2045 }
2046
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002047 if (pristate) {
2048 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2049 pri_latency, level);
2050 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2051 }
2052
2053 if (sprstate)
2054 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2055
2056 if (curstate)
2057 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2058
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002059 result->enable = true;
2060}
2061
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002062static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002063hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002064{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002065 const struct intel_atomic_state *intel_state =
2066 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002067 const struct drm_display_mode *adjusted_mode =
2068 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002069 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002070
Matt Roperee91a152015-12-03 11:37:39 -08002071 if (!cstate->base.active)
2072 return 0;
2073 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2074 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002076 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002077
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002078 /* The WM are computed with base on how long it takes to fill a single
2079 * row at the given clock rate, multiplied by 8.
2080 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002081 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2082 adjusted_mode->crtc_clock);
2083 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002084 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002085
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002086 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2087 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002088}
2089
Ville Syrjäläbb726512016-10-31 22:37:24 +02002090static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2091 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002092{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002093 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002094 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002095 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002096 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002097
2098 /* read the first set of memory latencies[0:3] */
2099 val = 0; /* data0 to be programmed to 0 for first set */
2100 mutex_lock(&dev_priv->rps.hw_lock);
2101 ret = sandybridge_pcode_read(dev_priv,
2102 GEN9_PCODE_READ_MEM_LATENCY,
2103 &val);
2104 mutex_unlock(&dev_priv->rps.hw_lock);
2105
2106 if (ret) {
2107 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2108 return;
2109 }
2110
2111 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2112 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2113 GEN9_MEM_LATENCY_LEVEL_MASK;
2114 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2115 GEN9_MEM_LATENCY_LEVEL_MASK;
2116 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2117 GEN9_MEM_LATENCY_LEVEL_MASK;
2118
2119 /* read the second set of memory latencies[4:7] */
2120 val = 1; /* data0 to be programmed to 1 for second set */
2121 mutex_lock(&dev_priv->rps.hw_lock);
2122 ret = sandybridge_pcode_read(dev_priv,
2123 GEN9_PCODE_READ_MEM_LATENCY,
2124 &val);
2125 mutex_unlock(&dev_priv->rps.hw_lock);
2126 if (ret) {
2127 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2128 return;
2129 }
2130
2131 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2132 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2133 GEN9_MEM_LATENCY_LEVEL_MASK;
2134 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2135 GEN9_MEM_LATENCY_LEVEL_MASK;
2136 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2137 GEN9_MEM_LATENCY_LEVEL_MASK;
2138
Vandana Kannan367294b2014-11-04 17:06:46 +00002139 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002140 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2141 * need to be disabled. We make sure to sanitize the values out
2142 * of the punit to satisfy this requirement.
2143 */
2144 for (level = 1; level <= max_level; level++) {
2145 if (wm[level] == 0) {
2146 for (i = level + 1; i <= max_level; i++)
2147 wm[i] = 0;
2148 break;
2149 }
2150 }
2151
2152 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002153 * WaWmMemoryReadLatency:skl
2154 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002155 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002156 * to add 2us to the various latency levels we retrieve from the
2157 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002158 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002159 if (wm[0] == 0) {
2160 wm[0] += 2;
2161 for (level = 1; level <= max_level; level++) {
2162 if (wm[level] == 0)
2163 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002164 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002165 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002166 }
2167
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002168 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002169 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2170
2171 wm[0] = (sskpd >> 56) & 0xFF;
2172 if (wm[0] == 0)
2173 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002174 wm[1] = (sskpd >> 4) & 0xFF;
2175 wm[2] = (sskpd >> 12) & 0xFF;
2176 wm[3] = (sskpd >> 20) & 0x1FF;
2177 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002178 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002179 uint32_t sskpd = I915_READ(MCH_SSKPD);
2180
2181 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2182 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2183 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2184 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002185 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002186 uint32_t mltr = I915_READ(MLTR_ILK);
2187
2188 /* ILK primary LP0 latency is 700 ns */
2189 wm[0] = 7;
2190 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2191 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002192 }
2193}
2194
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002195static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2196 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002197{
2198 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002199 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002200 wm[0] = 13;
2201}
2202
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002203static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2204 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002205{
2206 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002207 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002208 wm[0] = 13;
2209
2210 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002211 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002212 wm[3] *= 2;
2213}
2214
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002215int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002216{
2217 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002218 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002219 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002220 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002221 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002222 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002223 return 3;
2224 else
2225 return 2;
2226}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002227
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002228static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002229 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002230 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002231{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002232 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002233
2234 for (level = 0; level <= max_level; level++) {
2235 unsigned int latency = wm[level];
2236
2237 if (latency == 0) {
2238 DRM_ERROR("%s WM%d latency not provided\n",
2239 name, level);
2240 continue;
2241 }
2242
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002243 /*
2244 * - latencies are in us on gen9.
2245 * - before then, WM1+ latency values are in 0.5us units
2246 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002247 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002248 latency *= 10;
2249 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002250 latency *= 5;
2251
2252 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2253 name, level, wm[level],
2254 latency / 10, latency % 10);
2255 }
2256}
2257
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002258static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2259 uint16_t wm[5], uint16_t min)
2260{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002261 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002262
2263 if (wm[0] >= min)
2264 return false;
2265
2266 wm[0] = max(wm[0], min);
2267 for (level = 1; level <= max_level; level++)
2268 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2269
2270 return true;
2271}
2272
Ville Syrjäläbb726512016-10-31 22:37:24 +02002273static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002274{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002275 bool changed;
2276
2277 /*
2278 * The BIOS provided WM memory latency values are often
2279 * inadequate for high resolution displays. Adjust them.
2280 */
2281 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2282 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2283 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2284
2285 if (!changed)
2286 return;
2287
2288 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2290 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2291 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002292}
2293
Ville Syrjäläbb726512016-10-31 22:37:24 +02002294static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002295{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002296 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002297
2298 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2299 sizeof(dev_priv->wm.pri_latency));
2300 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2301 sizeof(dev_priv->wm.pri_latency));
2302
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002303 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002304 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002305
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002306 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2307 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2308 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002309
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002310 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002311 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002312}
2313
Ville Syrjäläbb726512016-10-31 22:37:24 +02002314static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002315{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002316 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002317 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002318}
2319
Matt Ropered4a6a72016-02-23 17:20:13 -08002320static bool ilk_validate_pipe_wm(struct drm_device *dev,
2321 struct intel_pipe_wm *pipe_wm)
2322{
2323 /* LP0 watermark maximums depend on this pipe alone */
2324 const struct intel_wm_config config = {
2325 .num_pipes_active = 1,
2326 .sprites_enabled = pipe_wm->sprites_enabled,
2327 .sprites_scaled = pipe_wm->sprites_scaled,
2328 };
2329 struct ilk_wm_maximums max;
2330
2331 /* LP0 watermarks always use 1/2 DDB partitioning */
2332 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2333
2334 /* At least LP0 must be valid */
2335 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2336 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2337 return false;
2338 }
2339
2340 return true;
2341}
2342
Matt Roper261a27d2015-10-08 15:28:25 -07002343/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002344static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002345{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346 struct drm_atomic_state *state = cstate->base.state;
2347 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002348 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002349 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002350 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002351 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002352 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002353 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002354 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002355 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002356 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002357
Matt Ropere8f1f022016-05-12 07:05:55 -07002358 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002359
Matt Roper43d59ed2015-09-24 15:53:07 -07002360 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002361 struct intel_plane_state *ps;
2362
2363 ps = intel_atomic_get_existing_plane_state(state,
2364 intel_plane);
2365 if (!ps)
2366 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002367
2368 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002370 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002371 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002372 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002373 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002374 }
2375
Matt Ropered4a6a72016-02-23 17:20:13 -08002376 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002377 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002378 pipe_wm->sprites_enabled = sprstate->base.visible;
2379 pipe_wm->sprites_scaled = sprstate->base.visible &&
2380 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2381 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002382 }
2383
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002384 usable_level = max_level;
2385
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002386 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002387 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002388 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002389
2390 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002391 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002392 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002393
Matt Roper86c8bbb2015-09-24 15:53:16 -07002394 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002395 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2396
2397 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2398 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002399
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002400 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002401 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002402
Matt Ropered4a6a72016-02-23 17:20:13 -08002403 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002404 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002405
2406 ilk_compute_wm_reg_maximums(dev, 1, &max);
2407
2408 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002409 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002410
Matt Roper86c8bbb2015-09-24 15:53:16 -07002411 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002412 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002413
2414 /*
2415 * Disable any watermark level that exceeds the
2416 * register maximums since such watermarks are
2417 * always invalid.
2418 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002419 if (level > usable_level)
2420 continue;
2421
2422 if (ilk_validate_wm_level(level, &max, wm))
2423 pipe_wm->wm[level] = *wm;
2424 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002425 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002426 }
2427
Matt Roper86c8bbb2015-09-24 15:53:16 -07002428 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002429}
2430
2431/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002432 * Build a set of 'intermediate' watermark values that satisfy both the old
2433 * state and the new state. These can be programmed to the hardware
2434 * immediately.
2435 */
2436static int ilk_compute_intermediate_wm(struct drm_device *dev,
2437 struct intel_crtc *intel_crtc,
2438 struct intel_crtc_state *newstate)
2439{
Matt Ropere8f1f022016-05-12 07:05:55 -07002440 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002441 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002442 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002443
2444 /*
2445 * Start with the final, target watermarks, then combine with the
2446 * currently active watermarks to get values that are safe both before
2447 * and after the vblank.
2448 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002449 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002450 a->pipe_enabled |= b->pipe_enabled;
2451 a->sprites_enabled |= b->sprites_enabled;
2452 a->sprites_scaled |= b->sprites_scaled;
2453
2454 for (level = 0; level <= max_level; level++) {
2455 struct intel_wm_level *a_wm = &a->wm[level];
2456 const struct intel_wm_level *b_wm = &b->wm[level];
2457
2458 a_wm->enable &= b_wm->enable;
2459 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2460 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2461 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2462 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2463 }
2464
2465 /*
2466 * We need to make sure that these merged watermark values are
2467 * actually a valid configuration themselves. If they're not,
2468 * there's no safe way to transition from the old state to
2469 * the new state, so we need to fail the atomic transaction.
2470 */
2471 if (!ilk_validate_pipe_wm(dev, a))
2472 return -EINVAL;
2473
2474 /*
2475 * If our intermediate WM are identical to the final WM, then we can
2476 * omit the post-vblank programming; only update if it's different.
2477 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002478 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002479 newstate->wm.need_postvbl_update = false;
2480
2481 return 0;
2482}
2483
2484/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002485 * Merge the watermarks from all active pipes for a specific level.
2486 */
2487static void ilk_merge_wm_level(struct drm_device *dev,
2488 int level,
2489 struct intel_wm_level *ret_wm)
2490{
2491 const struct intel_crtc *intel_crtc;
2492
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002493 ret_wm->enable = true;
2494
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002495 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002496 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002497 const struct intel_wm_level *wm = &active->wm[level];
2498
2499 if (!active->pipe_enabled)
2500 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002501
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002502 /*
2503 * The watermark values may have been used in the past,
2504 * so we must maintain them in the registers for some
2505 * time even if the level is now disabled.
2506 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002508 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002509
2510 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2511 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2512 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2513 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2514 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002515}
2516
2517/*
2518 * Merge all low power watermarks for all active pipes.
2519 */
2520static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002521 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002522 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523 struct intel_pipe_wm *merged)
2524{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002525 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002526 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002527 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002528
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002529 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002530 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002531 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002532 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002533
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002534 /* ILK: FBC WM must be disabled always */
2535 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002536
2537 /* merge each WM1+ level */
2538 for (level = 1; level <= max_level; level++) {
2539 struct intel_wm_level *wm = &merged->wm[level];
2540
2541 ilk_merge_wm_level(dev, level, wm);
2542
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002543 if (level > last_enabled_level)
2544 wm->enable = false;
2545 else if (!ilk_validate_wm_level(level, max, wm))
2546 /* make sure all following levels get disabled */
2547 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002548
2549 /*
2550 * The spec says it is preferred to disable
2551 * FBC WMs instead of disabling a WM level.
2552 */
2553 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002554 if (wm->enable)
2555 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002556 wm->fbc_val = 0;
2557 }
2558 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002559
2560 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2561 /*
2562 * FIXME this is racy. FBC might get enabled later.
2563 * What we should check here is whether FBC can be
2564 * enabled sometime later.
2565 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002566 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002567 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002568 for (level = 2; level <= max_level; level++) {
2569 struct intel_wm_level *wm = &merged->wm[level];
2570
2571 wm->enable = false;
2572 }
2573 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002574}
2575
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002576static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2577{
2578 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2579 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2580}
2581
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002582/* The value we need to program into the WM_LPx latency field */
2583static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002585 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002586
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002587 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002588 return 2 * level;
2589 else
2590 return dev_priv->wm.pri_latency[level];
2591}
2592
Imre Deak820c1982013-12-17 14:46:36 +02002593static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002594 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002595 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002596 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002597{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002598 struct intel_crtc *intel_crtc;
2599 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002600
Ville Syrjälä0362c782013-10-09 19:17:57 +03002601 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002602 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002604 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002606 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002607
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002608 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002609
Ville Syrjälä0362c782013-10-09 19:17:57 +03002610 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002611
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002612 /*
2613 * Maintain the watermark values even if the level is
2614 * disabled. Doing otherwise could cause underruns.
2615 */
2616 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002617 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002618 (r->pri_val << WM1_LP_SR_SHIFT) |
2619 r->cur_val;
2620
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002621 if (r->enable)
2622 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2623
Ville Syrjälä416f4722013-11-02 21:07:46 -07002624 if (INTEL_INFO(dev)->gen >= 8)
2625 results->wm_lp[wm_lp - 1] |=
2626 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2627 else
2628 results->wm_lp[wm_lp - 1] |=
2629 r->fbc_val << WM1_LP_FBC_SHIFT;
2630
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002631 /*
2632 * Always set WM1S_LP_EN when spr_val != 0, even if the
2633 * level is disabled. Doing otherwise could cause underruns.
2634 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002635 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2636 WARN_ON(wm_lp != 1);
2637 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2638 } else
2639 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002640 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002641
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002642 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002643 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002644 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002645 const struct intel_wm_level *r =
2646 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002647
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002648 if (WARN_ON(!r->enable))
2649 continue;
2650
Matt Ropered4a6a72016-02-23 17:20:13 -08002651 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002652
2653 results->wm_pipe[pipe] =
2654 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2655 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2656 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002657 }
2658}
2659
Paulo Zanoni861f3382013-05-31 10:19:21 -03002660/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2661 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002662static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002663 struct intel_pipe_wm *r1,
2664 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002665{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002666 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002668
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002669 for (level = 1; level <= max_level; level++) {
2670 if (r1->wm[level].enable)
2671 level1 = level;
2672 if (r2->wm[level].enable)
2673 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002674 }
2675
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002676 if (level1 == level2) {
2677 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002678 return r2;
2679 else
2680 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002681 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002682 return r1;
2683 } else {
2684 return r2;
2685 }
2686}
2687
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002688/* dirty bits used to track which watermarks need changes */
2689#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2690#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2691#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2692#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2693#define WM_DIRTY_FBC (1 << 24)
2694#define WM_DIRTY_DDB (1 << 25)
2695
Damien Lespiau055e3932014-08-18 13:49:10 +01002696static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002697 const struct ilk_wm_values *old,
2698 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002699{
2700 unsigned int dirty = 0;
2701 enum pipe pipe;
2702 int wm_lp;
2703
Damien Lespiau055e3932014-08-18 13:49:10 +01002704 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002705 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2706 dirty |= WM_DIRTY_LINETIME(pipe);
2707 /* Must disable LP1+ watermarks too */
2708 dirty |= WM_DIRTY_LP_ALL;
2709 }
2710
2711 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2712 dirty |= WM_DIRTY_PIPE(pipe);
2713 /* Must disable LP1+ watermarks too */
2714 dirty |= WM_DIRTY_LP_ALL;
2715 }
2716 }
2717
2718 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2719 dirty |= WM_DIRTY_FBC;
2720 /* Must disable LP1+ watermarks too */
2721 dirty |= WM_DIRTY_LP_ALL;
2722 }
2723
2724 if (old->partitioning != new->partitioning) {
2725 dirty |= WM_DIRTY_DDB;
2726 /* Must disable LP1+ watermarks too */
2727 dirty |= WM_DIRTY_LP_ALL;
2728 }
2729
2730 /* LP1+ watermarks already deemed dirty, no need to continue */
2731 if (dirty & WM_DIRTY_LP_ALL)
2732 return dirty;
2733
2734 /* Find the lowest numbered LP1+ watermark in need of an update... */
2735 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2736 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2737 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2738 break;
2739 }
2740
2741 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2742 for (; wm_lp <= 3; wm_lp++)
2743 dirty |= WM_DIRTY_LP(wm_lp);
2744
2745 return dirty;
2746}
2747
Ville Syrjälä8553c182013-12-05 15:51:39 +02002748static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2749 unsigned int dirty)
2750{
Imre Deak820c1982013-12-17 14:46:36 +02002751 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002752 bool changed = false;
2753
2754 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2755 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2756 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2757 changed = true;
2758 }
2759 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2760 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2761 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2762 changed = true;
2763 }
2764 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2765 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2766 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2767 changed = true;
2768 }
2769
2770 /*
2771 * Don't touch WM1S_LP_EN here.
2772 * Doing so could cause underruns.
2773 */
2774
2775 return changed;
2776}
2777
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778/*
2779 * The spec says we shouldn't write when we don't need, because every write
2780 * causes WMs to be re-evaluated, expending some power.
2781 */
Imre Deak820c1982013-12-17 14:46:36 +02002782static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2783 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002784{
Chris Wilson91c8a322016-07-05 10:40:23 +01002785 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002786 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002787 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002788 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002789
Damien Lespiau055e3932014-08-18 13:49:10 +01002790 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002791 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792 return;
2793
Ville Syrjälä8553c182013-12-05 15:51:39 +02002794 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002795
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002800 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2802
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2809
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002811 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002812 val = I915_READ(WM_MISC);
2813 if (results->partitioning == INTEL_DDB_PART_1_2)
2814 val &= ~WM_MISC_DATA_PARTITION_5_6;
2815 else
2816 val |= WM_MISC_DATA_PARTITION_5_6;
2817 I915_WRITE(WM_MISC, val);
2818 } else {
2819 val = I915_READ(DISP_ARB_CTL2);
2820 if (results->partitioning == INTEL_DDB_PART_1_2)
2821 val &= ~DISP_DATA_PARTITION_5_6;
2822 else
2823 val |= DISP_DATA_PARTITION_5_6;
2824 I915_WRITE(DISP_ARB_CTL2, val);
2825 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002826 }
2827
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002828 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002829 val = I915_READ(DISP_ARB_CTL);
2830 if (results->enable_fbc_wm)
2831 val &= ~DISP_FBC_WM_DIS;
2832 else
2833 val |= DISP_FBC_WM_DIS;
2834 I915_WRITE(DISP_ARB_CTL, val);
2835 }
2836
Imre Deak954911e2013-12-17 14:46:34 +02002837 if (dirty & WM_DIRTY_LP(1) &&
2838 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2839 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2840
2841 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002842 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2843 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2844 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2845 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2846 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002852 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002854
2855 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002856}
2857
Matt Ropered4a6a72016-02-23 17:20:13 -08002858bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002859{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002860 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002861
2862 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2863}
2864
Lyude656d1b82016-08-17 15:55:54 -04002865#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002866
Matt Roper024c9042015-09-24 15:53:11 -07002867/*
2868 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2869 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2870 * other universal planes are in indices 1..n. Note that this may leave unused
2871 * indices between the top "sprite" plane and the cursor.
2872 */
2873static int
2874skl_wm_plane_id(const struct intel_plane *plane)
2875{
2876 switch (plane->base.type) {
2877 case DRM_PLANE_TYPE_PRIMARY:
2878 return 0;
2879 case DRM_PLANE_TYPE_CURSOR:
2880 return PLANE_CURSOR;
2881 case DRM_PLANE_TYPE_OVERLAY:
2882 return plane->plane + 1;
2883 default:
2884 MISSING_CASE(plane->base.type);
2885 return plane->plane;
2886 }
2887}
2888
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002889/*
2890 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2891 * so assume we'll always need it in order to avoid underruns.
2892 */
2893static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2894{
2895 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2896
2897 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2898 IS_KABYLAKE(dev_priv))
2899 return true;
2900
2901 return false;
2902}
2903
Paulo Zanoni56feca92016-09-22 18:00:28 -03002904static bool
2905intel_has_sagv(struct drm_i915_private *dev_priv)
2906{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002907 if (IS_KABYLAKE(dev_priv))
2908 return true;
2909
2910 if (IS_SKYLAKE(dev_priv) &&
2911 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2912 return true;
2913
2914 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002915}
2916
Lyude656d1b82016-08-17 15:55:54 -04002917/*
2918 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2919 * depending on power and performance requirements. The display engine access
2920 * to system memory is blocked during the adjustment time. Because of the
2921 * blocking time, having this enabled can cause full system hangs and/or pipe
2922 * underruns if we don't meet all of the following requirements:
2923 *
2924 * - <= 1 pipe enabled
2925 * - All planes can enable watermarks for latencies >= SAGV engine block time
2926 * - We're not using an interlaced display configuration
2927 */
2928int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002929intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002930{
2931 int ret;
2932
Paulo Zanoni56feca92016-09-22 18:00:28 -03002933 if (!intel_has_sagv(dev_priv))
2934 return 0;
2935
2936 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002937 return 0;
2938
2939 DRM_DEBUG_KMS("Enabling the SAGV\n");
2940 mutex_lock(&dev_priv->rps.hw_lock);
2941
2942 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2943 GEN9_SAGV_ENABLE);
2944
2945 /* We don't need to wait for the SAGV when enabling */
2946 mutex_unlock(&dev_priv->rps.hw_lock);
2947
2948 /*
2949 * Some skl systems, pre-release machines in particular,
2950 * don't actually have an SAGV.
2951 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002952 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002953 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002954 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002955 return 0;
2956 } else if (ret < 0) {
2957 DRM_ERROR("Failed to enable the SAGV\n");
2958 return ret;
2959 }
2960
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002961 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002962 return 0;
2963}
2964
2965static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002966intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002967{
2968 int ret;
2969 uint32_t temp = GEN9_SAGV_DISABLE;
2970
2971 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2972 &temp);
2973 if (ret)
2974 return ret;
2975 else
2976 return temp & GEN9_SAGV_IS_DISABLED;
2977}
2978
2979int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002980intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002981{
2982 int ret, result;
2983
Paulo Zanoni56feca92016-09-22 18:00:28 -03002984 if (!intel_has_sagv(dev_priv))
2985 return 0;
2986
2987 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002988 return 0;
2989
2990 DRM_DEBUG_KMS("Disabling the SAGV\n");
2991 mutex_lock(&dev_priv->rps.hw_lock);
2992
2993 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002994 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002995 mutex_unlock(&dev_priv->rps.hw_lock);
2996
2997 if (ret == -ETIMEDOUT) {
2998 DRM_ERROR("Request to disable SAGV timed out\n");
2999 return -ETIMEDOUT;
3000 }
3001
3002 /*
3003 * Some skl systems, pre-release machines in particular,
3004 * don't actually have an SAGV.
3005 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003006 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003007 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003008 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003009 return 0;
3010 } else if (result < 0) {
3011 DRM_ERROR("Failed to disable the SAGV\n");
3012 return result;
3013 }
3014
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003015 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003016 return 0;
3017}
3018
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003019bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003020{
3021 struct drm_device *dev = state->dev;
3022 struct drm_i915_private *dev_priv = to_i915(dev);
3023 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003024 struct intel_crtc *crtc;
3025 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003026 struct intel_crtc_state *cstate;
3027 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003028 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003029 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003030
Paulo Zanoni56feca92016-09-22 18:00:28 -03003031 if (!intel_has_sagv(dev_priv))
3032 return false;
3033
Lyude656d1b82016-08-17 15:55:54 -04003034 /*
3035 * SKL workaround: bspec recommends we disable the SAGV when we have
3036 * more then one pipe enabled
3037 *
3038 * If there are no active CRTCs, no additional checks need be performed
3039 */
3040 if (hweight32(intel_state->active_crtcs) == 0)
3041 return true;
3042 else if (hweight32(intel_state->active_crtcs) > 1)
3043 return false;
3044
3045 /* Since we're now guaranteed to only have one active CRTC... */
3046 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003047 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003048 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003049
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003050 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003051 return false;
3052
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003053 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003054 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003055
Lyude656d1b82016-08-17 15:55:54 -04003056 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003057 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003058 continue;
3059
3060 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003061 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003062 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003063 { }
3064
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003065 latency = dev_priv->wm.skl_latency[level];
3066
3067 if (skl_needs_memory_bw_wa(intel_state) &&
3068 plane->base.state->fb->modifier[0] ==
3069 I915_FORMAT_MOD_X_TILED)
3070 latency += 15;
3071
Lyude656d1b82016-08-17 15:55:54 -04003072 /*
3073 * If any of the planes on this pipe don't enable wm levels
3074 * that incur memory latencies higher then 30µs we can't enable
3075 * the SAGV
3076 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003077 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003078 return false;
3079 }
3080
3081 return true;
3082}
3083
Damien Lespiaub9cec072014-11-04 17:06:43 +00003084static void
3085skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003086 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003087 struct skl_ddb_entry *alloc, /* out */
3088 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003089{
Matt Roperc107acf2016-05-12 07:06:01 -07003090 struct drm_atomic_state *state = cstate->base.state;
3091 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3092 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003093 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003094 unsigned int pipe_size, ddb_size;
3095 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003096
Matt Ropera6d3460e2016-05-12 07:06:04 -07003097 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003098 alloc->start = 0;
3099 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003100 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003101 return;
3102 }
3103
Matt Ropera6d3460e2016-05-12 07:06:04 -07003104 if (intel_state->active_pipe_changes)
3105 *num_active = hweight32(intel_state->active_crtcs);
3106 else
3107 *num_active = hweight32(dev_priv->active_crtcs);
3108
Deepak M6f3fff62016-09-15 15:01:10 +05303109 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3110 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003111
3112 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3113
Matt Roperc107acf2016-05-12 07:06:01 -07003114 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003115 * If the state doesn't change the active CRTC's, then there's
3116 * no need to recalculate; the existing pipe allocation limits
3117 * should remain unchanged. Note that we're safe from racing
3118 * commits since any racing commit that changes the active CRTC
3119 * list would need to grab _all_ crtc locks, including the one
3120 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003121 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003122 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003123 /*
3124 * alloc may be cleared by clear_intel_crtc_state,
3125 * copy from old state to be sure
3126 */
3127 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003128 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003129 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003130
3131 nth_active_pipe = hweight32(intel_state->active_crtcs &
3132 (drm_crtc_mask(for_crtc) - 1));
3133 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3134 alloc->start = nth_active_pipe * ddb_size / *num_active;
3135 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003136}
3137
Matt Roperc107acf2016-05-12 07:06:01 -07003138static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003139{
Matt Roperc107acf2016-05-12 07:06:01 -07003140 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003141 return 32;
3142
3143 return 8;
3144}
3145
Damien Lespiaua269c582014-11-04 17:06:49 +00003146static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3147{
3148 entry->start = reg & 0x3ff;
3149 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003150 if (entry->end)
3151 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003152}
3153
Damien Lespiau08db6652014-11-04 17:06:52 +00003154void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3155 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003156{
Damien Lespiaua269c582014-11-04 17:06:49 +00003157 enum pipe pipe;
3158 int plane;
3159 u32 val;
3160
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003161 memset(ddb, 0, sizeof(*ddb));
3162
Damien Lespiaua269c582014-11-04 17:06:49 +00003163 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003164 enum intel_display_power_domain power_domain;
3165
3166 power_domain = POWER_DOMAIN_PIPE(pipe);
3167 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003168 continue;
3169
Matt Roper8b364b42016-10-26 15:51:28 -07003170 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003171 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3172 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3173 val);
3174 }
3175
3176 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003177 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3178 val);
Imre Deak4d800032016-02-17 16:31:29 +02003179
3180 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003181 }
3182}
3183
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003184/*
3185 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3186 * The bspec defines downscale amount as:
3187 *
3188 * """
3189 * Horizontal down scale amount = maximum[1, Horizontal source size /
3190 * Horizontal destination size]
3191 * Vertical down scale amount = maximum[1, Vertical source size /
3192 * Vertical destination size]
3193 * Total down scale amount = Horizontal down scale amount *
3194 * Vertical down scale amount
3195 * """
3196 *
3197 * Return value is provided in 16.16 fixed point form to retain fractional part.
3198 * Caller should take care of dividing & rounding off the value.
3199 */
3200static uint32_t
3201skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3202{
3203 uint32_t downscale_h, downscale_w;
3204 uint32_t src_w, src_h, dst_w, dst_h;
3205
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003206 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003207 return DRM_PLANE_HELPER_NO_SCALING;
3208
3209 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003210 src_w = drm_rect_width(&pstate->base.src);
3211 src_h = drm_rect_height(&pstate->base.src);
3212 dst_w = drm_rect_width(&pstate->base.dst);
3213 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003214 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003215 swap(dst_w, dst_h);
3216
3217 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3218 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3219
3220 /* Provide result in 16.16 fixed point */
3221 return (uint64_t)downscale_w * downscale_h >> 16;
3222}
3223
Damien Lespiaub9cec072014-11-04 17:06:43 +00003224static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003225skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3226 const struct drm_plane_state *pstate,
3227 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003228{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003229 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003230 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003231 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003232 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003233 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3234
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003235 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003236 return 0;
3237 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3238 return 0;
3239 if (y && format != DRM_FORMAT_NV12)
3240 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003241
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003242 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3243 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003244
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003245 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003246 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003247
3248 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003249 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003250 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003251 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003252 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003253 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003254 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003255 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003256 } else {
3257 /* for packed formats */
3258 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003259 }
3260
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003261 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3262
3263 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003264}
3265
3266/*
3267 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3268 * a 8192x4096@32bpp framebuffer:
3269 * 3 * 4096 * 8192 * 4 < 2^32
3270 */
3271static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003272skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3273 unsigned *plane_data_rate,
3274 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003275{
Matt Roper9c74d822016-05-12 07:05:58 -07003276 struct drm_crtc_state *cstate = &intel_cstate->base;
3277 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003278 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003279 const struct intel_plane *intel_plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003280 const struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003281 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003282 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003283
3284 if (WARN_ON(!state))
3285 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003286
Matt Ropera1de91e2016-05-12 07:05:57 -07003287 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003288 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003289 id = skl_wm_plane_id(to_intel_plane(plane));
3290 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003291
Matt Ropera6d3460e2016-05-12 07:06:04 -07003292 /* packed/uv */
3293 rate = skl_plane_relative_data_rate(intel_cstate,
3294 pstate, 0);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003295 plane_data_rate[id] = rate;
3296
3297 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003298
Matt Ropera6d3460e2016-05-12 07:06:04 -07003299 /* y-plane */
3300 rate = skl_plane_relative_data_rate(intel_cstate,
3301 pstate, 1);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003302 plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003303
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003304 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003305 }
3306
3307 return total_data_rate;
3308}
3309
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003310static uint16_t
3311skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3312 const int y)
3313{
3314 struct drm_framebuffer *fb = pstate->fb;
3315 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3316 uint32_t src_w, src_h;
3317 uint32_t min_scanlines = 8;
3318 uint8_t plane_bpp;
3319
3320 if (WARN_ON(!fb))
3321 return 0;
3322
3323 /* For packed formats, no y-plane, return 0 */
3324 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3325 return 0;
3326
3327 /* For Non Y-tile return 8-blocks */
3328 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3329 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3330 return 8;
3331
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003332 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3333 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003334
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003335 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003336 swap(src_w, src_h);
3337
3338 /* Halve UV plane width and height for NV12 */
3339 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3340 src_w /= 2;
3341 src_h /= 2;
3342 }
3343
3344 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3345 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3346 else
3347 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3348
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003349 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003350 switch (plane_bpp) {
3351 case 1:
3352 min_scanlines = 32;
3353 break;
3354 case 2:
3355 min_scanlines = 16;
3356 break;
3357 case 4:
3358 min_scanlines = 8;
3359 break;
3360 case 8:
3361 min_scanlines = 4;
3362 break;
3363 default:
3364 WARN(1, "Unsupported pixel depth %u for rotation",
3365 plane_bpp);
3366 min_scanlines = 32;
3367 }
3368 }
3369
3370 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3371}
3372
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003373static void
3374skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3375 uint16_t *minimum, uint16_t *y_minimum)
3376{
3377 const struct drm_plane_state *pstate;
3378 struct drm_plane *plane;
3379
3380 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
3381 struct intel_plane *intel_plane = to_intel_plane(plane);
3382 int id = skl_wm_plane_id(intel_plane);
3383
3384 if (id == PLANE_CURSOR)
3385 continue;
3386
3387 if (!pstate->visible)
3388 continue;
3389
3390 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3391 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
3392 }
3393
3394 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3395}
3396
Matt Roperc107acf2016-05-12 07:06:01 -07003397static int
Matt Roper024c9042015-09-24 15:53:11 -07003398skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003399 struct skl_ddb_allocation *ddb /* out */)
3400{
Matt Roperc107acf2016-05-12 07:06:01 -07003401 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003402 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003403 struct drm_device *dev = crtc->dev;
3404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3405 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003406 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003407 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003408 uint16_t minimum[I915_MAX_PLANES] = {};
3409 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003410 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003411 int num_active;
3412 int id, i;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003413 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3414 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003415
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003416 /* Clear the partitioning for disabled planes. */
3417 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3418 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3419
Matt Ropera6d3460e2016-05-12 07:06:04 -07003420 if (WARN_ON(!state))
3421 return 0;
3422
Matt Roperc107acf2016-05-12 07:06:01 -07003423 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003424 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003425 return 0;
3426 }
3427
Matt Ropera6d3460e2016-05-12 07:06:04 -07003428 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003429 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003430 if (alloc_size == 0) {
3431 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003432 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003433 }
3434
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003435 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003436
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003437 /*
3438 * 1. Allocate the mininum required blocks for each active plane
3439 * and allocate the cursor, it doesn't require extra allocation
3440 * proportional to the data rate.
3441 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003442
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003443 for (i = 0; i < I915_MAX_PLANES; i++) {
Matt Roperc107acf2016-05-12 07:06:01 -07003444 alloc_size -= minimum[i];
3445 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003446 }
3447
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003448 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3449 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3450
Damien Lespiaub9cec072014-11-04 17:06:43 +00003451 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003452 * 2. Distribute the remaining space in proportion to the amount of
3453 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003454 *
3455 * FIXME: we may not allocate every single block here.
3456 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003457 total_data_rate = skl_get_total_relative_data_rate(cstate,
3458 plane_data_rate,
3459 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003460 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003461 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003462
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003463 start = alloc->start;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003464 for (id = 0; id < I915_MAX_PLANES; id++) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003465 unsigned int data_rate, y_data_rate;
3466 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003467
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003468 if (id == PLANE_CURSOR)
3469 continue;
3470
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003471 data_rate = plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003472
3473 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003474 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003475 * promote the expression to 64 bits to avoid overflowing, the
3476 * result is < available as data_rate / total_data_rate < 1
3477 */
Matt Roper024c9042015-09-24 15:53:11 -07003478 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003479 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3480 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003481
Matt Roperc107acf2016-05-12 07:06:01 -07003482 /* Leave disabled planes at (0,0) */
3483 if (data_rate) {
3484 ddb->plane[pipe][id].start = start;
3485 ddb->plane[pipe][id].end = start + plane_blocks;
3486 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003487
3488 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003489
3490 /*
3491 * allocation for y_plane part of planar format:
3492 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003493 y_data_rate = plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003494
Matt Ropera1de91e2016-05-12 07:05:57 -07003495 y_plane_blocks = y_minimum[id];
3496 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3497 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003498
Matt Roperc107acf2016-05-12 07:06:01 -07003499 if (y_data_rate) {
3500 ddb->y_plane[pipe][id].start = start;
3501 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3502 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003503
Matt Ropera1de91e2016-05-12 07:05:57 -07003504 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003505 }
3506
Matt Roperc107acf2016-05-12 07:06:01 -07003507 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003508}
3509
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003510/*
3511 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003512 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003513 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3514 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3515*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003516static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003517{
3518 uint32_t wm_intermediate_val, ret;
3519
3520 if (latency == 0)
3521 return UINT_MAX;
3522
Ville Syrjäläac484962016-01-20 21:05:26 +02003523 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003524 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3525
3526 return ret;
3527}
3528
3529static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003530 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003531{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003532 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003533 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003534
3535 if (latency == 0)
3536 return UINT_MAX;
3537
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003538 wm_intermediate_val = latency * pixel_rate;
3539 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003540 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003541
3542 return ret;
3543}
3544
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003545static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3546 struct intel_plane_state *pstate)
3547{
3548 uint64_t adjusted_pixel_rate;
3549 uint64_t downscale_amount;
3550 uint64_t pixel_rate;
3551
3552 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003553 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003554 return 0;
3555
3556 /*
3557 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3558 * with additional adjustments for plane-specific scaling.
3559 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003560 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003561 downscale_amount = skl_plane_downscale_amount(pstate);
3562
3563 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3564 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3565
3566 return pixel_rate;
3567}
3568
Matt Roper55994c22016-05-12 07:06:08 -07003569static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3570 struct intel_crtc_state *cstate,
3571 struct intel_plane_state *intel_pstate,
3572 uint16_t ddb_allocation,
3573 int level,
3574 uint16_t *out_blocks, /* out */
3575 uint8_t *out_lines, /* out */
3576 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003577{
Matt Roper33815fa2016-05-12 07:06:05 -07003578 struct drm_plane_state *pstate = &intel_pstate->base;
3579 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003580 uint32_t latency = dev_priv->wm.skl_latency[level];
3581 uint32_t method1, method2;
3582 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3583 uint32_t res_blocks, res_lines;
3584 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003585 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003586 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003587 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003588 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003589 struct intel_atomic_state *state =
3590 to_intel_atomic_state(cstate->base.state);
3591 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003592
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003593 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003594 *enabled = false;
3595 return 0;
3596 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003597
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003598 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3599 latency += 15;
3600
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003601 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3602 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003603
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003604 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003605 swap(width, height);
3606
Ville Syrjäläac484962016-01-20 21:05:26 +02003607 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003608 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3609
Dave Airlie61d0a042016-10-25 16:35:20 +10003610 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003611 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3612 drm_format_plane_cpp(fb->pixel_format, 1) :
3613 drm_format_plane_cpp(fb->pixel_format, 0);
3614
3615 switch (cpp) {
3616 case 1:
3617 y_min_scanlines = 16;
3618 break;
3619 case 2:
3620 y_min_scanlines = 8;
3621 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003622 case 4:
3623 y_min_scanlines = 4;
3624 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003625 default:
3626 MISSING_CASE(cpp);
3627 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003628 }
3629 } else {
3630 y_min_scanlines = 4;
3631 }
3632
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003633 if (apply_memory_bw_wa)
3634 y_min_scanlines *= 2;
3635
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003636 plane_bytes_per_line = width * cpp;
3637 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3638 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3639 plane_blocks_per_line =
3640 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3641 plane_blocks_per_line /= y_min_scanlines;
3642 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3643 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3644 + 1;
3645 } else {
3646 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3647 }
3648
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003649 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3650 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003651 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003652 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003653 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003654
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003655 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3656
Matt Roper024c9042015-09-24 15:53:11 -07003657 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3658 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003659 selected_result = max(method2, y_tile_minimum);
3660 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003661 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3662 (plane_bytes_per_line / 512 < 1))
3663 selected_result = method2;
3664 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003665 selected_result = min(method1, method2);
3666 else
3667 selected_result = method1;
3668 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003669
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003670 res_blocks = selected_result + 1;
3671 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003672
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003673 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003674 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003675 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3676 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003677 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003678 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003679 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003680 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003681 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003682
Matt Roper55994c22016-05-12 07:06:08 -07003683 if (res_blocks >= ddb_allocation || res_lines > 31) {
3684 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003685
3686 /*
3687 * If there are no valid level 0 watermarks, then we can't
3688 * support this display configuration.
3689 */
3690 if (level) {
3691 return 0;
3692 } else {
3693 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3694 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3695 to_intel_crtc(cstate->base.crtc)->pipe,
3696 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3697 res_blocks, ddb_allocation, res_lines);
3698
3699 return -EINVAL;
3700 }
Matt Roper55994c22016-05-12 07:06:08 -07003701 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003702
3703 *out_blocks = res_blocks;
3704 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003705 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003706
Matt Roper55994c22016-05-12 07:06:08 -07003707 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003708}
3709
Matt Roperf4a96752016-05-12 07:06:06 -07003710static int
3711skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3712 struct skl_ddb_allocation *ddb,
3713 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003714 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003715 int level,
3716 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003717{
Matt Roperf4a96752016-05-12 07:06:06 -07003718 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003719 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003720 struct drm_plane *plane = &intel_plane->base;
3721 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003722 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003723 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003724 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003725 int i = skl_wm_plane_id(intel_plane);
3726
3727 if (state)
3728 intel_pstate =
3729 intel_atomic_get_existing_plane_state(state,
3730 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003731
Matt Roperf4a96752016-05-12 07:06:06 -07003732 /*
Lyudea62163e2016-10-04 14:28:20 -04003733 * Note: If we start supporting multiple pending atomic commits against
3734 * the same planes/CRTC's in the future, plane->state will no longer be
3735 * the correct pre-state to use for the calculations here and we'll
3736 * need to change where we get the 'unchanged' plane data from.
3737 *
3738 * For now this is fine because we only allow one queued commit against
3739 * a CRTC. Even if the plane isn't modified by this transaction and we
3740 * don't have a plane lock, we still have the CRTC's lock, so we know
3741 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003742 */
Lyudea62163e2016-10-04 14:28:20 -04003743 if (!intel_pstate)
3744 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003745
Lyudea62163e2016-10-04 14:28:20 -04003746 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003747
Lyudea62163e2016-10-04 14:28:20 -04003748 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003749
Lyudea62163e2016-10-04 14:28:20 -04003750 ret = skl_compute_plane_wm(dev_priv,
3751 cstate,
3752 intel_pstate,
3753 ddb_blocks,
3754 level,
3755 &result->plane_res_b,
3756 &result->plane_res_l,
3757 &result->plane_en);
3758 if (ret)
3759 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003760
3761 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003762}
3763
Damien Lespiau407b50f2014-11-04 17:06:57 +00003764static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003765skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003766{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003767 uint32_t pixel_rate;
3768
Matt Roper024c9042015-09-24 15:53:11 -07003769 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003770 return 0;
3771
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003772 pixel_rate = ilk_pipe_pixel_rate(cstate);
3773
3774 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003775 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003776
Matt Roper024c9042015-09-24 15:53:11 -07003777 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003778 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003779}
3780
Matt Roper024c9042015-09-24 15:53:11 -07003781static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003782 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003783{
Matt Roper024c9042015-09-24 15:53:11 -07003784 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003785 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003786
3787 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003788 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003789}
3790
Matt Roper55994c22016-05-12 07:06:08 -07003791static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3792 struct skl_ddb_allocation *ddb,
3793 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003794{
Matt Roper024c9042015-09-24 15:53:11 -07003795 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003796 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003797 struct intel_plane *intel_plane;
3798 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003799 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003800 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003801
Lyudea62163e2016-10-04 14:28:20 -04003802 /*
3803 * We'll only calculate watermarks for planes that are actually
3804 * enabled, so make sure all other planes are set as disabled.
3805 */
3806 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3807
3808 for_each_intel_plane_mask(&dev_priv->drm,
3809 intel_plane,
3810 cstate->base.plane_mask) {
3811 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3812
3813 for (level = 0; level <= max_level; level++) {
3814 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3815 intel_plane, level,
3816 &wm->wm[level]);
3817 if (ret)
3818 return ret;
3819 }
3820 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003821 }
Matt Roper024c9042015-09-24 15:53:11 -07003822 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003823
Matt Roper55994c22016-05-12 07:06:08 -07003824 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003825}
3826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003827static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3828 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003829 const struct skl_ddb_entry *entry)
3830{
3831 if (entry->end)
3832 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3833 else
3834 I915_WRITE(reg, 0);
3835}
3836
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003837static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3838 i915_reg_t reg,
3839 const struct skl_wm_level *level)
3840{
3841 uint32_t val = 0;
3842
3843 if (level->plane_en) {
3844 val |= PLANE_WM_EN;
3845 val |= level->plane_res_b;
3846 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3847 }
3848
3849 I915_WRITE(reg, val);
3850}
3851
Lyude62e0fb82016-08-22 12:50:08 -04003852void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003853 const struct skl_plane_wm *wm,
3854 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003855 int plane)
3856{
3857 struct drm_crtc *crtc = &intel_crtc->base;
3858 struct drm_device *dev = crtc->dev;
3859 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003860 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003861 enum pipe pipe = intel_crtc->pipe;
3862
3863 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003864 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3865 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003866 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003867 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3868 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003869
3870 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003871 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003872 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003873 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003874}
3875
3876void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003877 const struct skl_plane_wm *wm,
3878 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003879{
3880 struct drm_crtc *crtc = &intel_crtc->base;
3881 struct drm_device *dev = crtc->dev;
3882 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003883 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003884 enum pipe pipe = intel_crtc->pipe;
3885
3886 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003887 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3888 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003889 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003890 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003891
3892 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003893 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003894}
3895
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003896bool skl_wm_level_equals(const struct skl_wm_level *l1,
3897 const struct skl_wm_level *l2)
3898{
3899 if (l1->plane_en != l2->plane_en)
3900 return false;
3901
3902 /* If both planes aren't enabled, the rest shouldn't matter */
3903 if (!l1->plane_en)
3904 return true;
3905
3906 return (l1->plane_res_l == l2->plane_res_l &&
3907 l1->plane_res_b == l2->plane_res_b);
3908}
3909
Lyude27082492016-08-24 07:48:10 +02003910static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3911 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003912{
Lyude27082492016-08-24 07:48:10 +02003913 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003914}
3915
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003916bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3917 const struct skl_ddb_entry *ddb,
3918 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003919{
Lyudece0ba282016-09-15 10:46:35 -04003920 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003921
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003922 for (i = 0; i < I915_MAX_PIPES; i++)
3923 if (i != ignore && entries[i] &&
3924 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003925 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003926
Lyude27082492016-08-24 07:48:10 +02003927 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003928}
3929
Matt Roper55994c22016-05-12 07:06:08 -07003930static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003931 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003932 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003933 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003934 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003935{
Matt Roperf4a96752016-05-12 07:06:06 -07003936 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003937 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003938
Matt Roper55994c22016-05-12 07:06:08 -07003939 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3940 if (ret)
3941 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003942
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003943 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003944 *changed = false;
3945 else
3946 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003947
Matt Roper55994c22016-05-12 07:06:08 -07003948 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003949}
3950
Matt Roper9b613022016-06-27 16:42:44 -07003951static uint32_t
3952pipes_modified(struct drm_atomic_state *state)
3953{
3954 struct drm_crtc *crtc;
3955 struct drm_crtc_state *cstate;
3956 uint32_t i, ret = 0;
3957
3958 for_each_crtc_in_state(state, crtc, cstate, i)
3959 ret |= drm_crtc_mask(crtc);
3960
3961 return ret;
3962}
3963
Jani Nikulabb7791b2016-10-04 12:29:17 +03003964static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003965skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3966{
3967 struct drm_atomic_state *state = cstate->base.state;
3968 struct drm_device *dev = state->dev;
3969 struct drm_crtc *crtc = cstate->base.crtc;
3970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3971 struct drm_i915_private *dev_priv = to_i915(dev);
3972 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3973 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3974 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3975 struct drm_plane_state *plane_state;
3976 struct drm_plane *plane;
3977 enum pipe pipe = intel_crtc->pipe;
3978 int id;
3979
3980 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3981
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003982 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003983 id = skl_wm_plane_id(to_intel_plane(plane));
3984
3985 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3986 &new_ddb->plane[pipe][id]) &&
3987 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3988 &new_ddb->y_plane[pipe][id]))
3989 continue;
3990
3991 plane_state = drm_atomic_get_plane_state(state, plane);
3992 if (IS_ERR(plane_state))
3993 return PTR_ERR(plane_state);
3994 }
3995
3996 return 0;
3997}
3998
Matt Roper98d39492016-05-12 07:06:03 -07003999static int
4000skl_compute_ddb(struct drm_atomic_state *state)
4001{
4002 struct drm_device *dev = state->dev;
4003 struct drm_i915_private *dev_priv = to_i915(dev);
4004 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4005 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004006 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004007 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004008 int ret;
4009
4010 /*
4011 * If this is our first atomic update following hardware readout,
4012 * we can't trust the DDB that the BIOS programmed for us. Let's
4013 * pretend that all pipes switched active status so that we'll
4014 * ensure a full DDB recompute.
4015 */
Matt Roper1b54a882016-06-17 13:42:18 -07004016 if (dev_priv->wm.distrust_bios_wm) {
4017 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4018 state->acquire_ctx);
4019 if (ret)
4020 return ret;
4021
Matt Roper98d39492016-05-12 07:06:03 -07004022 intel_state->active_pipe_changes = ~0;
4023
Matt Roper1b54a882016-06-17 13:42:18 -07004024 /*
4025 * We usually only initialize intel_state->active_crtcs if we
4026 * we're doing a modeset; make sure this field is always
4027 * initialized during the sanitization process that happens
4028 * on the first commit too.
4029 */
4030 if (!intel_state->modeset)
4031 intel_state->active_crtcs = dev_priv->active_crtcs;
4032 }
4033
Matt Roper98d39492016-05-12 07:06:03 -07004034 /*
4035 * If the modeset changes which CRTC's are active, we need to
4036 * recompute the DDB allocation for *all* active pipes, even
4037 * those that weren't otherwise being modified in any way by this
4038 * atomic commit. Due to the shrinking of the per-pipe allocations
4039 * when new active CRTC's are added, it's possible for a pipe that
4040 * we were already using and aren't changing at all here to suddenly
4041 * become invalid if its DDB needs exceeds its new allocation.
4042 *
4043 * Note that if we wind up doing a full DDB recompute, we can't let
4044 * any other display updates race with this transaction, so we need
4045 * to grab the lock on *all* CRTC's.
4046 */
Matt Roper734fa012016-05-12 15:11:40 -07004047 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004048 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004049 intel_state->wm_results.dirty_pipes = ~0;
4050 }
Matt Roper98d39492016-05-12 07:06:03 -07004051
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004052 /*
4053 * We're not recomputing for the pipes not included in the commit, so
4054 * make sure we start with the current state.
4055 */
4056 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4057
Matt Roper98d39492016-05-12 07:06:03 -07004058 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4059 struct intel_crtc_state *cstate;
4060
4061 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4062 if (IS_ERR(cstate))
4063 return PTR_ERR(cstate);
4064
Matt Roper734fa012016-05-12 15:11:40 -07004065 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004066 if (ret)
4067 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004068
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004069 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004070 if (ret)
4071 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004072 }
4073
4074 return 0;
4075}
4076
Matt Roper2722efb2016-08-17 15:55:55 -04004077static void
4078skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4079 struct skl_wm_values *src,
4080 enum pipe pipe)
4081{
Matt Roper2722efb2016-08-17 15:55:55 -04004082 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4083 sizeof(dst->ddb.y_plane[pipe]));
4084 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4085 sizeof(dst->ddb.plane[pipe]));
4086}
4087
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004088static void
4089skl_print_wm_changes(const struct drm_atomic_state *state)
4090{
4091 const struct drm_device *dev = state->dev;
4092 const struct drm_i915_private *dev_priv = to_i915(dev);
4093 const struct intel_atomic_state *intel_state =
4094 to_intel_atomic_state(state);
4095 const struct drm_crtc *crtc;
4096 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004097 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004098 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4099 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004100 int id;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004101 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004102
4103 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004104 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4105 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004106
Maarten Lankhorst75704982016-11-01 12:04:10 +01004107 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004108 const struct skl_ddb_entry *old, *new;
4109
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004110 id = skl_wm_plane_id(intel_plane);
4111 old = &old_ddb->plane[pipe][id];
4112 new = &new_ddb->plane[pipe][id];
4113
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004114 if (skl_ddb_entry_equal(old, new))
4115 continue;
4116
Maarten Lankhorst75704982016-11-01 12:04:10 +01004117 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4118 intel_plane->base.base.id,
4119 intel_plane->base.name,
4120 old->start, old->end,
4121 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004122 }
4123 }
4124}
4125
Matt Roper98d39492016-05-12 07:06:03 -07004126static int
4127skl_compute_wm(struct drm_atomic_state *state)
4128{
4129 struct drm_crtc *crtc;
4130 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004131 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4132 struct skl_wm_values *results = &intel_state->wm_results;
4133 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004134 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004135 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004136
4137 /*
4138 * If this transaction isn't actually touching any CRTC's, don't
4139 * bother with watermark calculation. Note that if we pass this
4140 * test, we're guaranteed to hold at least one CRTC state mutex,
4141 * which means we can safely use values like dev_priv->active_crtcs
4142 * since any racing commits that want to update them would need to
4143 * hold _all_ CRTC state mutexes.
4144 */
4145 for_each_crtc_in_state(state, crtc, cstate, i)
4146 changed = true;
4147 if (!changed)
4148 return 0;
4149
Matt Roper734fa012016-05-12 15:11:40 -07004150 /* Clear all dirty flags */
4151 results->dirty_pipes = 0;
4152
Matt Roper98d39492016-05-12 07:06:03 -07004153 ret = skl_compute_ddb(state);
4154 if (ret)
4155 return ret;
4156
Matt Roper734fa012016-05-12 15:11:40 -07004157 /*
4158 * Calculate WM's for all pipes that are part of this transaction.
4159 * Note that the DDB allocation above may have added more CRTC's that
4160 * weren't otherwise being modified (and set bits in dirty_pipes) if
4161 * pipe allocations had to change.
4162 *
4163 * FIXME: Now that we're doing this in the atomic check phase, we
4164 * should allow skl_update_pipe_wm() to return failure in cases where
4165 * no suitable watermark values can be found.
4166 */
4167 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004168 struct intel_crtc_state *intel_cstate =
4169 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004170 const struct skl_pipe_wm *old_pipe_wm =
4171 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004172
4173 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004174 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4175 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004176 if (ret)
4177 return ret;
4178
4179 if (changed)
4180 results->dirty_pipes |= drm_crtc_mask(crtc);
4181
4182 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4183 /* This pipe's WM's did not change */
4184 continue;
4185
4186 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004187 }
4188
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004189 skl_print_wm_changes(state);
4190
Matt Roper98d39492016-05-12 07:06:03 -07004191 return 0;
4192}
4193
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004194static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4195 struct intel_crtc_state *cstate)
4196{
4197 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4198 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4199 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004200 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004201 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004202 int plane;
4203
4204 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4205 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004206
4207 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004208
4209 for_each_universal_plane(dev_priv, pipe, plane)
4210 skl_write_plane_wm(crtc, &pipe_wm->planes[plane], ddb, plane);
4211
4212 skl_write_cursor_wm(crtc, &pipe_wm->planes[PLANE_CURSOR], ddb);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004213}
4214
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004215static void skl_initial_wm(struct intel_atomic_state *state,
4216 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004217{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004218 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004219 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004220 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004221 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004222 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004223 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004224
Ville Syrjälä432081b2016-10-31 22:37:03 +02004225 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004226 return;
4227
Matt Roper734fa012016-05-12 15:11:40 -07004228 mutex_lock(&dev_priv->wm.wm_mutex);
4229
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004230 if (cstate->base.active_changed)
4231 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004232
4233 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004234
4235 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004236}
4237
Ville Syrjäläd8905652016-01-14 14:53:35 +02004238static void ilk_compute_wm_config(struct drm_device *dev,
4239 struct intel_wm_config *config)
4240{
4241 struct intel_crtc *crtc;
4242
4243 /* Compute the currently _active_ config */
4244 for_each_intel_crtc(dev, crtc) {
4245 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4246
4247 if (!wm->pipe_enabled)
4248 continue;
4249
4250 config->sprites_enabled |= wm->sprites_enabled;
4251 config->sprites_scaled |= wm->sprites_scaled;
4252 config->num_pipes_active++;
4253 }
4254}
4255
Matt Ropered4a6a72016-02-23 17:20:13 -08004256static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004257{
Chris Wilson91c8a322016-07-05 10:40:23 +01004258 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004259 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004260 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004261 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004262 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004263 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004264
Ville Syrjäläd8905652016-01-14 14:53:35 +02004265 ilk_compute_wm_config(dev, &config);
4266
4267 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4268 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004269
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004270 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004271 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004272 config.num_pipes_active == 1 && config.sprites_enabled) {
4273 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4274 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004275
Imre Deak820c1982013-12-17 14:46:36 +02004276 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004277 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004278 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004279 }
4280
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004281 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004282 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004283
Imre Deak820c1982013-12-17 14:46:36 +02004284 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004285
Imre Deak820c1982013-12-17 14:46:36 +02004286 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004287}
4288
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004289static void ilk_initial_watermarks(struct intel_atomic_state *state,
4290 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004291{
Matt Ropered4a6a72016-02-23 17:20:13 -08004292 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4293 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004294
Matt Ropered4a6a72016-02-23 17:20:13 -08004295 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004296 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004297 ilk_program_watermarks(dev_priv);
4298 mutex_unlock(&dev_priv->wm.wm_mutex);
4299}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004300
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004301static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4302 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004303{
4304 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4305 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4306
4307 mutex_lock(&dev_priv->wm.wm_mutex);
4308 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004309 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004310 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004311 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004312 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004313}
4314
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004315static inline void skl_wm_level_from_reg_val(uint32_t val,
4316 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004317{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004318 level->plane_en = val & PLANE_WM_EN;
4319 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4320 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4321 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004322}
4323
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004324void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4325 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004326{
4327 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004328 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004330 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004331 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004332 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004333 int level, id, max_level;
4334 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004335
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004336 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004337
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004338 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4339 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004340 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004341
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004342 for (level = 0; level <= max_level; level++) {
4343 if (id != PLANE_CURSOR)
4344 val = I915_READ(PLANE_WM(pipe, id, level));
4345 else
4346 val = I915_READ(CUR_WM(pipe, level));
4347
4348 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4349 }
4350
4351 if (id != PLANE_CURSOR)
4352 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4353 else
4354 val = I915_READ(CUR_WM_TRANS(pipe));
4355
4356 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4357 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004358
Matt Roper3ef00282015-03-09 10:19:24 -07004359 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004360 return;
4361
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004362 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004363}
4364
4365void skl_wm_get_hw_state(struct drm_device *dev)
4366{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004367 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004368 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004369 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004370 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004371 struct intel_crtc *intel_crtc;
4372 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004373
Damien Lespiaua269c582014-11-04 17:06:49 +00004374 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004375 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4376 intel_crtc = to_intel_crtc(crtc);
4377 cstate = to_intel_crtc_state(crtc->state);
4378
4379 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4380
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004381 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004382 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004383 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004384
Matt Roper279e99d2016-05-12 07:06:02 -07004385 if (dev_priv->active_crtcs) {
4386 /* Fully recompute DDB on first atomic commit */
4387 dev_priv->wm.distrust_bios_wm = true;
4388 } else {
4389 /* Easy/common case; just sanitize DDB now if everything off */
4390 memset(ddb, 0, sizeof(*ddb));
4391 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004392}
4393
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004394static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4395{
4396 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004397 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004398 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004400 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004401 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004402 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004403 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004404 [PIPE_A] = WM0_PIPEA_ILK,
4405 [PIPE_B] = WM0_PIPEB_ILK,
4406 [PIPE_C] = WM0_PIPEC_IVB,
4407 };
4408
4409 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004410 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004411 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004412
Ville Syrjälä15606532016-05-13 17:55:17 +03004413 memset(active, 0, sizeof(*active));
4414
Matt Roper3ef00282015-03-09 10:19:24 -07004415 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004416
4417 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004418 u32 tmp = hw->wm_pipe[pipe];
4419
4420 /*
4421 * For active pipes LP0 watermark is marked as
4422 * enabled, and LP1+ watermaks as disabled since
4423 * we can't really reverse compute them in case
4424 * multiple pipes are active.
4425 */
4426 active->wm[0].enable = true;
4427 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4428 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4429 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4430 active->linetime = hw->wm_linetime[pipe];
4431 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004432 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004433
4434 /*
4435 * For inactive pipes, all watermark levels
4436 * should be marked as enabled but zeroed,
4437 * which is what we'd compute them to.
4438 */
4439 for (level = 0; level <= max_level; level++)
4440 active->wm[level].enable = true;
4441 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004442
4443 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004444}
4445
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004446#define _FW_WM(value, plane) \
4447 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4448#define _FW_WM_VLV(value, plane) \
4449 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4450
4451static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4452 struct vlv_wm_values *wm)
4453{
4454 enum pipe pipe;
4455 uint32_t tmp;
4456
4457 for_each_pipe(dev_priv, pipe) {
4458 tmp = I915_READ(VLV_DDL(pipe));
4459
4460 wm->ddl[pipe].primary =
4461 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4462 wm->ddl[pipe].cursor =
4463 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4464 wm->ddl[pipe].sprite[0] =
4465 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4466 wm->ddl[pipe].sprite[1] =
4467 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4468 }
4469
4470 tmp = I915_READ(DSPFW1);
4471 wm->sr.plane = _FW_WM(tmp, SR);
4472 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4473 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4474 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4475
4476 tmp = I915_READ(DSPFW2);
4477 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4478 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4479 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4480
4481 tmp = I915_READ(DSPFW3);
4482 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4483
4484 if (IS_CHERRYVIEW(dev_priv)) {
4485 tmp = I915_READ(DSPFW7_CHV);
4486 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4487 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4488
4489 tmp = I915_READ(DSPFW8_CHV);
4490 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4491 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4492
4493 tmp = I915_READ(DSPFW9_CHV);
4494 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4495 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4496
4497 tmp = I915_READ(DSPHOWM);
4498 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4499 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4500 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4501 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4502 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4503 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4504 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4505 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4506 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4507 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4508 } else {
4509 tmp = I915_READ(DSPFW7);
4510 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4511 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4512
4513 tmp = I915_READ(DSPHOWM);
4514 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4515 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4516 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4517 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4518 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4519 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4520 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4521 }
4522}
4523
4524#undef _FW_WM
4525#undef _FW_WM_VLV
4526
4527void vlv_wm_get_hw_state(struct drm_device *dev)
4528{
4529 struct drm_i915_private *dev_priv = to_i915(dev);
4530 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4531 struct intel_plane *plane;
4532 enum pipe pipe;
4533 u32 val;
4534
4535 vlv_read_wm_values(dev_priv, wm);
4536
4537 for_each_intel_plane(dev, plane) {
4538 switch (plane->base.type) {
4539 int sprite;
4540 case DRM_PLANE_TYPE_CURSOR:
4541 plane->wm.fifo_size = 63;
4542 break;
4543 case DRM_PLANE_TYPE_PRIMARY:
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004544 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, 0);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004545 break;
4546 case DRM_PLANE_TYPE_OVERLAY:
4547 sprite = plane->plane;
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02004548 plane->wm.fifo_size = vlv_get_fifo_size(dev_priv, plane->pipe, sprite + 1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004549 break;
4550 }
4551 }
4552
4553 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4554 wm->level = VLV_WM_LEVEL_PM2;
4555
4556 if (IS_CHERRYVIEW(dev_priv)) {
4557 mutex_lock(&dev_priv->rps.hw_lock);
4558
4559 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4560 if (val & DSP_MAXFIFO_PM5_ENABLE)
4561 wm->level = VLV_WM_LEVEL_PM5;
4562
Ville Syrjälä58590c12015-09-08 21:05:12 +03004563 /*
4564 * If DDR DVFS is disabled in the BIOS, Punit
4565 * will never ack the request. So if that happens
4566 * assume we don't have to enable/disable DDR DVFS
4567 * dynamically. To test that just set the REQ_ACK
4568 * bit to poke the Punit, but don't change the
4569 * HIGH/LOW bits so that we don't actually change
4570 * the current state.
4571 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004572 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004573 val |= FORCE_DDR_FREQ_REQ_ACK;
4574 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4575
4576 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4577 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4578 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4579 "assuming DDR DVFS is disabled\n");
4580 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4581 } else {
4582 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4583 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4584 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4585 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004586
4587 mutex_unlock(&dev_priv->rps.hw_lock);
4588 }
4589
4590 for_each_pipe(dev_priv, pipe)
4591 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4592 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4593 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4594
4595 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4596 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4597}
4598
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004599void ilk_wm_get_hw_state(struct drm_device *dev)
4600{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004601 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004602 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004603 struct drm_crtc *crtc;
4604
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004605 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004606 ilk_pipe_wm_get_hw_state(crtc);
4607
4608 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4609 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4610 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4611
4612 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004613 if (INTEL_INFO(dev)->gen >= 7) {
4614 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4615 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4616 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004617
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004618 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004619 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4620 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004621 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004622 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4623 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004624
4625 hw->enable_fbc_wm =
4626 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4627}
4628
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004629/**
4630 * intel_update_watermarks - update FIFO watermark values based on current modes
4631 *
4632 * Calculate watermark values for the various WM regs based on current mode
4633 * and plane configuration.
4634 *
4635 * There are several cases to deal with here:
4636 * - normal (i.e. non-self-refresh)
4637 * - self-refresh (SR) mode
4638 * - lines are large relative to FIFO size (buffer can hold up to 2)
4639 * - lines are small relative to FIFO size (buffer can hold more than 2
4640 * lines), so need to account for TLB latency
4641 *
4642 * The normal calculation is:
4643 * watermark = dotclock * bytes per pixel * latency
4644 * where latency is platform & configuration dependent (we assume pessimal
4645 * values here).
4646 *
4647 * The SR calculation is:
4648 * watermark = (trunc(latency/line time)+1) * surface width *
4649 * bytes per pixel
4650 * where
4651 * line time = htotal / dotclock
4652 * surface width = hdisplay for normal plane and 64 for cursor
4653 * and latency is assumed to be high, as above.
4654 *
4655 * The final value programmed to the register should always be rounded up,
4656 * and include an extra 2 entries to account for clock crossings.
4657 *
4658 * We don't use the sprite, so we can ignore that. And on Crestline we have
4659 * to set the non-SR watermarks to 8.
4660 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004661void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004662{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004663 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004664
4665 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004666 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004667}
4668
Jani Nikulae2828912016-01-18 09:19:47 +02004669/*
Daniel Vetter92703882012-08-09 16:46:01 +02004670 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004671 */
4672DEFINE_SPINLOCK(mchdev_lock);
4673
4674/* Global for IPS driver to get at the current i915 device. Protected by
4675 * mchdev_lock. */
4676static struct drm_i915_private *i915_mch_dev;
4677
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004678bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004679{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004680 u16 rgvswctl;
4681
Daniel Vetter92703882012-08-09 16:46:01 +02004682 assert_spin_locked(&mchdev_lock);
4683
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004684 rgvswctl = I915_READ16(MEMSWCTL);
4685 if (rgvswctl & MEMCTL_CMD_STS) {
4686 DRM_DEBUG("gpu busy, RCS change rejected\n");
4687 return false; /* still busy with another command */
4688 }
4689
4690 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4691 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4692 I915_WRITE16(MEMSWCTL, rgvswctl);
4693 POSTING_READ16(MEMSWCTL);
4694
4695 rgvswctl |= MEMCTL_CMD_STS;
4696 I915_WRITE16(MEMSWCTL, rgvswctl);
4697
4698 return true;
4699}
4700
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004701static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004702{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004703 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004704 u8 fmax, fmin, fstart, vstart;
4705
Daniel Vetter92703882012-08-09 16:46:01 +02004706 spin_lock_irq(&mchdev_lock);
4707
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004708 rgvmodectl = I915_READ(MEMMODECTL);
4709
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004710 /* Enable temp reporting */
4711 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4712 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4713
4714 /* 100ms RC evaluation intervals */
4715 I915_WRITE(RCUPEI, 100000);
4716 I915_WRITE(RCDNEI, 100000);
4717
4718 /* Set max/min thresholds to 90ms and 80ms respectively */
4719 I915_WRITE(RCBMAXAVG, 90000);
4720 I915_WRITE(RCBMINAVG, 80000);
4721
4722 I915_WRITE(MEMIHYST, 1);
4723
4724 /* Set up min, max, and cur for interrupt handling */
4725 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4726 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4727 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4728 MEMMODE_FSTART_SHIFT;
4729
Ville Syrjälä616847e2015-09-18 20:03:19 +03004730 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004731 PXVFREQ_PX_SHIFT;
4732
Daniel Vetter20e4d402012-08-08 23:35:39 +02004733 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4734 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004735
Daniel Vetter20e4d402012-08-08 23:35:39 +02004736 dev_priv->ips.max_delay = fstart;
4737 dev_priv->ips.min_delay = fmin;
4738 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004739
4740 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4741 fmax, fmin, fstart);
4742
4743 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4744
4745 /*
4746 * Interrupts will be enabled in ironlake_irq_postinstall
4747 */
4748
4749 I915_WRITE(VIDSTART, vstart);
4750 POSTING_READ(VIDSTART);
4751
4752 rgvmodectl |= MEMMODE_SWMODE_EN;
4753 I915_WRITE(MEMMODECTL, rgvmodectl);
4754
Daniel Vetter92703882012-08-09 16:46:01 +02004755 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004756 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004757 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004758
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004759 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004760
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004761 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4762 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004763 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004764 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004765 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004766
4767 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004768}
4769
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004770static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004771{
Daniel Vetter92703882012-08-09 16:46:01 +02004772 u16 rgvswctl;
4773
4774 spin_lock_irq(&mchdev_lock);
4775
4776 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004777
4778 /* Ack interrupts, disable EFC interrupt */
4779 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4780 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4781 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4782 I915_WRITE(DEIIR, DE_PCU_EVENT);
4783 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4784
4785 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004786 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004787 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004788 rgvswctl |= MEMCTL_CMD_STS;
4789 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004790 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004791
Daniel Vetter92703882012-08-09 16:46:01 +02004792 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004793}
4794
Daniel Vetteracbe9472012-07-26 11:50:05 +02004795/* There's a funny hw issue where the hw returns all 0 when reading from
4796 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4797 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4798 * all limits and the gpu stuck at whatever frequency it is at atm).
4799 */
Akash Goel74ef1172015-03-06 11:07:19 +05304800static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004801{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004802 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004803
Daniel Vetter20b46e52012-07-26 11:16:14 +02004804 /* Only set the down limit when we've reached the lowest level to avoid
4805 * getting more interrupts, otherwise leave this clear. This prevents a
4806 * race in the hw when coming out of rc6: There's a tiny window where
4807 * the hw runs at the minimal clock before selecting the desired
4808 * frequency, if the down threshold expires in that window we will not
4809 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004810 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304811 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4812 if (val <= dev_priv->rps.min_freq_softlimit)
4813 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4814 } else {
4815 limits = dev_priv->rps.max_freq_softlimit << 24;
4816 if (val <= dev_priv->rps.min_freq_softlimit)
4817 limits |= dev_priv->rps.min_freq_softlimit << 16;
4818 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004819
4820 return limits;
4821}
4822
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004823static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4824{
4825 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304826 u32 threshold_up = 0, threshold_down = 0; /* in % */
4827 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004828
4829 new_power = dev_priv->rps.power;
4830 switch (dev_priv->rps.power) {
4831 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004832 if (val > dev_priv->rps.efficient_freq + 1 &&
4833 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004834 new_power = BETWEEN;
4835 break;
4836
4837 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004838 if (val <= dev_priv->rps.efficient_freq &&
4839 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004840 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004841 else if (val >= dev_priv->rps.rp0_freq &&
4842 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004843 new_power = HIGH_POWER;
4844 break;
4845
4846 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004847 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4848 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004849 new_power = BETWEEN;
4850 break;
4851 }
4852 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004853 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004854 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004855 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004856 new_power = HIGH_POWER;
4857 if (new_power == dev_priv->rps.power)
4858 return;
4859
4860 /* Note the units here are not exactly 1us, but 1280ns. */
4861 switch (new_power) {
4862 case LOW_POWER:
4863 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304864 ei_up = 16000;
4865 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004866
4867 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304868 ei_down = 32000;
4869 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004870 break;
4871
4872 case BETWEEN:
4873 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304874 ei_up = 13000;
4875 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004876
4877 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304878 ei_down = 32000;
4879 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004880 break;
4881
4882 case HIGH_POWER:
4883 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304884 ei_up = 10000;
4885 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004886
4887 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304888 ei_down = 32000;
4889 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004890 break;
4891 }
4892
Akash Goel8a586432015-03-06 11:07:18 +05304893 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004894 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304895 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004896 GT_INTERVAL_FROM_US(dev_priv,
4897 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304898
4899 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004900 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304901 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004902 GT_INTERVAL_FROM_US(dev_priv,
4903 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304904
Chris Wilsona72b5622016-07-02 15:35:59 +01004905 I915_WRITE(GEN6_RP_CONTROL,
4906 GEN6_RP_MEDIA_TURBO |
4907 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4908 GEN6_RP_MEDIA_IS_GFX |
4909 GEN6_RP_ENABLE |
4910 GEN6_RP_UP_BUSY_AVG |
4911 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304912
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004913 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004914 dev_priv->rps.up_threshold = threshold_up;
4915 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004916 dev_priv->rps.last_adj = 0;
4917}
4918
Chris Wilson2876ce72014-03-28 08:03:34 +00004919static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4920{
4921 u32 mask = 0;
4922
4923 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004924 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004925 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004926 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004927
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004928 mask &= dev_priv->pm_rps_events;
4929
Imre Deak59d02a12014-12-19 19:33:26 +02004930 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004931}
4932
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004933/* gen6_set_rps is called to update the frequency request, but should also be
4934 * called when the range (min_delay and max_delay) is modified so that we can
4935 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004936static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004937{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304938 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004939 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304940 return;
4941
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004942 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004943 WARN_ON(val > dev_priv->rps.max_freq);
4944 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004945
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004946 /* min/max delay may still have been modified so be sure to
4947 * write the limits value.
4948 */
4949 if (val != dev_priv->rps.cur_freq) {
4950 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004951
Chris Wilsondc979972016-05-10 14:10:04 +01004952 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304953 I915_WRITE(GEN6_RPNSWREQ,
4954 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004955 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004956 I915_WRITE(GEN6_RPNSWREQ,
4957 HSW_FREQUENCY(val));
4958 else
4959 I915_WRITE(GEN6_RPNSWREQ,
4960 GEN6_FREQUENCY(val) |
4961 GEN6_OFFSET(0) |
4962 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004963 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004964
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004965 /* Make sure we continue to get interrupts
4966 * until we hit the minimum or maximum frequencies.
4967 */
Akash Goel74ef1172015-03-06 11:07:19 +05304968 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004969 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004970
Ben Widawskyd5570a72012-09-07 19:43:41 -07004971 POSTING_READ(GEN6_RPNSWREQ);
4972
Ben Widawskyb39fb292014-03-19 18:31:11 -07004973 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004974 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004975}
4976
Chris Wilsondc979972016-05-10 14:10:04 +01004977static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004978{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004979 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004980 WARN_ON(val > dev_priv->rps.max_freq);
4981 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004982
Chris Wilsondc979972016-05-10 14:10:04 +01004983 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004984 "Odd GPU freq value\n"))
4985 val &= ~1;
4986
Deepak Scd25dd52015-07-10 18:31:40 +05304987 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4988
Chris Wilson8fb55192015-04-07 16:20:28 +01004989 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004990 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004991 if (!IS_CHERRYVIEW(dev_priv))
4992 gen6_set_rps_thresholds(dev_priv, val);
4993 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004994
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004995 dev_priv->rps.cur_freq = val;
4996 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4997}
4998
Deepak Sa7f6e232015-05-09 18:04:44 +05304999/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305000 *
5001 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305002 * 1. Forcewake Media well.
5003 * 2. Request idle freq.
5004 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305005*/
5006static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5007{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005008 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305009
Chris Wilsonaed242f2015-03-18 09:48:21 +00005010 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305011 return;
5012
Deepak Sa7f6e232015-05-09 18:04:44 +05305013 /* Wake up the media well, as that takes a lot less
5014 * power than the Render well. */
5015 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005016 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305017 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305018}
5019
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005020void gen6_rps_busy(struct drm_i915_private *dev_priv)
5021{
5022 mutex_lock(&dev_priv->rps.hw_lock);
5023 if (dev_priv->rps.enabled) {
5024 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5025 gen6_rps_reset_ei(dev_priv);
5026 I915_WRITE(GEN6_PMINTRMSK,
5027 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005028
Chris Wilsonc33d2472016-07-04 08:08:36 +01005029 gen6_enable_rps_interrupts(dev_priv);
5030
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005031 /* Ensure we start at the user's desired frequency */
5032 intel_set_rps(dev_priv,
5033 clamp(dev_priv->rps.cur_freq,
5034 dev_priv->rps.min_freq_softlimit,
5035 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005036 }
5037 mutex_unlock(&dev_priv->rps.hw_lock);
5038}
5039
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005040void gen6_rps_idle(struct drm_i915_private *dev_priv)
5041{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005042 /* Flush our bottom-half so that it does not race with us
5043 * setting the idle frequency and so that it is bounded by
5044 * our rpm wakeref. And then disable the interrupts to stop any
5045 * futher RPS reclocking whilst we are asleep.
5046 */
5047 gen6_disable_rps_interrupts(dev_priv);
5048
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005049 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005050 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005051 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305052 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005053 else
Chris Wilsondc979972016-05-10 14:10:04 +01005054 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005055 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005056 I915_WRITE(GEN6_PMINTRMSK,
5057 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005058 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005059 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005060
Chris Wilson8d3afd72015-05-21 21:01:47 +01005061 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005062 while (!list_empty(&dev_priv->rps.clients))
5063 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005064 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005065}
5066
Chris Wilson1854d5c2015-04-07 16:20:32 +01005067void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005068 struct intel_rps_client *rps,
5069 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005070{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005071 /* This is intentionally racy! We peek at the state here, then
5072 * validate inside the RPS worker.
5073 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005074 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005075 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005076 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005077 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005078
Chris Wilsone61b9952015-04-27 13:41:24 +01005079 /* Force a RPS boost (and don't count it against the client) if
5080 * the GPU is severely congested.
5081 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005082 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005083 rps = NULL;
5084
Chris Wilson8d3afd72015-05-21 21:01:47 +01005085 spin_lock(&dev_priv->rps.client_lock);
5086 if (rps == NULL || list_empty(&rps->link)) {
5087 spin_lock_irq(&dev_priv->irq_lock);
5088 if (dev_priv->rps.interrupts_enabled) {
5089 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005090 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005091 }
5092 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005093
Chris Wilson2e1b8732015-04-27 13:41:22 +01005094 if (rps != NULL) {
5095 list_add(&rps->link, &dev_priv->rps.clients);
5096 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005097 } else
5098 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005099 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005100 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005101}
5102
Chris Wilsondc979972016-05-10 14:10:04 +01005103void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005104{
Chris Wilsondc979972016-05-10 14:10:04 +01005105 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5106 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005107 else
Chris Wilsondc979972016-05-10 14:10:04 +01005108 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005109}
5110
Chris Wilsondc979972016-05-10 14:10:04 +01005111static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005112{
Zhe Wang20e49362014-11-04 17:07:05 +00005113 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005114 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005115}
5116
Chris Wilsondc979972016-05-10 14:10:04 +01005117static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305118{
Akash Goel2030d682016-04-23 00:05:45 +05305119 I915_WRITE(GEN6_RP_CONTROL, 0);
5120}
5121
Chris Wilsondc979972016-05-10 14:10:04 +01005122static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005123{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005124 I915_WRITE(GEN6_RC_CONTROL, 0);
5125 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305126 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005127}
5128
Chris Wilsondc979972016-05-10 14:10:04 +01005129static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305130{
Deepak S38807742014-05-23 21:00:15 +05305131 I915_WRITE(GEN6_RC_CONTROL, 0);
5132}
5133
Chris Wilsondc979972016-05-10 14:10:04 +01005134static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005135{
Deepak S98a2e5f2014-08-18 10:35:27 -07005136 /* we're doing forcewake before Disabling RC6,
5137 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005138 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005139
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005140 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005141
Mika Kuoppala59bad942015-01-16 11:34:40 +02005142 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005143}
5144
Chris Wilsondc979972016-05-10 14:10:04 +01005145static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005146{
Chris Wilsondc979972016-05-10 14:10:04 +01005147 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005148 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5149 mode = GEN6_RC_CTL_RC6_ENABLE;
5150 else
5151 mode = 0;
5152 }
Chris Wilsondc979972016-05-10 14:10:04 +01005153 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005154 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5155 "RC6 %s RC6p %s RC6pp %s\n",
5156 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5157 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5158 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005159
5160 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005161 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5162 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005163}
5164
Chris Wilsondc979972016-05-10 14:10:04 +01005165static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305166{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005167 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305168 bool enable_rc6 = true;
5169 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005170 u32 rc_ctl;
5171 int rc_sw_target;
5172
5173 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5174 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5175 RC_SW_TARGET_STATE_SHIFT;
5176 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5177 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5178 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5179 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5180 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305181
5182 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005183 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305184 enable_rc6 = false;
5185 }
5186
5187 /*
5188 * The exact context size is not known for BXT, so assume a page size
5189 * for this check.
5190 */
5191 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005192 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5193 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5194 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005195 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305196 enable_rc6 = false;
5197 }
5198
5199 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5200 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5201 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5202 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005203 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305204 enable_rc6 = false;
5205 }
5206
Imre Deakfc619842016-06-29 19:13:55 +03005207 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5208 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5209 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5210 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5211 enable_rc6 = false;
5212 }
5213
5214 if (!I915_READ(GEN6_GFXPAUSE)) {
5215 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5216 enable_rc6 = false;
5217 }
5218
5219 if (!I915_READ(GEN8_MISC_CTRL0)) {
5220 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305221 enable_rc6 = false;
5222 }
5223
5224 return enable_rc6;
5225}
5226
Chris Wilsondc979972016-05-10 14:10:04 +01005227int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005228{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005229 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005230 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005231 return 0;
5232
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305233 if (!enable_rc6)
5234 return 0;
5235
Chris Wilsondc979972016-05-10 14:10:04 +01005236 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305237 DRM_INFO("RC6 disabled by BIOS\n");
5238 return 0;
5239 }
5240
Daniel Vetter456470e2012-08-08 23:35:40 +02005241 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005242 if (enable_rc6 >= 0) {
5243 int mask;
5244
Chris Wilsondc979972016-05-10 14:10:04 +01005245 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005246 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5247 INTEL_RC6pp_ENABLE;
5248 else
5249 mask = INTEL_RC6_ENABLE;
5250
5251 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005252 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5253 "(requested %d, valid %d)\n",
5254 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005255
5256 return enable_rc6 & mask;
5257 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005258
Chris Wilsondc979972016-05-10 14:10:04 +01005259 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005260 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005261
5262 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005263}
5264
Chris Wilsondc979972016-05-10 14:10:04 +01005265static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005266{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005267 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005268
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005269 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005270 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005271 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005272 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5273 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5274 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5275 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005276 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005277 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5278 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5279 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5280 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005281 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005282 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005283
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005284 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005285 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5286 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005287 u32 ddcc_status = 0;
5288
5289 if (sandybridge_pcode_read(dev_priv,
5290 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5291 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005292 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005293 clamp_t(u8,
5294 ((ddcc_status >> 8) & 0xff),
5295 dev_priv->rps.min_freq,
5296 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005297 }
5298
Chris Wilsondc979972016-05-10 14:10:04 +01005299 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305300 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005301 * the natural hardware unit for SKL
5302 */
Akash Goelc5e06882015-06-29 14:50:19 +05305303 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5304 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5305 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5306 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5307 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5308 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005309}
5310
Chris Wilson3a45b052016-07-13 09:10:32 +01005311static void reset_rps(struct drm_i915_private *dev_priv,
5312 void (*set)(struct drm_i915_private *, u8))
5313{
5314 u8 freq = dev_priv->rps.cur_freq;
5315
5316 /* force a reset */
5317 dev_priv->rps.power = -1;
5318 dev_priv->rps.cur_freq = -1;
5319
5320 set(dev_priv, freq);
5321}
5322
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005323/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005324static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005325{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005326 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5327
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305328 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005329 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305330 /*
5331 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5332 * clear out the Control register just to avoid inconsitency
5333 * with debugfs interface, which will show Turbo as enabled
5334 * only and that is not expected by the User after adding the
5335 * WaGsvDisableTurbo. Apart from this there is no problem even
5336 * if the Turbo is left enabled in the Control register, as the
5337 * Up/Down interrupts would remain masked.
5338 */
Chris Wilsondc979972016-05-10 14:10:04 +01005339 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305340 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5341 return;
5342 }
5343
Akash Goel0beb0592015-03-06 11:07:20 +05305344 /* Program defaults and thresholds for RPS*/
5345 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5346 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005347
Akash Goel0beb0592015-03-06 11:07:20 +05305348 /* 1 second timeout*/
5349 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5350 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5351
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005352 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005353
Akash Goel0beb0592015-03-06 11:07:20 +05305354 /* Leaning on the below call to gen6_set_rps to program/setup the
5355 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5356 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005357 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005358
5359 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5360}
5361
Chris Wilsondc979972016-05-10 14:10:04 +01005362static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005363{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005364 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305365 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005366 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005367
5368 /* 1a: Software RC state - RC0 */
5369 I915_WRITE(GEN6_RC_STATE, 0);
5370
5371 /* 1b: Get forcewake during program sequence. Although the driver
5372 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005373 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005374
5375 /* 2a: Disable RC states. */
5376 I915_WRITE(GEN6_RC_CONTROL, 0);
5377
5378 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305379
5380 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005381 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305382 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5383 else
5384 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005385 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5386 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305387 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005388 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305389
Dave Gordon1a3d1892016-05-13 15:36:30 +01005390 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305391 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5392
Zhe Wang20e49362014-11-04 17:07:05 +00005393 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005394
Zhe Wang38c23522015-01-20 12:23:04 +00005395 /* 2c: Program Coarse Power Gating Policies. */
5396 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5397 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5398
Zhe Wang20e49362014-11-04 17:07:05 +00005399 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005400 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005401 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005402 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005403 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005404 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305405 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305406 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5407 GEN7_RC_CTL_TO_MODE |
5408 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305409 } else {
5410 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305411 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5412 GEN6_RC_CTL_EI_MODE(1) |
5413 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305414 }
Zhe Wang20e49362014-11-04 17:07:05 +00005415
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305416 /*
5417 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305418 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305419 */
Chris Wilsondc979972016-05-10 14:10:04 +01005420 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305421 I915_WRITE(GEN9_PG_ENABLE, 0);
5422 else
5423 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5424 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005425
Mika Kuoppala59bad942015-01-16 11:34:40 +02005426 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005427}
5428
Chris Wilsondc979972016-05-10 14:10:04 +01005429static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005430{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005431 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305432 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005433 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005434
5435 /* 1a: Software RC state - RC0 */
5436 I915_WRITE(GEN6_RC_STATE, 0);
5437
5438 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5439 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005440 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005441
5442 /* 2a: Disable RC states. */
5443 I915_WRITE(GEN6_RC_CONTROL, 0);
5444
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005445 /* 2b: Program RC6 thresholds.*/
5446 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5447 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5448 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305449 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005450 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005451 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005452 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005453 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5454 else
5455 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005456
5457 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005458 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005459 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005460 intel_print_rc6_info(dev_priv, rc6_mask);
5461 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005462 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5463 GEN7_RC_CTL_TO_MODE |
5464 rc6_mask);
5465 else
5466 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5467 GEN6_RC_CTL_EI_MODE(1) |
5468 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005469
5470 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005471 I915_WRITE(GEN6_RPNSWREQ,
5472 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5473 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5474 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005475 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5476 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005477
Daniel Vetter7526ed72014-09-29 15:07:19 +02005478 /* Docs recommend 900MHz, and 300 MHz respectively */
5479 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5480 dev_priv->rps.max_freq_softlimit << 24 |
5481 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005482
Daniel Vetter7526ed72014-09-29 15:07:19 +02005483 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5484 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5485 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5486 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005487
Daniel Vetter7526ed72014-09-29 15:07:19 +02005488 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005489
5490 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005491 I915_WRITE(GEN6_RP_CONTROL,
5492 GEN6_RP_MEDIA_TURBO |
5493 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5494 GEN6_RP_MEDIA_IS_GFX |
5495 GEN6_RP_ENABLE |
5496 GEN6_RP_UP_BUSY_AVG |
5497 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005498
Daniel Vetter7526ed72014-09-29 15:07:19 +02005499 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005500
Chris Wilson3a45b052016-07-13 09:10:32 +01005501 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005502
Mika Kuoppala59bad942015-01-16 11:34:40 +02005503 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005504}
5505
Chris Wilsondc979972016-05-10 14:10:04 +01005506static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005507{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005508 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305509 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005510 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005511 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005512 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005513 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005514
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005515 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005516
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005517 /* Here begins a magic sequence of register writes to enable
5518 * auto-downclocking.
5519 *
5520 * Perhaps there might be some value in exposing these to
5521 * userspace...
5522 */
5523 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005524
5525 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005526 gtfifodbg = I915_READ(GTFIFODBG);
5527 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005528 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5529 I915_WRITE(GTFIFODBG, gtfifodbg);
5530 }
5531
Mika Kuoppala59bad942015-01-16 11:34:40 +02005532 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005533
5534 /* disable the counters and set deterministic thresholds */
5535 I915_WRITE(GEN6_RC_CONTROL, 0);
5536
5537 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5538 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5539 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5540 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5541 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5542
Akash Goel3b3f1652016-10-13 22:44:48 +05305543 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005544 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005545
5546 I915_WRITE(GEN6_RC_SLEEP, 0);
5547 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005548 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005549 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5550 else
5551 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005552 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005553 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5554
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005555 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005556 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005557 if (rc6_mode & INTEL_RC6_ENABLE)
5558 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5559
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005560 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005561 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005562 if (rc6_mode & INTEL_RC6p_ENABLE)
5563 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005564
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005565 if (rc6_mode & INTEL_RC6pp_ENABLE)
5566 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5567 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005568
Chris Wilsondc979972016-05-10 14:10:04 +01005569 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005570
5571 I915_WRITE(GEN6_RC_CONTROL,
5572 rc6_mask |
5573 GEN6_RC_CTL_EI_MODE(1) |
5574 GEN6_RC_CTL_HW_ENABLE);
5575
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005576 /* Power down if completely idle for over 50ms */
5577 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005578 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005579
Chris Wilson3a45b052016-07-13 09:10:32 +01005580 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005581
Ben Widawsky31643d52012-09-26 10:34:01 -07005582 rc6vids = 0;
5583 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005584 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005585 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005586 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005587 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5588 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5589 rc6vids &= 0xffff00;
5590 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5591 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5592 if (ret)
5593 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5594 }
5595
Mika Kuoppala59bad942015-01-16 11:34:40 +02005596 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005597}
5598
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005599static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005600{
5601 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005602 unsigned int gpu_freq;
5603 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305604 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005605 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005606 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005607
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005608 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005609
Ben Widawskyeda79642013-10-07 17:15:48 -03005610 policy = cpufreq_cpu_get(0);
5611 if (policy) {
5612 max_ia_freq = policy->cpuinfo.max_freq;
5613 cpufreq_cpu_put(policy);
5614 } else {
5615 /*
5616 * Default to measured freq if none found, PCU will ensure we
5617 * don't go over
5618 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005619 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005620 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005621
5622 /* Convert from kHz to MHz */
5623 max_ia_freq /= 1000;
5624
Ben Widawsky153b4b952013-10-22 22:05:09 -07005625 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005626 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5627 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005628
Chris Wilsondc979972016-05-10 14:10:04 +01005629 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305630 /* Convert GT frequency to 50 HZ units */
5631 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5632 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5633 } else {
5634 min_gpu_freq = dev_priv->rps.min_freq;
5635 max_gpu_freq = dev_priv->rps.max_freq;
5636 }
5637
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005638 /*
5639 * For each potential GPU frequency, load a ring frequency we'd like
5640 * to use for memory access. We do this by specifying the IA frequency
5641 * the PCU should use as a reference to determine the ring frequency.
5642 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305643 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5644 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005645 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005646
Chris Wilsondc979972016-05-10 14:10:04 +01005647 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305648 /*
5649 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5650 * No floor required for ring frequency on SKL.
5651 */
5652 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005653 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005654 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5655 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005656 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005657 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005658 ring_freq = max(min_ring_freq, ring_freq);
5659 /* leave ia_freq as the default, chosen by cpufreq */
5660 } else {
5661 /* On older processors, there is no separate ring
5662 * clock domain, so in order to boost the bandwidth
5663 * of the ring, we need to upclock the CPU (ia_freq).
5664 *
5665 * For GPU frequencies less than 750MHz,
5666 * just use the lowest ring freq.
5667 */
5668 if (gpu_freq < min_freq)
5669 ia_freq = 800;
5670 else
5671 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5672 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5673 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005674
Ben Widawsky42c05262012-09-26 10:34:00 -07005675 sandybridge_pcode_write(dev_priv,
5676 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005677 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5678 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5679 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005680 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005681}
5682
Ville Syrjälä03af2042014-06-28 02:03:53 +03005683static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305684{
5685 u32 val, rp0;
5686
Jani Nikula5b5929c2015-10-07 11:17:46 +03005687 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305688
Imre Deak43b67992016-08-31 19:13:02 +03005689 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005690 case 8:
5691 /* (2 * 4) config */
5692 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5693 break;
5694 case 12:
5695 /* (2 * 6) config */
5696 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5697 break;
5698 case 16:
5699 /* (2 * 8) config */
5700 default:
5701 /* Setting (2 * 8) Min RP0 for any other combination */
5702 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5703 break;
Deepak S095acd52015-01-17 11:05:59 +05305704 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005705
5706 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5707
Deepak S2b6b3a02014-05-27 15:59:30 +05305708 return rp0;
5709}
5710
5711static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5712{
5713 u32 val, rpe;
5714
5715 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5716 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5717
5718 return rpe;
5719}
5720
Deepak S7707df42014-07-12 18:46:14 +05305721static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5722{
5723 u32 val, rp1;
5724
Jani Nikula5b5929c2015-10-07 11:17:46 +03005725 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5726 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5727
Deepak S7707df42014-07-12 18:46:14 +05305728 return rp1;
5729}
5730
Deepak Sf8f2b002014-07-10 13:16:21 +05305731static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5732{
5733 u32 val, rp1;
5734
5735 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5736
5737 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5738
5739 return rp1;
5740}
5741
Ville Syrjälä03af2042014-06-28 02:03:53 +03005742static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005743{
5744 u32 val, rp0;
5745
Jani Nikula64936252013-05-22 15:36:20 +03005746 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005747
5748 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5749 /* Clamp to max */
5750 rp0 = min_t(u32, rp0, 0xea);
5751
5752 return rp0;
5753}
5754
5755static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5756{
5757 u32 val, rpe;
5758
Jani Nikula64936252013-05-22 15:36:20 +03005759 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005760 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005761 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005762 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5763
5764 return rpe;
5765}
5766
Ville Syrjälä03af2042014-06-28 02:03:53 +03005767static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005768{
Imre Deak36146032014-12-04 18:39:35 +02005769 u32 val;
5770
5771 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5772 /*
5773 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5774 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5775 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5776 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5777 * to make sure it matches what Punit accepts.
5778 */
5779 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005780}
5781
Imre Deakae484342014-03-31 15:10:44 +03005782/* Check that the pctx buffer wasn't move under us. */
5783static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5784{
5785 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5786
5787 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5788 dev_priv->vlv_pctx->stolen->start);
5789}
5790
Deepak S38807742014-05-23 21:00:15 +05305791
5792/* Check that the pcbr address is not empty. */
5793static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5794{
5795 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5796
5797 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5798}
5799
Chris Wilsondc979972016-05-10 14:10:04 +01005800static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305801{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005802 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005803 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305804 u32 pcbr;
5805 int pctx_size = 32*1024;
5806
Deepak S38807742014-05-23 21:00:15 +05305807 pcbr = I915_READ(VLV_PCBR);
5808 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005809 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305810 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005811 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305812
5813 pctx_paddr = (paddr & (~4095));
5814 I915_WRITE(VLV_PCBR, pctx_paddr);
5815 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005816
5817 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305818}
5819
Chris Wilsondc979972016-05-10 14:10:04 +01005820static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005821{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005822 struct drm_i915_gem_object *pctx;
5823 unsigned long pctx_paddr;
5824 u32 pcbr;
5825 int pctx_size = 24*1024;
5826
5827 pcbr = I915_READ(VLV_PCBR);
5828 if (pcbr) {
5829 /* BIOS set it up already, grab the pre-alloc'd space */
5830 int pcbr_offset;
5831
5832 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005833 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005834 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005835 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005836 pctx_size);
5837 goto out;
5838 }
5839
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005840 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5841
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005842 /*
5843 * From the Gunit register HAS:
5844 * The Gfx driver is expected to program this register and ensure
5845 * proper allocation within Gfx stolen memory. For example, this
5846 * register should be programmed such than the PCBR range does not
5847 * overlap with other ranges, such as the frame buffer, protected
5848 * memory, or any other relevant ranges.
5849 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005850 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005851 if (!pctx) {
5852 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005853 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005854 }
5855
5856 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5857 I915_WRITE(VLV_PCBR, pctx_paddr);
5858
5859out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005860 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005861 dev_priv->vlv_pctx = pctx;
5862}
5863
Chris Wilsondc979972016-05-10 14:10:04 +01005864static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005865{
Imre Deakae484342014-03-31 15:10:44 +03005866 if (WARN_ON(!dev_priv->vlv_pctx))
5867 return;
5868
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005869 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005870 dev_priv->vlv_pctx = NULL;
5871}
5872
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005873static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5874{
5875 dev_priv->rps.gpll_ref_freq =
5876 vlv_get_cck_clock(dev_priv, "GPLL ref",
5877 CCK_GPLL_CLOCK_CONTROL,
5878 dev_priv->czclk_freq);
5879
5880 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5881 dev_priv->rps.gpll_ref_freq);
5882}
5883
Chris Wilsondc979972016-05-10 14:10:04 +01005884static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005885{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005886 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005887
Chris Wilsondc979972016-05-10 14:10:04 +01005888 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005889
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005890 vlv_init_gpll_ref_freq(dev_priv);
5891
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005892 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5893 switch ((val >> 6) & 3) {
5894 case 0:
5895 case 1:
5896 dev_priv->mem_freq = 800;
5897 break;
5898 case 2:
5899 dev_priv->mem_freq = 1066;
5900 break;
5901 case 3:
5902 dev_priv->mem_freq = 1333;
5903 break;
5904 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005905 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005906
Imre Deak4e805192014-04-14 20:24:41 +03005907 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5908 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5909 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005910 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005911 dev_priv->rps.max_freq);
5912
5913 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5914 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005915 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005916 dev_priv->rps.efficient_freq);
5917
Deepak Sf8f2b002014-07-10 13:16:21 +05305918 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5919 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005920 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305921 dev_priv->rps.rp1_freq);
5922
Imre Deak4e805192014-04-14 20:24:41 +03005923 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5924 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005925 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005926 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005927}
5928
Chris Wilsondc979972016-05-10 14:10:04 +01005929static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305930{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005931 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305932
Chris Wilsondc979972016-05-10 14:10:04 +01005933 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305934
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005935 vlv_init_gpll_ref_freq(dev_priv);
5936
Ville Syrjäläa5805162015-05-26 20:42:30 +03005937 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005938 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005939 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005940
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005941 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005942 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005943 dev_priv->mem_freq = 2000;
5944 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005945 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005946 dev_priv->mem_freq = 1600;
5947 break;
5948 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005949 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005950
Deepak S2b6b3a02014-05-27 15:59:30 +05305951 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5952 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5953 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005954 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305955 dev_priv->rps.max_freq);
5956
5957 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5958 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005959 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305960 dev_priv->rps.efficient_freq);
5961
Deepak S7707df42014-07-12 18:46:14 +05305962 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5963 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005964 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305965 dev_priv->rps.rp1_freq);
5966
Deepak S5b7c91b2015-05-09 18:15:46 +05305967 /* PUnit validated range is only [RPe, RP0] */
5968 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305969 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005970 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305971 dev_priv->rps.min_freq);
5972
Ville Syrjälä1c147622014-08-18 14:42:43 +03005973 WARN_ONCE((dev_priv->rps.max_freq |
5974 dev_priv->rps.efficient_freq |
5975 dev_priv->rps.rp1_freq |
5976 dev_priv->rps.min_freq) & 1,
5977 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305978}
5979
Chris Wilsondc979972016-05-10 14:10:04 +01005980static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005981{
Chris Wilsondc979972016-05-10 14:10:04 +01005982 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005983}
5984
Chris Wilsondc979972016-05-10 14:10:04 +01005985static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305986{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005987 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305988 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05305989 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305990
5991 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5992
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005993 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5994 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305995 if (gtfifodbg) {
5996 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5997 gtfifodbg);
5998 I915_WRITE(GTFIFODBG, gtfifodbg);
5999 }
6000
6001 cherryview_check_pctx(dev_priv);
6002
6003 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6004 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006005 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306006
Ville Syrjälä160614a2015-01-19 13:50:47 +02006007 /* Disable RC states. */
6008 I915_WRITE(GEN6_RC_CONTROL, 0);
6009
Deepak S38807742014-05-23 21:00:15 +05306010 /* 2a: Program RC6 thresholds.*/
6011 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6012 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6013 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6014
Akash Goel3b3f1652016-10-13 22:44:48 +05306015 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006016 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306017 I915_WRITE(GEN6_RC_SLEEP, 0);
6018
Deepak Sf4f71c72015-03-28 15:23:35 +05306019 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6020 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306021
6022 /* allows RC6 residency counter to work */
6023 I915_WRITE(VLV_COUNTER_CONTROL,
6024 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6025 VLV_MEDIA_RC6_COUNT_EN |
6026 VLV_RENDER_RC6_COUNT_EN));
6027
6028 /* For now we assume BIOS is allocating and populating the PCBR */
6029 pcbr = I915_READ(VLV_PCBR);
6030
Deepak S38807742014-05-23 21:00:15 +05306031 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006032 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6033 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006034 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306035
6036 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6037
Deepak S2b6b3a02014-05-27 15:59:30 +05306038 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006039 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306040 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6041 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6042 I915_WRITE(GEN6_RP_UP_EI, 66000);
6043 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6044
6045 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6046
6047 /* 5: Enable RPS */
6048 I915_WRITE(GEN6_RP_CONTROL,
6049 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006050 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306051 GEN6_RP_ENABLE |
6052 GEN6_RP_UP_BUSY_AVG |
6053 GEN6_RP_DOWN_IDLE_AVG);
6054
Deepak S3ef62342015-04-29 08:36:24 +05306055 /* Setting Fixed Bias */
6056 val = VLV_OVERRIDE_EN |
6057 VLV_SOC_TDP_EN |
6058 CHV_BIAS_CPU_50_SOC_50;
6059 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6060
Deepak S2b6b3a02014-05-27 15:59:30 +05306061 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6062
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006063 /* RPS code assumes GPLL is used */
6064 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6065
Jani Nikula742f4912015-09-03 11:16:09 +03006066 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306067 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6068
Chris Wilson3a45b052016-07-13 09:10:32 +01006069 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306070
Mika Kuoppala59bad942015-01-16 11:34:40 +02006071 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306072}
6073
Chris Wilsondc979972016-05-10 14:10:04 +01006074static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006075{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006076 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306077 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006078 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006079
6080 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6081
Imre Deakae484342014-03-31 15:10:44 +03006082 valleyview_check_pctx(dev_priv);
6083
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006084 gtfifodbg = I915_READ(GTFIFODBG);
6085 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006086 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6087 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006088 I915_WRITE(GTFIFODBG, gtfifodbg);
6089 }
6090
Deepak Sc8d9a592013-11-23 14:55:42 +05306091 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006092 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006093
Ville Syrjälä160614a2015-01-19 13:50:47 +02006094 /* Disable RC states. */
6095 I915_WRITE(GEN6_RC_CONTROL, 0);
6096
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006097 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006098 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6099 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6100 I915_WRITE(GEN6_RP_UP_EI, 66000);
6101 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6102
6103 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6104
6105 I915_WRITE(GEN6_RP_CONTROL,
6106 GEN6_RP_MEDIA_TURBO |
6107 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6108 GEN6_RP_MEDIA_IS_GFX |
6109 GEN6_RP_ENABLE |
6110 GEN6_RP_UP_BUSY_AVG |
6111 GEN6_RP_DOWN_IDLE_CONT);
6112
6113 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6114 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6115 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6116
Akash Goel3b3f1652016-10-13 22:44:48 +05306117 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006118 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006119
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006120 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006121
6122 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006123 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006124 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6125 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006126 VLV_MEDIA_RC6_COUNT_EN |
6127 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006128
Chris Wilsondc979972016-05-10 14:10:04 +01006129 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006130 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006131
Chris Wilsondc979972016-05-10 14:10:04 +01006132 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006133
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006134 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006135
Deepak S3ef62342015-04-29 08:36:24 +05306136 /* Setting Fixed Bias */
6137 val = VLV_OVERRIDE_EN |
6138 VLV_SOC_TDP_EN |
6139 VLV_BIAS_CPU_125_SOC_875;
6140 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6141
Jani Nikula64936252013-05-22 15:36:20 +03006142 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006143
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006144 /* RPS code assumes GPLL is used */
6145 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6146
Jani Nikula742f4912015-09-03 11:16:09 +03006147 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006148 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6149
Chris Wilson3a45b052016-07-13 09:10:32 +01006150 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006151
Mika Kuoppala59bad942015-01-16 11:34:40 +02006152 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006153}
6154
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006155static unsigned long intel_pxfreq(u32 vidfreq)
6156{
6157 unsigned long freq;
6158 int div = (vidfreq & 0x3f0000) >> 16;
6159 int post = (vidfreq & 0x3000) >> 12;
6160 int pre = (vidfreq & 0x7);
6161
6162 if (!pre)
6163 return 0;
6164
6165 freq = ((div * 133333) / ((1<<post) * pre));
6166
6167 return freq;
6168}
6169
Daniel Vettereb48eb02012-04-26 23:28:12 +02006170static const struct cparams {
6171 u16 i;
6172 u16 t;
6173 u16 m;
6174 u16 c;
6175} cparams[] = {
6176 { 1, 1333, 301, 28664 },
6177 { 1, 1066, 294, 24460 },
6178 { 1, 800, 294, 25192 },
6179 { 0, 1333, 276, 27605 },
6180 { 0, 1066, 276, 27605 },
6181 { 0, 800, 231, 23784 },
6182};
6183
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006184static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006185{
6186 u64 total_count, diff, ret;
6187 u32 count1, count2, count3, m = 0, c = 0;
6188 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6189 int i;
6190
Daniel Vetter02d71952012-08-09 16:44:54 +02006191 assert_spin_locked(&mchdev_lock);
6192
Daniel Vetter20e4d402012-08-08 23:35:39 +02006193 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006194
6195 /* Prevent division-by-zero if we are asking too fast.
6196 * Also, we don't get interesting results if we are polling
6197 * faster than once in 10ms, so just return the saved value
6198 * in such cases.
6199 */
6200 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006201 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006202
6203 count1 = I915_READ(DMIEC);
6204 count2 = I915_READ(DDREC);
6205 count3 = I915_READ(CSIEC);
6206
6207 total_count = count1 + count2 + count3;
6208
6209 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006210 if (total_count < dev_priv->ips.last_count1) {
6211 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006212 diff += total_count;
6213 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006214 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006215 }
6216
6217 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006218 if (cparams[i].i == dev_priv->ips.c_m &&
6219 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006220 m = cparams[i].m;
6221 c = cparams[i].c;
6222 break;
6223 }
6224 }
6225
6226 diff = div_u64(diff, diff1);
6227 ret = ((m * diff) + c);
6228 ret = div_u64(ret, 10);
6229
Daniel Vetter20e4d402012-08-08 23:35:39 +02006230 dev_priv->ips.last_count1 = total_count;
6231 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006232
Daniel Vetter20e4d402012-08-08 23:35:39 +02006233 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006234
6235 return ret;
6236}
6237
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006238unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6239{
6240 unsigned long val;
6241
Chris Wilsondc979972016-05-10 14:10:04 +01006242 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006243 return 0;
6244
6245 spin_lock_irq(&mchdev_lock);
6246
6247 val = __i915_chipset_val(dev_priv);
6248
6249 spin_unlock_irq(&mchdev_lock);
6250
6251 return val;
6252}
6253
Daniel Vettereb48eb02012-04-26 23:28:12 +02006254unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6255{
6256 unsigned long m, x, b;
6257 u32 tsfs;
6258
6259 tsfs = I915_READ(TSFS);
6260
6261 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6262 x = I915_READ8(TR1);
6263
6264 b = tsfs & TSFS_INTR_MASK;
6265
6266 return ((m * x) / 127) - b;
6267}
6268
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006269static int _pxvid_to_vd(u8 pxvid)
6270{
6271 if (pxvid == 0)
6272 return 0;
6273
6274 if (pxvid >= 8 && pxvid < 31)
6275 pxvid = 31;
6276
6277 return (pxvid + 2) * 125;
6278}
6279
6280static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006281{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006282 const int vd = _pxvid_to_vd(pxvid);
6283 const int vm = vd - 1125;
6284
Chris Wilsondc979972016-05-10 14:10:04 +01006285 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006286 return vm > 0 ? vm : 0;
6287
6288 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006289}
6290
Daniel Vetter02d71952012-08-09 16:44:54 +02006291static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006292{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006293 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006294 u32 count;
6295
Daniel Vetter02d71952012-08-09 16:44:54 +02006296 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006297
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006298 now = ktime_get_raw_ns();
6299 diffms = now - dev_priv->ips.last_time2;
6300 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006301
6302 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006303 if (!diffms)
6304 return;
6305
6306 count = I915_READ(GFXEC);
6307
Daniel Vetter20e4d402012-08-08 23:35:39 +02006308 if (count < dev_priv->ips.last_count2) {
6309 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006310 diff += count;
6311 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006312 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006313 }
6314
Daniel Vetter20e4d402012-08-08 23:35:39 +02006315 dev_priv->ips.last_count2 = count;
6316 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006317
6318 /* More magic constants... */
6319 diff = diff * 1181;
6320 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006321 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006322}
6323
Daniel Vetter02d71952012-08-09 16:44:54 +02006324void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6325{
Chris Wilsondc979972016-05-10 14:10:04 +01006326 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006327 return;
6328
Daniel Vetter92703882012-08-09 16:46:01 +02006329 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006330
6331 __i915_update_gfx_val(dev_priv);
6332
Daniel Vetter92703882012-08-09 16:46:01 +02006333 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006334}
6335
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006336static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006337{
6338 unsigned long t, corr, state1, corr2, state2;
6339 u32 pxvid, ext_v;
6340
Daniel Vetter02d71952012-08-09 16:44:54 +02006341 assert_spin_locked(&mchdev_lock);
6342
Ville Syrjälä616847e2015-09-18 20:03:19 +03006343 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006344 pxvid = (pxvid >> 24) & 0x7f;
6345 ext_v = pvid_to_extvid(dev_priv, pxvid);
6346
6347 state1 = ext_v;
6348
6349 t = i915_mch_val(dev_priv);
6350
6351 /* Revel in the empirically derived constants */
6352
6353 /* Correction factor in 1/100000 units */
6354 if (t > 80)
6355 corr = ((t * 2349) + 135940);
6356 else if (t >= 50)
6357 corr = ((t * 964) + 29317);
6358 else /* < 50 */
6359 corr = ((t * 301) + 1004);
6360
6361 corr = corr * ((150142 * state1) / 10000 - 78642);
6362 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006363 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006364
6365 state2 = (corr2 * state1) / 10000;
6366 state2 /= 100; /* convert to mW */
6367
Daniel Vetter02d71952012-08-09 16:44:54 +02006368 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006369
Daniel Vetter20e4d402012-08-08 23:35:39 +02006370 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006371}
6372
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006373unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6374{
6375 unsigned long val;
6376
Chris Wilsondc979972016-05-10 14:10:04 +01006377 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006378 return 0;
6379
6380 spin_lock_irq(&mchdev_lock);
6381
6382 val = __i915_gfx_val(dev_priv);
6383
6384 spin_unlock_irq(&mchdev_lock);
6385
6386 return val;
6387}
6388
Daniel Vettereb48eb02012-04-26 23:28:12 +02006389/**
6390 * i915_read_mch_val - return value for IPS use
6391 *
6392 * Calculate and return a value for the IPS driver to use when deciding whether
6393 * we have thermal and power headroom to increase CPU or GPU power budget.
6394 */
6395unsigned long i915_read_mch_val(void)
6396{
6397 struct drm_i915_private *dev_priv;
6398 unsigned long chipset_val, graphics_val, ret = 0;
6399
Daniel Vetter92703882012-08-09 16:46:01 +02006400 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006401 if (!i915_mch_dev)
6402 goto out_unlock;
6403 dev_priv = i915_mch_dev;
6404
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006405 chipset_val = __i915_chipset_val(dev_priv);
6406 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006407
6408 ret = chipset_val + graphics_val;
6409
6410out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006411 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006412
6413 return ret;
6414}
6415EXPORT_SYMBOL_GPL(i915_read_mch_val);
6416
6417/**
6418 * i915_gpu_raise - raise GPU frequency limit
6419 *
6420 * Raise the limit; IPS indicates we have thermal headroom.
6421 */
6422bool i915_gpu_raise(void)
6423{
6424 struct drm_i915_private *dev_priv;
6425 bool ret = true;
6426
Daniel Vetter92703882012-08-09 16:46:01 +02006427 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006428 if (!i915_mch_dev) {
6429 ret = false;
6430 goto out_unlock;
6431 }
6432 dev_priv = i915_mch_dev;
6433
Daniel Vetter20e4d402012-08-08 23:35:39 +02006434 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6435 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006436
6437out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006438 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006439
6440 return ret;
6441}
6442EXPORT_SYMBOL_GPL(i915_gpu_raise);
6443
6444/**
6445 * i915_gpu_lower - lower GPU frequency limit
6446 *
6447 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6448 * frequency maximum.
6449 */
6450bool i915_gpu_lower(void)
6451{
6452 struct drm_i915_private *dev_priv;
6453 bool ret = true;
6454
Daniel Vetter92703882012-08-09 16:46:01 +02006455 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006456 if (!i915_mch_dev) {
6457 ret = false;
6458 goto out_unlock;
6459 }
6460 dev_priv = i915_mch_dev;
6461
Daniel Vetter20e4d402012-08-08 23:35:39 +02006462 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6463 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006464
6465out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006466 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006467
6468 return ret;
6469}
6470EXPORT_SYMBOL_GPL(i915_gpu_lower);
6471
6472/**
6473 * i915_gpu_busy - indicate GPU business to IPS
6474 *
6475 * Tell the IPS driver whether or not the GPU is busy.
6476 */
6477bool i915_gpu_busy(void)
6478{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006479 bool ret = false;
6480
Daniel Vetter92703882012-08-09 16:46:01 +02006481 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006482 if (i915_mch_dev)
6483 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006484 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006485
6486 return ret;
6487}
6488EXPORT_SYMBOL_GPL(i915_gpu_busy);
6489
6490/**
6491 * i915_gpu_turbo_disable - disable graphics turbo
6492 *
6493 * Disable graphics turbo by resetting the max frequency and setting the
6494 * current frequency to the default.
6495 */
6496bool i915_gpu_turbo_disable(void)
6497{
6498 struct drm_i915_private *dev_priv;
6499 bool ret = true;
6500
Daniel Vetter92703882012-08-09 16:46:01 +02006501 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006502 if (!i915_mch_dev) {
6503 ret = false;
6504 goto out_unlock;
6505 }
6506 dev_priv = i915_mch_dev;
6507
Daniel Vetter20e4d402012-08-08 23:35:39 +02006508 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006509
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006510 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006511 ret = false;
6512
6513out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006514 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006515
6516 return ret;
6517}
6518EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6519
6520/**
6521 * Tells the intel_ips driver that the i915 driver is now loaded, if
6522 * IPS got loaded first.
6523 *
6524 * This awkward dance is so that neither module has to depend on the
6525 * other in order for IPS to do the appropriate communication of
6526 * GPU turbo limits to i915.
6527 */
6528static void
6529ips_ping_for_i915_load(void)
6530{
6531 void (*link)(void);
6532
6533 link = symbol_get(ips_link_to_i915_driver);
6534 if (link) {
6535 link();
6536 symbol_put(ips_link_to_i915_driver);
6537 }
6538}
6539
6540void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6541{
Daniel Vetter02d71952012-08-09 16:44:54 +02006542 /* We only register the i915 ips part with intel-ips once everything is
6543 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006544 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006545 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006546 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006547
6548 ips_ping_for_i915_load();
6549}
6550
6551void intel_gpu_ips_teardown(void)
6552{
Daniel Vetter92703882012-08-09 16:46:01 +02006553 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006554 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006555 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006556}
Deepak S76c3552f2014-01-30 23:08:16 +05306557
Chris Wilsondc979972016-05-10 14:10:04 +01006558static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006559{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006560 u32 lcfuse;
6561 u8 pxw[16];
6562 int i;
6563
6564 /* Disable to program */
6565 I915_WRITE(ECR, 0);
6566 POSTING_READ(ECR);
6567
6568 /* Program energy weights for various events */
6569 I915_WRITE(SDEW, 0x15040d00);
6570 I915_WRITE(CSIEW0, 0x007f0000);
6571 I915_WRITE(CSIEW1, 0x1e220004);
6572 I915_WRITE(CSIEW2, 0x04000004);
6573
6574 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006575 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006576 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006577 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006578
6579 /* Program P-state weights to account for frequency power adjustment */
6580 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006581 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006582 unsigned long freq = intel_pxfreq(pxvidfreq);
6583 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6584 PXVFREQ_PX_SHIFT;
6585 unsigned long val;
6586
6587 val = vid * vid;
6588 val *= (freq / 1000);
6589 val *= 255;
6590 val /= (127*127*900);
6591 if (val > 0xff)
6592 DRM_ERROR("bad pxval: %ld\n", val);
6593 pxw[i] = val;
6594 }
6595 /* Render standby states get 0 weight */
6596 pxw[14] = 0;
6597 pxw[15] = 0;
6598
6599 for (i = 0; i < 4; i++) {
6600 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6601 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006602 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006603 }
6604
6605 /* Adjust magic regs to magic values (more experimental results) */
6606 I915_WRITE(OGW0, 0);
6607 I915_WRITE(OGW1, 0);
6608 I915_WRITE(EG0, 0x00007f00);
6609 I915_WRITE(EG1, 0x0000000e);
6610 I915_WRITE(EG2, 0x000e0000);
6611 I915_WRITE(EG3, 0x68000300);
6612 I915_WRITE(EG4, 0x42000000);
6613 I915_WRITE(EG5, 0x00140031);
6614 I915_WRITE(EG6, 0);
6615 I915_WRITE(EG7, 0);
6616
6617 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006618 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006619
6620 /* Enable PMON + select events */
6621 I915_WRITE(ECR, 0x80000019);
6622
6623 lcfuse = I915_READ(LCFUSE02);
6624
Daniel Vetter20e4d402012-08-08 23:35:39 +02006625 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006626}
6627
Chris Wilsondc979972016-05-10 14:10:04 +01006628void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006629{
Imre Deakb268c692015-12-15 20:10:31 +02006630 /*
6631 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6632 * requirement.
6633 */
6634 if (!i915.enable_rc6) {
6635 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6636 intel_runtime_pm_get(dev_priv);
6637 }
Imre Deake6069ca2014-04-18 16:01:02 +03006638
Chris Wilsonb5163db2016-08-10 13:58:24 +01006639 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006640 mutex_lock(&dev_priv->rps.hw_lock);
6641
6642 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006643 if (IS_CHERRYVIEW(dev_priv))
6644 cherryview_init_gt_powersave(dev_priv);
6645 else if (IS_VALLEYVIEW(dev_priv))
6646 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006647 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006648 gen6_init_rps_frequencies(dev_priv);
6649
6650 /* Derive initial user preferences/limits from the hardware limits */
6651 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6652 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6653
6654 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6655 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6656
6657 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6658 dev_priv->rps.min_freq_softlimit =
6659 max_t(int,
6660 dev_priv->rps.efficient_freq,
6661 intel_freq_opcode(dev_priv, 450));
6662
Chris Wilson99ac9612016-07-13 09:10:34 +01006663 /* After setting max-softlimit, find the overclock max freq */
6664 if (IS_GEN6(dev_priv) ||
6665 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6666 u32 params = 0;
6667
6668 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6669 if (params & BIT(31)) { /* OC supported */
6670 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6671 (dev_priv->rps.max_freq & 0xff) * 50,
6672 (params & 0xff) * 50);
6673 dev_priv->rps.max_freq = params & 0xff;
6674 }
6675 }
6676
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006677 /* Finally allow us to boost to max by default */
6678 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6679
Chris Wilson773ea9a2016-07-13 09:10:33 +01006680 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006681 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006682
6683 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006684}
6685
Chris Wilsondc979972016-05-10 14:10:04 +01006686void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006687{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006688 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006689 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006690
6691 if (!i915.enable_rc6)
6692 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006693}
6694
Chris Wilson54b4f682016-07-21 21:16:19 +01006695/**
6696 * intel_suspend_gt_powersave - suspend PM work and helper threads
6697 * @dev_priv: i915 device
6698 *
6699 * We don't want to disable RC6 or other features here, we just want
6700 * to make sure any work we've queued has finished and won't bother
6701 * us while we're suspended.
6702 */
6703void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6704{
6705 if (INTEL_GEN(dev_priv) < 6)
6706 return;
6707
6708 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6709 intel_runtime_pm_put(dev_priv);
6710
6711 /* gen6_rps_idle() will be called later to disable interrupts */
6712}
6713
Chris Wilsonb7137e02016-07-13 09:10:37 +01006714void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6715{
6716 dev_priv->rps.enabled = true; /* force disabling */
6717 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006718
6719 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006720}
6721
Chris Wilsondc979972016-05-10 14:10:04 +01006722void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006723{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006724 if (!READ_ONCE(dev_priv->rps.enabled))
6725 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006726
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006727 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006728
Chris Wilsonb7137e02016-07-13 09:10:37 +01006729 if (INTEL_GEN(dev_priv) >= 9) {
6730 gen9_disable_rc6(dev_priv);
6731 gen9_disable_rps(dev_priv);
6732 } else if (IS_CHERRYVIEW(dev_priv)) {
6733 cherryview_disable_rps(dev_priv);
6734 } else if (IS_VALLEYVIEW(dev_priv)) {
6735 valleyview_disable_rps(dev_priv);
6736 } else if (INTEL_GEN(dev_priv) >= 6) {
6737 gen6_disable_rps(dev_priv);
6738 } else if (IS_IRONLAKE_M(dev_priv)) {
6739 ironlake_disable_drps(dev_priv);
6740 }
6741
6742 dev_priv->rps.enabled = false;
6743 mutex_unlock(&dev_priv->rps.hw_lock);
6744}
6745
6746void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6747{
Chris Wilson54b4f682016-07-21 21:16:19 +01006748 /* We shouldn't be disabling as we submit, so this should be less
6749 * racy than it appears!
6750 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006751 if (READ_ONCE(dev_priv->rps.enabled))
6752 return;
6753
6754 /* Powersaving is controlled by the host when inside a VM */
6755 if (intel_vgpu_active(dev_priv))
6756 return;
6757
6758 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006759
Chris Wilsondc979972016-05-10 14:10:04 +01006760 if (IS_CHERRYVIEW(dev_priv)) {
6761 cherryview_enable_rps(dev_priv);
6762 } else if (IS_VALLEYVIEW(dev_priv)) {
6763 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006764 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006765 gen9_enable_rc6(dev_priv);
6766 gen9_enable_rps(dev_priv);
6767 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006768 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006769 } else if (IS_BROADWELL(dev_priv)) {
6770 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006771 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006772 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006773 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006774 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006775 } else if (IS_IRONLAKE_M(dev_priv)) {
6776 ironlake_enable_drps(dev_priv);
6777 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006778 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006779
6780 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6781 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6782
6783 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6784 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6785
Chris Wilson54b4f682016-07-21 21:16:19 +01006786 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006787 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006788}
Imre Deakc6df39b2014-04-14 20:24:29 +03006789
Chris Wilson54b4f682016-07-21 21:16:19 +01006790static void __intel_autoenable_gt_powersave(struct work_struct *work)
6791{
6792 struct drm_i915_private *dev_priv =
6793 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6794 struct intel_engine_cs *rcs;
6795 struct drm_i915_gem_request *req;
6796
6797 if (READ_ONCE(dev_priv->rps.enabled))
6798 goto out;
6799
Akash Goel3b3f1652016-10-13 22:44:48 +05306800 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006801 if (rcs->last_context)
6802 goto out;
6803
6804 if (!rcs->init_context)
6805 goto out;
6806
6807 mutex_lock(&dev_priv->drm.struct_mutex);
6808
6809 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6810 if (IS_ERR(req))
6811 goto unlock;
6812
6813 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6814 rcs->init_context(req);
6815
6816 /* Mark the device busy, calling intel_enable_gt_powersave() */
6817 i915_add_request_no_flush(req);
6818
6819unlock:
6820 mutex_unlock(&dev_priv->drm.struct_mutex);
6821out:
6822 intel_runtime_pm_put(dev_priv);
6823}
6824
6825void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6826{
6827 if (READ_ONCE(dev_priv->rps.enabled))
6828 return;
6829
6830 if (IS_IRONLAKE_M(dev_priv)) {
6831 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006832 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006833 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6834 /*
6835 * PCU communication is slow and this doesn't need to be
6836 * done at any specific time, so do this out of our fast path
6837 * to make resume and init faster.
6838 *
6839 * We depend on the HW RC6 power context save/restore
6840 * mechanism when entering D3 through runtime PM suspend. So
6841 * disable RPM until RPS/RC6 is properly setup. We can only
6842 * get here via the driver load/system resume/runtime resume
6843 * paths, so the _noresume version is enough (and in case of
6844 * runtime resume it's necessary).
6845 */
6846 if (queue_delayed_work(dev_priv->wq,
6847 &dev_priv->rps.autoenable_work,
6848 round_jiffies_up_relative(HZ)))
6849 intel_runtime_pm_get_noresume(dev_priv);
6850 }
6851}
6852
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006853static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006854{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006855 /*
6856 * On Ibex Peak and Cougar Point, we need to disable clock
6857 * gating for the panel power sequencer or it will fail to
6858 * start up when no ports are active.
6859 */
6860 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6861}
6862
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006863static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006864{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006865 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006866
Damien Lespiau055e3932014-08-18 13:49:10 +01006867 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006868 I915_WRITE(DSPCNTR(pipe),
6869 I915_READ(DSPCNTR(pipe)) |
6870 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006871
6872 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6873 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006874 }
6875}
6876
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006877static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006878{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006879 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6880 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6881 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6882
6883 /*
6884 * Don't touch WM1S_LP_EN here.
6885 * Doing so could cause underruns.
6886 */
6887}
6888
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006889static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006890{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006891 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006892
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006893 /*
6894 * Required for FBC
6895 * WaFbcDisableDpfcClockGating:ilk
6896 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006897 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6898 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6899 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006900
6901 I915_WRITE(PCH_3DCGDIS0,
6902 MARIUNIT_CLOCK_GATE_DISABLE |
6903 SVSMUNIT_CLOCK_GATE_DISABLE);
6904 I915_WRITE(PCH_3DCGDIS1,
6905 VFMUNIT_CLOCK_GATE_DISABLE);
6906
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006907 /*
6908 * According to the spec the following bits should be set in
6909 * order to enable memory self-refresh
6910 * The bit 22/21 of 0x42004
6911 * The bit 5 of 0x42020
6912 * The bit 15 of 0x45000
6913 */
6914 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6915 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6916 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006917 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006918 I915_WRITE(DISP_ARB_CTL,
6919 (I915_READ(DISP_ARB_CTL) |
6920 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006921
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006922 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006923
6924 /*
6925 * Based on the document from hardware guys the following bits
6926 * should be set unconditionally in order to enable FBC.
6927 * The bit 22 of 0x42000
6928 * The bit 22 of 0x42004
6929 * The bit 7,8,9 of 0x42020.
6930 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006931 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006932 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006933 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6934 I915_READ(ILK_DISPLAY_CHICKEN1) |
6935 ILK_FBCQ_DIS);
6936 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6937 I915_READ(ILK_DISPLAY_CHICKEN2) |
6938 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006939 }
6940
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006941 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6942
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006943 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6944 I915_READ(ILK_DISPLAY_CHICKEN2) |
6945 ILK_ELPIN_409_SELECT);
6946 I915_WRITE(_3D_CHICKEN2,
6947 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6948 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006949
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006950 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006951 I915_WRITE(CACHE_MODE_0,
6952 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006953
Akash Goel4e046322014-04-04 17:14:38 +05306954 /* WaDisable_RenderCache_OperationalFlush:ilk */
6955 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6956
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006957 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006958
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006959 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006960}
6961
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006962static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006963{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006964 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006965 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006966
6967 /*
6968 * On Ibex Peak and Cougar Point, we need to disable clock
6969 * gating for the panel power sequencer or it will fail to
6970 * start up when no ports are active.
6971 */
Jesse Barnescd664072013-10-02 10:34:19 -07006972 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6973 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6974 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006975 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6976 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006977 /* The below fixes the weird display corruption, a few pixels shifted
6978 * downward, on (only) LVDS of some HP laptops with IVY.
6979 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006980 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006981 val = I915_READ(TRANS_CHICKEN2(pipe));
6982 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6983 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006984 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006985 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006986 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6987 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6988 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006989 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6990 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006991 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006992 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006993 I915_WRITE(TRANS_CHICKEN1(pipe),
6994 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6995 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006996}
6997
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006998static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006999{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007000 uint32_t tmp;
7001
7002 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007003 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7004 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7005 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007006}
7007
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007008static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007009{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007010 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007011
Damien Lespiau231e54f2012-10-19 17:55:41 +01007012 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007013
7014 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7015 I915_READ(ILK_DISPLAY_CHICKEN2) |
7016 ILK_ELPIN_409_SELECT);
7017
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007018 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007019 I915_WRITE(_3D_CHICKEN,
7020 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7021
Akash Goel4e046322014-04-04 17:14:38 +05307022 /* WaDisable_RenderCache_OperationalFlush:snb */
7023 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7024
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007025 /*
7026 * BSpec recoomends 8x4 when MSAA is used,
7027 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007028 *
7029 * Note that PS/WM thread counts depend on the WIZ hashing
7030 * disable bit, which we don't touch here, but it's good
7031 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007032 */
7033 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007034 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007035
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007036 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007037
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007038 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007039 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007040
7041 I915_WRITE(GEN6_UCGCTL1,
7042 I915_READ(GEN6_UCGCTL1) |
7043 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7044 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7045
7046 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7047 * gating disable must be set. Failure to set it results in
7048 * flickering pixels due to Z write ordering failures after
7049 * some amount of runtime in the Mesa "fire" demo, and Unigine
7050 * Sanctuary and Tropics, and apparently anything else with
7051 * alpha test or pixel discard.
7052 *
7053 * According to the spec, bit 11 (RCCUNIT) must also be set,
7054 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007055 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007056 * WaDisableRCCUnitClockGating:snb
7057 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007058 */
7059 I915_WRITE(GEN6_UCGCTL2,
7060 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7061 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7062
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007063 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007064 I915_WRITE(_3D_CHICKEN3,
7065 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007066
7067 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007068 * Bspec says:
7069 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7070 * 3DSTATE_SF number of SF output attributes is more than 16."
7071 */
7072 I915_WRITE(_3D_CHICKEN3,
7073 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7074
7075 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007076 * According to the spec the following bits should be
7077 * set in order to enable memory self-refresh and fbc:
7078 * The bit21 and bit22 of 0x42000
7079 * The bit21 and bit22 of 0x42004
7080 * The bit5 and bit7 of 0x42020
7081 * The bit14 of 0x70180
7082 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007083 *
7084 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007085 */
7086 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7087 I915_READ(ILK_DISPLAY_CHICKEN1) |
7088 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7089 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7090 I915_READ(ILK_DISPLAY_CHICKEN2) |
7091 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007092 I915_WRITE(ILK_DSPCLK_GATE_D,
7093 I915_READ(ILK_DSPCLK_GATE_D) |
7094 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7095 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007096
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007097 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007098
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007099 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007100
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007101 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007102}
7103
7104static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7105{
7106 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7107
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007108 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007109 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007110 *
7111 * This actually overrides the dispatch
7112 * mode for all thread types.
7113 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007114 reg &= ~GEN7_FF_SCHED_MASK;
7115 reg |= GEN7_FF_TS_SCHED_HW;
7116 reg |= GEN7_FF_VS_SCHED_HW;
7117 reg |= GEN7_FF_DS_SCHED_HW;
7118
7119 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7120}
7121
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007122static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007123{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007124 /*
7125 * TODO: this bit should only be enabled when really needed, then
7126 * disabled when not needed anymore in order to save power.
7127 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007128 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007129 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7130 I915_READ(SOUTH_DSPCLK_GATE_D) |
7131 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007132
7133 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007134 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7135 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007136 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007137}
7138
Ville Syrjälä712bf362016-10-31 22:37:23 +02007139static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007140{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007141 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007142 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7143
7144 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7145 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7146 }
7147}
7148
Imre Deak450174f2016-05-03 15:54:21 +03007149static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7150 int general_prio_credits,
7151 int high_prio_credits)
7152{
7153 u32 misccpctl;
7154
7155 /* WaTempDisableDOPClkGating:bdw */
7156 misccpctl = I915_READ(GEN7_MISCCPCTL);
7157 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7158
7159 I915_WRITE(GEN8_L3SQCREG1,
7160 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7161 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7162
7163 /*
7164 * Wait at least 100 clocks before re-enabling clock gating.
7165 * See the definition of L3SQCREG1 in BSpec.
7166 */
7167 POSTING_READ(GEN8_L3SQCREG1);
7168 udelay(1);
7169 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7170}
7171
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007172static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007173{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007174 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007175
7176 /* WaDisableSDEUnitClockGating:kbl */
7177 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7178 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7179 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007180
7181 /* WaDisableGamClockGating:kbl */
7182 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7183 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7184 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007185
7186 /* WaFbcNukeOnHostModify:kbl */
7187 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7188 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007189}
7190
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007191static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007192{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007193 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007194
7195 /* WAC6entrylatency:skl */
7196 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7197 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007198
7199 /* WaFbcNukeOnHostModify:skl */
7200 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7201 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007202}
7203
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007204static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007205{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007206 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007207
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007208 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007209
Ben Widawskyab57fff2013-12-12 15:28:04 -08007210 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007211 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007212
Ben Widawskyab57fff2013-12-12 15:28:04 -08007213 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007214 I915_WRITE(CHICKEN_PAR1_1,
7215 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7216
Ben Widawskyab57fff2013-12-12 15:28:04 -08007217 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007218 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007219 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007220 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007221 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007222 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007223
Ben Widawskyab57fff2013-12-12 15:28:04 -08007224 /* WaVSRefCountFullforceMissDisable:bdw */
7225 /* WaDSRefCountFullforceMissDisable:bdw */
7226 I915_WRITE(GEN7_FF_THREAD_MODE,
7227 I915_READ(GEN7_FF_THREAD_MODE) &
7228 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007229
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007230 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7231 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007232
7233 /* WaDisableSDEUnitClockGating:bdw */
7234 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7235 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007236
Imre Deak450174f2016-05-03 15:54:21 +03007237 /* WaProgramL3SqcReg1Default:bdw */
7238 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007239
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007240 /*
7241 * WaGttCachingOffByDefault:bdw
7242 * GTT cache may not work with big pages, so if those
7243 * are ever enabled GTT cache may need to be disabled.
7244 */
7245 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7246
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007247 /* WaKVMNotificationOnConfigChange:bdw */
7248 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7249 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7250
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007251 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007252}
7253
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007254static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007255{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007256 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007257
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007258 /* L3 caching of data atomics doesn't work -- disable it. */
7259 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7260 I915_WRITE(HSW_ROW_CHICKEN3,
7261 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7262
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007263 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007264 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7265 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7266 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7267
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007268 /* WaVSRefCountFullforceMissDisable:hsw */
7269 I915_WRITE(GEN7_FF_THREAD_MODE,
7270 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007271
Akash Goel4e046322014-04-04 17:14:38 +05307272 /* WaDisable_RenderCache_OperationalFlush:hsw */
7273 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7274
Chia-I Wufe27c602014-01-28 13:29:33 +08007275 /* enable HiZ Raw Stall Optimization */
7276 I915_WRITE(CACHE_MODE_0_GEN7,
7277 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7278
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007279 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007280 I915_WRITE(CACHE_MODE_1,
7281 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007282
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007283 /*
7284 * BSpec recommends 8x4 when MSAA is used,
7285 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007286 *
7287 * Note that PS/WM thread counts depend on the WIZ hashing
7288 * disable bit, which we don't touch here, but it's good
7289 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007290 */
7291 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007292 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007293
Kenneth Graunke94411592014-12-31 16:23:00 -08007294 /* WaSampleCChickenBitEnable:hsw */
7295 I915_WRITE(HALF_SLICE_CHICKEN3,
7296 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7297
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007298 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007299 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7300
Paulo Zanoni90a88642013-05-03 17:23:45 -03007301 /* WaRsPkgCStateDisplayPMReq:hsw */
7302 I915_WRITE(CHICKEN_PAR1_1,
7303 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007304
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007305 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007306}
7307
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007308static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007309{
Ben Widawsky20848222012-05-04 18:58:59 -07007310 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007311
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007312 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007313
Damien Lespiau231e54f2012-10-19 17:55:41 +01007314 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007315
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007316 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007317 I915_WRITE(_3D_CHICKEN3,
7318 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7319
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007320 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007321 I915_WRITE(IVB_CHICKEN3,
7322 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7323 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7324
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007325 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007326 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007327 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7328 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007329
Akash Goel4e046322014-04-04 17:14:38 +05307330 /* WaDisable_RenderCache_OperationalFlush:ivb */
7331 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7332
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007333 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007334 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7335 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7336
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007337 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007338 I915_WRITE(GEN7_L3CNTLREG1,
7339 GEN7_WA_FOR_GEN7_L3_CONTROL);
7340 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007341 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007342 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007343 I915_WRITE(GEN7_ROW_CHICKEN2,
7344 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007345 else {
7346 /* must write both registers */
7347 I915_WRITE(GEN7_ROW_CHICKEN2,
7348 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007349 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7350 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007351 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007352
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007353 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007354 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7355 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7356
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007357 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007358 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007359 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007360 */
7361 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007362 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007363
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007364 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007365 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7366 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7367 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7368
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007369 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007370
7371 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007372
Chris Wilson22721342014-03-04 09:41:43 +00007373 if (0) { /* causes HiZ corruption on ivb:gt1 */
7374 /* enable HiZ Raw Stall Optimization */
7375 I915_WRITE(CACHE_MODE_0_GEN7,
7376 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7377 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007378
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007379 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007380 I915_WRITE(CACHE_MODE_1,
7381 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007382
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007383 /*
7384 * BSpec recommends 8x4 when MSAA is used,
7385 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007386 *
7387 * Note that PS/WM thread counts depend on the WIZ hashing
7388 * disable bit, which we don't touch here, but it's good
7389 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007390 */
7391 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007392 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007393
Ben Widawsky20848222012-05-04 18:58:59 -07007394 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7395 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7396 snpcr |= GEN6_MBC_SNPCR_MED;
7397 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007398
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007399 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007400 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007401
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007402 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007403}
7404
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007405static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007406{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007407 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007408 I915_WRITE(_3D_CHICKEN3,
7409 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7410
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007411 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007412 I915_WRITE(IVB_CHICKEN3,
7413 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7414 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7415
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007416 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007417 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007418 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007419 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7420 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007421
Akash Goel4e046322014-04-04 17:14:38 +05307422 /* WaDisable_RenderCache_OperationalFlush:vlv */
7423 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7424
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007425 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007426 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7427 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7428
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007429 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007430 I915_WRITE(GEN7_ROW_CHICKEN2,
7431 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7432
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007433 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007434 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7435 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7436 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7437
Ville Syrjälä46680e02014-01-22 21:33:01 +02007438 gen7_setup_fixed_func_scheduler(dev_priv);
7439
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007440 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007441 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007442 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007443 */
7444 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007445 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007446
Akash Goelc98f5062014-03-24 23:00:07 +05307447 /* WaDisableL3Bank2xClockGate:vlv
7448 * Disabling L3 clock gating- MMIO 940c[25] = 1
7449 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7450 I915_WRITE(GEN7_UCGCTL4,
7451 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007452
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007453 /*
7454 * BSpec says this must be set, even though
7455 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7456 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007457 I915_WRITE(CACHE_MODE_1,
7458 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007459
7460 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007461 * BSpec recommends 8x4 when MSAA is used,
7462 * however in practice 16x4 seems fastest.
7463 *
7464 * Note that PS/WM thread counts depend on the WIZ hashing
7465 * disable bit, which we don't touch here, but it's good
7466 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7467 */
7468 I915_WRITE(GEN7_GT_MODE,
7469 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7470
7471 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007472 * WaIncreaseL3CreditsForVLVB0:vlv
7473 * This is the hardware default actually.
7474 */
7475 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7476
7477 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007478 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007479 * Disable clock gating on th GCFG unit to prevent a delay
7480 * in the reporting of vblank events.
7481 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007482 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007483}
7484
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007485static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007486{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007487 /* WaVSRefCountFullforceMissDisable:chv */
7488 /* WaDSRefCountFullforceMissDisable:chv */
7489 I915_WRITE(GEN7_FF_THREAD_MODE,
7490 I915_READ(GEN7_FF_THREAD_MODE) &
7491 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007492
7493 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7494 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7495 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007496
7497 /* WaDisableCSUnitClockGating:chv */
7498 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7499 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007500
7501 /* WaDisableSDEUnitClockGating:chv */
7502 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7503 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007504
7505 /*
Imre Deak450174f2016-05-03 15:54:21 +03007506 * WaProgramL3SqcReg1Default:chv
7507 * See gfxspecs/Related Documents/Performance Guide/
7508 * LSQC Setting Recommendations.
7509 */
7510 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7511
7512 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007513 * GTT cache may not work with big pages, so if those
7514 * are ever enabled GTT cache may need to be disabled.
7515 */
7516 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007517}
7518
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007519static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007520{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007521 uint32_t dspclk_gate;
7522
7523 I915_WRITE(RENCLK_GATE_D1, 0);
7524 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7525 GS_UNIT_CLOCK_GATE_DISABLE |
7526 CL_UNIT_CLOCK_GATE_DISABLE);
7527 I915_WRITE(RAMCLK_GATE_D, 0);
7528 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7529 OVRUNIT_CLOCK_GATE_DISABLE |
7530 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007531 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007532 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7533 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007534
7535 /* WaDisableRenderCachePipelinedFlush */
7536 I915_WRITE(CACHE_MODE_0,
7537 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007538
Akash Goel4e046322014-04-04 17:14:38 +05307539 /* WaDisable_RenderCache_OperationalFlush:g4x */
7540 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7541
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007542 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007543}
7544
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007545static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007546{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007547 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7548 I915_WRITE(RENCLK_GATE_D2, 0);
7549 I915_WRITE(DSPCLK_GATE_D, 0);
7550 I915_WRITE(RAMCLK_GATE_D, 0);
7551 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007552 I915_WRITE(MI_ARB_STATE,
7553 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307554
7555 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7556 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007557}
7558
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007559static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007560{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007561 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7562 I965_RCC_CLOCK_GATE_DISABLE |
7563 I965_RCPB_CLOCK_GATE_DISABLE |
7564 I965_ISC_CLOCK_GATE_DISABLE |
7565 I965_FBC_CLOCK_GATE_DISABLE);
7566 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007567 I915_WRITE(MI_ARB_STATE,
7568 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307569
7570 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7571 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007572}
7573
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007574static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007575{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007576 u32 dstate = I915_READ(D_STATE);
7577
7578 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7579 DSTATE_DOT_CLOCK_GATING;
7580 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007581
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007582 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007583 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007584
7585 /* IIR "flip pending" means done if this bit is set */
7586 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007587
7588 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007589 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007590
7591 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7592 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007593
7594 I915_WRITE(MI_ARB_STATE,
7595 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007596}
7597
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007598static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007599{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007600 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007601
7602 /* interrupts should cause a wake up from C3 */
7603 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7604 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007605
7606 I915_WRITE(MEM_MODE,
7607 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007608}
7609
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007610static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007611{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007612 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007613
7614 I915_WRITE(MEM_MODE,
7615 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7616 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007617}
7618
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007619void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007620{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007621 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007622}
7623
Ville Syrjälä712bf362016-10-31 22:37:23 +02007624void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007625{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007626 if (HAS_PCH_LPT(dev_priv))
7627 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007628}
7629
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007630static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007631{
7632 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7633}
7634
7635/**
7636 * intel_init_clock_gating_hooks - setup the clock gating hooks
7637 * @dev_priv: device private
7638 *
7639 * Setup the hooks that configure which clocks of a given platform can be
7640 * gated and also apply various GT and display specific workarounds for these
7641 * platforms. Note that some GT specific workarounds are applied separately
7642 * when GPU contexts or batchbuffers start their execution.
7643 */
7644void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7645{
7646 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007647 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007648 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007649 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007650 else if (IS_BROXTON(dev_priv))
7651 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7652 else if (IS_BROADWELL(dev_priv))
7653 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7654 else if (IS_CHERRYVIEW(dev_priv))
7655 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7656 else if (IS_HASWELL(dev_priv))
7657 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7658 else if (IS_IVYBRIDGE(dev_priv))
7659 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7660 else if (IS_VALLEYVIEW(dev_priv))
7661 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7662 else if (IS_GEN6(dev_priv))
7663 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7664 else if (IS_GEN5(dev_priv))
7665 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7666 else if (IS_G4X(dev_priv))
7667 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7668 else if (IS_CRESTLINE(dev_priv))
7669 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7670 else if (IS_BROADWATER(dev_priv))
7671 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7672 else if (IS_GEN3(dev_priv))
7673 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7674 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7675 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7676 else if (IS_GEN2(dev_priv))
7677 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7678 else {
7679 MISSING_CASE(INTEL_DEVID(dev_priv));
7680 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7681 }
7682}
7683
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007684/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007685void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007686{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007687 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007688
Daniel Vetterc921aba2012-04-26 23:28:17 +02007689 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007690 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007691 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007692 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007693 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007694
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007695 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007696 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007697 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007698 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007699 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007700 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007701 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007702 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007703
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007704 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007705 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007706 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007707 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007708 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007709 dev_priv->display.compute_intermediate_wm =
7710 ilk_compute_intermediate_wm;
7711 dev_priv->display.initial_watermarks =
7712 ilk_initial_watermarks;
7713 dev_priv->display.optimize_watermarks =
7714 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007715 } else {
7716 DRM_DEBUG_KMS("Failed to read display plane latency. "
7717 "Disable CxSR\n");
7718 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007719 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007720 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007721 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007722 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007723 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007724 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007725 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007726 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007727 dev_priv->is_ddr3,
7728 dev_priv->fsb_freq,
7729 dev_priv->mem_freq)) {
7730 DRM_INFO("failed to find known CxSR latency "
7731 "(found ddr%s fsb freq %d, mem freq %d), "
7732 "disabling CxSR\n",
7733 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7734 dev_priv->fsb_freq, dev_priv->mem_freq);
7735 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007736 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007737 dev_priv->display.update_wm = NULL;
7738 } else
7739 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007740 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007741 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007742 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007743 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007744 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007745 dev_priv->display.update_wm = i9xx_update_wm;
7746 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007747 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007748 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007749 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007750 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007751 } else {
7752 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007753 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007754 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007755 } else {
7756 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007757 }
7758}
7759
Lyude87660502016-08-17 15:55:53 -04007760static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7761{
7762 uint32_t flags =
7763 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7764
7765 switch (flags) {
7766 case GEN6_PCODE_SUCCESS:
7767 return 0;
7768 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7769 case GEN6_PCODE_ILLEGAL_CMD:
7770 return -ENXIO;
7771 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007772 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007773 return -EOVERFLOW;
7774 case GEN6_PCODE_TIMEOUT:
7775 return -ETIMEDOUT;
7776 default:
7777 MISSING_CASE(flags)
7778 return 0;
7779 }
7780}
7781
7782static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7783{
7784 uint32_t flags =
7785 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7786
7787 switch (flags) {
7788 case GEN6_PCODE_SUCCESS:
7789 return 0;
7790 case GEN6_PCODE_ILLEGAL_CMD:
7791 return -ENXIO;
7792 case GEN7_PCODE_TIMEOUT:
7793 return -ETIMEDOUT;
7794 case GEN7_PCODE_ILLEGAL_DATA:
7795 return -EINVAL;
7796 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7797 return -EOVERFLOW;
7798 default:
7799 MISSING_CASE(flags);
7800 return 0;
7801 }
7802}
7803
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007804int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007805{
Lyude87660502016-08-17 15:55:53 -04007806 int status;
7807
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007808 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007809
Chris Wilson3f5582d2016-06-30 15:32:45 +01007810 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7811 * use te fw I915_READ variants to reduce the amount of work
7812 * required when reading/writing.
7813 */
7814
7815 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007816 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7817 return -EAGAIN;
7818 }
7819
Chris Wilson3f5582d2016-06-30 15:32:45 +01007820 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7821 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7822 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007823
Chris Wilson3f5582d2016-06-30 15:32:45 +01007824 if (intel_wait_for_register_fw(dev_priv,
7825 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7826 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007827 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7828 return -ETIMEDOUT;
7829 }
7830
Chris Wilson3f5582d2016-06-30 15:32:45 +01007831 *val = I915_READ_FW(GEN6_PCODE_DATA);
7832 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007833
Lyude87660502016-08-17 15:55:53 -04007834 if (INTEL_GEN(dev_priv) > 6)
7835 status = gen7_check_mailbox_status(dev_priv);
7836 else
7837 status = gen6_check_mailbox_status(dev_priv);
7838
7839 if (status) {
7840 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7841 status);
7842 return status;
7843 }
7844
Ben Widawsky42c05262012-09-26 10:34:00 -07007845 return 0;
7846}
7847
Chris Wilson3f5582d2016-06-30 15:32:45 +01007848int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007849 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007850{
Lyude87660502016-08-17 15:55:53 -04007851 int status;
7852
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007853 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007854
Chris Wilson3f5582d2016-06-30 15:32:45 +01007855 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7856 * use te fw I915_READ variants to reduce the amount of work
7857 * required when reading/writing.
7858 */
7859
7860 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007861 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7862 return -EAGAIN;
7863 }
7864
Chris Wilson3f5582d2016-06-30 15:32:45 +01007865 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7866 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007867
Chris Wilson3f5582d2016-06-30 15:32:45 +01007868 if (intel_wait_for_register_fw(dev_priv,
7869 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7870 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007871 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7872 return -ETIMEDOUT;
7873 }
7874
Chris Wilson3f5582d2016-06-30 15:32:45 +01007875 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007876
Lyude87660502016-08-17 15:55:53 -04007877 if (INTEL_GEN(dev_priv) > 6)
7878 status = gen7_check_mailbox_status(dev_priv);
7879 else
7880 status = gen6_check_mailbox_status(dev_priv);
7881
7882 if (status) {
7883 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7884 status);
7885 return status;
7886 }
7887
Ben Widawsky42c05262012-09-26 10:34:00 -07007888 return 0;
7889}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007890
Ville Syrjälädd06f882014-11-10 22:55:12 +02007891static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7892{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007893 /*
7894 * N = val - 0xb7
7895 * Slow = Fast = GPLL ref * N
7896 */
7897 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007898}
7899
Fengguang Wub55dd642014-07-12 11:21:39 +02007900static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007901{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007902 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007903}
7904
Fengguang Wub55dd642014-07-12 11:21:39 +02007905static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307906{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007907 /*
7908 * N = val / 2
7909 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7910 */
7911 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307912}
7913
Fengguang Wub55dd642014-07-12 11:21:39 +02007914static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307915{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007916 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007917 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307918}
7919
Ville Syrjälä616bc822015-01-23 21:04:25 +02007920int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7921{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007922 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007923 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7924 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007925 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007926 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007927 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007928 return byt_gpu_freq(dev_priv, val);
7929 else
7930 return val * GT_FREQUENCY_MULTIPLIER;
7931}
7932
Ville Syrjälä616bc822015-01-23 21:04:25 +02007933int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7934{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007935 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007936 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7937 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007938 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007939 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007940 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007941 return byt_freq_opcode(dev_priv, val);
7942 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007943 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307944}
7945
Chris Wilson6ad790c2015-04-07 16:20:31 +01007946struct request_boost {
7947 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007948 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007949};
7950
7951static void __intel_rps_boost_work(struct work_struct *work)
7952{
7953 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007954 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007955
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007956 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01007957 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007958
Chris Wilsone8a261e2016-07-20 13:31:49 +01007959 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007960 kfree(boost);
7961}
7962
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007963void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007964{
7965 struct request_boost *boost;
7966
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007967 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007968 return;
7969
Chris Wilsonf69a02c2016-07-01 17:23:16 +01007970 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01007971 return;
7972
Chris Wilson6ad790c2015-04-07 16:20:31 +01007973 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7974 if (boost == NULL)
7975 return;
7976
Chris Wilsone8a261e2016-07-20 13:31:49 +01007977 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007978
7979 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007980 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007981}
7982
Daniel Vetterf742a552013-12-06 10:17:53 +01007983void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007984{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007985 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01007986
Daniel Vetterf742a552013-12-06 10:17:53 +01007987 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007988 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007989
Chris Wilson54b4f682016-07-21 21:16:19 +01007990 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
7991 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007992 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007993
Paulo Zanoni33688d92014-03-07 20:08:19 -03007994 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007995 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007996}