blob: 01da508625f27e4ad1c27393b8eaa928634564aa [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggsebb945a2012-07-20 08:17:34 +100033#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100041/*
42 * NV10-NV40 tiling helpers
43 */
44
45static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100046nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
47 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100048{
Ben Skeggs77145f12012-07-31 16:16:21 +100049 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 int i = reg - drm->tile.reg;
Ben Skeggs967e7bd2014-08-10 04:10:22 +100051 struct nouveau_fb *pfb = nvkm_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +100052 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
53 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100056
57 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100058 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100061 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
Ben Skeggsebb945a2012-07-20 08:17:34 +100063 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064
Ben Skeggsebb945a2012-07-20 08:17:34 +100065 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
66 engine->tile_prog(engine, i);
67 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
68 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100069}
70
Ben Skeggsebb945a2012-07-20 08:17:34 +100071static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100072nv10_bo_get_tile_region(struct drm_device *dev, int i)
73{
Ben Skeggs77145f12012-07-31 16:16:21 +100074 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100075 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100076
Ben Skeggsebb945a2012-07-20 08:17:34 +100077 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100078
79 if (!tile->used &&
80 (!tile->fence || nouveau_fence_done(tile->fence)))
81 tile->used = true;
82 else
83 tile = NULL;
84
Ben Skeggsebb945a2012-07-20 08:17:34 +100085 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100086 return tile;
87}
88
89static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100090nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91 struct nouveau_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100092{
Ben Skeggs77145f12012-07-31 16:16:21 +100093 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100094
95 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100096 spin_lock(&drm->tile.lock);
Ben Skeggs5d216f62013-11-13 10:23:46 +100097 tile->fence = nouveau_fence_ref(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100098 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100099 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000100 }
101}
102
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103static struct nouveau_drm_tile *
104nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
105 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000106{
Ben Skeggs77145f12012-07-31 16:16:21 +1000107 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000108 struct nouveau_fb *pfb = nvkm_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000109 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000110 int i;
111
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000113 tile = nv10_bo_get_tile_region(dev, i);
114
115 if (pitch && !found) {
116 found = tile;
117 continue;
118
Ben Skeggsebb945a2012-07-20 08:17:34 +1000119 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000120 /* Kill an unused tile region. */
121 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
122 }
123
124 nv10_bo_put_tile_region(dev, tile, NULL);
125 }
126
127 if (found)
128 nv10_bo_update_tile_region(dev, found, addr, size,
129 pitch, flags);
130 return found;
131}
132
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133static void
134nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
135{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000136 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
137 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 struct nouveau_bo *nvbo = nouveau_bo(bo);
139
David Herrmann55fb74a2013-10-02 10:15:17 +0200140 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200142 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000143 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 kfree(nvbo);
145}
146
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100147static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000148nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000149 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100150{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000151 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000152 struct nvif_device *device = &drm->device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100153
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000154 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000155 if (nvbo->tile_mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000156 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000158 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100159
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000160 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100161 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000162 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100163
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000164 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100165 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000166 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100167
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000168 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100169 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000170 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171 }
172 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000173 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000174 *size = roundup(*size, (1 << nvbo->page_shift));
175 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100176 }
177
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100178 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100179}
180
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181int
Ben Skeggs7375c952011-06-07 14:21:29 +1000182nouveau_bo_new(struct drm_device *dev, int size, int align,
183 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +0100184 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +1000185 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186{
Ben Skeggs77145f12012-07-31 16:16:21 +1000187 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500189 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000190 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100191 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200192 int lpg_shift = 12;
193 int max_size;
194
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000195 if (drm->client.vm)
196 lpg_shift = drm->client.vm->vmm->lpg_shift;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200197 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200198
199 if (size <= 0 || size > max_size) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000200 NV_WARN(drm, "skipped size %x\n", (u32)size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200201 return -EINVAL;
202 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100203
204 if (sg)
205 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000206
207 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
208 if (!nvbo)
209 return -ENOMEM;
210 INIT_LIST_HEAD(&nvbo->head);
211 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000212 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213 nvbo->tile_mode = tile_mode;
214 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000215 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000216
Ben Skeggsf91bac52011-06-06 14:15:46 +1000217 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000218 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000219 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000220 nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000221 }
222
223 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000224 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
225 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226
Ben Skeggsebb945a2012-07-20 08:17:34 +1000227 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500228 sizeof(struct nouveau_bo));
229
Ben Skeggsebb945a2012-07-20 08:17:34 +1000230 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100231 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000232 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000233 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 if (ret) {
235 /* ttm will call nouveau_bo_del_ttm if it fails.. */
236 return ret;
237 }
238
Ben Skeggs6ee73862009-12-11 19:24:15 +1000239 *pnvbo = nvbo;
240 return 0;
241}
242
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100243static void
244set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100246 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000247
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100248 if (type & TTM_PL_FLAG_VRAM)
249 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
250 if (type & TTM_PL_FLAG_TT)
251 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
252 if (type & TTM_PL_FLAG_SYSTEM)
253 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
254}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000255
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200256static void
257set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
258{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000259 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000260 u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200261
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000262 if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100263 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100264 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200265 /*
266 * Make sure that the color and depth buffers are handled
267 * by independent memory controller units. Up to a 9x
268 * speed up when alpha-blending and depth-test are enabled
269 * at the same time.
270 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200271 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
272 nvbo->placement.fpfn = vram_pages / 2;
273 nvbo->placement.lpfn = ~0;
274 } else {
275 nvbo->placement.fpfn = 0;
276 nvbo->placement.lpfn = vram_pages / 2;
277 }
278 }
279}
280
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100281void
282nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
283{
284 struct ttm_placement *pl = &nvbo->placement;
285 uint32_t flags = TTM_PL_MASK_CACHING |
286 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
287
288 pl->placement = nvbo->placements;
289 set_placement_list(nvbo->placements, &pl->num_placement,
290 type, flags);
291
292 pl->busy_placement = nvbo->busy_placements;
293 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
294 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200295
296 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297}
298
299int
300nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
301{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000302 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100304 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305
Thierry Redingee3939e2014-07-21 13:15:51 +0200306 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100307 if (ret)
308 goto out;
309
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000311 NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000312 1 << bo->mem.mem_type, memtype);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100313 ret = -EINVAL;
314 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 }
316
317 if (nvbo->pin_refcnt++)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318 goto out;
319
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100320 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000321
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000322 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323 if (ret == 0) {
324 switch (bo->mem.mem_type) {
325 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000326 drm->gem.vram_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327 break;
328 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000329 drm->gem.gart_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330 break;
331 default:
332 break;
333 }
334 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000335out:
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100336 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000337 return ret;
338}
339
340int
341nouveau_bo_unpin(struct nouveau_bo *nvbo)
342{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000343 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200345 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000346
Thierry Redingee3939e2014-07-21 13:15:51 +0200347 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348 if (ret)
349 return ret;
350
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200351 ref = --nvbo->pin_refcnt;
352 WARN_ON_ONCE(ref < 0);
353 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100354 goto out;
355
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100356 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000357
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000358 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359 if (ret == 0) {
360 switch (bo->mem.mem_type) {
361 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000362 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000363 break;
364 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000365 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000366 break;
367 default:
368 break;
369 }
370 }
371
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100372out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000373 ttm_bo_unreserve(bo);
374 return ret;
375}
376
377int
378nouveau_bo_map(struct nouveau_bo *nvbo)
379{
380 int ret;
381
Thierry Redingee3939e2014-07-21 13:15:51 +0200382 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000383 if (ret)
384 return ret;
385
386 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
387 ttm_bo_unreserve(&nvbo->bo);
388 return ret;
389}
390
391void
392nouveau_bo_unmap(struct nouveau_bo *nvbo)
393{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000394 if (nvbo)
395 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000396}
397
Ben Skeggs7a45d762010-11-22 08:50:27 +1000398int
399nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000400 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000401{
402 int ret;
403
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000404 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
405 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000406 if (ret)
407 return ret;
408
409 return 0;
410}
411
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412u16
413nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
414{
415 bool is_iomem;
416 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
417 mem = &mem[index];
418 if (is_iomem)
419 return ioread16_native((void __force __iomem *)mem);
420 else
421 return *mem;
422}
423
424void
425nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
426{
427 bool is_iomem;
428 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
429 mem = &mem[index];
430 if (is_iomem)
431 iowrite16_native(val, (void __force __iomem *)mem);
432 else
433 *mem = val;
434}
435
436u32
437nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
438{
439 bool is_iomem;
440 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
441 mem = &mem[index];
442 if (is_iomem)
443 return ioread32_native((void __force __iomem *)mem);
444 else
445 return *mem;
446}
447
448void
449nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
450{
451 bool is_iomem;
452 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
453 mem = &mem[index];
454 if (is_iomem)
455 iowrite32_native(val, (void __force __iomem *)mem);
456 else
457 *mem = val;
458}
459
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400460static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000461nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
462 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000463{
Max Filippovdf1b4b92012-10-14 01:58:26 +0400464#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +1000465 struct nouveau_drm *drm = nouveau_bdev(bdev);
466 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000467
Ben Skeggsebb945a2012-07-20 08:17:34 +1000468 if (drm->agp.stat == ENABLED) {
469 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
470 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000471 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400472#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473
Ben Skeggsebb945a2012-07-20 08:17:34 +1000474 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000475}
476
477static int
478nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
479{
480 /* We'll do this from user space. */
481 return 0;
482}
483
484static int
485nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
486 struct ttm_mem_type_manager *man)
487{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000488 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000489
490 switch (type) {
491 case TTM_PL_SYSTEM:
492 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
493 man->available_caching = TTM_PL_MASK_CACHING;
494 man->default_caching = TTM_PL_FLAG_CACHED;
495 break;
496 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900497 man->flags = TTM_MEMTYPE_FLAG_FIXED |
498 TTM_MEMTYPE_FLAG_MAPPABLE;
499 man->available_caching = TTM_PL_FLAG_UNCACHED |
500 TTM_PL_FLAG_WC;
501 man->default_caching = TTM_PL_FLAG_WC;
502
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000503 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900504 /* Some BARs do not support being ioremapped WC */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000505 if (nvkm_bar(&drm->device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900506 man->available_caching = TTM_PL_FLAG_UNCACHED;
507 man->default_caching = TTM_PL_FLAG_UNCACHED;
508 }
509
Ben Skeggs573a2a32010-08-25 15:26:04 +1000510 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000511 man->io_reserve_fastpath = false;
512 man->use_io_reserve_lru = true;
513 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000514 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000515 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000516 break;
517 case TTM_PL_TT:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000518 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000519 man->func = &nouveau_gart_manager;
520 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000521 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000522 man->func = &nv04_gart_manager;
523 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000524 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000525
526 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200527 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100528 man->available_caching = TTM_PL_FLAG_UNCACHED |
529 TTM_PL_FLAG_WC;
530 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000531 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
533 TTM_MEMTYPE_FLAG_CMA;
534 man->available_caching = TTM_PL_MASK_CACHING;
535 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000536 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000537
Ben Skeggs6ee73862009-12-11 19:24:15 +1000538 break;
539 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000540 return -EINVAL;
541 }
542 return 0;
543}
544
545static void
546nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
547{
548 struct nouveau_bo *nvbo = nouveau_bo(bo);
549
550 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100551 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100552 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
553 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100554 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000555 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100556 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000557 break;
558 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100559
560 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000561}
562
563
Ben Skeggs6ee73862009-12-11 19:24:15 +1000564static int
Ben Skeggs49981042012-08-06 19:38:25 +1000565nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
566{
567 int ret = RING_SPACE(chan, 2);
568 if (ret == 0) {
569 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000570 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000571 FIRE_RING (chan);
572 }
573 return ret;
574}
575
576static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000577nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
578 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
579{
580 struct nouveau_mem *node = old_mem->mm_node;
581 int ret = RING_SPACE(chan, 10);
582 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000583 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000584 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
585 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
586 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
587 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
588 OUT_RING (chan, PAGE_SIZE);
589 OUT_RING (chan, PAGE_SIZE);
590 OUT_RING (chan, PAGE_SIZE);
591 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000592 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000593 }
594 return ret;
595}
596
597static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000598nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
599{
600 int ret = RING_SPACE(chan, 2);
601 if (ret == 0) {
602 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
603 OUT_RING (chan, handle);
604 }
605 return ret;
606}
607
608static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000609nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
610 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
611{
612 struct nouveau_mem *node = old_mem->mm_node;
613 u64 src_offset = node->vma[0].offset;
614 u64 dst_offset = node->vma[1].offset;
615 u32 page_count = new_mem->num_pages;
616 int ret;
617
618 page_count = new_mem->num_pages;
619 while (page_count) {
620 int line_count = (page_count > 8191) ? 8191 : page_count;
621
622 ret = RING_SPACE(chan, 11);
623 if (ret)
624 return ret;
625
626 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
627 OUT_RING (chan, upper_32_bits(src_offset));
628 OUT_RING (chan, lower_32_bits(src_offset));
629 OUT_RING (chan, upper_32_bits(dst_offset));
630 OUT_RING (chan, lower_32_bits(dst_offset));
631 OUT_RING (chan, PAGE_SIZE);
632 OUT_RING (chan, PAGE_SIZE);
633 OUT_RING (chan, PAGE_SIZE);
634 OUT_RING (chan, line_count);
635 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
636 OUT_RING (chan, 0x00000110);
637
638 page_count -= line_count;
639 src_offset += (PAGE_SIZE * line_count);
640 dst_offset += (PAGE_SIZE * line_count);
641 }
642
643 return 0;
644}
645
646static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000647nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
648 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
649{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000650 struct nouveau_mem *node = old_mem->mm_node;
651 u64 src_offset = node->vma[0].offset;
652 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000653 u32 page_count = new_mem->num_pages;
654 int ret;
655
Ben Skeggs183720b2010-12-09 15:17:10 +1000656 page_count = new_mem->num_pages;
657 while (page_count) {
658 int line_count = (page_count > 2047) ? 2047 : page_count;
659
660 ret = RING_SPACE(chan, 12);
661 if (ret)
662 return ret;
663
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000664 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000665 OUT_RING (chan, upper_32_bits(dst_offset));
666 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000667 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000668 OUT_RING (chan, upper_32_bits(src_offset));
669 OUT_RING (chan, lower_32_bits(src_offset));
670 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
671 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
672 OUT_RING (chan, PAGE_SIZE); /* line_length */
673 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000674 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000675 OUT_RING (chan, 0x00100110);
676
677 page_count -= line_count;
678 src_offset += (PAGE_SIZE * line_count);
679 dst_offset += (PAGE_SIZE * line_count);
680 }
681
682 return 0;
683}
684
685static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000686nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
687 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
688{
689 struct nouveau_mem *node = old_mem->mm_node;
690 u64 src_offset = node->vma[0].offset;
691 u64 dst_offset = node->vma[1].offset;
692 u32 page_count = new_mem->num_pages;
693 int ret;
694
695 page_count = new_mem->num_pages;
696 while (page_count) {
697 int line_count = (page_count > 8191) ? 8191 : page_count;
698
699 ret = RING_SPACE(chan, 11);
700 if (ret)
701 return ret;
702
703 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
704 OUT_RING (chan, upper_32_bits(src_offset));
705 OUT_RING (chan, lower_32_bits(src_offset));
706 OUT_RING (chan, upper_32_bits(dst_offset));
707 OUT_RING (chan, lower_32_bits(dst_offset));
708 OUT_RING (chan, PAGE_SIZE);
709 OUT_RING (chan, PAGE_SIZE);
710 OUT_RING (chan, PAGE_SIZE);
711 OUT_RING (chan, line_count);
712 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
713 OUT_RING (chan, 0x00000110);
714
715 page_count -= line_count;
716 src_offset += (PAGE_SIZE * line_count);
717 dst_offset += (PAGE_SIZE * line_count);
718 }
719
720 return 0;
721}
722
723static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000724nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
725 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
726{
727 struct nouveau_mem *node = old_mem->mm_node;
728 int ret = RING_SPACE(chan, 7);
729 if (ret == 0) {
730 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
731 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
732 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
733 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
734 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
735 OUT_RING (chan, 0x00000000 /* COPY */);
736 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
737 }
738 return ret;
739}
740
741static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000742nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
743 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
744{
745 struct nouveau_mem *node = old_mem->mm_node;
746 int ret = RING_SPACE(chan, 7);
747 if (ret == 0) {
748 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
749 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
750 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
751 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
752 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
753 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
754 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
755 }
756 return ret;
757}
758
759static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000760nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
761{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000762 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000763 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000764 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
765 OUT_RING (chan, handle);
766 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000767 OUT_RING (chan, chan->drm->ntfy.handle);
768 OUT_RING (chan, chan->vram.handle);
769 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000770 }
771
772 return ret;
773}
774
775static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000776nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
777 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000778{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000779 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000780 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000781 u64 src_offset = node->vma[0].offset;
782 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100783 int src_tiled = !!node->memtype;
784 int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000785 int ret;
786
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000787 while (length) {
788 u32 amount, stride, height;
789
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100790 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
791 if (ret)
792 return ret;
793
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000794 amount = min(length, (u64)(4 * 1024 * 1024));
795 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000796 height = amount / stride;
797
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100798 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000799 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000800 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000801 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000802 OUT_RING (chan, stride);
803 OUT_RING (chan, height);
804 OUT_RING (chan, 1);
805 OUT_RING (chan, 0);
806 OUT_RING (chan, 0);
807 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000808 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000809 OUT_RING (chan, 1);
810 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100811 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000812 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000813 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000814 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000815 OUT_RING (chan, stride);
816 OUT_RING (chan, height);
817 OUT_RING (chan, 1);
818 OUT_RING (chan, 0);
819 OUT_RING (chan, 0);
820 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000821 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000822 OUT_RING (chan, 1);
823 }
824
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000825 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000826 OUT_RING (chan, upper_32_bits(src_offset));
827 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000828 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000829 OUT_RING (chan, lower_32_bits(src_offset));
830 OUT_RING (chan, lower_32_bits(dst_offset));
831 OUT_RING (chan, stride);
832 OUT_RING (chan, stride);
833 OUT_RING (chan, stride);
834 OUT_RING (chan, height);
835 OUT_RING (chan, 0x00000101);
836 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000837 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000838 OUT_RING (chan, 0);
839
840 length -= amount;
841 src_offset += amount;
842 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000843 }
844
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000845 return 0;
846}
847
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000848static int
849nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
850{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000851 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000852 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000853 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
854 OUT_RING (chan, handle);
855 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000856 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000857 }
858
859 return ret;
860}
861
Ben Skeggsa6704782011-02-16 09:10:20 +1000862static inline uint32_t
863nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
864 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
865{
866 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000867 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000868 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +1000869}
870
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000871static int
872nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
873 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
874{
Ben Skeggsd961db72010-08-05 10:48:18 +1000875 u32 src_offset = old_mem->start << PAGE_SHIFT;
876 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000877 u32 page_count = new_mem->num_pages;
878 int ret;
879
880 ret = RING_SPACE(chan, 3);
881 if (ret)
882 return ret;
883
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000884 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000885 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
886 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
887
Ben Skeggs6ee73862009-12-11 19:24:15 +1000888 page_count = new_mem->num_pages;
889 while (page_count) {
890 int line_count = (page_count > 2047) ? 2047 : page_count;
891
Ben Skeggs6ee73862009-12-11 19:24:15 +1000892 ret = RING_SPACE(chan, 11);
893 if (ret)
894 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000895
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000896 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000897 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000898 OUT_RING (chan, src_offset);
899 OUT_RING (chan, dst_offset);
900 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
901 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
902 OUT_RING (chan, PAGE_SIZE); /* line_length */
903 OUT_RING (chan, line_count);
904 OUT_RING (chan, 0x00000101);
905 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000906 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000907 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000908
909 page_count -= line_count;
910 src_offset += (PAGE_SIZE * line_count);
911 dst_offset += (PAGE_SIZE * line_count);
912 }
913
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000914 return 0;
915}
916
917static int
Ben Skeggs3c57d852013-11-22 10:35:25 +1000918nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
919 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +1000920{
Ben Skeggs3c57d852013-11-22 10:35:25 +1000921 struct nouveau_mem *old_node = bo->mem.mm_node;
922 struct nouveau_mem *new_node = mem->mm_node;
923 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +1000924 int ret;
925
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000926 ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +1000927 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000928 if (ret)
929 return ret;
930
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000931 ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +1000932 NV_MEM_ACCESS_RW, &old_node->vma[1]);
933 if (ret) {
934 nouveau_vm_put(&old_node->vma[0]);
935 return ret;
936 }
937
938 nouveau_vm_map(&old_node->vma[0], old_node);
939 nouveau_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000940 return 0;
941}
942
943static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000944nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000945 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000946{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000947 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -0400948 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000949 struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
Ben Skeggs35b81412013-11-22 10:39:57 +1000950 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000951 int ret;
952
Ben Skeggsd2f966662011-06-06 20:54:42 +1000953 /* create temporary vmas for the transfer and attach them to the
954 * old nouveau_mem node, these will get cleaned up after ttm has
955 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000956 */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000957 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs3c57d852013-11-22 10:35:25 +1000958 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000959 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +1000960 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +1000961 }
962
Ben Skeggs0ad72862014-08-10 04:10:22 +1000963 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Ben Skeggs35b81412013-11-22 10:39:57 +1000964 ret = nouveau_fence_sync(bo->sync_obj, chan);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000965 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +1000966 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
967 if (ret == 0) {
968 ret = nouveau_fence_new(chan, false, &fence);
969 if (ret == 0) {
970 ret = ttm_bo_move_accel_cleanup(bo, fence,
971 evict,
972 no_wait_gpu,
973 new_mem);
974 nouveau_fence_unref(&fence);
975 }
976 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000977 }
Ben Skeggs0ad72862014-08-10 04:10:22 +1000978 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000979 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000980}
981
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000982void
Ben Skeggs49981042012-08-06 19:38:25 +1000983nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000984{
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000985 static const struct {
986 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +1000987 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000988 u32 oclass;
989 int (*exec)(struct nouveau_channel *,
990 struct ttm_buffer_object *,
991 struct ttm_mem_reg *, struct ttm_mem_reg *);
992 int (*init)(struct nouveau_channel *, u32 handle);
993 } _methods[] = {
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000994 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +1000995 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +1000996 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
997 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
998 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
999 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1000 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1001 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1002 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001003 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001004 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001005 }, *mthd = _methods;
1006 const char *name = "CPU";
1007 int ret;
1008
1009 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001010 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001011
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001012 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001013 chan = drm->cechan;
1014 else
1015 chan = drm->channel;
1016 if (chan == NULL)
1017 continue;
1018
Ben Skeggs0ad72862014-08-10 04:10:22 +10001019 ret = nvif_object_init(chan->object, NULL,
1020 mthd->oclass | (mthd->engine << 16),
1021 mthd->oclass, NULL, 0,
1022 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001023 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001024 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001025 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001026 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001027 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001028 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001029
1030 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001031 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001032 name = mthd->name;
1033 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001034 }
1035 } while ((++mthd)->exec);
1036
Ben Skeggsebb945a2012-07-20 08:17:34 +10001037 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001038}
1039
Ben Skeggs6ee73862009-12-11 19:24:15 +10001040static int
1041nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001042 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001043{
1044 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1045 struct ttm_placement placement;
1046 struct ttm_mem_reg tmp_mem;
1047 int ret;
1048
1049 placement.fpfn = placement.lpfn = 0;
1050 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001051 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001052
1053 tmp_mem = *new_mem;
1054 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001055 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001056 if (ret)
1057 return ret;
1058
1059 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1060 if (ret)
1061 goto out;
1062
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001063 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001064 if (ret)
1065 goto out;
1066
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001067 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001068out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001069 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001070 return ret;
1071}
1072
1073static int
1074nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001075 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001076{
1077 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1078 struct ttm_placement placement;
1079 struct ttm_mem_reg tmp_mem;
1080 int ret;
1081
1082 placement.fpfn = placement.lpfn = 0;
1083 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001084 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001085
1086 tmp_mem = *new_mem;
1087 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001088 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001089 if (ret)
1090 return ret;
1091
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001092 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001093 if (ret)
1094 goto out;
1095
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001096 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001097 if (ret)
1098 goto out;
1099
1100out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001101 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001102 return ret;
1103}
1104
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001105static void
1106nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1107{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001108 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001109 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001110
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001111 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1112 if (bo->destroy != nouveau_bo_del_ttm)
1113 return;
1114
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001115 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001116 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1117 (new_mem->mem_type == TTM_PL_VRAM ||
1118 nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001119 nouveau_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001120 } else {
1121 nouveau_vm_unmap(vma);
1122 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001123 }
1124}
1125
Ben Skeggs6ee73862009-12-11 19:24:15 +10001126static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001127nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001128 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001129{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001130 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1131 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001132 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001133 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001134
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001135 *new_tile = NULL;
1136 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001137 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001138
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001139 if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001140 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001141 nvbo->tile_mode,
1142 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001143 }
1144
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001145 return 0;
1146}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001147
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001148static void
1149nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001150 struct nouveau_drm_tile *new_tile,
1151 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001152{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001153 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1154 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001155
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001156 nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001157 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001158}
1159
1160static int
1161nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001162 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001163{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001164 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001165 struct nouveau_bo *nvbo = nouveau_bo(bo);
1166 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001167 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001168 int ret = 0;
1169
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001170 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001171 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1172 if (ret)
1173 return ret;
1174 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001175
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001176 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001177 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1178 BUG_ON(bo->mem.mm_node != NULL);
1179 bo->mem = *new_mem;
1180 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001181 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001182 }
1183
Ben Skeggscef9e992013-11-22 10:52:54 +10001184 /* Hardware assisted copy. */
1185 if (drm->ttm.move) {
1186 if (new_mem->mem_type == TTM_PL_SYSTEM)
1187 ret = nouveau_bo_move_flipd(bo, evict, intr,
1188 no_wait_gpu, new_mem);
1189 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1190 ret = nouveau_bo_move_flips(bo, evict, intr,
1191 no_wait_gpu, new_mem);
1192 else
1193 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1194 no_wait_gpu, new_mem);
1195 if (!ret)
1196 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001197 }
1198
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001199 /* Fallback to software copy. */
Ben Skeggscef9e992013-11-22 10:52:54 +10001200 spin_lock(&bo->bdev->fence_lock);
1201 ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
1202 spin_unlock(&bo->bdev->fence_lock);
1203 if (ret == 0)
1204 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001205
1206out:
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001207 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001208 if (ret)
1209 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1210 else
1211 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1212 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001213
1214 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001215}
1216
1217static int
1218nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1219{
David Herrmannacb46522013-08-25 18:28:59 +02001220 struct nouveau_bo *nvbo = nouveau_bo(bo);
1221
David Herrmann55fb74a2013-10-02 10:15:17 +02001222 return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001223}
1224
Jerome Glissef32f02f2010-04-09 14:39:25 +02001225static int
1226nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1227{
1228 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001229 struct nouveau_drm *drm = nouveau_bdev(bdev);
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001230 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001231 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001232
1233 mem->bus.addr = NULL;
1234 mem->bus.offset = 0;
1235 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1236 mem->bus.base = 0;
1237 mem->bus.is_iomem = false;
1238 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1239 return -EINVAL;
1240 switch (mem->mem_type) {
1241 case TTM_PL_SYSTEM:
1242 /* System memory */
1243 return 0;
1244 case TTM_PL_TT:
1245#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001246 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001247 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001248 mem->bus.base = drm->agp.base;
Ben Skeggs5c13cac2014-08-10 12:39:09 +10001249 mem->bus.is_iomem = !drm->dev->agp->cant_use_aperture;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001250 }
1251#endif
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001252 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001253 /* untiled */
1254 break;
1255 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001256 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001257 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001258 mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001259 mem->bus.is_iomem = true;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001260 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1261 struct nouveau_bar *bar = nvkm_bar(&drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001262
Ben Skeggsebb945a2012-07-20 08:17:34 +10001263 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001264 &node->bar_vma);
1265 if (ret)
1266 return ret;
1267
1268 mem->bus.offset = node->bar_vma.offset;
1269 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001270 break;
1271 default:
1272 return -EINVAL;
1273 }
1274 return 0;
1275}
1276
1277static void
1278nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1279{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001280 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001281 struct nouveau_bar *bar = nvkm_bar(&drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001282 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001283
Ben Skeggsd5f42392011-02-10 12:22:52 +10001284 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001285 return;
1286
Ben Skeggsebb945a2012-07-20 08:17:34 +10001287 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001288}
1289
1290static int
1291nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1292{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001293 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001294 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001295 struct nvif_device *device = &drm->device;
1296 u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001297 int ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001298
1299 /* as long as the bo isn't in vram, and isn't tiled, we've got
1300 * nothing to do here.
1301 */
1302 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001303 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001304 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001305 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001306
1307 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1308 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1309
1310 ret = nouveau_bo_validate(nvbo, false, false);
1311 if (ret)
1312 return ret;
1313 }
1314 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001315 }
1316
1317 /* make sure bo is in mappable vram */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001318 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001319 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001320 return 0;
1321
1322
1323 nvbo->placement.fpfn = 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001324 nvbo->placement.lpfn = mappable;
Dave Airliec2848152012-05-18 15:31:12 +01001325 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001326 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001327}
1328
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001329static int
1330nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1331{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001332 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001333 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001334 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001335 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001336 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001337 unsigned i;
1338 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001339 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001340
1341 if (ttm->state != tt_unpopulated)
1342 return 0;
1343
Dave Airlie22b33e82012-04-02 11:53:06 +01001344 if (slave && ttm->sg) {
1345 /* make userspace faulting work */
1346 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1347 ttm_dma->dma_address, ttm->num_pages);
1348 ttm->state = tt_unbound;
1349 return 0;
1350 }
1351
Ben Skeggsebb945a2012-07-20 08:17:34 +10001352 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001353 device = nvkm_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001354 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001355 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001356
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001357#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001358 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001359 return ttm_agp_tt_populate(ttm);
1360 }
1361#endif
1362
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001363#ifdef CONFIG_SWIOTLB
1364 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001365 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001366 }
1367#endif
1368
1369 r = ttm_pool_populate(ttm);
1370 if (r) {
1371 return r;
1372 }
1373
1374 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001375 dma_addr_t addr;
1376
1377 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1378 DMA_BIDIRECTIONAL);
1379
1380 if (dma_mapping_error(pdev, addr)) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001381 while (--i) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001382 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1383 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001384 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001385 }
1386 ttm_pool_unpopulate(ttm);
1387 return -EFAULT;
1388 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001389
1390 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001391 }
1392 return 0;
1393}
1394
1395static void
1396nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1397{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001398 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001399 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001400 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001401 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001402 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001403 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001404 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1405
1406 if (slave)
1407 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001408
Ben Skeggsebb945a2012-07-20 08:17:34 +10001409 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001410 device = nvkm_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001411 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001412 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001413
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001414#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001415 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001416 ttm_agp_tt_unpopulate(ttm);
1417 return;
1418 }
1419#endif
1420
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001421#ifdef CONFIG_SWIOTLB
1422 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001423 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001424 return;
1425 }
1426#endif
1427
1428 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001429 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001430 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1431 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001432 }
1433 }
1434
1435 ttm_pool_unpopulate(ttm);
1436}
1437
Ben Skeggs875ac342012-04-30 12:51:48 +10001438void
1439nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1440{
Ben Skeggs5d216f62013-11-13 10:23:46 +10001441 struct nouveau_fence *new_fence = nouveau_fence_ref(fence);
Ben Skeggs875ac342012-04-30 12:51:48 +10001442 struct nouveau_fence *old_fence = NULL;
1443
Ben Skeggs875ac342012-04-30 12:51:48 +10001444 spin_lock(&nvbo->bo.bdev->fence_lock);
1445 old_fence = nvbo->bo.sync_obj;
Ben Skeggs5d216f62013-11-13 10:23:46 +10001446 nvbo->bo.sync_obj = new_fence;
Ben Skeggs875ac342012-04-30 12:51:48 +10001447 spin_unlock(&nvbo->bo.bdev->fence_lock);
1448
1449 nouveau_fence_unref(&old_fence);
1450}
1451
1452static void
1453nouveau_bo_fence_unref(void **sync_obj)
1454{
1455 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1456}
1457
1458static void *
1459nouveau_bo_fence_ref(void *sync_obj)
1460{
1461 return nouveau_fence_ref(sync_obj);
1462}
1463
1464static bool
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001465nouveau_bo_fence_signalled(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001466{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001467 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001468}
1469
1470static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001471nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
Ben Skeggs875ac342012-04-30 12:51:48 +10001472{
1473 return nouveau_fence_wait(sync_obj, lazy, intr);
1474}
1475
1476static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001477nouveau_bo_fence_flush(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001478{
1479 return 0;
1480}
1481
Ben Skeggs6ee73862009-12-11 19:24:15 +10001482struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001483 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001484 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1485 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001486 .invalidate_caches = nouveau_bo_invalidate_caches,
1487 .init_mem_type = nouveau_bo_init_mem_type,
1488 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001489 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001490 .move = nouveau_bo_move,
1491 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001492 .sync_obj_signaled = nouveau_bo_fence_signalled,
1493 .sync_obj_wait = nouveau_bo_fence_wait,
1494 .sync_obj_flush = nouveau_bo_fence_flush,
1495 .sync_obj_unref = nouveau_bo_fence_unref,
1496 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001497 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1498 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1499 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001500};
1501
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001502struct nouveau_vma *
1503nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1504{
1505 struct nouveau_vma *vma;
1506 list_for_each_entry(vma, &nvbo->vma_list, head) {
1507 if (vma->vm == vm)
1508 return vma;
1509 }
1510
1511 return NULL;
1512}
1513
1514int
1515nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1516 struct nouveau_vma *vma)
1517{
1518 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001519 int ret;
1520
1521 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1522 NV_MEM_ACCESS_RW, vma);
1523 if (ret)
1524 return ret;
1525
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001526 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1527 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1528 nvbo->page_shift != vma->vm->vmm->lpg_shift))
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001529 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001530
1531 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001532 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001533 return 0;
1534}
1535
1536void
1537nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1538{
1539 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001540 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001541 nouveau_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001542 nouveau_vm_put(vma);
1543 list_del(&vma->head);
1544 }
1545}