blob: 42b3ca88136481eb003cb827bb38e11c646ff04b [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggsebb945a2012-07-20 08:17:34 +100033#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100041/*
42 * NV10-NV40 tiling helpers
43 */
44
45static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100046nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
47 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100048{
Ben Skeggs77145f12012-07-31 16:16:21 +100049 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 int i = reg - drm->tile.reg;
Ben Skeggs967e7bd2014-08-10 04:10:22 +100051 struct nouveau_fb *pfb = nvkm_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +100052 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
53 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100056
57 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100058 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100061 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
Ben Skeggsebb945a2012-07-20 08:17:34 +100063 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064
Ben Skeggsebb945a2012-07-20 08:17:34 +100065 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
66 engine->tile_prog(engine, i);
67 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
68 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100069}
70
Ben Skeggsebb945a2012-07-20 08:17:34 +100071static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100072nv10_bo_get_tile_region(struct drm_device *dev, int i)
73{
Ben Skeggs77145f12012-07-31 16:16:21 +100074 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100075 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100076
Ben Skeggsebb945a2012-07-20 08:17:34 +100077 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100078
79 if (!tile->used &&
80 (!tile->fence || nouveau_fence_done(tile->fence)))
81 tile->used = true;
82 else
83 tile = NULL;
84
Ben Skeggsebb945a2012-07-20 08:17:34 +100085 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100086 return tile;
87}
88
89static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100090nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91 struct nouveau_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100092{
Ben Skeggs77145f12012-07-31 16:16:21 +100093 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100094
95 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100096 spin_lock(&drm->tile.lock);
Ben Skeggs5d216f62013-11-13 10:23:46 +100097 tile->fence = nouveau_fence_ref(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100098 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100099 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000100 }
101}
102
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103static struct nouveau_drm_tile *
104nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
105 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000106{
Ben Skeggs77145f12012-07-31 16:16:21 +1000107 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000108 struct nouveau_fb *pfb = nvkm_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000109 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000110 int i;
111
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000113 tile = nv10_bo_get_tile_region(dev, i);
114
115 if (pitch && !found) {
116 found = tile;
117 continue;
118
Ben Skeggsebb945a2012-07-20 08:17:34 +1000119 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000120 /* Kill an unused tile region. */
121 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
122 }
123
124 nv10_bo_put_tile_region(dev, tile, NULL);
125 }
126
127 if (found)
128 nv10_bo_update_tile_region(dev, found, addr, size,
129 pitch, flags);
130 return found;
131}
132
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133static void
134nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
135{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000136 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
137 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 struct nouveau_bo *nvbo = nouveau_bo(bo);
139
David Herrmann55fb74a2013-10-02 10:15:17 +0200140 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200142 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000143 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 kfree(nvbo);
145}
146
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100147static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000148nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000149 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100150{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000151 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000152 struct nvif_device *device = &drm->device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100153
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000154 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000155 if (nvbo->tile_mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000156 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000158 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100159
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000160 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100161 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000162 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100163
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000164 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100165 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000166 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100167
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000168 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100169 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000170 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171 }
172 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000173 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000174 *size = roundup(*size, (1 << nvbo->page_shift));
175 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100176 }
177
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100178 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100179}
180
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181int
Ben Skeggs7375c952011-06-07 14:21:29 +1000182nouveau_bo_new(struct drm_device *dev, int size, int align,
183 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +0100184 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +1000185 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186{
Ben Skeggs77145f12012-07-31 16:16:21 +1000187 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500189 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000190 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100191 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200192 int lpg_shift = 12;
193 int max_size;
194
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000195 if (drm->client.vm)
196 lpg_shift = drm->client.vm->vmm->lpg_shift;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200197 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200198
199 if (size <= 0 || size > max_size) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000200 NV_WARN(drm, "skipped size %x\n", (u32)size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200201 return -EINVAL;
202 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100203
204 if (sg)
205 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000206
207 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
208 if (!nvbo)
209 return -ENOMEM;
210 INIT_LIST_HEAD(&nvbo->head);
211 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000212 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213 nvbo->tile_mode = tile_mode;
214 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000215 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000216
Ben Skeggsf91bac52011-06-06 14:15:46 +1000217 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000218 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000219 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000220 nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000221 }
222
223 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000224 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
225 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226
Ben Skeggsebb945a2012-07-20 08:17:34 +1000227 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500228 sizeof(struct nouveau_bo));
229
Ben Skeggsebb945a2012-07-20 08:17:34 +1000230 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100231 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000232 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000233 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 if (ret) {
235 /* ttm will call nouveau_bo_del_ttm if it fails.. */
236 return ret;
237 }
238
Ben Skeggs6ee73862009-12-11 19:24:15 +1000239 *pnvbo = nvbo;
240 return 0;
241}
242
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100243static void
244set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100246 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000247
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100248 if (type & TTM_PL_FLAG_VRAM)
249 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
250 if (type & TTM_PL_FLAG_TT)
251 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
252 if (type & TTM_PL_FLAG_SYSTEM)
253 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
254}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000255
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200256static void
257set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
258{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000259 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000260 struct nouveau_fb *pfb = nvkm_fb(&drm->device);
Ben Skeggsdceef5d2013-03-04 13:01:21 +1000261 u32 vram_pages = pfb->ram->size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200262
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000263 if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100264 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100265 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200266 /*
267 * Make sure that the color and depth buffers are handled
268 * by independent memory controller units. Up to a 9x
269 * speed up when alpha-blending and depth-test are enabled
270 * at the same time.
271 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200272 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
273 nvbo->placement.fpfn = vram_pages / 2;
274 nvbo->placement.lpfn = ~0;
275 } else {
276 nvbo->placement.fpfn = 0;
277 nvbo->placement.lpfn = vram_pages / 2;
278 }
279 }
280}
281
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100282void
283nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
284{
285 struct ttm_placement *pl = &nvbo->placement;
286 uint32_t flags = TTM_PL_MASK_CACHING |
287 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
288
289 pl->placement = nvbo->placements;
290 set_placement_list(nvbo->placements, &pl->num_placement,
291 type, flags);
292
293 pl->busy_placement = nvbo->busy_placements;
294 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
295 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200296
297 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298}
299
300int
301nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
302{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000303 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000304 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100305 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000306
Thierry Redingee3939e2014-07-21 13:15:51 +0200307 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100308 if (ret)
309 goto out;
310
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000312 NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000313 1 << bo->mem.mem_type, memtype);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100314 ret = -EINVAL;
315 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316 }
317
318 if (nvbo->pin_refcnt++)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 goto out;
320
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100321 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000323 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324 if (ret == 0) {
325 switch (bo->mem.mem_type) {
326 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000327 drm->gem.vram_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328 break;
329 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000330 drm->gem.gart_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000331 break;
332 default:
333 break;
334 }
335 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336out:
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100337 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000338 return ret;
339}
340
341int
342nouveau_bo_unpin(struct nouveau_bo *nvbo)
343{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000344 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000345 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200346 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000347
Thierry Redingee3939e2014-07-21 13:15:51 +0200348 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000349 if (ret)
350 return ret;
351
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200352 ref = --nvbo->pin_refcnt;
353 WARN_ON_ONCE(ref < 0);
354 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100355 goto out;
356
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100357 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000359 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000360 if (ret == 0) {
361 switch (bo->mem.mem_type) {
362 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000363 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364 break;
365 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000366 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000367 break;
368 default:
369 break;
370 }
371 }
372
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100373out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374 ttm_bo_unreserve(bo);
375 return ret;
376}
377
378int
379nouveau_bo_map(struct nouveau_bo *nvbo)
380{
381 int ret;
382
Thierry Redingee3939e2014-07-21 13:15:51 +0200383 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000384 if (ret)
385 return ret;
386
387 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
388 ttm_bo_unreserve(&nvbo->bo);
389 return ret;
390}
391
392void
393nouveau_bo_unmap(struct nouveau_bo *nvbo)
394{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000395 if (nvbo)
396 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000397}
398
Ben Skeggs7a45d762010-11-22 08:50:27 +1000399int
400nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000401 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000402{
403 int ret;
404
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000405 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
406 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000407 if (ret)
408 return ret;
409
410 return 0;
411}
412
Ben Skeggs6ee73862009-12-11 19:24:15 +1000413u16
414nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
415{
416 bool is_iomem;
417 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
418 mem = &mem[index];
419 if (is_iomem)
420 return ioread16_native((void __force __iomem *)mem);
421 else
422 return *mem;
423}
424
425void
426nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
427{
428 bool is_iomem;
429 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
430 mem = &mem[index];
431 if (is_iomem)
432 iowrite16_native(val, (void __force __iomem *)mem);
433 else
434 *mem = val;
435}
436
437u32
438nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
439{
440 bool is_iomem;
441 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
442 mem = &mem[index];
443 if (is_iomem)
444 return ioread32_native((void __force __iomem *)mem);
445 else
446 return *mem;
447}
448
449void
450nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
451{
452 bool is_iomem;
453 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
454 mem = &mem[index];
455 if (is_iomem)
456 iowrite32_native(val, (void __force __iomem *)mem);
457 else
458 *mem = val;
459}
460
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400461static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000462nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
463 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000464{
Max Filippovdf1b4b92012-10-14 01:58:26 +0400465#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +1000466 struct nouveau_drm *drm = nouveau_bdev(bdev);
467 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000468
Ben Skeggsebb945a2012-07-20 08:17:34 +1000469 if (drm->agp.stat == ENABLED) {
470 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
471 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000472 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400473#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000474
Ben Skeggsebb945a2012-07-20 08:17:34 +1000475 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000476}
477
478static int
479nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
480{
481 /* We'll do this from user space. */
482 return 0;
483}
484
485static int
486nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
487 struct ttm_mem_type_manager *man)
488{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000489 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000490
491 switch (type) {
492 case TTM_PL_SYSTEM:
493 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
494 man->available_caching = TTM_PL_MASK_CACHING;
495 man->default_caching = TTM_PL_FLAG_CACHED;
496 break;
497 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900498 man->flags = TTM_MEMTYPE_FLAG_FIXED |
499 TTM_MEMTYPE_FLAG_MAPPABLE;
500 man->available_caching = TTM_PL_FLAG_UNCACHED |
501 TTM_PL_FLAG_WC;
502 man->default_caching = TTM_PL_FLAG_WC;
503
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000504 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900505 /* Some BARs do not support being ioremapped WC */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000506 if (nvkm_bar(&drm->device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900507 man->available_caching = TTM_PL_FLAG_UNCACHED;
508 man->default_caching = TTM_PL_FLAG_UNCACHED;
509 }
510
Ben Skeggs573a2a32010-08-25 15:26:04 +1000511 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000512 man->io_reserve_fastpath = false;
513 man->use_io_reserve_lru = true;
514 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000515 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000516 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000517 break;
518 case TTM_PL_TT:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000519 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000520 man->func = &nouveau_gart_manager;
521 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000522 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000523 man->func = &nv04_gart_manager;
524 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000525 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000526
527 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200528 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100529 man->available_caching = TTM_PL_FLAG_UNCACHED |
530 TTM_PL_FLAG_WC;
531 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000532 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000533 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
534 TTM_MEMTYPE_FLAG_CMA;
535 man->available_caching = TTM_PL_MASK_CACHING;
536 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000538
Ben Skeggs6ee73862009-12-11 19:24:15 +1000539 break;
540 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000541 return -EINVAL;
542 }
543 return 0;
544}
545
546static void
547nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
548{
549 struct nouveau_bo *nvbo = nouveau_bo(bo);
550
551 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100552 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100553 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
554 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100555 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000556 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100557 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000558 break;
559 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100560
561 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000562}
563
564
Ben Skeggs6ee73862009-12-11 19:24:15 +1000565static int
Ben Skeggs49981042012-08-06 19:38:25 +1000566nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
567{
568 int ret = RING_SPACE(chan, 2);
569 if (ret == 0) {
570 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000571 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000572 FIRE_RING (chan);
573 }
574 return ret;
575}
576
577static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000578nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
579 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
580{
581 struct nouveau_mem *node = old_mem->mm_node;
582 int ret = RING_SPACE(chan, 10);
583 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000584 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000585 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
586 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
587 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
588 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
589 OUT_RING (chan, PAGE_SIZE);
590 OUT_RING (chan, PAGE_SIZE);
591 OUT_RING (chan, PAGE_SIZE);
592 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000593 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000594 }
595 return ret;
596}
597
598static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000599nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
600{
601 int ret = RING_SPACE(chan, 2);
602 if (ret == 0) {
603 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
604 OUT_RING (chan, handle);
605 }
606 return ret;
607}
608
609static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000610nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
611 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
612{
613 struct nouveau_mem *node = old_mem->mm_node;
614 u64 src_offset = node->vma[0].offset;
615 u64 dst_offset = node->vma[1].offset;
616 u32 page_count = new_mem->num_pages;
617 int ret;
618
619 page_count = new_mem->num_pages;
620 while (page_count) {
621 int line_count = (page_count > 8191) ? 8191 : page_count;
622
623 ret = RING_SPACE(chan, 11);
624 if (ret)
625 return ret;
626
627 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
628 OUT_RING (chan, upper_32_bits(src_offset));
629 OUT_RING (chan, lower_32_bits(src_offset));
630 OUT_RING (chan, upper_32_bits(dst_offset));
631 OUT_RING (chan, lower_32_bits(dst_offset));
632 OUT_RING (chan, PAGE_SIZE);
633 OUT_RING (chan, PAGE_SIZE);
634 OUT_RING (chan, PAGE_SIZE);
635 OUT_RING (chan, line_count);
636 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
637 OUT_RING (chan, 0x00000110);
638
639 page_count -= line_count;
640 src_offset += (PAGE_SIZE * line_count);
641 dst_offset += (PAGE_SIZE * line_count);
642 }
643
644 return 0;
645}
646
647static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000648nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
649 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
650{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000651 struct nouveau_mem *node = old_mem->mm_node;
652 u64 src_offset = node->vma[0].offset;
653 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000654 u32 page_count = new_mem->num_pages;
655 int ret;
656
Ben Skeggs183720b2010-12-09 15:17:10 +1000657 page_count = new_mem->num_pages;
658 while (page_count) {
659 int line_count = (page_count > 2047) ? 2047 : page_count;
660
661 ret = RING_SPACE(chan, 12);
662 if (ret)
663 return ret;
664
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000665 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000666 OUT_RING (chan, upper_32_bits(dst_offset));
667 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000668 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000669 OUT_RING (chan, upper_32_bits(src_offset));
670 OUT_RING (chan, lower_32_bits(src_offset));
671 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
672 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
673 OUT_RING (chan, PAGE_SIZE); /* line_length */
674 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000675 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000676 OUT_RING (chan, 0x00100110);
677
678 page_count -= line_count;
679 src_offset += (PAGE_SIZE * line_count);
680 dst_offset += (PAGE_SIZE * line_count);
681 }
682
683 return 0;
684}
685
686static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000687nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
688 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
689{
690 struct nouveau_mem *node = old_mem->mm_node;
691 u64 src_offset = node->vma[0].offset;
692 u64 dst_offset = node->vma[1].offset;
693 u32 page_count = new_mem->num_pages;
694 int ret;
695
696 page_count = new_mem->num_pages;
697 while (page_count) {
698 int line_count = (page_count > 8191) ? 8191 : page_count;
699
700 ret = RING_SPACE(chan, 11);
701 if (ret)
702 return ret;
703
704 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
705 OUT_RING (chan, upper_32_bits(src_offset));
706 OUT_RING (chan, lower_32_bits(src_offset));
707 OUT_RING (chan, upper_32_bits(dst_offset));
708 OUT_RING (chan, lower_32_bits(dst_offset));
709 OUT_RING (chan, PAGE_SIZE);
710 OUT_RING (chan, PAGE_SIZE);
711 OUT_RING (chan, PAGE_SIZE);
712 OUT_RING (chan, line_count);
713 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
714 OUT_RING (chan, 0x00000110);
715
716 page_count -= line_count;
717 src_offset += (PAGE_SIZE * line_count);
718 dst_offset += (PAGE_SIZE * line_count);
719 }
720
721 return 0;
722}
723
724static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000725nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
726 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
727{
728 struct nouveau_mem *node = old_mem->mm_node;
729 int ret = RING_SPACE(chan, 7);
730 if (ret == 0) {
731 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
732 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
733 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
734 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
735 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
736 OUT_RING (chan, 0x00000000 /* COPY */);
737 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
738 }
739 return ret;
740}
741
742static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000743nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
744 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
745{
746 struct nouveau_mem *node = old_mem->mm_node;
747 int ret = RING_SPACE(chan, 7);
748 if (ret == 0) {
749 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
750 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
751 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
752 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
753 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
754 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
755 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
756 }
757 return ret;
758}
759
760static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000761nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
762{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000763 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000764 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000765 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
766 OUT_RING (chan, handle);
767 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000768 OUT_RING (chan, chan->drm->ntfy.handle);
769 OUT_RING (chan, chan->vram.handle);
770 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000771 }
772
773 return ret;
774}
775
776static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000777nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
778 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000779{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000780 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000781 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000782 u64 src_offset = node->vma[0].offset;
783 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100784 int src_tiled = !!node->memtype;
785 int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000786 int ret;
787
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000788 while (length) {
789 u32 amount, stride, height;
790
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100791 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
792 if (ret)
793 return ret;
794
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000795 amount = min(length, (u64)(4 * 1024 * 1024));
796 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000797 height = amount / stride;
798
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100799 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000800 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000801 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000802 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000803 OUT_RING (chan, stride);
804 OUT_RING (chan, height);
805 OUT_RING (chan, 1);
806 OUT_RING (chan, 0);
807 OUT_RING (chan, 0);
808 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000809 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000810 OUT_RING (chan, 1);
811 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100812 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000813 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000814 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000815 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000816 OUT_RING (chan, stride);
817 OUT_RING (chan, height);
818 OUT_RING (chan, 1);
819 OUT_RING (chan, 0);
820 OUT_RING (chan, 0);
821 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000822 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000823 OUT_RING (chan, 1);
824 }
825
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000826 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000827 OUT_RING (chan, upper_32_bits(src_offset));
828 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000829 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000830 OUT_RING (chan, lower_32_bits(src_offset));
831 OUT_RING (chan, lower_32_bits(dst_offset));
832 OUT_RING (chan, stride);
833 OUT_RING (chan, stride);
834 OUT_RING (chan, stride);
835 OUT_RING (chan, height);
836 OUT_RING (chan, 0x00000101);
837 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000838 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000839 OUT_RING (chan, 0);
840
841 length -= amount;
842 src_offset += amount;
843 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000844 }
845
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000846 return 0;
847}
848
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000849static int
850nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
851{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000852 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000853 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000854 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
855 OUT_RING (chan, handle);
856 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000857 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000858 }
859
860 return ret;
861}
862
Ben Skeggsa6704782011-02-16 09:10:20 +1000863static inline uint32_t
864nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
865 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
866{
867 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000868 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000869 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +1000870}
871
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000872static int
873nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
874 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
875{
Ben Skeggsd961db72010-08-05 10:48:18 +1000876 u32 src_offset = old_mem->start << PAGE_SHIFT;
877 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000878 u32 page_count = new_mem->num_pages;
879 int ret;
880
881 ret = RING_SPACE(chan, 3);
882 if (ret)
883 return ret;
884
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000885 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000886 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
887 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
888
Ben Skeggs6ee73862009-12-11 19:24:15 +1000889 page_count = new_mem->num_pages;
890 while (page_count) {
891 int line_count = (page_count > 2047) ? 2047 : page_count;
892
Ben Skeggs6ee73862009-12-11 19:24:15 +1000893 ret = RING_SPACE(chan, 11);
894 if (ret)
895 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000896
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000897 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000898 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000899 OUT_RING (chan, src_offset);
900 OUT_RING (chan, dst_offset);
901 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
902 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
903 OUT_RING (chan, PAGE_SIZE); /* line_length */
904 OUT_RING (chan, line_count);
905 OUT_RING (chan, 0x00000101);
906 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000907 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000908 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000909
910 page_count -= line_count;
911 src_offset += (PAGE_SIZE * line_count);
912 dst_offset += (PAGE_SIZE * line_count);
913 }
914
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000915 return 0;
916}
917
918static int
Ben Skeggs3c57d852013-11-22 10:35:25 +1000919nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
920 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +1000921{
Ben Skeggs3c57d852013-11-22 10:35:25 +1000922 struct nouveau_mem *old_node = bo->mem.mm_node;
923 struct nouveau_mem *new_node = mem->mm_node;
924 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +1000925 int ret;
926
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000927 ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +1000928 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000929 if (ret)
930 return ret;
931
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000932 ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +1000933 NV_MEM_ACCESS_RW, &old_node->vma[1]);
934 if (ret) {
935 nouveau_vm_put(&old_node->vma[0]);
936 return ret;
937 }
938
939 nouveau_vm_map(&old_node->vma[0], old_node);
940 nouveau_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000941 return 0;
942}
943
944static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000945nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000946 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000947{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000948 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -0400949 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000950 struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
Ben Skeggs35b81412013-11-22 10:39:57 +1000951 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000952 int ret;
953
Ben Skeggsd2f966662011-06-06 20:54:42 +1000954 /* create temporary vmas for the transfer and attach them to the
955 * old nouveau_mem node, these will get cleaned up after ttm has
956 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000957 */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000958 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs3c57d852013-11-22 10:35:25 +1000959 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000960 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +1000961 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +1000962 }
963
Ben Skeggs0ad72862014-08-10 04:10:22 +1000964 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Ben Skeggs35b81412013-11-22 10:39:57 +1000965 ret = nouveau_fence_sync(bo->sync_obj, chan);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000966 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +1000967 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
968 if (ret == 0) {
969 ret = nouveau_fence_new(chan, false, &fence);
970 if (ret == 0) {
971 ret = ttm_bo_move_accel_cleanup(bo, fence,
972 evict,
973 no_wait_gpu,
974 new_mem);
975 nouveau_fence_unref(&fence);
976 }
977 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000978 }
Ben Skeggs0ad72862014-08-10 04:10:22 +1000979 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000980 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000981}
982
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000983void
Ben Skeggs49981042012-08-06 19:38:25 +1000984nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000985{
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000986 static const struct {
987 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +1000988 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000989 u32 oclass;
990 int (*exec)(struct nouveau_channel *,
991 struct ttm_buffer_object *,
992 struct ttm_mem_reg *, struct ttm_mem_reg *);
993 int (*init)(struct nouveau_channel *, u32 handle);
994 } _methods[] = {
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000995 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +1000996 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +1000997 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
998 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
999 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1000 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1001 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1002 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1003 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001004 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001005 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001006 }, *mthd = _methods;
1007 const char *name = "CPU";
1008 int ret;
1009
1010 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001011 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001012
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001013 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001014 chan = drm->cechan;
1015 else
1016 chan = drm->channel;
1017 if (chan == NULL)
1018 continue;
1019
Ben Skeggs0ad72862014-08-10 04:10:22 +10001020 ret = nvif_object_init(chan->object, NULL,
1021 mthd->oclass | (mthd->engine << 16),
1022 mthd->oclass, NULL, 0,
1023 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001024 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001025 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001026 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001027 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001028 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001029 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001030
1031 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001032 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001033 name = mthd->name;
1034 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001035 }
1036 } while ((++mthd)->exec);
1037
Ben Skeggsebb945a2012-07-20 08:17:34 +10001038 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001039}
1040
Ben Skeggs6ee73862009-12-11 19:24:15 +10001041static int
1042nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001043 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001044{
1045 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1046 struct ttm_placement placement;
1047 struct ttm_mem_reg tmp_mem;
1048 int ret;
1049
1050 placement.fpfn = placement.lpfn = 0;
1051 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001052 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001053
1054 tmp_mem = *new_mem;
1055 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001056 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001057 if (ret)
1058 return ret;
1059
1060 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1061 if (ret)
1062 goto out;
1063
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001064 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001065 if (ret)
1066 goto out;
1067
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001068 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001069out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001070 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001071 return ret;
1072}
1073
1074static int
1075nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001076 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001077{
1078 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1079 struct ttm_placement placement;
1080 struct ttm_mem_reg tmp_mem;
1081 int ret;
1082
1083 placement.fpfn = placement.lpfn = 0;
1084 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001085 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001086
1087 tmp_mem = *new_mem;
1088 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001089 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001090 if (ret)
1091 return ret;
1092
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001093 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001094 if (ret)
1095 goto out;
1096
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001097 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001098 if (ret)
1099 goto out;
1100
1101out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001102 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103 return ret;
1104}
1105
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001106static void
1107nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1108{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001109 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001110 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001111
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001112 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1113 if (bo->destroy != nouveau_bo_del_ttm)
1114 return;
1115
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001116 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001117 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1118 (new_mem->mem_type == TTM_PL_VRAM ||
1119 nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001120 nouveau_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001121 } else {
1122 nouveau_vm_unmap(vma);
1123 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001124 }
1125}
1126
Ben Skeggs6ee73862009-12-11 19:24:15 +10001127static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001128nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001129 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001130{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001131 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1132 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001133 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001134 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001135
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001136 *new_tile = NULL;
1137 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001138 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001139
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001140 if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001141 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001142 nvbo->tile_mode,
1143 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001144 }
1145
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001146 return 0;
1147}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001148
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001149static void
1150nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001151 struct nouveau_drm_tile *new_tile,
1152 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001153{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001154 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1155 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001156
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001157 nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001158 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001159}
1160
1161static int
1162nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001163 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001164{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001165 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001166 struct nouveau_bo *nvbo = nouveau_bo(bo);
1167 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001168 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001169 int ret = 0;
1170
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001171 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001172 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1173 if (ret)
1174 return ret;
1175 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001176
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001177 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001178 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1179 BUG_ON(bo->mem.mm_node != NULL);
1180 bo->mem = *new_mem;
1181 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001182 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001183 }
1184
Ben Skeggscef9e992013-11-22 10:52:54 +10001185 /* Hardware assisted copy. */
1186 if (drm->ttm.move) {
1187 if (new_mem->mem_type == TTM_PL_SYSTEM)
1188 ret = nouveau_bo_move_flipd(bo, evict, intr,
1189 no_wait_gpu, new_mem);
1190 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1191 ret = nouveau_bo_move_flips(bo, evict, intr,
1192 no_wait_gpu, new_mem);
1193 else
1194 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1195 no_wait_gpu, new_mem);
1196 if (!ret)
1197 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001198 }
1199
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001200 /* Fallback to software copy. */
Ben Skeggscef9e992013-11-22 10:52:54 +10001201 spin_lock(&bo->bdev->fence_lock);
1202 ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
1203 spin_unlock(&bo->bdev->fence_lock);
1204 if (ret == 0)
1205 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001206
1207out:
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001208 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001209 if (ret)
1210 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1211 else
1212 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1213 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001214
1215 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001216}
1217
1218static int
1219nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1220{
David Herrmannacb46522013-08-25 18:28:59 +02001221 struct nouveau_bo *nvbo = nouveau_bo(bo);
1222
David Herrmann55fb74a2013-10-02 10:15:17 +02001223 return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001224}
1225
Jerome Glissef32f02f2010-04-09 14:39:25 +02001226static int
1227nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1228{
1229 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001230 struct nouveau_drm *drm = nouveau_bdev(bdev);
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001231 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001232 struct drm_device *dev = drm->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001233 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001234
1235 mem->bus.addr = NULL;
1236 mem->bus.offset = 0;
1237 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1238 mem->bus.base = 0;
1239 mem->bus.is_iomem = false;
1240 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1241 return -EINVAL;
1242 switch (mem->mem_type) {
1243 case TTM_PL_SYSTEM:
1244 /* System memory */
1245 return 0;
1246 case TTM_PL_TT:
1247#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001248 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001249 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001250 mem->bus.base = drm->agp.base;
Aaro Koskineneda85d62012-12-31 03:34:59 +02001251 mem->bus.is_iomem = !dev->agp->cant_use_aperture;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001252 }
1253#endif
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001254 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001255 /* untiled */
1256 break;
1257 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001258 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001259 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001260 mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001261 mem->bus.is_iomem = true;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001262 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
1263 struct nouveau_bar *bar = nvkm_bar(&drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001264
Ben Skeggsebb945a2012-07-20 08:17:34 +10001265 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001266 &node->bar_vma);
1267 if (ret)
1268 return ret;
1269
1270 mem->bus.offset = node->bar_vma.offset;
1271 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001272 break;
1273 default:
1274 return -EINVAL;
1275 }
1276 return 0;
1277}
1278
1279static void
1280nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1281{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001282 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001283 struct nouveau_bar *bar = nvkm_bar(&drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001284 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001285
Ben Skeggsd5f42392011-02-10 12:22:52 +10001286 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001287 return;
1288
Ben Skeggsebb945a2012-07-20 08:17:34 +10001289 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001290}
1291
1292static int
1293nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1294{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001295 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001296 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001297 struct nvif_device *device = &drm->device;
1298 u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001299 int ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001300
1301 /* as long as the bo isn't in vram, and isn't tiled, we've got
1302 * nothing to do here.
1303 */
1304 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001305 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001306 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001307 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001308
1309 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1310 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1311
1312 ret = nouveau_bo_validate(nvbo, false, false);
1313 if (ret)
1314 return ret;
1315 }
1316 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001317 }
1318
1319 /* make sure bo is in mappable vram */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001320 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001321 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001322 return 0;
1323
1324
1325 nvbo->placement.fpfn = 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001326 nvbo->placement.lpfn = mappable;
Dave Airliec2848152012-05-18 15:31:12 +01001327 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001328 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001329}
1330
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001331static int
1332nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1333{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001334 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001335 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001336 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001337 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001338 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001339 unsigned i;
1340 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001341 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001342
1343 if (ttm->state != tt_unpopulated)
1344 return 0;
1345
Dave Airlie22b33e82012-04-02 11:53:06 +01001346 if (slave && ttm->sg) {
1347 /* make userspace faulting work */
1348 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1349 ttm_dma->dma_address, ttm->num_pages);
1350 ttm->state = tt_unbound;
1351 return 0;
1352 }
1353
Ben Skeggsebb945a2012-07-20 08:17:34 +10001354 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001355 device = nvkm_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001356 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001357 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001358
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001359#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001360 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001361 return ttm_agp_tt_populate(ttm);
1362 }
1363#endif
1364
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001365#ifdef CONFIG_SWIOTLB
1366 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001367 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001368 }
1369#endif
1370
1371 r = ttm_pool_populate(ttm);
1372 if (r) {
1373 return r;
1374 }
1375
1376 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001377 dma_addr_t addr;
1378
1379 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1380 DMA_BIDIRECTIONAL);
1381
1382 if (dma_mapping_error(pdev, addr)) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001383 while (--i) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001384 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1385 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001386 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001387 }
1388 ttm_pool_unpopulate(ttm);
1389 return -EFAULT;
1390 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001391
1392 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001393 }
1394 return 0;
1395}
1396
1397static void
1398nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1399{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001400 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001401 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001402 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001403 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001404 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001405 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001406 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1407
1408 if (slave)
1409 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001410
Ben Skeggsebb945a2012-07-20 08:17:34 +10001411 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001412 device = nvkm_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001413 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001414 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001415
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001416#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001417 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001418 ttm_agp_tt_unpopulate(ttm);
1419 return;
1420 }
1421#endif
1422
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001423#ifdef CONFIG_SWIOTLB
1424 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001425 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001426 return;
1427 }
1428#endif
1429
1430 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001431 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001432 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1433 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001434 }
1435 }
1436
1437 ttm_pool_unpopulate(ttm);
1438}
1439
Ben Skeggs875ac342012-04-30 12:51:48 +10001440void
1441nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1442{
Ben Skeggs5d216f62013-11-13 10:23:46 +10001443 struct nouveau_fence *new_fence = nouveau_fence_ref(fence);
Ben Skeggs875ac342012-04-30 12:51:48 +10001444 struct nouveau_fence *old_fence = NULL;
1445
Ben Skeggs875ac342012-04-30 12:51:48 +10001446 spin_lock(&nvbo->bo.bdev->fence_lock);
1447 old_fence = nvbo->bo.sync_obj;
Ben Skeggs5d216f62013-11-13 10:23:46 +10001448 nvbo->bo.sync_obj = new_fence;
Ben Skeggs875ac342012-04-30 12:51:48 +10001449 spin_unlock(&nvbo->bo.bdev->fence_lock);
1450
1451 nouveau_fence_unref(&old_fence);
1452}
1453
1454static void
1455nouveau_bo_fence_unref(void **sync_obj)
1456{
1457 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1458}
1459
1460static void *
1461nouveau_bo_fence_ref(void *sync_obj)
1462{
1463 return nouveau_fence_ref(sync_obj);
1464}
1465
1466static bool
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001467nouveau_bo_fence_signalled(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001468{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001469 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001470}
1471
1472static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001473nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
Ben Skeggs875ac342012-04-30 12:51:48 +10001474{
1475 return nouveau_fence_wait(sync_obj, lazy, intr);
1476}
1477
1478static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001479nouveau_bo_fence_flush(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001480{
1481 return 0;
1482}
1483
Ben Skeggs6ee73862009-12-11 19:24:15 +10001484struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001485 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001486 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1487 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001488 .invalidate_caches = nouveau_bo_invalidate_caches,
1489 .init_mem_type = nouveau_bo_init_mem_type,
1490 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001491 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001492 .move = nouveau_bo_move,
1493 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001494 .sync_obj_signaled = nouveau_bo_fence_signalled,
1495 .sync_obj_wait = nouveau_bo_fence_wait,
1496 .sync_obj_flush = nouveau_bo_fence_flush,
1497 .sync_obj_unref = nouveau_bo_fence_unref,
1498 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001499 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1500 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1501 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001502};
1503
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001504struct nouveau_vma *
1505nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1506{
1507 struct nouveau_vma *vma;
1508 list_for_each_entry(vma, &nvbo->vma_list, head) {
1509 if (vma->vm == vm)
1510 return vma;
1511 }
1512
1513 return NULL;
1514}
1515
1516int
1517nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1518 struct nouveau_vma *vma)
1519{
1520 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001521 int ret;
1522
1523 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1524 NV_MEM_ACCESS_RW, vma);
1525 if (ret)
1526 return ret;
1527
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001528 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1529 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1530 nvbo->page_shift != vma->vm->vmm->lpg_shift))
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001531 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001532
1533 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001534 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001535 return 0;
1536}
1537
1538void
1539nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1540{
1541 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001542 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001543 nouveau_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001544 nouveau_vm_put(vma);
1545 list_del(&vma->head);
1546 }
1547}