blob: 8657e3c09e32a7c54ca991927217ed4977e01a4f [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinena2207022013-12-16 15:14:15 +020037#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030038#include <linux/component.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030039
Peter Ujfalusi32043da2016-05-27 14:40:49 +030040#include "omapdss.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030041#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030042#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030043
Tomi Valkeinenb2886272009-08-05 16:18:06 +030044/* Venc registers */
45#define VENC_REV_ID 0x00
46#define VENC_STATUS 0x04
47#define VENC_F_CONTROL 0x08
48#define VENC_VIDOUT_CTRL 0x10
49#define VENC_SYNC_CTRL 0x14
50#define VENC_LLEN 0x1C
51#define VENC_FLENS 0x20
52#define VENC_HFLTR_CTRL 0x24
53#define VENC_CC_CARR_WSS_CARR 0x28
54#define VENC_C_PHASE 0x2C
55#define VENC_GAIN_U 0x30
56#define VENC_GAIN_V 0x34
57#define VENC_GAIN_Y 0x38
58#define VENC_BLACK_LEVEL 0x3C
59#define VENC_BLANK_LEVEL 0x40
60#define VENC_X_COLOR 0x44
61#define VENC_M_CONTROL 0x48
62#define VENC_BSTAMP_WSS_DATA 0x4C
63#define VENC_S_CARR 0x50
64#define VENC_LINE21 0x54
65#define VENC_LN_SEL 0x58
66#define VENC_L21__WC_CTL 0x5C
67#define VENC_HTRIGGER_VTRIGGER 0x60
68#define VENC_SAVID__EAVID 0x64
69#define VENC_FLEN__FAL 0x68
70#define VENC_LAL__PHASE_RESET 0x6C
71#define VENC_HS_INT_START_STOP_X 0x70
72#define VENC_HS_EXT_START_STOP_X 0x74
73#define VENC_VS_INT_START_X 0x78
74#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
75#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
76#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
77#define VENC_VS_EXT_STOP_Y 0x88
78#define VENC_AVID_START_STOP_X 0x90
79#define VENC_AVID_START_STOP_Y 0x94
80#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
81#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
82#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
83#define VENC_TVDETGP_INT_START_STOP_X 0xB0
84#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
85#define VENC_GEN_CTRL 0xB8
86#define VENC_OUTPUT_CONTROL 0xC4
87#define VENC_OUTPUT_TEST 0xC8
88#define VENC_DAC_B__DAC_C 0xC8
89
90struct venc_config {
91 u32 f_control;
92 u32 vidout_ctrl;
93 u32 sync_ctrl;
94 u32 llen;
95 u32 flens;
96 u32 hfltr_ctrl;
97 u32 cc_carr_wss_carr;
98 u32 c_phase;
99 u32 gain_u;
100 u32 gain_v;
101 u32 gain_y;
102 u32 black_level;
103 u32 blank_level;
104 u32 x_color;
105 u32 m_control;
106 u32 bstamp_wss_data;
107 u32 s_carr;
108 u32 line21;
109 u32 ln_sel;
110 u32 l21__wc_ctl;
111 u32 htrigger_vtrigger;
112 u32 savid__eavid;
113 u32 flen__fal;
114 u32 lal__phase_reset;
115 u32 hs_int_start_stop_x;
116 u32 hs_ext_start_stop_x;
117 u32 vs_int_start_x;
118 u32 vs_int_stop_x__vs_int_start_y;
119 u32 vs_int_stop_y__vs_ext_start_x;
120 u32 vs_ext_stop_x__vs_ext_start_y;
121 u32 vs_ext_stop_y;
122 u32 avid_start_stop_x;
123 u32 avid_start_stop_y;
124 u32 fid_int_start_x__fid_int_start_y;
125 u32 fid_int_offset_y__fid_ext_start_x;
126 u32 fid_ext_start_y__fid_ext_offset_y;
127 u32 tvdetgp_int_start_stop_x;
128 u32 tvdetgp_int_start_stop_y;
129 u32 gen_ctrl;
130};
131
132/* from TRM */
133static const struct venc_config venc_config_pal_trm = {
134 .f_control = 0,
135 .vidout_ctrl = 1,
136 .sync_ctrl = 0x40,
137 .llen = 0x35F, /* 863 */
138 .flens = 0x270, /* 624 */
139 .hfltr_ctrl = 0,
140 .cc_carr_wss_carr = 0x2F7225ED,
141 .c_phase = 0,
142 .gain_u = 0x111,
143 .gain_v = 0x181,
144 .gain_y = 0x140,
145 .black_level = 0x3B,
146 .blank_level = 0x3B,
147 .x_color = 0x7,
148 .m_control = 0x2,
149 .bstamp_wss_data = 0x3F,
150 .s_carr = 0x2A098ACB,
151 .line21 = 0,
152 .ln_sel = 0x01290015,
153 .l21__wc_ctl = 0x0000F603,
154 .htrigger_vtrigger = 0,
155
156 .savid__eavid = 0x06A70108,
157 .flen__fal = 0x00180270,
158 .lal__phase_reset = 0x00040135,
159 .hs_int_start_stop_x = 0x00880358,
160 .hs_ext_start_stop_x = 0x000F035F,
161 .vs_int_start_x = 0x01A70000,
162 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
163 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
164 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
165 .vs_ext_stop_y = 0x00000025,
166 .avid_start_stop_x = 0x03530083,
167 .avid_start_stop_y = 0x026C002E,
168 .fid_int_start_x__fid_int_start_y = 0x0001008A,
169 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
170 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
171
172 .tvdetgp_int_start_stop_x = 0x00140001,
173 .tvdetgp_int_start_stop_y = 0x00010001,
174 .gen_ctrl = 0x00FF0000,
175};
176
177/* from TRM */
178static const struct venc_config venc_config_ntsc_trm = {
179 .f_control = 0,
180 .vidout_ctrl = 1,
181 .sync_ctrl = 0x8040,
182 .llen = 0x359,
183 .flens = 0x20C,
184 .hfltr_ctrl = 0,
185 .cc_carr_wss_carr = 0x043F2631,
186 .c_phase = 0,
187 .gain_u = 0x102,
188 .gain_v = 0x16C,
189 .gain_y = 0x12F,
190 .black_level = 0x43,
191 .blank_level = 0x38,
192 .x_color = 0x7,
193 .m_control = 0x1,
194 .bstamp_wss_data = 0x38,
195 .s_carr = 0x21F07C1F,
196 .line21 = 0,
197 .ln_sel = 0x01310011,
198 .l21__wc_ctl = 0x0000F003,
199 .htrigger_vtrigger = 0,
200
201 .savid__eavid = 0x069300F4,
202 .flen__fal = 0x0016020C,
203 .lal__phase_reset = 0x00060107,
204 .hs_int_start_stop_x = 0x008E0350,
205 .hs_ext_start_stop_x = 0x000F0359,
206 .vs_int_start_x = 0x01A00000,
207 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
208 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
209 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
210 .vs_ext_stop_y = 0x00000006,
211 .avid_start_stop_x = 0x03480078,
212 .avid_start_stop_y = 0x02060024,
213 .fid_int_start_x__fid_int_start_y = 0x0001008A,
214 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
215 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
216
217 .tvdetgp_int_start_stop_x = 0x00140001,
218 .tvdetgp_int_start_stop_y = 0x00010001,
219 .gen_ctrl = 0x00F90000,
220};
221
222static const struct venc_config venc_config_pal_bdghi = {
223 .f_control = 0,
224 .vidout_ctrl = 0,
225 .sync_ctrl = 0,
226 .hfltr_ctrl = 0,
227 .x_color = 0,
228 .line21 = 0,
229 .ln_sel = 21,
230 .htrigger_vtrigger = 0,
231 .tvdetgp_int_start_stop_x = 0x00140001,
232 .tvdetgp_int_start_stop_y = 0x00010001,
233 .gen_ctrl = 0x00FB0000,
234
235 .llen = 864-1,
236 .flens = 625-1,
237 .cc_carr_wss_carr = 0x2F7625ED,
238 .c_phase = 0xDF,
239 .gain_u = 0x111,
240 .gain_v = 0x181,
241 .gain_y = 0x140,
242 .black_level = 0x3e,
243 .blank_level = 0x3e,
244 .m_control = 0<<2 | 1<<1,
245 .bstamp_wss_data = 0x42,
246 .s_carr = 0x2a098acb,
247 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
248 .savid__eavid = 0x06A70108,
249 .flen__fal = 23<<16 | 624<<0,
250 .lal__phase_reset = 2<<17 | 310<<0,
251 .hs_int_start_stop_x = 0x00920358,
252 .hs_ext_start_stop_x = 0x000F035F,
253 .vs_int_start_x = 0x1a7<<16,
254 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
255 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
256 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
257 .vs_ext_stop_y = 0x05,
258 .avid_start_stop_x = 0x03530082,
259 .avid_start_stop_y = 0x0270002E,
260 .fid_int_start_x__fid_int_start_y = 0x0005008A,
261 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
262 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
263};
264
265const struct omap_video_timings omap_dss_pal_timings = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300266 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300267 .vactive = 574,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300268 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300269 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300270 .hfront_porch = 12,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300271 .hback_porch = 68,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300272 .vsync_len = 5,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300273 .vfront_porch = 5,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300274 .vback_porch = 41,
Archit Taneja23c8f882012-06-28 11:15:51 +0530275
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100276 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100277 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Peter Ujfalusi53058292016-09-22 14:06:55 +0300278
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +0300279 .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +0300280 DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_DE_HIGH,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300281};
282EXPORT_SYMBOL(omap_dss_pal_timings);
283
284const struct omap_video_timings omap_dss_ntsc_timings = {
Peter Ujfalusi81899062016-09-22 14:06:46 +0300285 .hactive = 720,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +0300286 .vactive = 482,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300287 .pixelclock = 13500000,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +0300288 .hsync_len = 64,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +0300289 .hfront_porch = 16,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +0300290 .hback_porch = 58,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +0300291 .vsync_len = 6,
Peter Ujfalusi0996c682016-09-22 14:06:52 +0300292 .vfront_porch = 6,
Peter Ujfalusi458540c2016-09-22 14:06:53 +0300293 .vback_porch = 31,
Archit Taneja23c8f882012-06-28 11:15:51 +0530294
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100295 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100296 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Peter Ujfalusi53058292016-09-22 14:06:55 +0300297
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +0300298 .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +0300299 DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_DE_HIGH,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300300};
301EXPORT_SYMBOL(omap_dss_ntsc_timings);
302
303static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000304 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300305 void __iomem *base;
306 struct mutex venc_lock;
307 u32 wss_data;
308 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300309
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300310 struct clk *tv_dac_clk;
Archit Tanejaa5abf472012-07-20 16:15:44 +0530311
312 struct omap_video_timings timings;
Archit Tanejafebe2902012-08-16 11:55:15 +0530313 enum omap_dss_venc_type type;
Archit Taneja89e71952012-08-16 11:56:31 +0530314 bool invert_polarity;
Archit Taneja81b87f52012-09-26 16:30:49 +0530315
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300316 struct omap_dss_device output;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300317} venc;
318
319static inline void venc_write_reg(int idx, u32 val)
320{
321 __raw_writel(val, venc.base + idx);
322}
323
324static inline u32 venc_read_reg(int idx)
325{
326 u32 l = __raw_readl(venc.base + idx);
327 return l;
328}
329
330static void venc_write_config(const struct venc_config *config)
331{
332 DSSDBG("write venc conf\n");
333
334 venc_write_reg(VENC_LLEN, config->llen);
335 venc_write_reg(VENC_FLENS, config->flens);
336 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
337 venc_write_reg(VENC_C_PHASE, config->c_phase);
338 venc_write_reg(VENC_GAIN_U, config->gain_u);
339 venc_write_reg(VENC_GAIN_V, config->gain_v);
340 venc_write_reg(VENC_GAIN_Y, config->gain_y);
341 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
342 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
343 venc_write_reg(VENC_M_CONTROL, config->m_control);
344 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
345 venc.wss_data);
346 venc_write_reg(VENC_S_CARR, config->s_carr);
347 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
348 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
349 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
350 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
351 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
352 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
353 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
354 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
355 config->vs_int_stop_x__vs_int_start_y);
356 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
357 config->vs_int_stop_y__vs_ext_start_x);
358 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
359 config->vs_ext_stop_x__vs_ext_start_y);
360 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
361 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
362 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
363 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
364 config->fid_int_start_x__fid_int_start_y);
365 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
366 config->fid_int_offset_y__fid_ext_start_x);
367 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
368 config->fid_ext_start_y__fid_ext_offset_y);
369
370 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
371 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
372 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
373 venc_write_reg(VENC_X_COLOR, config->x_color);
374 venc_write_reg(VENC_LINE21, config->line21);
375 venc_write_reg(VENC_LN_SEL, config->ln_sel);
376 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
377 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
378 config->tvdetgp_int_start_stop_x);
379 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
380 config->tvdetgp_int_start_stop_y);
381 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
382 venc_write_reg(VENC_F_CONTROL, config->f_control);
383 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
384}
385
386static void venc_reset(void)
387{
388 int t = 1000;
389
390 venc_write_reg(VENC_F_CONTROL, 1<<8);
391 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
392 if (--t == 0) {
393 DSSERR("Failed to reset venc\n");
394 return;
395 }
396 }
397
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300398#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300399 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300400 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300401 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300402#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300403}
404
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300405static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300406{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300407 int r;
408
409 DSSDBG("venc_runtime_get\n");
410
411 r = pm_runtime_get_sync(&venc.pdev->dev);
412 WARN_ON(r < 0);
413 return r < 0 ? r : 0;
414}
415
416static void venc_runtime_put(void)
417{
418 int r;
419
420 DSSDBG("venc_runtime_put\n");
421
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200422 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300423 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300424}
425
426static const struct venc_config *venc_timings_to_config(
427 struct omap_video_timings *timings)
428{
429 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
430 return &venc_config_pal_trm;
431
432 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
433 return &venc_config_ntsc_trm;
434
435 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300436 return NULL;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300437}
438
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200439static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200440{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200441 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200442 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200443 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200444
Archit Taneja156fd992012-07-06 20:52:37 +0530445 r = venc_runtime_get();
446 if (r)
447 goto err0;
448
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200449 venc_reset();
Archit Tanejaa5abf472012-07-20 16:15:44 +0530450 venc_write_config(venc_timings_to_config(&venc.timings));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200451
Archit Tanejafebe2902012-08-16 11:55:15 +0530452 dss_set_venc_output(venc.type);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200453 dss_set_dac_pwrdn_bgz(1);
454
455 l = 0;
456
Archit Tanejafebe2902012-08-16 11:55:15 +0530457 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200458 l |= 1 << 1;
459 else /* S-Video */
460 l |= (1 << 0) | (1 << 2);
461
Archit Taneja89e71952012-08-16 11:56:31 +0530462 if (venc.invert_polarity == false)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200463 l |= 1 << 3;
464
465 venc_write_reg(VENC_OUTPUT_CONTROL, l);
466
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200467 dss_mgr_set_timings(channel, &venc.timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200468
Mark Brownec874102012-03-19 14:56:39 +0000469 r = regulator_enable(venc.vdda_dac_reg);
470 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530471 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200472
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200473 r = dss_mgr_enable(channel);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200474 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530475 goto err2;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200476
477 return 0;
478
Archit Taneja156fd992012-07-06 20:52:37 +0530479err2:
480 regulator_disable(venc.vdda_dac_reg);
481err1:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200482 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
483 dss_set_dac_pwrdn_bgz(0);
484
Archit Taneja156fd992012-07-06 20:52:37 +0530485 venc_runtime_put();
486err0:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200487 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200488}
489
490static void venc_power_off(struct omap_dss_device *dssdev)
491{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200492 enum omap_channel channel = dssdev->dispc_channel;
Archit Taneja8f1f7362012-09-07 17:54:27 +0530493
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200494 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
495 dss_set_dac_pwrdn_bgz(0);
496
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200497 dss_mgr_disable(channel);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200498
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200499 regulator_disable(venc.vdda_dac_reg);
Archit Taneja156fd992012-07-06 20:52:37 +0530500
501 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200502}
503
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300504static int venc_display_enable(struct omap_dss_device *dssdev)
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300505{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300506 struct omap_dss_device *out = &venc.output;
Archit Taneja156fd992012-07-06 20:52:37 +0530507 int r;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300508
Archit Taneja156fd992012-07-06 20:52:37 +0530509 DSSDBG("venc_display_enable\n");
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300510
511 mutex_lock(&venc.venc_lock);
512
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +0200513 if (!out->dispc_channel_connected) {
Archit Taneja8f1f7362012-09-07 17:54:27 +0530514 DSSERR("Failed to enable display: no output/manager\n");
Archit Taneja156fd992012-07-06 20:52:37 +0530515 r = -ENODEV;
516 goto err0;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300517 }
518
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200519 r = venc_power_on(dssdev);
520 if (r)
Tomi Valkeinend3923932013-04-25 13:12:07 +0300521 goto err0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200522
523 venc.wss_data = 0;
524
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300525 mutex_unlock(&venc.venc_lock);
Archit Taneja156fd992012-07-06 20:52:37 +0530526
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300527 return 0;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300528err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200529 mutex_unlock(&venc.venc_lock);
530 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300531}
532
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300533static void venc_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300534{
Archit Taneja156fd992012-07-06 20:52:37 +0530535 DSSDBG("venc_display_disable\n");
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200536
537 mutex_lock(&venc.venc_lock);
538
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200539 venc_power_off(dssdev);
540
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200541 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300542}
543
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300544static void venc_set_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530545 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200546{
547 DSSDBG("venc_set_timings\n");
548
Archit Taneja156fd992012-07-06 20:52:37 +0530549 mutex_lock(&venc.venc_lock);
550
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200551 /* Reset WSS data when the TV standard changes. */
Archit Tanejaa5abf472012-07-20 16:15:44 +0530552 if (memcmp(&venc.timings, timings, sizeof(*timings)))
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200553 venc.wss_data = 0;
554
Archit Tanejaa5abf472012-07-20 16:15:44 +0530555 venc.timings = *timings;
Archit Taneja156fd992012-07-06 20:52:37 +0530556
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300557 dispc_set_tv_pclk(13500000);
558
Archit Taneja156fd992012-07-06 20:52:37 +0530559 mutex_unlock(&venc.venc_lock);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200560}
561
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300562static int venc_check_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530563 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200564{
565 DSSDBG("venc_check_timings\n");
566
567 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
568 return 0;
569
570 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
571 return 0;
572
573 return -EINVAL;
574}
575
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300576static void venc_get_timings(struct omap_dss_device *dssdev,
577 struct omap_video_timings *timings)
578{
579 mutex_lock(&venc.venc_lock);
580
581 *timings = venc.timings;
582
583 mutex_unlock(&venc.venc_lock);
584}
585
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300586static u32 venc_get_wss(struct omap_dss_device *dssdev)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200587{
588 /* Invert due to VENC_L21_WC_CTL:INV=1 */
589 return (venc.wss_data >> 8) ^ 0xfffff;
590}
591
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300592static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200593{
594 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300595 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200596
597 DSSDBG("venc_set_wss\n");
598
599 mutex_lock(&venc.venc_lock);
600
Archit Tanejaa5abf472012-07-20 16:15:44 +0530601 config = venc_timings_to_config(&venc.timings);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200602
603 /* Invert due to VENC_L21_WC_CTL:INV=1 */
604 venc.wss_data = (wss ^ 0xfffff) << 8;
605
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300606 r = venc_runtime_get();
607 if (r)
608 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200609
610 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
611 venc.wss_data);
612
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300613 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200614
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300615err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200616 mutex_unlock(&venc.venc_lock);
617
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300618 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200619}
620
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300621static void venc_set_type(struct omap_dss_device *dssdev,
Archit Tanejafebe2902012-08-16 11:55:15 +0530622 enum omap_dss_venc_type type)
623{
624 mutex_lock(&venc.venc_lock);
625
626 venc.type = type;
627
628 mutex_unlock(&venc.venc_lock);
629}
630
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300631static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
Archit Taneja89e71952012-08-16 11:56:31 +0530632 bool invert_polarity)
633{
634 mutex_lock(&venc.venc_lock);
635
636 venc.invert_polarity = invert_polarity;
637
638 mutex_unlock(&venc.venc_lock);
639}
640
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300641static int venc_init_regulator(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300642{
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300643 struct regulator *vdda_dac;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300644
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300645 if (venc.vdda_dac_reg != NULL)
646 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200647
Tomi Valkeinene6fa68b2014-01-02 12:54:31 +0200648 if (venc.pdev->dev.of_node)
649 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
650 else
651 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200652
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300653 if (IS_ERR(vdda_dac)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200654 if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
655 DSSERR("can't get VDDA_DAC regulator\n");
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300656 return PTR_ERR(vdda_dac);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200657 }
658
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300659 venc.vdda_dac_reg = vdda_dac;
660
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300661 return 0;
662}
663
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200664static void venc_dump_regs(struct seq_file *s)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300665{
666#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
667
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300668 if (venc_runtime_get())
669 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300670
671 DUMPREG(VENC_F_CONTROL);
672 DUMPREG(VENC_VIDOUT_CTRL);
673 DUMPREG(VENC_SYNC_CTRL);
674 DUMPREG(VENC_LLEN);
675 DUMPREG(VENC_FLENS);
676 DUMPREG(VENC_HFLTR_CTRL);
677 DUMPREG(VENC_CC_CARR_WSS_CARR);
678 DUMPREG(VENC_C_PHASE);
679 DUMPREG(VENC_GAIN_U);
680 DUMPREG(VENC_GAIN_V);
681 DUMPREG(VENC_GAIN_Y);
682 DUMPREG(VENC_BLACK_LEVEL);
683 DUMPREG(VENC_BLANK_LEVEL);
684 DUMPREG(VENC_X_COLOR);
685 DUMPREG(VENC_M_CONTROL);
686 DUMPREG(VENC_BSTAMP_WSS_DATA);
687 DUMPREG(VENC_S_CARR);
688 DUMPREG(VENC_LINE21);
689 DUMPREG(VENC_LN_SEL);
690 DUMPREG(VENC_L21__WC_CTL);
691 DUMPREG(VENC_HTRIGGER_VTRIGGER);
692 DUMPREG(VENC_SAVID__EAVID);
693 DUMPREG(VENC_FLEN__FAL);
694 DUMPREG(VENC_LAL__PHASE_RESET);
695 DUMPREG(VENC_HS_INT_START_STOP_X);
696 DUMPREG(VENC_HS_EXT_START_STOP_X);
697 DUMPREG(VENC_VS_INT_START_X);
698 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
699 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
700 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
701 DUMPREG(VENC_VS_EXT_STOP_Y);
702 DUMPREG(VENC_AVID_START_STOP_X);
703 DUMPREG(VENC_AVID_START_STOP_Y);
704 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
705 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
706 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
707 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
708 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
709 DUMPREG(VENC_GEN_CTRL);
710 DUMPREG(VENC_OUTPUT_CONTROL);
711 DUMPREG(VENC_OUTPUT_TEST);
712
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300713 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300714
715#undef DUMPREG
716}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000717
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300718static int venc_get_clocks(struct platform_device *pdev)
719{
720 struct clk *clk;
721
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300722 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300723 clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300724 if (IS_ERR(clk)) {
725 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300726 return PTR_ERR(clk);
727 }
728 } else {
729 clk = NULL;
730 }
731
732 venc.tv_dac_clk = clk;
733
734 return 0;
735}
736
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300737static int venc_connect(struct omap_dss_device *dssdev,
738 struct omap_dss_device *dst)
739{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200740 enum omap_channel channel = dssdev->dispc_channel;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300741 int r;
742
743 r = venc_init_regulator();
744 if (r)
745 return r;
746
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200747 r = dss_mgr_connect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300748 if (r)
749 return r;
750
751 r = omapdss_output_set_device(dssdev, dst);
752 if (r) {
753 DSSERR("failed to connect output to new device: %s\n",
754 dst->name);
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200755 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300756 return r;
757 }
758
759 return 0;
760}
761
762static void venc_disconnect(struct omap_dss_device *dssdev,
763 struct omap_dss_device *dst)
764{
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200765 enum omap_channel channel = dssdev->dispc_channel;
766
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300767 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300768
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300769 if (dst != dssdev->dst)
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300770 return;
771
772 omapdss_output_unset_device(dssdev);
773
Tomi Valkeinen532a2cb2015-11-05 09:57:35 +0200774 dss_mgr_disconnect(channel, dssdev);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300775}
776
777static const struct omapdss_atv_ops venc_ops = {
778 .connect = venc_connect,
779 .disconnect = venc_disconnect,
780
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300781 .enable = venc_display_enable,
782 .disable = venc_display_disable,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300783
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300784 .check_timings = venc_check_timings,
785 .set_timings = venc_set_timings,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300786 .get_timings = venc_get_timings,
787
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300788 .set_type = venc_set_type,
789 .invert_vid_out_polarity = venc_invert_vid_out_polarity,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300790
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300791 .set_wss = venc_set_wss,
792 .get_wss = venc_get_wss,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300793};
794
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300795static void venc_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530796{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300797 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530798
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300799 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530800 out->id = OMAP_DSS_OUTPUT_VENC;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300801 out->output_type = OMAP_DISPLAY_TYPE_VENC;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200802 out->name = "venc.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200803 out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300804 out->ops.atv = &venc_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300805 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530806
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300807 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530808}
809
Tomi Valkeinenede92692015-06-04 14:12:16 +0300810static void venc_uninit_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530811{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300812 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530813
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300814 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530815}
816
Tomi Valkeinena2207022013-12-16 15:14:15 +0200817static int venc_probe_of(struct platform_device *pdev)
818{
819 struct device_node *node = pdev->dev.of_node;
820 struct device_node *ep;
821 u32 channels;
822 int r;
823
824 ep = omapdss_of_get_first_endpoint(node);
825 if (!ep)
826 return 0;
827
828 venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");
829
830 r = of_property_read_u32(ep, "ti,channels", &channels);
831 if (r) {
832 dev_err(&pdev->dev,
833 "failed to read property 'ti,channels': %d\n", r);
834 goto err;
835 }
836
837 switch (channels) {
838 case 1:
839 venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
840 break;
841 case 2:
842 venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
843 break;
844 default:
845 dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
846 r = -EINVAL;
847 goto err;
848 }
849
850 of_node_put(ep);
851
852 return 0;
853err:
854 of_node_put(ep);
855
856 return 0;
857}
858
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000859/* VENC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300860static int venc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000861{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300862 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000863 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000864 struct resource *venc_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300865 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000866
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000867 venc.pdev = pdev;
868
869 mutex_init(&venc.venc_lock);
870
871 venc.wss_data = 0;
872
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000873 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
874 if (!venc_mem) {
875 DSSERR("can't get IORESOURCE_MEM VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200876 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000877 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200878
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100879 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
880 resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000881 if (!venc.base) {
882 DSSERR("can't ioremap VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200883 return -ENOMEM;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000884 }
885
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300886 r = venc_get_clocks(pdev);
887 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200888 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300889
890 pm_runtime_enable(&pdev->dev);
891
892 r = venc_runtime_get();
893 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200894 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000895
896 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000897 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000898
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300899 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000900
Tomi Valkeinena2207022013-12-16 15:14:15 +0200901 if (pdev->dev.of_node) {
902 r = venc_probe_of(pdev);
903 if (r) {
904 DSSERR("Invalid DT data\n");
905 goto err_probe_of;
906 }
907 }
908
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200909 dss_debugfs_create_file("venc", venc_dump_regs);
910
Archit Taneja81b87f52012-09-26 16:30:49 +0530911 venc_init_output(pdev);
912
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200913 return 0;
914
Tomi Valkeinena2207022013-12-16 15:14:15 +0200915err_probe_of:
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200916err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300917 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300918 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000919}
920
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300921static void venc_unbind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000922{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300923 struct platform_device *pdev = to_platform_device(dev);
924
Archit Taneja81b87f52012-09-26 16:30:49 +0530925 venc_uninit_output(pdev);
926
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300927 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300928}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300929
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300930static const struct component_ops venc_component_ops = {
931 .bind = venc_bind,
932 .unbind = venc_unbind,
933};
934
935static int venc_probe(struct platform_device *pdev)
936{
937 return component_add(&pdev->dev, &venc_component_ops);
938}
939
940static int venc_remove(struct platform_device *pdev)
941{
942 component_del(&pdev->dev, &venc_component_ops);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000943 return 0;
944}
945
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300946static int venc_runtime_suspend(struct device *dev)
947{
948 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530949 clk_disable_unprepare(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300950
951 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300952
953 return 0;
954}
955
956static int venc_runtime_resume(struct device *dev)
957{
958 int r;
959
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300960 r = dispc_runtime_get();
961 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200962 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300963
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300964 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530965 clk_prepare_enable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300966
967 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300968}
969
970static const struct dev_pm_ops venc_pm_ops = {
971 .runtime_suspend = venc_runtime_suspend,
972 .runtime_resume = venc_runtime_resume,
973};
974
Tomi Valkeinena2207022013-12-16 15:14:15 +0200975static const struct of_device_id venc_of_match[] = {
976 { .compatible = "ti,omap2-venc", },
977 { .compatible = "ti,omap3-venc", },
978 { .compatible = "ti,omap4-venc", },
979 {},
980};
981
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000982static struct platform_driver omap_venchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300983 .probe = venc_probe,
984 .remove = venc_remove,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000985 .driver = {
986 .name = "omapdss_venc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300987 .pm = &venc_pm_ops,
Tomi Valkeinena2207022013-12-16 15:14:15 +0200988 .of_match_table = venc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +0300989 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000990 },
991};
992
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200993int __init venc_init_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000994{
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300995 return platform_driver_register(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000996}
997
Tomi Valkeinenede92692015-06-04 14:12:16 +0300998void venc_uninit_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000999{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001000 platform_driver_unregister(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001001}