blob: bff96e383785bb584837ecfd09c279a5318317d4 [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Andrzej Hajda1dd4e592014-02-26 09:53:30 +090016#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap34dcedf2013-06-19 00:29:35 +090017#include "exynos5.dtsi"
Padmavathi Venna0bd03f62013-08-19 04:56:33 +090018#include "exynos5420-pinctrl.dtsi"
Andrew Bresticker35e82772013-08-19 04:58:38 +090019
Tushar Behera602408e2014-03-21 04:31:30 +090020#include <dt-bindings/clock/exynos-audss-clk.h>
Andrew Bresticker35e82772013-08-19 04:58:38 +090021
Chander Kashyap34dcedf2013-06-19 00:29:35 +090022/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090023 compatible = "samsung,exynos5420", "samsung,exynos5";
Chander Kashyap34dcedf2013-06-19 00:29:35 +090024
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090025 aliases {
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090026 mshc0 = &mmc_0;
27 mshc1 = &mmc_1;
28 mshc2 = &mmc_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
32 pinctrl3 = &pinctrl_3;
33 pinctrl4 = &pinctrl_4;
Andrew Brestickerf49e3472013-10-08 06:49:46 +090034 i2c0 = &i2c_0;
35 i2c1 = &i2c_1;
36 i2c2 = &i2c_2;
37 i2c3 = &i2c_3;
Sachin Kamat1a9110d2013-12-12 07:01:11 +090038 i2c4 = &hsi2c_4;
39 i2c5 = &hsi2c_5;
40 i2c6 = &hsi2c_6;
41 i2c7 = &hsi2c_7;
42 i2c8 = &hsi2c_8;
43 i2c9 = &hsi2c_9;
44 i2c10 = &hsi2c_10;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +090045 gsc0 = &gsc_0;
46 gsc1 = &gsc_1;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +090047 spi0 = &spi_0;
48 spi1 = &spi_1;
49 spi2 = &spi_2;
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +090050 usbdrdphy0 = &usbdrd_phy0;
51 usbdrdphy1 = &usbdrd_phy1;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090052 };
53
Chander Kashyap34dcedf2013-06-19 00:29:35 +090054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu0: cpu@0 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a15";
61 reg = <0x0>;
62 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090063 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090064 };
65
66 cpu1: cpu@1 {
67 device_type = "cpu";
68 compatible = "arm,cortex-a15";
69 reg = <0x1>;
70 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090071 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090072 };
73
74 cpu2: cpu@2 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a15";
77 reg = <0x2>;
78 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090079 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090080 };
81
82 cpu3: cpu@3 {
83 device_type = "cpu";
84 compatible = "arm,cortex-a15";
85 reg = <0x3>;
86 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090087 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090088 };
Chander Kashyap1c0e0852013-12-02 07:49:59 +090089
90 cpu4: cpu@100 {
91 device_type = "cpu";
92 compatible = "arm,cortex-a7";
93 reg = <0x100>;
94 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090095 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +090096 };
97
98 cpu5: cpu@101 {
99 device_type = "cpu";
100 compatible = "arm,cortex-a7";
101 reg = <0x101>;
102 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900103 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900104 };
105
106 cpu6: cpu@102 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x102>;
110 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900111 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900112 };
113
114 cpu7: cpu@103 {
115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x103>;
118 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900119 cci-control-port = <&cci_control0>;
120 };
121 };
122
Abhilash Kesavan25217fef2015-01-10 08:41:36 +0530123 cci: cci@10d20000 {
Andrew Bresticker5b566422014-05-16 04:23:26 +0900124 compatible = "arm,cci-400";
125 #address-cells = <1>;
126 #size-cells = <1>;
127 reg = <0x10d20000 0x1000>;
128 ranges = <0x0 0x10d20000 0x6000>;
129
130 cci_control0: slave-if@4000 {
131 compatible = "arm,cci-400-ctrl-if";
132 interface-type = "ace";
133 reg = <0x4000 0x1000>;
134 };
135 cci_control1: slave-if@5000 {
136 compatible = "arm,cci-400-ctrl-if";
137 interface-type = "ace";
138 reg = <0x5000 0x1000>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900139 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900140 };
141
Sachin Kamatb3205de2014-05-13 07:13:44 +0900142 sysram@02020000 {
143 compatible = "mmio-sram";
144 reg = <0x02020000 0x54000>;
145 #address-cells = <1>;
146 #size-cells = <1>;
147 ranges = <0 0x02020000 0x54000>;
148
149 smp-sysram@0 {
150 compatible = "samsung,exynos4210-sysram";
151 reg = <0x0 0x1000>;
152 };
153
154 smp-sysram@53000 {
155 compatible = "samsung,exynos4210-sysram-ns";
156 reg = <0x53000 0x1000>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900157 };
158 };
159
160 clock: clock-controller@10010000 {
161 compatible = "samsung,exynos5420-clock";
162 reg = <0x10010000 0x30000>;
163 #clock-cells = <1>;
164 };
165
166 clock_audss: audss-clock-controller@3810000 {
167 compatible = "samsung,exynos5420-audss-clock";
168 reg = <0x03810000 0x0C>;
169 #clock-cells = <1>;
Tushar Beherabe0b4202014-07-08 08:31:41 +0900170 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900171 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
Andrew Bresticker59d711e2013-09-25 14:12:52 -0700172 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Andrew Bresticker35e82772013-08-19 04:58:38 +0900173 };
174
Arun Kumar K8e371a92014-05-09 06:06:24 +0900175 mfc: codec@11000000 {
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900176 compatible = "samsung,mfc-v7";
177 reg = <0x11000000 0x10000>;
178 interrupts = <0 96 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900179 clocks = <&clock CLK_MFC>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900180 clock-names = "mfc";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900181 power-domains = <&mfc_pd>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900182 };
183
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900184 mmc_0: mmc@12200000 {
185 compatible = "samsung,exynos5420-dw-mshc-smu";
186 interrupts = <0 75 0>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 reg = <0x12200000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900190 clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900191 clock-names = "biu", "ciu";
192 fifo-depth = <0x40>;
193 status = "disabled";
194 };
195
196 mmc_1: mmc@12210000 {
197 compatible = "samsung,exynos5420-dw-mshc-smu";
198 interrupts = <0 76 0>;
199 #address-cells = <1>;
200 #size-cells = <0>;
201 reg = <0x12210000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900202 clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900203 clock-names = "biu", "ciu";
204 fifo-depth = <0x40>;
205 status = "disabled";
206 };
207
208 mmc_2: mmc@12220000 {
209 compatible = "samsung,exynos5420-dw-mshc";
210 interrupts = <0 77 0>;
211 #address-cells = <1>;
212 #size-cells = <0>;
213 reg = <0x12220000 0x1000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900214 clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900215 clock-names = "biu", "ciu";
216 fifo-depth = <0x40>;
217 status = "disabled";
218 };
219
Arun Kumar K8e371a92014-05-09 06:06:24 +0900220 mct: mct@101C0000 {
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900221 compatible = "samsung,exynos4210-mct";
222 reg = <0x101C0000 0x800>;
223 interrupt-controller;
Anand Moonf27b9072015-03-27 01:55:10 +0900224 #interrupt-cells = <1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900225 interrupt-parent = <&mct_map>;
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900226 interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>,
227 <8>, <9>, <10>, <11>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900228 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900229 clock-names = "fin_pll", "mct";
230
231 mct_map: mct-map {
232 #interrupt-cells = <1>;
233 #address-cells = <0>;
234 #size-cells = <0>;
235 interrupt-map = <0 &combiner 23 3>,
236 <1 &combiner 23 4>,
237 <2 &combiner 25 2>,
238 <3 &combiner 25 3>,
239 <4 &gic 0 120 0>,
240 <5 &gic 0 121 0>,
241 <6 &gic 0 122 0>,
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900242 <7 &gic 0 123 0>,
243 <8 &gic 0 128 0>,
244 <9 &gic 0 129 0>,
245 <10 &gic 0 130 0>,
246 <11 &gic 0 131 0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900247 };
248 };
249
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900250 gsc_pd: power-domain@10044000 {
251 compatible = "samsung,exynos4210-pd";
252 reg = <0x10044000 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900253 #power-domain-cells = <0>;
Andrzej Hajdafa87bd42015-03-18 02:14:07 +0900254 clocks = <&clock CLK_GSCL0>, <&clock CLK_GSCL1>;
255 clock-names = "asb0", "asb1";
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900256 };
257
258 isp_pd: power-domain@10044020 {
259 compatible = "samsung,exynos4210-pd";
260 reg = <0x10044020 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900261 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900262 };
263
264 mfc_pd: power-domain@10044060 {
265 compatible = "samsung,exynos4210-pd";
266 reg = <0x10044060 0x20>;
Arun Kumar Kcacaeb82014-07-11 08:04:03 +0900267 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK333>,
268 <&clock CLK_MOUT_USER_ACLK333>;
269 clock-names = "oscclk", "pclk0", "clk0";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900270 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900271 };
272
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900273 msc_pd: power-domain@10044120 {
274 compatible = "samsung,exynos4210-pd";
275 reg = <0x10044120 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900276 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900277 };
278
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900279 disp_pd: power-domain@100440C0 {
280 compatible = "samsung,exynos4210-pd";
281 reg = <0x100440C0 0x20>;
282 #power-domain-cells = <0>;
283 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK200>,
284 <&clock CLK_MOUT_USER_ACLK200_DISP1>,
285 <&clock CLK_MOUT_SW_ACLK300>,
286 <&clock CLK_MOUT_USER_ACLK300_DISP1>,
287 <&clock CLK_MOUT_SW_ACLK400>,
Andrzej Hajdaffb8b1e2015-03-18 02:14:07 +0900288 <&clock CLK_MOUT_USER_ACLK400_DISP1>,
289 <&clock CLK_FIMD1>, <&clock CLK_MIXER>;
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900290 clock-names = "oscclk", "pclk0", "clk0",
Andrzej Hajdaffb8b1e2015-03-18 02:14:07 +0900291 "pclk1", "clk1", "pclk2", "clk2",
292 "asb0", "asb1";
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900293 };
294
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +0900295 pinctrl_0: pinctrl@13400000 {
296 compatible = "samsung,exynos5420-pinctrl";
297 reg = <0x13400000 0x1000>;
298 interrupts = <0 45 0>;
299
300 wakeup-interrupt-controller {
301 compatible = "samsung,exynos4210-wakeup-eint";
302 interrupt-parent = <&gic>;
303 interrupts = <0 32 0>;
304 };
305 };
306
307 pinctrl_1: pinctrl@13410000 {
308 compatible = "samsung,exynos5420-pinctrl";
309 reg = <0x13410000 0x1000>;
310 interrupts = <0 78 0>;
311 };
312
313 pinctrl_2: pinctrl@14000000 {
314 compatible = "samsung,exynos5420-pinctrl";
315 reg = <0x14000000 0x1000>;
316 interrupts = <0 46 0>;
317 };
318
319 pinctrl_3: pinctrl@14010000 {
320 compatible = "samsung,exynos5420-pinctrl";
321 reg = <0x14010000 0x1000>;
322 interrupts = <0 50 0>;
323 };
324
325 pinctrl_4: pinctrl@03860000 {
326 compatible = "samsung,exynos5420-pinctrl";
327 reg = <0x03860000 0x1000>;
328 interrupts = <0 47 0>;
329 };
330
Arun Kumar K8e371a92014-05-09 06:06:24 +0900331 rtc: rtc@101E0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900332 clocks = <&clock CLK_RTC>;
Vikas Sajjana81951d2013-08-26 02:28:05 +0900333 clock-names = "rtc";
Sachin Kamat451c4022014-02-24 08:47:28 +0900334 status = "disabled";
Vikas Sajjana81951d2013-08-26 02:28:05 +0900335 };
336
Padmavathi Vennae3188532013-12-19 02:32:41 +0900337 amba {
338 #address-cells = <1>;
339 #size-cells = <1>;
340 compatible = "arm,amba-bus";
341 interrupt-parent = <&gic>;
342 ranges;
343
Sachin Kamat6dd2f1c2014-02-24 08:47:28 +0900344 adma: adma@03880000 {
345 compatible = "arm,pl330", "arm,primecell";
346 reg = <0x03880000 0x1000>;
347 interrupts = <0 110 0>;
348 clocks = <&clock_audss EXYNOS_ADMA>;
349 clock-names = "apb_pclk";
350 #dma-cells = <1>;
351 #dma-channels = <6>;
352 #dma-requests = <16>;
353 };
354
Padmavathi Vennae3188532013-12-19 02:32:41 +0900355 pdma0: pdma@121A0000 {
356 compatible = "arm,pl330", "arm,primecell";
357 reg = <0x121A0000 0x1000>;
358 interrupts = <0 34 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900359 clocks = <&clock CLK_PDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900360 clock-names = "apb_pclk";
361 #dma-cells = <1>;
362 #dma-channels = <8>;
363 #dma-requests = <32>;
364 };
365
366 pdma1: pdma@121B0000 {
367 compatible = "arm,pl330", "arm,primecell";
368 reg = <0x121B0000 0x1000>;
369 interrupts = <0 35 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900370 clocks = <&clock CLK_PDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900371 clock-names = "apb_pclk";
372 #dma-cells = <1>;
373 #dma-channels = <8>;
374 #dma-requests = <32>;
375 };
376
377 mdma0: mdma@10800000 {
378 compatible = "arm,pl330", "arm,primecell";
379 reg = <0x10800000 0x1000>;
380 interrupts = <0 33 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900381 clocks = <&clock CLK_MDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900382 clock-names = "apb_pclk";
383 #dma-cells = <1>;
384 #dma-channels = <8>;
385 #dma-requests = <1>;
386 };
387
388 mdma1: mdma@11C10000 {
389 compatible = "arm,pl330", "arm,primecell";
390 reg = <0x11C10000 0x1000>;
391 interrupts = <0 124 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900392 clocks = <&clock CLK_MDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900393 clock-names = "apb_pclk";
394 #dma-cells = <1>;
395 #dma-channels = <8>;
396 #dma-requests = <1>;
Seungwon Jeone6015c12014-05-09 07:02:33 +0900397 /*
398 * MDMA1 can support both secure and non-secure
399 * AXI transactions. When this is enabled in the kernel
400 * for boards that run in secure mode, we are getting
401 * imprecise external aborts causing the kernel to oops.
402 */
403 status = "disabled";
Padmavathi Vennae3188532013-12-19 02:32:41 +0900404 };
405 };
406
Sachin Kamat98bcb542014-02-24 08:47:28 +0900407 i2s0: i2s@03830000 {
408 compatible = "samsung,exynos5420-i2s";
409 reg = <0x03830000 0x100>;
410 dmas = <&adma 0
411 &adma 2
412 &adma 1>;
413 dma-names = "tx", "rx", "tx-sec";
414 clocks = <&clock_audss EXYNOS_I2S_BUS>,
415 <&clock_audss EXYNOS_I2S_BUS>,
416 <&clock_audss EXYNOS_SCLK_I2S>;
417 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
418 samsung,idma-addr = <0x03000000>;
419 pinctrl-names = "default";
420 pinctrl-0 = <&i2s0_bus>;
421 status = "disabled";
422 };
423
424 i2s1: i2s@12D60000 {
425 compatible = "samsung,exynos5420-i2s";
426 reg = <0x12D60000 0x100>;
427 dmas = <&pdma1 12
428 &pdma1 11>;
429 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900430 clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900431 clock-names = "iis", "i2s_opclk0";
432 pinctrl-names = "default";
433 pinctrl-0 = <&i2s1_bus>;
434 status = "disabled";
435 };
436
437 i2s2: i2s@12D70000 {
438 compatible = "samsung,exynos5420-i2s";
439 reg = <0x12D70000 0x100>;
440 dmas = <&pdma0 12
441 &pdma0 11>;
442 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900443 clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900444 clock-names = "iis", "i2s_opclk0";
445 pinctrl-names = "default";
446 pinctrl-0 = <&i2s2_bus>;
447 status = "disabled";
448 };
449
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900450 spi_0: spi@12d20000 {
451 compatible = "samsung,exynos4210-spi";
452 reg = <0x12d20000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900453 interrupts = <0 68 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900454 dmas = <&pdma0 5
455 &pdma0 4>;
456 dma-names = "tx", "rx";
457 #address-cells = <1>;
458 #size-cells = <0>;
459 pinctrl-names = "default";
460 pinctrl-0 = <&spi0_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900461 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900462 clock-names = "spi", "spi_busclk0";
463 status = "disabled";
464 };
465
466 spi_1: spi@12d30000 {
467 compatible = "samsung,exynos4210-spi";
468 reg = <0x12d30000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900469 interrupts = <0 69 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900470 dmas = <&pdma1 5
471 &pdma1 4>;
472 dma-names = "tx", "rx";
473 #address-cells = <1>;
474 #size-cells = <0>;
475 pinctrl-names = "default";
476 pinctrl-0 = <&spi1_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900477 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900478 clock-names = "spi", "spi_busclk0";
479 status = "disabled";
480 };
481
482 spi_2: spi@12d40000 {
483 compatible = "samsung,exynos4210-spi";
484 reg = <0x12d40000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900485 interrupts = <0 70 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900486 dmas = <&pdma0 7
487 &pdma0 6>;
488 dma-names = "tx", "rx";
489 #address-cells = <1>;
490 #size-cells = <0>;
491 pinctrl-names = "default";
492 pinctrl-0 = <&spi2_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900493 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900494 clock-names = "spi", "spi_busclk0";
495 status = "disabled";
496 };
497
Arun Kumar K8e371a92014-05-09 06:06:24 +0900498 uart_0: serial@12C00000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900499 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900500 clock-names = "uart", "clk_uart_baud0";
501 };
502
Arun Kumar K8e371a92014-05-09 06:06:24 +0900503 uart_1: serial@12C10000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900504 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900505 clock-names = "uart", "clk_uart_baud0";
506 };
507
Arun Kumar K8e371a92014-05-09 06:06:24 +0900508 uart_2: serial@12C20000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900509 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900510 clock-names = "uart", "clk_uart_baud0";
511 };
512
Arun Kumar K8e371a92014-05-09 06:06:24 +0900513 uart_3: serial@12C30000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900514 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900515 clock-names = "uart", "clk_uart_baud0";
516 };
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900517
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900518 pwm: pwm@12dd0000 {
519 compatible = "samsung,exynos4210-pwm";
520 reg = <0x12dd0000 0x100>;
521 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
522 #pwm-cells = <3>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900523 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900524 clock-names = "timers";
525 };
526
Vikas Sajjan1339d332013-08-14 17:15:06 +0900527 dp_phy: video-phy@10040728 {
Vivek Gautame93e5452015-01-09 01:08:48 +0900528 compatible = "samsung,exynos5420-dp-video-phy";
529 samsung,pmu-syscon = <&pmu_system_controller>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900530 #phy-cells = <0>;
531 };
532
Arun Kumar K8e371a92014-05-09 06:06:24 +0900533 dp: dp-controller@145B0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900534 clocks = <&clock CLK_DP1>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900535 clock-names = "dp";
536 phys = <&dp_phy>;
537 phy-names = "dp";
538 };
539
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900540 mipi_phy: video-phy@10040714 {
541 compatible = "samsung,s5pv210-mipi-video-phy";
542 reg = <0x10040714 12>;
543 #phy-cells = <1>;
544 };
545
YoungJun Cho5a8da522014-07-17 18:01:29 +0900546 dsi@14500000 {
547 compatible = "samsung,exynos5410-mipi-dsi";
548 reg = <0x14500000 0x10000>;
549 interrupts = <0 82 0>;
YoungJun Cho5a8da522014-07-17 18:01:29 +0900550 phys = <&mipi_phy 1>;
551 phy-names = "dsim";
552 clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
553 clock-names = "bus_clk", "pll_clk";
554 #address-cells = <1>;
555 #size-cells = <0>;
556 status = "disabled";
557 };
558
Arun Kumar K8e371a92014-05-09 06:06:24 +0900559 fimd: fimd@14400000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900560 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900561 clock-names = "sclk_fimd", "fimd";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900562 power-domains = <&disp_pd>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900563 };
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900564
565 adc: adc@12D10000 {
566 compatible = "samsung,exynos-adc-v2";
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100567 reg = <0x12D10000 0x100>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900568 interrupts = <0 106 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900569 clocks = <&clock CLK_TSADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900570 clock-names = "adc";
571 #io-channel-cells = <1>;
572 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100573 samsung,syscon-phandle = <&pmu_system_controller>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900574 status = "disabled";
575 };
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900576
577 i2c_0: i2c@12C60000 {
578 compatible = "samsung,s3c2440-i2c";
579 reg = <0x12C60000 0x100>;
580 interrupts = <0 56 0>;
581 #address-cells = <1>;
582 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900583 clocks = <&clock CLK_I2C0>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900584 clock-names = "i2c";
585 pinctrl-names = "default";
586 pinctrl-0 = <&i2c0_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900587 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900588 status = "disabled";
589 };
590
591 i2c_1: i2c@12C70000 {
592 compatible = "samsung,s3c2440-i2c";
593 reg = <0x12C70000 0x100>;
594 interrupts = <0 57 0>;
595 #address-cells = <1>;
596 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900597 clocks = <&clock CLK_I2C1>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900598 clock-names = "i2c";
599 pinctrl-names = "default";
600 pinctrl-0 = <&i2c1_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900601 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900602 status = "disabled";
603 };
604
605 i2c_2: i2c@12C80000 {
606 compatible = "samsung,s3c2440-i2c";
607 reg = <0x12C80000 0x100>;
608 interrupts = <0 58 0>;
609 #address-cells = <1>;
610 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900611 clocks = <&clock CLK_I2C2>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900612 clock-names = "i2c";
613 pinctrl-names = "default";
614 pinctrl-0 = <&i2c2_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900615 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900616 status = "disabled";
617 };
618
619 i2c_3: i2c@12C90000 {
620 compatible = "samsung,s3c2440-i2c";
621 reg = <0x12C90000 0x100>;
622 interrupts = <0 59 0>;
623 #address-cells = <1>;
624 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900625 clocks = <&clock CLK_I2C3>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900626 clock-names = "i2c";
627 pinctrl-names = "default";
628 pinctrl-0 = <&i2c3_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900629 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900630 status = "disabled";
631 };
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900632
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900633 hsi2c_4: i2c@12CA0000 {
634 compatible = "samsung,exynos5-hsi2c";
635 reg = <0x12CA0000 0x1000>;
636 interrupts = <0 60 0>;
637 #address-cells = <1>;
638 #size-cells = <0>;
639 pinctrl-names = "default";
640 pinctrl-0 = <&i2c4_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530641 clocks = <&clock CLK_USI0>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900642 clock-names = "hsi2c";
643 status = "disabled";
644 };
645
646 hsi2c_5: i2c@12CB0000 {
647 compatible = "samsung,exynos5-hsi2c";
648 reg = <0x12CB0000 0x1000>;
649 interrupts = <0 61 0>;
650 #address-cells = <1>;
651 #size-cells = <0>;
652 pinctrl-names = "default";
653 pinctrl-0 = <&i2c5_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530654 clocks = <&clock CLK_USI1>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900655 clock-names = "hsi2c";
656 status = "disabled";
657 };
658
659 hsi2c_6: i2c@12CC0000 {
660 compatible = "samsung,exynos5-hsi2c";
661 reg = <0x12CC0000 0x1000>;
662 interrupts = <0 62 0>;
663 #address-cells = <1>;
664 #size-cells = <0>;
665 pinctrl-names = "default";
666 pinctrl-0 = <&i2c6_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530667 clocks = <&clock CLK_USI2>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900668 clock-names = "hsi2c";
669 status = "disabled";
670 };
671
672 hsi2c_7: i2c@12CD0000 {
673 compatible = "samsung,exynos5-hsi2c";
674 reg = <0x12CD0000 0x1000>;
675 interrupts = <0 63 0>;
676 #address-cells = <1>;
677 #size-cells = <0>;
678 pinctrl-names = "default";
679 pinctrl-0 = <&i2c7_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530680 clocks = <&clock CLK_USI3>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900681 clock-names = "hsi2c";
682 status = "disabled";
683 };
684
685 hsi2c_8: i2c@12E00000 {
686 compatible = "samsung,exynos5-hsi2c";
687 reg = <0x12E00000 0x1000>;
688 interrupts = <0 87 0>;
689 #address-cells = <1>;
690 #size-cells = <0>;
691 pinctrl-names = "default";
692 pinctrl-0 = <&i2c8_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530693 clocks = <&clock CLK_USI4>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900694 clock-names = "hsi2c";
695 status = "disabled";
696 };
697
698 hsi2c_9: i2c@12E10000 {
699 compatible = "samsung,exynos5-hsi2c";
700 reg = <0x12E10000 0x1000>;
701 interrupts = <0 88 0>;
702 #address-cells = <1>;
703 #size-cells = <0>;
704 pinctrl-names = "default";
705 pinctrl-0 = <&i2c9_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530706 clocks = <&clock CLK_USI5>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900707 clock-names = "hsi2c";
708 status = "disabled";
709 };
710
711 hsi2c_10: i2c@12E20000 {
712 compatible = "samsung,exynos5-hsi2c";
713 reg = <0x12E20000 0x1000>;
714 interrupts = <0 203 0>;
715 #address-cells = <1>;
716 #size-cells = <0>;
717 pinctrl-names = "default";
718 pinctrl-0 = <&i2c10_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530719 clocks = <&clock CLK_USI6>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900720 clock-names = "hsi2c";
721 status = "disabled";
722 };
723
Arun Kumar K8e371a92014-05-09 06:06:24 +0900724 hdmi: hdmi@14530000 {
Rahul Sharma2963c552014-05-16 05:23:16 +0900725 compatible = "samsung,exynos5420-hdmi";
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900726 reg = <0x14530000 0x70000>;
727 interrupts = <0 95 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900728 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
729 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
730 <&clock CLK_MOUT_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900731 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
732 "sclk_hdmiphy", "mout_hdmi";
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900733 phy = <&hdmiphy>;
Rahul Sharma3a7e5dd2014-05-23 02:45:45 +0900734 samsung,syscon-phandle = <&pmu_system_controller>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900735 status = "disabled";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900736 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900737 };
738
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900739 hdmiphy: hdmiphy@145D0000 {
740 reg = <0x145D0000 0x20>;
741 };
742
Arun Kumar K8e371a92014-05-09 06:06:24 +0900743 mixer: mixer@14450000 {
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900744 compatible = "samsung,exynos5420-mixer";
745 reg = <0x14450000 0x10000>;
746 interrupts = <0 94 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900747 clocks = <&clock CLK_MIXER>, <&clock CLK_SCLK_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900748 clock-names = "mixer", "sclk_hdmi";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900749 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900750 };
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900751
752 gsc_0: video-scaler@13e00000 {
753 compatible = "samsung,exynos5-gsc";
754 reg = <0x13e00000 0x1000>;
755 interrupts = <0 85 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900756 clocks = <&clock CLK_GSCL0>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900757 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900758 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900759 };
760
761 gsc_1: video-scaler@13e10000 {
762 compatible = "samsung,exynos5-gsc";
763 reg = <0x13e10000 0x1000>;
764 interrupts = <0 86 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900765 clocks = <&clock CLK_GSCL1>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900766 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900767 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900768 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900769
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900770 pmu_system_controller: system-controller@10040000 {
771 compatible = "samsung,exynos5420-pmu", "syscon";
772 reg = <0x10040000 0x5000>;
Tomasz Figad19bb392014-06-24 18:08:27 +0200773 clock-names = "clkout16";
774 clocks = <&clock CLK_FIN_PLL>;
775 #clock-cells = <1>;
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900776 };
777
Vivek Gautamdfbbdbf2014-05-22 07:49:13 +0900778 sysreg_system_controller: syscon@10050000 {
779 compatible = "samsung,exynos5-sysreg", "syscon";
780 reg = <0x10050000 0x5000>;
781 };
782
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900783 tmu_cpu0: tmu@10060000 {
784 compatible = "samsung,exynos5420-tmu";
785 reg = <0x10060000 0x100>;
786 interrupts = <0 65 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900787 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900788 clock-names = "tmu_apbif";
789 };
790
791 tmu_cpu1: tmu@10064000 {
792 compatible = "samsung,exynos5420-tmu";
793 reg = <0x10064000 0x100>;
794 interrupts = <0 183 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900795 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900796 clock-names = "tmu_apbif";
797 };
798
799 tmu_cpu2: tmu@10068000 {
800 compatible = "samsung,exynos5420-tmu-ext-triminfo";
801 reg = <0x10068000 0x100>, <0x1006c000 0x4>;
802 interrupts = <0 184 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900803 clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900804 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
805 };
806
807 tmu_cpu3: tmu@1006c000 {
808 compatible = "samsung,exynos5420-tmu-ext-triminfo";
809 reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
810 interrupts = <0 185 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900811 clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900812 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
813 };
814
815 tmu_gpu: tmu@100a0000 {
816 compatible = "samsung,exynos5420-tmu-ext-triminfo";
817 reg = <0x100a0000 0x100>, <0x10068000 0x4>;
818 interrupts = <0 215 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900819 clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900820 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
821 };
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900822
Arun Kumar K8e371a92014-05-09 06:06:24 +0900823 watchdog: watchdog@101D0000 {
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900824 compatible = "samsung,exynos5420-wdt";
825 reg = <0x101D0000 0x100>;
826 interrupts = <0 42 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900827 clocks = <&clock CLK_WDT>;
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900828 clock-names = "watchdog";
829 samsung,syscon-phandle = <&pmu_system_controller>;
830 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900831
Arun Kumar K8e371a92014-05-09 06:06:24 +0900832 sss: sss@10830000 {
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900833 compatible = "samsung,exynos4210-secss";
834 reg = <0x10830000 0x10000>;
835 interrupts = <0 112 0>;
Beomho Seoab3a1582014-05-23 02:38:48 +0900836 clocks = <&clock CLK_SSS>;
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900837 clock-names = "secss";
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900838 };
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900839
Vivek Gautamf0702672014-05-16 06:38:01 +0900840 usbdrd3_0: usb@12000000 {
841 compatible = "samsung,exynos5250-dwusb3";
842 clocks = <&clock CLK_USBD300>;
843 clock-names = "usbdrd30";
844 #address-cells = <1>;
845 #size-cells = <1>;
846 ranges;
847
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900848 usbdrd_dwc3_0: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900849 compatible = "snps,dwc3";
850 reg = <0x12000000 0x10000>;
851 interrupts = <0 72 0>;
852 phys = <&usbdrd_phy0 0>, <&usbdrd_phy0 1>;
853 phy-names = "usb2-phy", "usb3-phy";
854 };
855 };
856
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900857 usbdrd_phy0: phy@12100000 {
858 compatible = "samsung,exynos5420-usbdrd-phy";
859 reg = <0x12100000 0x100>;
860 clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
861 clock-names = "phy", "ref";
862 samsung,pmu-syscon = <&pmu_system_controller>;
863 #phy-cells = <1>;
864 };
865
Vivek Gautamf0702672014-05-16 06:38:01 +0900866 usbdrd3_1: usb@12400000 {
867 compatible = "samsung,exynos5250-dwusb3";
868 clocks = <&clock CLK_USBD301>;
869 clock-names = "usbdrd30";
870 #address-cells = <1>;
871 #size-cells = <1>;
872 ranges;
873
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900874 usbdrd_dwc3_1: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900875 compatible = "snps,dwc3";
876 reg = <0x12400000 0x10000>;
877 interrupts = <0 73 0>;
878 phys = <&usbdrd_phy1 0>, <&usbdrd_phy1 1>;
879 phy-names = "usb2-phy", "usb3-phy";
880 };
881 };
882
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900883 usbdrd_phy1: phy@12500000 {
884 compatible = "samsung,exynos5420-usbdrd-phy";
885 reg = <0x12500000 0x100>;
886 clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
887 clock-names = "phy", "ref";
888 samsung,pmu-syscon = <&pmu_system_controller>;
889 #phy-cells = <1>;
890 };
Vivek Gautam8d535262014-05-22 07:50:52 +0900891
Vivek Gautam6674fd92014-05-22 07:51:59 +0900892 usbhost2: usb@12110000 {
893 compatible = "samsung,exynos4210-ehci";
894 reg = <0x12110000 0x100>;
895 interrupts = <0 71 0>;
896
897 clocks = <&clock CLK_USBH20>;
898 clock-names = "usbhost";
899 #address-cells = <1>;
900 #size-cells = <0>;
901 port@0 {
902 reg = <0>;
903 phys = <&usb2_phy 1>;
904 };
905 };
906
907 usbhost1: usb@12120000 {
908 compatible = "samsung,exynos4210-ohci";
909 reg = <0x12120000 0x100>;
910 interrupts = <0 71 0>;
911
912 clocks = <&clock CLK_USBH20>;
913 clock-names = "usbhost";
914 #address-cells = <1>;
915 #size-cells = <0>;
916 port@0 {
917 reg = <0>;
918 phys = <&usb2_phy 1>;
919 };
920 };
921
Vivek Gautam8d535262014-05-22 07:50:52 +0900922 usb2_phy: phy@12130000 {
923 compatible = "samsung,exynos5250-usb2-phy";
924 reg = <0x12130000 0x100>;
925 clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
926 clock-names = "phy", "ref";
927 #phy-cells = <1>;
928 samsung,sysreg-phandle = <&sysreg_system_controller>;
929 samsung,pmureg-phandle = <&pmu_system_controller>;
930 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900931};