blob: 6ee4f00f620c0b45caf515720578ad4045ee5f33 [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
30#include <drm/i915_drm.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000031#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080034#include <linux/dma_remapping.h>
David Hildenbrand32d82062015-05-11 17:52:12 +020035#include <linux/uaccess.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000036
Chris Wilsona415d352013-11-26 11:23:15 +000037#define __EXEC_OBJECT_HAS_PIN (1<<31)
38#define __EXEC_OBJECT_HAS_FENCE (1<<30)
Chris Wilsone6a84462014-08-11 12:00:12 +020039#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
Chris Wilsond23db882014-05-23 08:48:08 +020040#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
41
42#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000043
Ben Widawsky27173f12013-08-14 11:38:36 +020044struct eb_vmas {
45 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000046 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000047 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020048 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000049 struct hlist_head buckets[0];
50 };
Chris Wilson67731b82010-12-08 10:38:14 +000051};
52
Ben Widawsky27173f12013-08-14 11:38:36 +020053static struct eb_vmas *
Ben Widawsky17601cbc2013-11-25 09:54:38 -080054eb_create(struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000055{
Ben Widawsky27173f12013-08-14 11:38:36 +020056 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000057
Chris Wilsoneef90cc2013-01-08 10:53:17 +000058 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020059 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020060 size *= sizeof(struct i915_vma *);
61 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000062 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
63 }
64
65 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020066 unsigned size = args->buffer_count;
67 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020068 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000069 while (count > 2*size)
70 count >>= 1;
71 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020072 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000073 GFP_TEMPORARY);
74 if (eb == NULL)
75 return eb;
76
77 eb->and = count - 1;
78 } else
79 eb->and = -args->buffer_count;
80
Ben Widawsky27173f12013-08-14 11:38:36 +020081 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +000082 return eb;
83}
84
85static void
Ben Widawsky27173f12013-08-14 11:38:36 +020086eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +000087{
Chris Wilsoneef90cc2013-01-08 10:53:17 +000088 if (eb->and >= 0)
89 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +000090}
91
Chris Wilson3b96eff2013-01-08 10:53:14 +000092static int
Ben Widawsky27173f12013-08-14 11:38:36 +020093eb_lookup_vmas(struct eb_vmas *eb,
94 struct drm_i915_gem_exec_object2 *exec,
95 const struct drm_i915_gem_execbuffer2 *args,
96 struct i915_address_space *vm,
97 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +000098{
Ben Widawsky27173f12013-08-14 11:38:36 +020099 struct drm_i915_gem_object *obj;
100 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000101 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000102
Ben Widawsky27173f12013-08-14 11:38:36 +0200103 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000104 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200105 /* Grab a reference to the object and release the lock so we can lookup
106 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000107 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000108 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
109 if (obj == NULL) {
110 spin_unlock(&file->table_lock);
111 DRM_DEBUG("Invalid object handle %d at index %d\n",
112 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200113 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000114 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000115 }
116
Ben Widawsky27173f12013-08-14 11:38:36 +0200117 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000118 spin_unlock(&file->table_lock);
119 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
120 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200121 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000122 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000123 }
124
125 drm_gem_object_reference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200126 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000127 }
128 spin_unlock(&file->table_lock);
129
Ben Widawsky27173f12013-08-14 11:38:36 +0200130 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000131 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200132 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800133
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000134 obj = list_first_entry(&objects,
135 struct drm_i915_gem_object,
136 obj_exec_link);
137
Daniel Vettere656a6c2013-08-14 14:14:04 +0200138 /*
139 * NOTE: We can leak any vmas created here when something fails
140 * later on. But that's no issue since vma_unbind can deal with
141 * vmas which are not actually bound. And since only
142 * lookup_or_create exists as an interface to get at the vma
143 * from the (obj, vm) we don't run the risk of creating
144 * duplicated vmas for the same vm.
145 */
Daniel Vetterda51a1e2014-08-11 12:08:58 +0200146 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Ben Widawsky27173f12013-08-14 11:38:36 +0200147 if (IS_ERR(vma)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200148 DRM_DEBUG("Failed to lookup VMA\n");
149 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000150 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200151 }
152
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000153 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200154 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000155 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200156
157 vma->exec_entry = &exec[i];
158 if (eb->and < 0) {
159 eb->lut[i] = vma;
160 } else {
161 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
162 vma->exec_handle = handle;
163 hlist_add_head(&vma->exec_node,
164 &eb->buckets[handle & eb->and]);
165 }
166 ++i;
167 }
168
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000169 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200170
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000171
172err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200173 while (!list_empty(&objects)) {
174 obj = list_first_entry(&objects,
175 struct drm_i915_gem_object,
176 obj_exec_link);
177 list_del_init(&obj->obj_exec_link);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000178 drm_gem_object_unreference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200179 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000180 /*
181 * Objects already transfered to the vmas list will be unreferenced by
182 * eb_destroy.
183 */
184
Ben Widawsky27173f12013-08-14 11:38:36 +0200185 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000186}
187
Ben Widawsky27173f12013-08-14 11:38:36 +0200188static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000189{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000190 if (eb->and < 0) {
191 if (handle >= -eb->and)
192 return NULL;
193 return eb->lut[handle];
194 } else {
195 struct hlist_head *head;
Geliang Tangaa459502016-01-18 23:54:20 +0800196 struct i915_vma *vma;
Chris Wilson67731b82010-12-08 10:38:14 +0000197
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000198 head = &eb->buckets[handle & eb->and];
Geliang Tangaa459502016-01-18 23:54:20 +0800199 hlist_for_each_entry(vma, head, exec_node) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200200 if (vma->exec_handle == handle)
201 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000202 }
203 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000204 }
Chris Wilson67731b82010-12-08 10:38:14 +0000205}
206
Chris Wilsona415d352013-11-26 11:23:15 +0000207static void
208i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
209{
210 struct drm_i915_gem_exec_object2 *entry;
211 struct drm_i915_gem_object *obj = vma->obj;
212
213 if (!drm_mm_node_allocated(&vma->node))
214 return;
215
216 entry = vma->exec_entry;
217
218 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
219 i915_gem_object_unpin_fence(obj);
220
221 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Daniel Vetter3d7f0f92013-12-18 16:23:37 +0100222 vma->pin_count--;
Chris Wilsona415d352013-11-26 11:23:15 +0000223
Chris Wilsonde4e7832015-04-07 16:20:35 +0100224 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilsona415d352013-11-26 11:23:15 +0000225}
226
227static void eb_destroy(struct eb_vmas *eb)
228{
Ben Widawsky27173f12013-08-14 11:38:36 +0200229 while (!list_empty(&eb->vmas)) {
230 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000231
Ben Widawsky27173f12013-08-14 11:38:36 +0200232 vma = list_first_entry(&eb->vmas,
233 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000234 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200235 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000236 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200237 drm_gem_object_unreference(&vma->obj->base);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000238 }
Chris Wilson67731b82010-12-08 10:38:14 +0000239 kfree(eb);
240}
241
Chris Wilsondabdfe02012-03-26 10:10:27 +0200242static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
243{
Chris Wilson2cc86b82013-08-26 19:51:00 -0300244 return (HAS_LLC(obj->base.dev) ||
245 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200246 obj->cache_level != I915_CACHE_NONE);
247}
248
Michał Winiarski934acce2015-12-29 18:24:52 +0100249/* Used to convert any address to canonical form.
250 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
251 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
252 * addresses to be in a canonical form:
253 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
254 * canonical form [63:48] == [47]."
255 */
256#define GEN8_HIGH_ADDRESS_BIT 47
257static inline uint64_t gen8_canonical_addr(uint64_t address)
258{
259 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
260}
261
262static inline uint64_t gen8_noncanonical_addr(uint64_t address)
263{
264 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
265}
266
267static inline uint64_t
268relocation_target(struct drm_i915_gem_relocation_entry *reloc,
269 uint64_t target_offset)
270{
271 return gen8_canonical_addr((int)reloc->delta + target_offset);
272}
273
Chris Wilson54cf91d2010-11-25 18:00:26 +0000274static int
Rafael Barbalho5032d872013-08-21 17:10:51 +0100275relocate_entry_cpu(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700276 struct drm_i915_gem_relocation_entry *reloc,
277 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100278{
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700279 struct drm_device *dev = obj->base.dev;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100280 uint32_t page_offset = offset_in_page(reloc->offset);
Michał Winiarski934acce2015-12-29 18:24:52 +0100281 uint64_t delta = relocation_target(reloc, target_offset);
Rafael Barbalho5032d872013-08-21 17:10:51 +0100282 char *vaddr;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800283 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100284
Chris Wilson2cc86b82013-08-26 19:51:00 -0300285 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Rafael Barbalho5032d872013-08-21 17:10:51 +0100286 if (ret)
287 return ret;
288
Dave Gordon033908a2015-12-10 18:51:23 +0000289 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
Rafael Barbalho5032d872013-08-21 17:10:51 +0100290 reloc->offset >> PAGE_SHIFT));
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700291 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700292
293 if (INTEL_INFO(dev)->gen >= 8) {
294 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
295
296 if (page_offset == 0) {
297 kunmap_atomic(vaddr);
Dave Gordon033908a2015-12-10 18:51:23 +0000298 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700299 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
300 }
301
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700302 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700303 }
304
Rafael Barbalho5032d872013-08-21 17:10:51 +0100305 kunmap_atomic(vaddr);
306
307 return 0;
308}
309
310static int
311relocate_entry_gtt(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700312 struct drm_i915_gem_relocation_entry *reloc,
313 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100314{
315 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300316 struct drm_i915_private *dev_priv = to_i915(dev);
317 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michał Winiarski934acce2015-12-29 18:24:52 +0100318 uint64_t delta = relocation_target(reloc, target_offset);
Chris Wilson906843c2014-08-10 06:29:11 +0100319 uint64_t offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100320 void __iomem *reloc_page;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800321 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100322
323 ret = i915_gem_object_set_to_gtt_domain(obj, true);
324 if (ret)
325 return ret;
326
327 ret = i915_gem_object_put_fence(obj);
328 if (ret)
329 return ret;
330
331 /* Map the page containing the relocation we're going to perform. */
Chris Wilson906843c2014-08-10 06:29:11 +0100332 offset = i915_gem_obj_ggtt_offset(obj);
333 offset += reloc->offset;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300334 reloc_page = io_mapping_map_atomic_wc(ggtt->mappable,
Chris Wilson906843c2014-08-10 06:29:11 +0100335 offset & PAGE_MASK);
336 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700337
338 if (INTEL_INFO(dev)->gen >= 8) {
Chris Wilson906843c2014-08-10 06:29:11 +0100339 offset += sizeof(uint32_t);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700340
Chris Wilson906843c2014-08-10 06:29:11 +0100341 if (offset_in_page(offset) == 0) {
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700342 io_mapping_unmap_atomic(reloc_page);
Chris Wilson906843c2014-08-10 06:29:11 +0100343 reloc_page =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300344 io_mapping_map_atomic_wc(ggtt->mappable,
Chris Wilson906843c2014-08-10 06:29:11 +0100345 offset);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700346 }
347
Chris Wilson906843c2014-08-10 06:29:11 +0100348 iowrite32(upper_32_bits(delta),
349 reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700350 }
351
Rafael Barbalho5032d872013-08-21 17:10:51 +0100352 io_mapping_unmap_atomic(reloc_page);
353
354 return 0;
355}
356
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000357static void
358clflush_write32(void *addr, uint32_t value)
359{
360 /* This is not a fast path, so KISS. */
361 drm_clflush_virt_range(addr, sizeof(uint32_t));
362 *(uint32_t *)addr = value;
363 drm_clflush_virt_range(addr, sizeof(uint32_t));
364}
365
366static int
367relocate_entry_clflush(struct drm_i915_gem_object *obj,
368 struct drm_i915_gem_relocation_entry *reloc,
369 uint64_t target_offset)
370{
371 struct drm_device *dev = obj->base.dev;
372 uint32_t page_offset = offset_in_page(reloc->offset);
Michał Winiarski934acce2015-12-29 18:24:52 +0100373 uint64_t delta = relocation_target(reloc, target_offset);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000374 char *vaddr;
375 int ret;
376
377 ret = i915_gem_object_set_to_gtt_domain(obj, true);
378 if (ret)
379 return ret;
380
Dave Gordon033908a2015-12-10 18:51:23 +0000381 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000382 reloc->offset >> PAGE_SHIFT));
383 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
384
385 if (INTEL_INFO(dev)->gen >= 8) {
386 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
387
388 if (page_offset == 0) {
389 kunmap_atomic(vaddr);
Dave Gordon033908a2015-12-10 18:51:23 +0000390 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000391 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
392 }
393
394 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
395 }
396
397 kunmap_atomic(vaddr);
398
399 return 0;
400}
401
Rafael Barbalho5032d872013-08-21 17:10:51 +0100402static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000403i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200404 struct eb_vmas *eb,
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800405 struct drm_i915_gem_relocation_entry *reloc)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000406{
407 struct drm_device *dev = obj->base.dev;
408 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100409 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200410 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700411 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800412 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000413
Chris Wilson67731b82010-12-08 10:38:14 +0000414 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200415 target_vma = eb_get_vma(eb, reloc->target_handle);
416 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000417 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200418 target_i915_obj = target_vma->obj;
419 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000420
Michał Winiarski934acce2015-12-29 18:24:52 +0100421 target_offset = gen8_canonical_addr(target_vma->node.start);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000422
Eric Anholte844b992012-07-31 15:35:01 -0700423 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
424 * pipe_control writes because the gpu doesn't properly redirect them
425 * through the ppgtt for non_secure batchbuffers. */
426 if (unlikely(IS_GEN6(dev) &&
Daniel Vetter08755462015-04-20 09:04:05 -0700427 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000428 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -0700429 PIN_GLOBAL);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000430 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
431 return ret;
432 }
Eric Anholte844b992012-07-31 15:35:01 -0700433
Chris Wilson54cf91d2010-11-25 18:00:26 +0000434 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000435 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100436 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000437 "obj %p target %d offset %d "
438 "read %08x write %08x",
439 obj, reloc->target_handle,
440 (int) reloc->offset,
441 reloc->read_domains,
442 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800443 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000444 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100445 if (unlikely((reloc->write_domain | reloc->read_domains)
446 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100447 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000448 "obj %p target %d offset %d "
449 "read %08x write %08x",
450 obj, reloc->target_handle,
451 (int) reloc->offset,
452 reloc->read_domains,
453 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800454 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000455 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000456
457 target_obj->pending_read_domains |= reloc->read_domains;
458 target_obj->pending_write_domain |= reloc->write_domain;
459
460 /* If the relocation already has the right value in it, no
461 * more work needs to be done.
462 */
463 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000464 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000465
466 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700467 if (unlikely(reloc->offset >
468 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100469 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000470 "obj %p target %d offset %d size %d.\n",
471 obj, reloc->target_handle,
472 (int) reloc->offset,
473 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800474 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000475 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000476 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100477 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000478 "obj %p target %d offset %d.\n",
479 obj, reloc->target_handle,
480 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800481 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000482 }
483
Chris Wilsondabdfe02012-03-26 10:10:27 +0200484 /* We can't wait for rendering with pagefaults disabled */
David Hildenbrand32d82062015-05-11 17:52:12 +0200485 if (obj->active && pagefault_disabled())
Chris Wilsondabdfe02012-03-26 10:10:27 +0200486 return -EFAULT;
487
Rafael Barbalho5032d872013-08-21 17:10:51 +0100488 if (use_cpu_reloc(obj))
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700489 ret = relocate_entry_cpu(obj, reloc, target_offset);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000490 else if (obj->map_and_fenceable)
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700491 ret = relocate_entry_gtt(obj, reloc, target_offset);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000492 else if (cpu_has_clflush)
493 ret = relocate_entry_clflush(obj, reloc, target_offset);
494 else {
495 WARN_ONCE(1, "Impossible case in relocation handling\n");
496 ret = -ENODEV;
497 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000498
Daniel Vetterd4d36012013-09-02 20:56:23 +0200499 if (ret)
500 return ret;
501
Chris Wilson54cf91d2010-11-25 18:00:26 +0000502 /* and update the user's relocation entry */
503 reloc->presumed_offset = target_offset;
504
Chris Wilson67731b82010-12-08 10:38:14 +0000505 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000506}
507
508static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200509i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
510 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000511{
Chris Wilson1d83f442012-03-24 20:12:53 +0000512#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
513 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000514 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200515 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson1d83f442012-03-24 20:12:53 +0000516 int remain, ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000517
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 user_relocs = to_user_ptr(entry->relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000519
Chris Wilson1d83f442012-03-24 20:12:53 +0000520 remain = entry->relocation_count;
521 while (remain) {
522 struct drm_i915_gem_relocation_entry *r = stack_reloc;
523 int count = remain;
524 if (count > ARRAY_SIZE(stack_reloc))
525 count = ARRAY_SIZE(stack_reloc);
526 remain -= count;
527
528 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000529 return -EFAULT;
530
Chris Wilson1d83f442012-03-24 20:12:53 +0000531 do {
532 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000533
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800534 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
Chris Wilson1d83f442012-03-24 20:12:53 +0000535 if (ret)
536 return ret;
537
538 if (r->presumed_offset != offset &&
539 __copy_to_user_inatomic(&user_relocs->presumed_offset,
540 &r->presumed_offset,
541 sizeof(r->presumed_offset))) {
542 return -EFAULT;
543 }
544
545 user_relocs++;
546 r++;
547 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000548 }
549
550 return 0;
Chris Wilson1d83f442012-03-24 20:12:53 +0000551#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000552}
553
554static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200555i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
556 struct eb_vmas *eb,
557 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000558{
Ben Widawsky27173f12013-08-14 11:38:36 +0200559 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000560 int i, ret;
561
562 for (i = 0; i < entry->relocation_count; i++) {
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800563 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000564 if (ret)
565 return ret;
566 }
567
568 return 0;
569}
570
571static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800572i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000573{
Ben Widawsky27173f12013-08-14 11:38:36 +0200574 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000575 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000576
Chris Wilsond4aeee72011-03-14 15:11:24 +0000577 /* This is the fast path and we cannot handle a pagefault whilst
578 * holding the struct mutex lest the user pass in the relocations
579 * contained within a mmaped bo. For in such a case we, the page
580 * fault handler would call i915_gem_fault() and we would try to
581 * acquire the struct mutex again. Obviously this is bad and so
582 * lockdep complains vehemently.
583 */
584 pagefault_disable();
Ben Widawsky27173f12013-08-14 11:38:36 +0200585 list_for_each_entry(vma, &eb->vmas, exec_list) {
586 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000587 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000588 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000589 }
Chris Wilsond4aeee72011-03-14 15:11:24 +0000590 pagefault_enable();
Chris Wilson54cf91d2010-11-25 18:00:26 +0000591
Chris Wilsond4aeee72011-03-14 15:11:24 +0000592 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000593}
594
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000595static bool only_mappable_for_reloc(unsigned int flags)
596{
597 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
598 __EXEC_OBJECT_NEEDS_MAP;
599}
600
Chris Wilson1690e1e2011-12-14 13:57:08 +0100601static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200602i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200604 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100605{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800606 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200607 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200608 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100609 int ret;
610
Daniel Vetter08755462015-04-20 09:04:05 -0700611 flags = PIN_USER;
Daniel Vetter0229da32015-04-14 19:01:54 +0200612 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
613 flags |= PIN_GLOBAL;
614
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000615 if (!drm_mm_node_allocated(&vma->node)) {
Michel Thierry101b5062015-10-01 13:33:57 +0100616 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
617 * limit address to the first 4GBs for unflagged objects.
618 */
619 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
620 flags |= PIN_ZONE_4G;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000621 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
622 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000623 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
624 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
Chris Wilson506a8e82015-12-08 11:55:07 +0000625 if (entry->flags & EXEC_OBJECT_PINNED)
626 flags |= entry->offset | PIN_OFFSET_FIXED;
Michel Thierry101b5062015-10-01 13:33:57 +0100627 if ((flags & PIN_MAPPABLE) == 0)
628 flags |= PIN_HIGH;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000629 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100630
631 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000632 if ((ret == -ENOSPC || ret == -E2BIG) &&
633 only_mappable_for_reloc(entry->flags))
634 ret = i915_gem_object_pin(obj, vma->vm,
635 entry->alignment,
Daniel Vetter0229da32015-04-14 19:01:54 +0200636 flags & ~PIN_MAPPABLE);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100637 if (ret)
638 return ret;
639
Chris Wilson7788a762012-08-24 19:18:18 +0100640 entry->flags |= __EXEC_OBJECT_HAS_PIN;
641
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100642 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
643 ret = i915_gem_object_get_fence(obj);
644 if (ret)
645 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100646
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100647 if (i915_gem_object_pin_fence(obj))
648 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100649 }
650
Ben Widawsky27173f12013-08-14 11:38:36 +0200651 if (entry->offset != vma->node.start) {
652 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100653 *need_reloc = true;
654 }
655
656 if (entry->flags & EXEC_OBJECT_WRITE) {
657 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
658 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
659 }
660
Chris Wilson1690e1e2011-12-14 13:57:08 +0100661 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100662}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100663
Chris Wilsond23db882014-05-23 08:48:08 +0200664static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200665need_reloc_mappable(struct i915_vma *vma)
666{
667 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
668
669 if (entry->relocation_count == 0)
670 return false;
671
Chris Wilson596c5922016-02-26 11:03:20 +0000672 if (!vma->is_ggtt)
Chris Wilsone6a84462014-08-11 12:00:12 +0200673 return false;
674
675 /* See also use_cpu_reloc() */
676 if (HAS_LLC(vma->obj->base.dev))
677 return false;
678
679 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
680 return false;
681
682 return true;
683}
684
685static bool
686eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200687{
688 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
689 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsond23db882014-05-23 08:48:08 +0200690
Chris Wilson596c5922016-02-26 11:03:20 +0000691 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP && !vma->is_ggtt);
Chris Wilsond23db882014-05-23 08:48:08 +0200692
693 if (entry->alignment &&
694 vma->node.start & (entry->alignment - 1))
695 return true;
696
Chris Wilson506a8e82015-12-08 11:55:07 +0000697 if (entry->flags & EXEC_OBJECT_PINNED &&
698 vma->node.start != entry->offset)
699 return true;
700
Chris Wilsond23db882014-05-23 08:48:08 +0200701 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
702 vma->node.start < BATCH_OFFSET_BIAS)
703 return true;
704
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000705 /* avoid costly ping-pong once a batch bo ended up non-mappable */
706 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
707 return !only_mappable_for_reloc(entry->flags);
708
Michel Thierry101b5062015-10-01 13:33:57 +0100709 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
710 (vma->node.start + vma->node.size - 1) >> 32)
711 return true;
712
Chris Wilsond23db882014-05-23 08:48:08 +0200713 return false;
714}
715
Chris Wilson54cf91d2010-11-25 18:00:26 +0000716static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000717i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200718 struct list_head *vmas,
David Weinehallb1b38272015-05-20 17:00:13 +0300719 struct intel_context *ctx,
Daniel Vettered5982e2013-01-17 22:23:36 +0100720 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000721{
Chris Wilson432e58e2010-11-25 19:32:06 +0000722 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200723 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700724 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200725 struct list_head ordered_vmas;
Chris Wilson506a8e82015-12-08 11:55:07 +0000726 struct list_head pinned_vmas;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000727 bool has_fenced_gpu_access = INTEL_INFO(engine->dev)->gen < 4;
Chris Wilson7788a762012-08-24 19:18:18 +0100728 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000729
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000730 i915_gem_retire_requests_ring(engine);
Chris Wilson227f7822014-05-15 10:41:42 +0100731
Ben Widawsky68c8c172013-09-11 14:57:50 -0700732 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
733
Ben Widawsky27173f12013-08-14 11:38:36 +0200734 INIT_LIST_HEAD(&ordered_vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000735 INIT_LIST_HEAD(&pinned_vmas);
Ben Widawsky27173f12013-08-14 11:38:36 +0200736 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000737 struct drm_i915_gem_exec_object2 *entry;
738 bool need_fence, need_mappable;
739
Ben Widawsky27173f12013-08-14 11:38:36 +0200740 vma = list_first_entry(vmas, struct i915_vma, exec_list);
741 obj = vma->obj;
742 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000743
David Weinehallb1b38272015-05-20 17:00:13 +0300744 if (ctx->flags & CONTEXT_NO_ZEROMAP)
745 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
746
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100747 if (!has_fenced_gpu_access)
748 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000749 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000750 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
751 obj->tiling_mode != I915_TILING_NONE;
Ben Widawsky27173f12013-08-14 11:38:36 +0200752 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000753
Chris Wilson506a8e82015-12-08 11:55:07 +0000754 if (entry->flags & EXEC_OBJECT_PINNED)
755 list_move_tail(&vma->exec_list, &pinned_vmas);
756 else if (need_mappable) {
Chris Wilsone6a84462014-08-11 12:00:12 +0200757 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200758 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200759 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200760 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000761
Daniel Vettered5982e2013-01-17 22:23:36 +0100762 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000763 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000764 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200765 list_splice(&ordered_vmas, vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000766 list_splice(&pinned_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000767
768 /* Attempt to pin all of the buffers into the GTT.
769 * This is done in 3 phases:
770 *
771 * 1a. Unbind all objects that do not match the GTT constraints for
772 * the execbuffer (fenceable, mappable, alignment etc).
773 * 1b. Increment pin count for already bound objects.
774 * 2. Bind new objects.
775 * 3. Decrement pin count.
776 *
Chris Wilson7788a762012-08-24 19:18:18 +0100777 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000778 * room for the earlier objects *unless* we need to defragment.
779 */
780 retry = 0;
781 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100782 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000783
784 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200785 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200786 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000787 continue;
788
Chris Wilsone6a84462014-08-11 12:00:12 +0200789 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200790 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000791 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000792 ret = i915_gem_execbuffer_reserve_vma(vma,
793 engine,
794 need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000795 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000796 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000797 }
798
799 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200800 list_for_each_entry(vma, vmas, exec_list) {
801 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100802 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000803
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000804 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
805 need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100806 if (ret)
807 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000808 }
809
Chris Wilsona415d352013-11-26 11:23:15 +0000810err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200811 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000812 return ret;
813
Chris Wilsona415d352013-11-26 11:23:15 +0000814 /* Decrement pin count for bound objects */
815 list_for_each_entry(vma, vmas, exec_list)
816 i915_gem_execbuffer_unreserve_vma(vma);
817
Ben Widawsky68c8c172013-09-11 14:57:50 -0700818 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000819 if (ret)
820 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000821 } while (1);
822}
823
824static int
825i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100826 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000827 struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000828 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200829 struct eb_vmas *eb,
David Weinehallb1b38272015-05-20 17:00:13 +0300830 struct drm_i915_gem_exec_object2 *exec,
831 struct intel_context *ctx)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000832{
833 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200834 struct i915_address_space *vm;
835 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100836 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +0000837 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000838 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +0200839 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000840
Ben Widawsky27173f12013-08-14 11:38:36 +0200841 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
842
Chris Wilson67731b82010-12-08 10:38:14 +0000843 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +0200844 while (!list_empty(&eb->vmas)) {
845 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
846 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000847 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200848 drm_gem_object_unreference(&vma->obj->base);
Chris Wilson67731b82010-12-08 10:38:14 +0000849 }
850
Chris Wilson54cf91d2010-11-25 18:00:26 +0000851 mutex_unlock(&dev->struct_mutex);
852
853 total = 0;
854 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +0000855 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000856
Chris Wilsondd6864a2011-01-12 23:49:13 +0000857 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +0000858 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +0000859 if (reloc == NULL || reloc_offset == NULL) {
860 drm_free_large(reloc);
861 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000862 mutex_lock(&dev->struct_mutex);
863 return -ENOMEM;
864 }
865
866 total = 0;
867 for (i = 0; i < count; i++) {
868 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +0000869 u64 invalid_offset = (u64)-1;
870 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000871
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200872 user_relocs = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000873
874 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +0000875 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000876 ret = -EFAULT;
877 mutex_lock(&dev->struct_mutex);
878 goto err;
879 }
880
Chris Wilson262b6d32013-01-15 16:17:54 +0000881 /* As we do not update the known relocation offsets after
882 * relocating (due to the complexities in lock handling),
883 * we need to mark them as invalid now so that we force the
884 * relocation processing next time. Just in case the target
885 * object is evicted and then rebound into its old
886 * presumed_offset before the next execbuffer - if that
887 * happened we would make the mistake of assuming that the
888 * relocations were valid.
889 */
890 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +0100891 if (__copy_to_user(&user_relocs[j].presumed_offset,
892 &invalid_offset,
893 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +0000894 ret = -EFAULT;
895 mutex_lock(&dev->struct_mutex);
896 goto err;
897 }
898 }
899
Chris Wilsondd6864a2011-01-12 23:49:13 +0000900 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +0000901 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000902 }
903
904 ret = i915_mutex_lock_interruptible(dev);
905 if (ret) {
906 mutex_lock(&dev->struct_mutex);
907 goto err;
908 }
909
Chris Wilson67731b82010-12-08 10:38:14 +0000910 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +0000911 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +0200912 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000913 if (ret)
914 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +0000915
Daniel Vettered5982e2013-01-17 22:23:36 +0100916 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000917 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
918 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000919 if (ret)
920 goto err;
921
Ben Widawsky27173f12013-08-14 11:38:36 +0200922 list_for_each_entry(vma, &eb->vmas, exec_list) {
923 int offset = vma->exec_entry - exec;
924 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
925 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000926 if (ret)
927 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000928 }
929
930 /* Leave the user relocations as are, this is the painfully slow path,
931 * and we want to avoid the complication of dropping the lock whilst
932 * having buffers reserved in the aperture and so causing spurious
933 * ENOSPC for random operations.
934 */
935
936err:
937 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +0000938 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000939 return ret;
940}
941
Chris Wilson54cf91d2010-11-25 18:00:26 +0000942static int
John Harrison535fbe82015-05-29 17:43:32 +0100943i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
Ben Widawsky27173f12013-08-14 11:38:36 +0200944 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000945{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000946 const unsigned other_rings = ~intel_engine_flag(req->engine);
Ben Widawsky27173f12013-08-14 11:38:36 +0200947 struct i915_vma *vma;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200948 uint32_t flush_domains = 0;
Chris Wilson000433b2013-08-08 14:41:09 +0100949 bool flush_chipset = false;
Chris Wilson432e58e2010-11-25 19:32:06 +0000950 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000951
Ben Widawsky27173f12013-08-14 11:38:36 +0200952 list_for_each_entry(vma, vmas, exec_list) {
953 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson03ade512015-04-27 13:41:18 +0100954
955 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000956 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100957 if (ret)
958 return ret;
959 }
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200960
961 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilson000433b2013-08-08 14:41:09 +0100962 flush_chipset |= i915_gem_clflush_object(obj, false);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200963
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200964 flush_domains |= obj->base.write_domain;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000965 }
966
Chris Wilson000433b2013-08-08 14:41:09 +0100967 if (flush_chipset)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000968 i915_gem_chipset_flush(req->engine->dev);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200969
970 if (flush_domains & I915_GEM_DOMAIN_GTT)
971 wmb();
972
Chris Wilson09cf7c92012-07-13 14:14:08 +0100973 /* Unconditionally invalidate gpu caches and ensure that we do flush
974 * any residual writes from the previous batch.
975 */
John Harrison2f200552015-05-29 17:43:53 +0100976 return intel_ring_invalidate_all_caches(req);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000977}
978
Chris Wilson432e58e2010-11-25 19:32:06 +0000979static bool
980i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000981{
Daniel Vettered5982e2013-01-17 22:23:36 +0100982 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
983 return false;
984
Chris Wilson2f5945b2015-10-06 11:39:55 +0100985 /* Kernel clipping was a DRI1 misfeature */
986 if (exec->num_cliprects || exec->cliprects_ptr)
987 return false;
988
989 if (exec->DR4 == 0xffffffff) {
990 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
991 exec->DR4 = 0;
992 }
993 if (exec->DR1 || exec->DR4)
994 return false;
995
996 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
997 return false;
998
999 return true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001000}
1001
1002static int
Chris Wilsonad19f102014-08-10 06:29:08 +01001003validate_exec_list(struct drm_device *dev,
1004 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001005 int count)
1006{
Daniel Vetterb205ca52013-09-19 14:00:11 +02001007 unsigned relocs_total = 0;
1008 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +01001009 unsigned invalid_flags;
1010 int i;
1011
1012 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1013 if (USES_FULL_PPGTT(dev))
1014 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001015
1016 for (i = 0; i < count; i++) {
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001017 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001018 int length; /* limited by fault_in_pages_readable() */
1019
Chris Wilsonad19f102014-08-10 06:29:08 +01001020 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +01001021 return -EINVAL;
1022
Michał Winiarski934acce2015-12-29 18:24:52 +01001023 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1024 * any non-page-aligned or non-canonical addresses.
1025 */
1026 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1027 if (exec[i].offset !=
1028 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1029 return -EINVAL;
1030
1031 /* From drm_mm perspective address space is continuous,
1032 * so from this point we're always using non-canonical
1033 * form internally.
1034 */
1035 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1036 }
1037
Chris Wilson55a97852015-06-19 13:59:46 +01001038 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1039 return -EINVAL;
1040
Kees Cook3118a4f2013-03-11 17:31:45 -07001041 /* First check for malicious input causing overflow in
1042 * the worst case where we need to allocate the entire
1043 * relocation tree as a single array.
1044 */
1045 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001046 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -07001047 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001048
1049 length = exec[i].relocation_count *
1050 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -07001051 /*
1052 * We must check that the entire relocation array is safe
1053 * to read, but since we may need to update the presumed
1054 * offsets during execution, check for full write access.
1055 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001056 if (!access_ok(VERIFY_WRITE, ptr, length))
1057 return -EFAULT;
1058
Jani Nikulad330a952014-01-21 11:24:25 +02001059 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001060 if (fault_in_multipages_readable(ptr, length))
1061 return -EFAULT;
1062 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001063 }
1064
1065 return 0;
1066}
1067
Oscar Mateo273497e2014-05-22 14:13:37 +01001068static struct intel_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001069i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001070 struct intel_engine_cs *engine, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001071{
Oscar Mateo273497e2014-05-22 14:13:37 +01001072 struct intel_context *ctx = NULL;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001073 struct i915_ctx_hang_stats *hs;
1074
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001075 if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
Daniel Vetter7c9c4b82013-12-18 16:37:49 +01001076 return ERR_PTR(-EINVAL);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001077
Ben Widawsky41bde552013-12-06 14:11:21 -08001078 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001079 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -08001080 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001081
Ben Widawsky41bde552013-12-06 14:11:21 -08001082 hs = &ctx->hang_stats;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001083 if (hs->banned) {
1084 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001085 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001086 }
1087
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001088 if (i915.enable_execlists && !ctx->engine[engine->id].state) {
1089 int ret = intel_lr_context_deferred_alloc(ctx, engine);
Oscar Mateoec3e9962014-07-24 17:04:18 +01001090 if (ret) {
1091 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
1092 return ERR_PTR(ret);
1093 }
1094 }
1095
Ben Widawsky41bde552013-12-06 14:11:21 -08001096 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001097}
1098
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001099void
Ben Widawsky27173f12013-08-14 11:38:36 +02001100i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01001101 struct drm_i915_gem_request *req)
Chris Wilson432e58e2010-11-25 19:32:06 +00001102{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001103 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Ben Widawsky27173f12013-08-14 11:38:36 +02001104 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001105
Ben Widawsky27173f12013-08-14 11:38:36 +02001106 list_for_each_entry(vma, vmas, exec_list) {
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001107 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Ben Widawsky27173f12013-08-14 11:38:36 +02001108 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +01001109 u32 old_read = obj->base.read_domains;
1110 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +00001111
Chris Wilson51bc1402015-08-31 15:10:39 +01001112 obj->dirty = 1; /* be paranoid */
Chris Wilson432e58e2010-11-25 19:32:06 +00001113 obj->base.write_domain = obj->base.pending_write_domain;
Daniel Vettered5982e2013-01-17 22:23:36 +01001114 if (obj->base.write_domain == 0)
1115 obj->base.pending_read_domains |= obj->base.read_domains;
1116 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001117
John Harrisonb2af0372015-05-29 17:43:50 +01001118 i915_vma_move_to_active(vma, req);
Chris Wilson432e58e2010-11-25 19:32:06 +00001119 if (obj->base.write_domain) {
John Harrison97b2a6a2014-11-24 18:49:26 +00001120 i915_gem_request_assign(&obj->last_write_req, req);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001121
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001122 intel_fb_obj_invalidate(obj, ORIGIN_CS);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001123
1124 /* update for the implicit flush after a batch */
1125 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson432e58e2010-11-25 19:32:06 +00001126 }
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001127 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
John Harrison97b2a6a2014-11-24 18:49:26 +00001128 i915_gem_request_assign(&obj->last_fenced_req, req);
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001129 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001130 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001131 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1132 &dev_priv->mm.fence_list);
1133 }
1134 }
Chris Wilson432e58e2010-11-25 19:32:06 +00001135
Chris Wilsondb53a302011-02-03 11:57:46 +00001136 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +00001137 }
1138}
1139
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001140void
John Harrisonadeca762015-05-29 17:43:28 +01001141i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001142{
Daniel Vettercc889e02012-06-13 20:45:19 +02001143 /* Unconditionally force add_request to emit a full flush. */
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001144 params->engine->gpu_caches_dirty = true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001145
Chris Wilson432e58e2010-11-25 19:32:06 +00001146 /* Add a breadcrumb for the completion of the batch buffer */
John Harrisonfcfa423c2015-05-29 17:44:12 +01001147 __i915_add_request(params->request, params->batch_obj, true);
Chris Wilson432e58e2010-11-25 19:32:06 +00001148}
Chris Wilson54cf91d2010-11-25 18:00:26 +00001149
1150static int
Eric Anholtae662d32012-01-03 09:23:29 -08001151i915_reset_gen7_sol_offsets(struct drm_device *dev,
John Harrison2f200552015-05-29 17:43:53 +01001152 struct drm_i915_gem_request *req)
Eric Anholtae662d32012-01-03 09:23:29 -08001153{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001154 struct intel_engine_cs *engine = req->engine;
Jani Nikula50227e12014-03-31 14:27:21 +03001155 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtae662d32012-01-03 09:23:29 -08001156 int ret, i;
1157
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001158 if (!IS_GEN7(dev) || engine != &dev_priv->engine[RCS]) {
Daniel Vetter9d662da2014-04-24 08:09:09 +02001159 DRM_DEBUG("sol reset is gen7/rcs only\n");
1160 return -EINVAL;
1161 }
Eric Anholtae662d32012-01-03 09:23:29 -08001162
John Harrison5fb9de12015-05-29 17:44:07 +01001163 ret = intel_ring_begin(req, 4 * 3);
Eric Anholtae662d32012-01-03 09:23:29 -08001164 if (ret)
1165 return ret;
1166
1167 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001168 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
1169 intel_ring_emit_reg(engine, GEN7_SO_WRITE_OFFSET(i));
1170 intel_ring_emit(engine, 0);
Eric Anholtae662d32012-01-03 09:23:29 -08001171 }
1172
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001173 intel_ring_advance(engine);
Eric Anholtae662d32012-01-03 09:23:29 -08001174
1175 return 0;
1176}
1177
Brad Volkin71745372014-12-11 12:13:12 -08001178static struct drm_i915_gem_object*
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
Brad Volkin71745372014-12-11 12:13:12 -08001180 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1181 struct eb_vmas *eb,
1182 struct drm_i915_gem_object *batch_obj,
1183 u32 batch_start_offset,
1184 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001185 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001186{
Brad Volkin71745372014-12-11 12:13:12 -08001187 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001188 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001189 int ret;
1190
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001191 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001192 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001193 if (IS_ERR(shadow_batch_obj))
1194 return shadow_batch_obj;
1195
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001196 ret = i915_parse_cmds(engine,
Brad Volkin71745372014-12-11 12:13:12 -08001197 batch_obj,
1198 shadow_batch_obj,
1199 batch_start_offset,
1200 batch_len,
1201 is_master);
Chris Wilson17cabf52015-01-14 11:20:57 +00001202 if (ret)
1203 goto err;
Brad Volkin71745372014-12-11 12:13:12 -08001204
Chris Wilson17cabf52015-01-14 11:20:57 +00001205 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1206 if (ret)
1207 goto err;
Brad Volkin71745372014-12-11 12:13:12 -08001208
Chris Wilsonde4e7832015-04-07 16:20:35 +01001209 i915_gem_object_unpin_pages(shadow_batch_obj);
1210
Chris Wilson17cabf52015-01-14 11:20:57 +00001211 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001212
Chris Wilson17cabf52015-01-14 11:20:57 +00001213 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1214 vma->exec_entry = shadow_exec_entry;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001215 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
Chris Wilson17cabf52015-01-14 11:20:57 +00001216 drm_gem_object_reference(&shadow_batch_obj->base);
1217 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001218
Chris Wilson17cabf52015-01-14 11:20:57 +00001219 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
Brad Volkin71745372014-12-11 12:13:12 -08001220
Chris Wilson17cabf52015-01-14 11:20:57 +00001221 return shadow_batch_obj;
1222
1223err:
Chris Wilsonde4e7832015-04-07 16:20:35 +01001224 i915_gem_object_unpin_pages(shadow_batch_obj);
Chris Wilson17cabf52015-01-14 11:20:57 +00001225 if (ret == -EACCES) /* unhandled chained batch */
1226 return batch_obj;
1227 else
1228 return ERR_PTR(ret);
Brad Volkin71745372014-12-11 12:13:12 -08001229}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001230
Oscar Mateoa83014d2014-07-24 17:04:21 +01001231int
John Harrison5f19e2b2015-05-29 17:43:27 +01001232i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01001233 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001234 struct list_head *vmas)
Oscar Mateo78382592014-07-03 16:28:05 +01001235{
John Harrison5f19e2b2015-05-29 17:43:27 +01001236 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001237 struct intel_engine_cs *engine = params->engine;
Oscar Mateo78382592014-07-03 16:28:05 +01001238 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +01001239 u64 exec_start, exec_len;
Oscar Mateo78382592014-07-03 16:28:05 +01001240 int instp_mode;
1241 u32 instp_mask;
Chris Wilson2f5945b2015-10-06 11:39:55 +01001242 int ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001243
John Harrison535fbe82015-05-29 17:43:32 +01001244 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
Oscar Mateo78382592014-07-03 16:28:05 +01001245 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001246 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001247
John Harrisonba01cc92015-05-29 17:43:41 +01001248 ret = i915_switch_context(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001249 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001250 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001251
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001252 WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<engine->id),
1253 "%s didn't clear reload\n", engine->name);
Ben Widawsky563222a2015-03-19 12:53:28 +00001254
Oscar Mateo78382592014-07-03 16:28:05 +01001255 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1256 instp_mask = I915_EXEC_CONSTANTS_MASK;
1257 switch (instp_mode) {
1258 case I915_EXEC_CONSTANTS_REL_GENERAL:
1259 case I915_EXEC_CONSTANTS_ABSOLUTE:
1260 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001261 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateo78382592014-07-03 16:28:05 +01001262 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001263 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001264 }
1265
1266 if (instp_mode != dev_priv->relative_constants_mode) {
1267 if (INTEL_INFO(dev)->gen < 4) {
1268 DRM_DEBUG("no rel constants on pre-gen4\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001269 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001270 }
1271
1272 if (INTEL_INFO(dev)->gen > 5 &&
1273 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1274 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001275 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001276 }
1277
1278 /* The HW changed the meaning on this bit on gen6 */
1279 if (INTEL_INFO(dev)->gen >= 6)
1280 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1281 }
1282 break;
1283 default:
1284 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001285 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001286 }
1287
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001288 if (engine == &dev_priv->engine[RCS] &&
Chris Wilson2f5945b2015-10-06 11:39:55 +01001289 instp_mode != dev_priv->relative_constants_mode) {
John Harrison5fb9de12015-05-29 17:44:07 +01001290 ret = intel_ring_begin(params->request, 4);
Oscar Mateo78382592014-07-03 16:28:05 +01001291 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001292 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001293
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001294 intel_ring_emit(engine, MI_NOOP);
1295 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
1296 intel_ring_emit_reg(engine, INSTPM);
1297 intel_ring_emit(engine, instp_mask << 16 | instp_mode);
1298 intel_ring_advance(engine);
Oscar Mateo78382592014-07-03 16:28:05 +01001299
1300 dev_priv->relative_constants_mode = instp_mode;
1301 }
1302
1303 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
John Harrison2f200552015-05-29 17:43:53 +01001304 ret = i915_reset_gen7_sol_offsets(dev, params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001305 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001306 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001307 }
1308
John Harrison5f19e2b2015-05-29 17:43:27 +01001309 exec_len = args->batch_len;
1310 exec_start = params->batch_obj_vm_offset +
1311 params->args_batch_start_offset;
1312
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001313 if (exec_len == 0)
1314 exec_len = params->batch_obj->base.size;
1315
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001316 ret = engine->dispatch_execbuffer(params->request,
Chris Wilson2f5945b2015-10-06 11:39:55 +01001317 exec_start, exec_len,
1318 params->dispatch_flags);
1319 if (ret)
1320 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001321
John Harrison95c24162015-05-29 17:43:31 +01001322 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001323
John Harrison8a8edb52015-05-29 17:43:33 +01001324 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +01001325 i915_gem_execbuffer_retire_commands(params);
Oscar Mateo78382592014-07-03 16:28:05 +01001326
Chris Wilson2f5945b2015-10-06 11:39:55 +01001327 return 0;
Oscar Mateo78382592014-07-03 16:28:05 +01001328}
1329
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001330/**
1331 * Find one BSD ring to dispatch the corresponding BSD command.
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001332 * The ring index is returned.
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001333 */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001334static unsigned int
1335gen8_dispatch_bsd_ring(struct drm_i915_private *dev_priv, struct drm_file *file)
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001336{
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001337 struct drm_i915_file_private *file_priv = file->driver_priv;
1338
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001339 /* Check whether the file_priv has already selected one ring. */
1340 if ((int)file_priv->bsd_ring < 0) {
1341 /* If not, use the ping-pong mechanism to select one. */
1342 mutex_lock(&dev_priv->dev->struct_mutex);
1343 file_priv->bsd_ring = dev_priv->mm.bsd_ring_dispatch_index;
1344 dev_priv->mm.bsd_ring_dispatch_index ^= 1;
1345 mutex_unlock(&dev_priv->dev->struct_mutex);
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001346 }
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001347
1348 return file_priv->bsd_ring;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001349}
1350
Chris Wilsond23db882014-05-23 08:48:08 +02001351static struct drm_i915_gem_object *
1352eb_get_batch(struct eb_vmas *eb)
1353{
1354 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1355
1356 /*
1357 * SNA is doing fancy tricks with compressing batch buffers, which leads
1358 * to negative relocation deltas. Usually that works out ok since the
1359 * relocate address is still positive, except when the batch is placed
1360 * very low in the GTT. Ensure this doesn't happen.
1361 *
1362 * Note that actual hangs have only been observed on gen7, but for
1363 * paranoia do it everywhere.
1364 */
Chris Wilson506a8e82015-12-08 11:55:07 +00001365 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
1366 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
Chris Wilsond23db882014-05-23 08:48:08 +02001367
1368 return vma->obj;
1369}
1370
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001371#define I915_USER_RINGS (4)
1372
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001373static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001374 [I915_EXEC_DEFAULT] = RCS,
1375 [I915_EXEC_RENDER] = RCS,
1376 [I915_EXEC_BLT] = BCS,
1377 [I915_EXEC_BSD] = VCS,
1378 [I915_EXEC_VEBOX] = VECS
1379};
1380
1381static int
1382eb_select_ring(struct drm_i915_private *dev_priv,
1383 struct drm_file *file,
1384 struct drm_i915_gem_execbuffer2 *args,
1385 struct intel_engine_cs **ring)
1386{
1387 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1388
1389 if (user_ring_id > I915_USER_RINGS) {
1390 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1391 return -EINVAL;
1392 }
1393
1394 if ((user_ring_id != I915_EXEC_BSD) &&
1395 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1396 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1397 "bsd dispatch flags: %d\n", (int)(args->flags));
1398 return -EINVAL;
1399 }
1400
1401 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1402 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1403
1404 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1405 bsd_idx = gen8_dispatch_bsd_ring(dev_priv, file);
1406 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1407 bsd_idx <= I915_EXEC_BSD_RING2) {
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +00001408 bsd_idx >>= I915_EXEC_BSD_SHIFT;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001409 bsd_idx--;
1410 } else {
1411 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1412 bsd_idx);
1413 return -EINVAL;
1414 }
1415
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001416 *ring = &dev_priv->engine[_VCS(bsd_idx)];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001417 } else {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001418 *ring = &dev_priv->engine[user_ring_map[user_ring_id]];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001419 }
1420
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001421 if (!intel_engine_initialized(*ring)) {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001422 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1423 return -EINVAL;
1424 }
1425
1426 return 0;
1427}
1428
Eric Anholtae662d32012-01-03 09:23:29 -08001429static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001430i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1431 struct drm_file *file,
1432 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001433 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001434{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001435 struct drm_i915_private *dev_priv = to_i915(dev);
1436 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Dave Gordon26827082016-01-19 19:02:53 +00001437 struct drm_i915_gem_request *req = NULL;
Ben Widawsky27173f12013-08-14 11:38:36 +02001438 struct eb_vmas *eb;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001439 struct drm_i915_gem_object *batch_obj;
Brad Volkin78a42372014-12-11 12:13:09 -08001440 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001441 struct intel_engine_cs *engine;
Oscar Mateo273497e2014-05-22 14:13:37 +01001442 struct intel_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001443 struct i915_address_space *vm;
John Harrison5f19e2b2015-05-29 17:43:27 +01001444 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1445 struct i915_execbuffer_params *params = &params_master;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001446 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
John Harrison8e004ef2015-02-13 11:48:10 +00001447 u32 dispatch_flags;
Oscar Mateo78382592014-07-03 16:28:05 +01001448 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001449 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001450
Daniel Vettered5982e2013-01-17 22:23:36 +01001451 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001452 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001453
Chris Wilsonad19f102014-08-10 06:29:08 +01001454 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001455 if (ret)
1456 return ret;
1457
John Harrison8e004ef2015-02-13 11:48:10 +00001458 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001459 if (args->flags & I915_EXEC_SECURE) {
1460 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1461 return -EPERM;
1462
John Harrison8e004ef2015-02-13 11:48:10 +00001463 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001464 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001465 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001466 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001467
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001468 ret = eb_select_ring(dev_priv, file, args, &engine);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001469 if (ret)
1470 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001471
1472 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001473 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001474 return -EINVAL;
1475 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001476
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001477 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1478 if (!HAS_RESOURCE_STREAMER(dev)) {
1479 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1480 return -EINVAL;
1481 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001482 if (engine->id != RCS) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001483 DRM_DEBUG("RS is not available on %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001484 engine->name);
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001485 return -EINVAL;
1486 }
1487
1488 dispatch_flags |= I915_DISPATCH_RS;
1489 }
1490
Paulo Zanonif65c9162013-11-27 18:20:34 -02001491 intel_runtime_pm_get(dev_priv);
1492
Chris Wilson54cf91d2010-11-25 18:00:26 +00001493 ret = i915_mutex_lock_interruptible(dev);
1494 if (ret)
1495 goto pre_mutex_err;
1496
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001497 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001498 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001499 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001500 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001501 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001502 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001503
1504 i915_gem_context_reference(ctx);
1505
Daniel Vetterae6c4802014-08-06 15:04:53 +02001506 if (ctx->ppgtt)
1507 vm = &ctx->ppgtt->base;
1508 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001509 vm = &ggtt->base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001510
John Harrison5f19e2b2015-05-29 17:43:27 +01001511 memset(&params_master, 0x00, sizeof(params_master));
1512
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001513 eb = eb_create(args);
Chris Wilson67731b82010-12-08 10:38:14 +00001514 if (eb == NULL) {
Ben Widawsky935f38d2014-04-04 22:41:07 -07001515 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001516 mutex_unlock(&dev->struct_mutex);
1517 ret = -ENOMEM;
1518 goto pre_mutex_err;
1519 }
1520
Chris Wilson54cf91d2010-11-25 18:00:26 +00001521 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001522 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001523 if (ret)
1524 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001525
Chris Wilson6fe4f142011-01-10 17:35:37 +00001526 /* take note of the batch buffer before we might reorder the lists */
Chris Wilsond23db882014-05-23 08:48:08 +02001527 batch_obj = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001528
Chris Wilson54cf91d2010-11-25 18:00:26 +00001529 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001530 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001531 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1532 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001533 if (ret)
1534 goto err;
1535
1536 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001537 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001538 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001539 if (ret) {
1540 if (ret == -EFAULT) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001541 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1542 engine,
David Weinehallb1b38272015-05-20 17:00:13 +03001543 eb, exec, ctx);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001544 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1545 }
1546 if (ret)
1547 goto err;
1548 }
1549
1550 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001551 if (batch_obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001552 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001553 ret = -EINVAL;
1554 goto err;
1555 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001556
John Harrison5f19e2b2015-05-29 17:43:27 +01001557 params->args_batch_start_offset = args->batch_start_offset;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001558 if (i915_needs_cmd_parser(engine) && args->batch_len) {
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001559 struct drm_i915_gem_object *parsed_batch_obj;
1560
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001561 parsed_batch_obj = i915_gem_execbuffer_parse(engine,
1562 &shadow_exec_entry,
1563 eb,
1564 batch_obj,
1565 args->batch_start_offset,
1566 args->batch_len,
1567 file->is_master);
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001568 if (IS_ERR(parsed_batch_obj)) {
1569 ret = PTR_ERR(parsed_batch_obj);
Brad Volkin78a42372014-12-11 12:13:09 -08001570 goto err;
1571 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001572
1573 /*
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001574 * parsed_batch_obj == batch_obj means batch not fully parsed:
1575 * Accept, but don't promote to secure.
Chris Wilson17cabf52015-01-14 11:20:57 +00001576 */
Chris Wilson17cabf52015-01-14 11:20:57 +00001577
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001578 if (parsed_batch_obj != batch_obj) {
1579 /*
1580 * Batch parsed and accepted:
1581 *
1582 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1583 * bit from MI_BATCH_BUFFER_START commands issued in
1584 * the dispatch_execbuffer implementations. We
1585 * specifically don't want that set on batches the
1586 * command parser has accepted.
1587 */
1588 dispatch_flags |= I915_DISPATCH_SECURE;
John Harrison5f19e2b2015-05-29 17:43:27 +01001589 params->args_batch_start_offset = 0;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001590 batch_obj = parsed_batch_obj;
1591 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001592 }
1593
Brad Volkin78a42372014-12-11 12:13:09 -08001594 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1595
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001596 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1597 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001598 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001599 if (dispatch_flags & I915_DISPATCH_SECURE) {
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001600 /*
1601 * So on first glance it looks freaky that we pin the batch here
1602 * outside of the reservation loop. But:
1603 * - The batch is already pinned into the relevant ppgtt, so we
1604 * already have the backing storage fully allocated.
1605 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001606 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001607 * fitting due to fragmentation.
1608 * So this is actually safe.
1609 */
1610 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1611 if (ret)
1612 goto err;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001613
John Harrison5f19e2b2015-05-29 17:43:27 +01001614 params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001615 } else
John Harrison5f19e2b2015-05-29 17:43:27 +01001616 params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001617
John Harrison0c8dac82015-05-29 17:43:25 +01001618 /* Allocate a request for this batch buffer nice and early. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001619 req = i915_gem_request_alloc(engine, ctx);
Dave Gordon26827082016-01-19 19:02:53 +00001620 if (IS_ERR(req)) {
1621 ret = PTR_ERR(req);
John Harrison0c8dac82015-05-29 17:43:25 +01001622 goto err_batch_unpin;
Dave Gordon26827082016-01-19 19:02:53 +00001623 }
John Harrison0c8dac82015-05-29 17:43:25 +01001624
Dave Gordon26827082016-01-19 19:02:53 +00001625 ret = i915_gem_request_add_to_client(req, file);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001626 if (ret)
1627 goto err_batch_unpin;
1628
John Harrison5f19e2b2015-05-29 17:43:27 +01001629 /*
1630 * Save assorted stuff away to pass through to *_submission().
1631 * NB: This data should be 'persistent' and not local as it will
1632 * kept around beyond the duration of the IOCTL once the GPU
1633 * scheduler arrives.
1634 */
1635 params->dev = dev;
1636 params->file = file;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001637 params->engine = engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001638 params->dispatch_flags = dispatch_flags;
1639 params->batch_obj = batch_obj;
1640 params->ctx = ctx;
Dave Gordon26827082016-01-19 19:02:53 +00001641 params->request = req;
John Harrison5f19e2b2015-05-29 17:43:27 +01001642
1643 ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001644
John Harrison0c8dac82015-05-29 17:43:25 +01001645err_batch_unpin:
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001646 /*
1647 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1648 * batch vma for correctness. For less ugly and less fragility this
1649 * needs to be adjusted to also track the ggtt batch vma properly as
1650 * active.
1651 */
John Harrison8e004ef2015-02-13 11:48:10 +00001652 if (dispatch_flags & I915_DISPATCH_SECURE)
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001653 i915_gem_object_ggtt_unpin(batch_obj);
John Harrison0c8dac82015-05-29 17:43:25 +01001654
Chris Wilson54cf91d2010-11-25 18:00:26 +00001655err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001656 /* the request owns the ref now */
1657 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001658 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001659
John Harrison6a6ae792015-05-29 17:43:30 +01001660 /*
1661 * If the request was created but not successfully submitted then it
1662 * must be freed again. If it was submitted then it is being tracked
1663 * on the active request list and no clean up is required here.
1664 */
Dave Gordon0aa498d2016-01-28 10:48:09 +00001665 if (ret && !IS_ERR_OR_NULL(req))
Dave Gordon26827082016-01-19 19:02:53 +00001666 i915_gem_request_cancel(req);
John Harrison6a6ae792015-05-29 17:43:30 +01001667
Chris Wilson54cf91d2010-11-25 18:00:26 +00001668 mutex_unlock(&dev->struct_mutex);
1669
1670pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001671 /* intel_gpu_busy should also get a ref, so it will free when the device
1672 * is really idle. */
1673 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001674 return ret;
1675}
1676
1677/*
1678 * Legacy execbuffer just creates an exec2 list from the original exec object
1679 * list array and passes it to the real function.
1680 */
1681int
1682i915_gem_execbuffer(struct drm_device *dev, void *data,
1683 struct drm_file *file)
1684{
1685 struct drm_i915_gem_execbuffer *args = data;
1686 struct drm_i915_gem_execbuffer2 exec2;
1687 struct drm_i915_gem_exec_object *exec_list = NULL;
1688 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1689 int ret, i;
1690
Chris Wilson54cf91d2010-11-25 18:00:26 +00001691 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001692 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001693 return -EINVAL;
1694 }
1695
1696 /* Copy in the exec list from userland */
1697 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1698 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1699 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001700 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001701 args->buffer_count);
1702 drm_free_large(exec_list);
1703 drm_free_large(exec2_list);
1704 return -ENOMEM;
1705 }
1706 ret = copy_from_user(exec_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001707 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001708 sizeof(*exec_list) * args->buffer_count);
1709 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001710 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001711 args->buffer_count, ret);
1712 drm_free_large(exec_list);
1713 drm_free_large(exec2_list);
1714 return -EFAULT;
1715 }
1716
1717 for (i = 0; i < args->buffer_count; i++) {
1718 exec2_list[i].handle = exec_list[i].handle;
1719 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1720 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1721 exec2_list[i].alignment = exec_list[i].alignment;
1722 exec2_list[i].offset = exec_list[i].offset;
1723 if (INTEL_INFO(dev)->gen < 4)
1724 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1725 else
1726 exec2_list[i].flags = 0;
1727 }
1728
1729 exec2.buffers_ptr = args->buffers_ptr;
1730 exec2.buffer_count = args->buffer_count;
1731 exec2.batch_start_offset = args->batch_start_offset;
1732 exec2.batch_len = args->batch_len;
1733 exec2.DR1 = args->DR1;
1734 exec2.DR4 = args->DR4;
1735 exec2.num_cliprects = args->num_cliprects;
1736 exec2.cliprects_ptr = args->cliprects_ptr;
1737 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001738 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001739
Ben Widawsky41bde552013-12-06 14:11:21 -08001740 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001741 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001742 struct drm_i915_gem_exec_object __user *user_exec_list =
1743 to_user_ptr(args->buffers_ptr);
1744
Chris Wilson54cf91d2010-11-25 18:00:26 +00001745 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001746 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001747 exec2_list[i].offset =
1748 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001749 ret = __copy_to_user(&user_exec_list[i].offset,
1750 &exec2_list[i].offset,
1751 sizeof(user_exec_list[i].offset));
1752 if (ret) {
1753 ret = -EFAULT;
1754 DRM_DEBUG("failed to copy %d exec entries "
1755 "back to user (%d)\n",
1756 args->buffer_count, ret);
1757 break;
1758 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001759 }
1760 }
1761
1762 drm_free_large(exec_list);
1763 drm_free_large(exec2_list);
1764 return ret;
1765}
1766
1767int
1768i915_gem_execbuffer2(struct drm_device *dev, void *data,
1769 struct drm_file *file)
1770{
1771 struct drm_i915_gem_execbuffer2 *args = data;
1772 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1773 int ret;
1774
Xi Wanged8cd3b2012-04-23 04:06:41 -04001775 if (args->buffer_count < 1 ||
1776 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001777 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001778 return -EINVAL;
1779 }
1780
Daniel Vetter9cb34662014-04-24 08:09:11 +02001781 if (args->rsvd2 != 0) {
1782 DRM_DEBUG("dirty rvsd2 field\n");
1783 return -EINVAL;
1784 }
1785
Chris Wilsonf2a85e12016-04-08 12:11:13 +01001786 exec2_list = drm_malloc_gfp(args->buffer_count,
1787 sizeof(*exec2_list),
1788 GFP_TEMPORARY);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001789 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001790 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001791 args->buffer_count);
1792 return -ENOMEM;
1793 }
1794 ret = copy_from_user(exec2_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001795 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001796 sizeof(*exec2_list) * args->buffer_count);
1797 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001798 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001799 args->buffer_count, ret);
1800 drm_free_large(exec2_list);
1801 return -EFAULT;
1802 }
1803
Ben Widawsky41bde552013-12-06 14:11:21 -08001804 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001805 if (!ret) {
1806 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03001807 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001808 to_user_ptr(args->buffers_ptr);
1809 int i;
1810
1811 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001812 exec2_list[i].offset =
1813 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001814 ret = __copy_to_user(&user_exec_list[i].offset,
1815 &exec2_list[i].offset,
1816 sizeof(user_exec_list[i].offset));
1817 if (ret) {
1818 ret = -EFAULT;
1819 DRM_DEBUG("failed to copy %d exec entries "
1820 "back to user\n",
1821 args->buffer_count);
1822 break;
1823 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001824 }
1825 }
1826
1827 drm_free_large(exec2_list);
1828 return ret;
1829}