blob: 250f8693f170a155c76afcc221605c4970296296 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
21 * Alex Deucher <alexdeucher@gmail.com>
22 */
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_drv.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "atom.h"
29#include <linux/power_supply.h>
30#include <linux/hwmon.h>
31#include <linux/hwmon-sysfs.h>
32
Rex Zhu1b5708f2015-11-10 18:25:24 -050033#include "amd_powerplay.h"
34
Alex Deucherd38ceaf2015-04-20 16:55:21 -040035static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
36
37void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
38{
Jammy Zhoue61710c2015-11-10 18:31:08 -050039 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -050040 /* TODO */
41 return;
42
Alex Deucherd38ceaf2015-04-20 16:55:21 -040043 if (adev->pm.dpm_enabled) {
44 mutex_lock(&adev->pm.mutex);
45 if (power_supply_is_system_supplied() > 0)
46 adev->pm.dpm.ac_power = true;
47 else
48 adev->pm.dpm.ac_power = false;
49 if (adev->pm.funcs->enable_bapm)
50 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
51 mutex_unlock(&adev->pm.mutex);
52 }
53}
54
55static ssize_t amdgpu_get_dpm_state(struct device *dev,
56 struct device_attribute *attr,
57 char *buf)
58{
59 struct drm_device *ddev = dev_get_drvdata(dev);
60 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050061 enum amd_pm_state_type pm;
62
Jammy Zhoue61710c2015-11-10 18:31:08 -050063 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050064 pm = amdgpu_dpm_get_current_power_state(adev);
65 } else
66 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067
68 return snprintf(buf, PAGE_SIZE, "%s\n",
69 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
70 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
71}
72
73static ssize_t amdgpu_set_dpm_state(struct device *dev,
74 struct device_attribute *attr,
75 const char *buf,
76 size_t count)
77{
78 struct drm_device *ddev = dev_get_drvdata(dev);
79 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050080 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050083 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040084 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050085 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050087 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 count = -EINVAL;
90 goto fail;
91 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092
Jammy Zhoue61710c2015-11-10 18:31:08 -050093 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050094 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
95 } else {
96 mutex_lock(&adev->pm.mutex);
97 adev->pm.dpm.user_state = state;
98 mutex_unlock(&adev->pm.mutex);
99
100 /* Can't set dpm state when the card is off */
101 if (!(adev->flags & AMD_IS_PX) ||
102 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
103 amdgpu_pm_compute_clocks(adev);
104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105fail:
106 return count;
107}
108
109static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500110 struct device_attribute *attr,
111 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400112{
113 struct drm_device *ddev = dev_get_drvdata(dev);
114 struct amdgpu_device *adev = ddev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115
Alex Deucher0c67df42016-02-19 15:30:15 -0500116 if ((adev->flags & AMD_IS_PX) &&
117 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
118 return snprintf(buf, PAGE_SIZE, "off\n");
119
Jammy Zhoue61710c2015-11-10 18:31:08 -0500120 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500121 enum amd_dpm_forced_level level;
122
123 level = amdgpu_dpm_get_performance_level(adev);
124 return snprintf(buf, PAGE_SIZE, "%s\n",
125 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
Eric Huangf3898ea2015-12-11 16:24:34 -0500126 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
127 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
128 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : "unknown");
Rex Zhu1b5708f2015-11-10 18:25:24 -0500129 } else {
130 enum amdgpu_dpm_forced_level level;
131
132 level = adev->pm.dpm.forced_level;
133 return snprintf(buf, PAGE_SIZE, "%s\n",
134 (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) ? "auto" :
135 (level == AMDGPU_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
136 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137}
138
139static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
140 struct device_attribute *attr,
141 const char *buf,
142 size_t count)
143{
144 struct drm_device *ddev = dev_get_drvdata(dev);
145 struct amdgpu_device *adev = ddev->dev_private;
146 enum amdgpu_dpm_forced_level level;
147 int ret = 0;
148
Alex Deucher0c67df42016-02-19 15:30:15 -0500149 /* Can't force performance level when the card is off */
150 if ((adev->flags & AMD_IS_PX) &&
151 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
152 return -EINVAL;
153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 if (strncmp("low", buf, strlen("low")) == 0) {
155 level = AMDGPU_DPM_FORCED_LEVEL_LOW;
156 } else if (strncmp("high", buf, strlen("high")) == 0) {
157 level = AMDGPU_DPM_FORCED_LEVEL_HIGH;
158 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
159 level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500160 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
161 level = AMDGPU_DPM_FORCED_LEVEL_MANUAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400162 } else {
163 count = -EINVAL;
164 goto fail;
165 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500166
Jammy Zhoue61710c2015-11-10 18:31:08 -0500167 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500168 amdgpu_dpm_force_performance_level(adev, level);
169 else {
170 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 if (adev->pm.dpm.thermal_active) {
172 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500173 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 goto fail;
175 }
176 ret = amdgpu_dpm_force_performance_level(adev, level);
177 if (ret)
178 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500179 else
180 adev->pm.dpm.forced_level = level;
181 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 }
183fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 return count;
185}
186
Eric Huangf3898ea2015-12-11 16:24:34 -0500187static ssize_t amdgpu_get_pp_num_states(struct device *dev,
188 struct device_attribute *attr,
189 char *buf)
190{
191 struct drm_device *ddev = dev_get_drvdata(dev);
192 struct amdgpu_device *adev = ddev->dev_private;
193 struct pp_states_info data;
194 int i, buf_len;
195
196 if (adev->pp_enabled)
197 amdgpu_dpm_get_pp_num_states(adev, &data);
198
199 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
200 for (i = 0; i < data.nums; i++)
201 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
202 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
203 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
204 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
205 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
206
207 return buf_len;
208}
209
210static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
211 struct device_attribute *attr,
212 char *buf)
213{
214 struct drm_device *ddev = dev_get_drvdata(dev);
215 struct amdgpu_device *adev = ddev->dev_private;
216 struct pp_states_info data;
217 enum amd_pm_state_type pm = 0;
218 int i = 0;
219
220 if (adev->pp_enabled) {
221
222 pm = amdgpu_dpm_get_current_power_state(adev);
223 amdgpu_dpm_get_pp_num_states(adev, &data);
224
225 for (i = 0; i < data.nums; i++) {
226 if (pm == data.states[i])
227 break;
228 }
229
230 if (i == data.nums)
231 i = -EINVAL;
232 }
233
234 return snprintf(buf, PAGE_SIZE, "%d\n", i);
235}
236
237static ssize_t amdgpu_get_pp_force_state(struct device *dev,
238 struct device_attribute *attr,
239 char *buf)
240{
241 struct drm_device *ddev = dev_get_drvdata(dev);
242 struct amdgpu_device *adev = ddev->dev_private;
243 struct pp_states_info data;
244 enum amd_pm_state_type pm = 0;
245 int i;
246
247 if (adev->pp_force_state_enabled && adev->pp_enabled) {
248 pm = amdgpu_dpm_get_current_power_state(adev);
249 amdgpu_dpm_get_pp_num_states(adev, &data);
250
251 for (i = 0; i < data.nums; i++) {
252 if (pm == data.states[i])
253 break;
254 }
255
256 if (i == data.nums)
257 i = -EINVAL;
258
259 return snprintf(buf, PAGE_SIZE, "%d\n", i);
260
261 } else
262 return snprintf(buf, PAGE_SIZE, "\n");
263}
264
265static ssize_t amdgpu_set_pp_force_state(struct device *dev,
266 struct device_attribute *attr,
267 const char *buf,
268 size_t count)
269{
270 struct drm_device *ddev = dev_get_drvdata(dev);
271 struct amdgpu_device *adev = ddev->dev_private;
272 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300273 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500274 int ret;
275
276 if (strlen(buf) == 1)
277 adev->pp_force_state_enabled = false;
Dan Carpenter041bf022016-06-16 11:30:23 +0300278 else if (adev->pp_enabled) {
279 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500280
Dan Carpenter041bf022016-06-16 11:30:23 +0300281 ret = kstrtoul(buf, 0, &idx);
282 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500283 count = -EINVAL;
284 goto fail;
285 }
286
Dan Carpenter041bf022016-06-16 11:30:23 +0300287 amdgpu_dpm_get_pp_num_states(adev, &data);
288 state = data.states[idx];
289 /* only set user selected power states */
290 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
291 state != POWER_STATE_TYPE_DEFAULT) {
292 amdgpu_dpm_dispatch_task(adev,
293 AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
294 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500295 }
296 }
297fail:
298 return count;
299}
300
301static ssize_t amdgpu_get_pp_table(struct device *dev,
302 struct device_attribute *attr,
303 char *buf)
304{
305 struct drm_device *ddev = dev_get_drvdata(dev);
306 struct amdgpu_device *adev = ddev->dev_private;
307 char *table = NULL;
308 int size, i;
309
310 if (adev->pp_enabled)
311 size = amdgpu_dpm_get_pp_table(adev, &table);
312 else
313 return 0;
314
315 if (size >= PAGE_SIZE)
316 size = PAGE_SIZE - 1;
317
318 for (i = 0; i < size; i++) {
319 sprintf(buf + i, "%02x", table[i]);
320 }
321 sprintf(buf + i, "\n");
322
323 return size;
324}
325
326static ssize_t amdgpu_set_pp_table(struct device *dev,
327 struct device_attribute *attr,
328 const char *buf,
329 size_t count)
330{
331 struct drm_device *ddev = dev_get_drvdata(dev);
332 struct amdgpu_device *adev = ddev->dev_private;
333
334 if (adev->pp_enabled)
335 amdgpu_dpm_set_pp_table(adev, buf, count);
336
337 return count;
338}
339
340static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
341 struct device_attribute *attr,
342 char *buf)
343{
344 struct drm_device *ddev = dev_get_drvdata(dev);
345 struct amdgpu_device *adev = ddev->dev_private;
346 ssize_t size = 0;
347
348 if (adev->pp_enabled)
349 size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400350 else if (adev->pm.funcs->print_clock_levels)
351 size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500352
353 return size;
354}
355
356static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
360{
361 struct drm_device *ddev = dev_get_drvdata(dev);
362 struct amdgpu_device *adev = ddev->dev_private;
363 int ret;
364 long level;
Eric Huang56327082016-04-12 14:57:23 -0400365 uint32_t i, mask = 0;
366 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500367
Eric Huang56327082016-04-12 14:57:23 -0400368 for (i = 0; i < strlen(buf) - 1; i++) {
369 sub_str[0] = *(buf + i);
370 sub_str[1] = '\0';
371 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500372
Eric Huang56327082016-04-12 14:57:23 -0400373 if (ret) {
374 count = -EINVAL;
375 goto fail;
376 }
377 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500378 }
379
380 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400381 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400382 else if (adev->pm.funcs->force_clock_level)
383 adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500384fail:
385 return count;
386}
387
388static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
389 struct device_attribute *attr,
390 char *buf)
391{
392 struct drm_device *ddev = dev_get_drvdata(dev);
393 struct amdgpu_device *adev = ddev->dev_private;
394 ssize_t size = 0;
395
396 if (adev->pp_enabled)
397 size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400398 else if (adev->pm.funcs->print_clock_levels)
399 size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500400
401 return size;
402}
403
404static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
405 struct device_attribute *attr,
406 const char *buf,
407 size_t count)
408{
409 struct drm_device *ddev = dev_get_drvdata(dev);
410 struct amdgpu_device *adev = ddev->dev_private;
411 int ret;
412 long level;
Eric Huang56327082016-04-12 14:57:23 -0400413 uint32_t i, mask = 0;
414 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500415
Eric Huang56327082016-04-12 14:57:23 -0400416 for (i = 0; i < strlen(buf) - 1; i++) {
417 sub_str[0] = *(buf + i);
418 sub_str[1] = '\0';
419 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500420
Eric Huang56327082016-04-12 14:57:23 -0400421 if (ret) {
422 count = -EINVAL;
423 goto fail;
424 }
425 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500426 }
427
428 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400429 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400430 else if (adev->pm.funcs->force_clock_level)
431 adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500432fail:
433 return count;
434}
435
436static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
437 struct device_attribute *attr,
438 char *buf)
439{
440 struct drm_device *ddev = dev_get_drvdata(dev);
441 struct amdgpu_device *adev = ddev->dev_private;
442 ssize_t size = 0;
443
444 if (adev->pp_enabled)
445 size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400446 else if (adev->pm.funcs->print_clock_levels)
447 size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500448
449 return size;
450}
451
452static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
453 struct device_attribute *attr,
454 const char *buf,
455 size_t count)
456{
457 struct drm_device *ddev = dev_get_drvdata(dev);
458 struct amdgpu_device *adev = ddev->dev_private;
459 int ret;
460 long level;
Eric Huang56327082016-04-12 14:57:23 -0400461 uint32_t i, mask = 0;
462 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500463
Eric Huang56327082016-04-12 14:57:23 -0400464 for (i = 0; i < strlen(buf) - 1; i++) {
465 sub_str[0] = *(buf + i);
466 sub_str[1] = '\0';
467 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500468
Eric Huang56327082016-04-12 14:57:23 -0400469 if (ret) {
470 count = -EINVAL;
471 goto fail;
472 }
473 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500474 }
475
476 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400477 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400478 else if (adev->pm.funcs->force_clock_level)
479 adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500480fail:
481 return count;
482}
483
Eric Huang428bafa2016-05-12 14:51:21 -0400484static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
485 struct device_attribute *attr,
486 char *buf)
487{
488 struct drm_device *ddev = dev_get_drvdata(dev);
489 struct amdgpu_device *adev = ddev->dev_private;
490 uint32_t value = 0;
491
492 if (adev->pp_enabled)
493 value = amdgpu_dpm_get_sclk_od(adev);
Eric Huang8b2e5742016-05-19 15:46:10 -0400494 else if (adev->pm.funcs->get_sclk_od)
495 value = adev->pm.funcs->get_sclk_od(adev);
Eric Huang428bafa2016-05-12 14:51:21 -0400496
497 return snprintf(buf, PAGE_SIZE, "%d\n", value);
498}
499
500static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
501 struct device_attribute *attr,
502 const char *buf,
503 size_t count)
504{
505 struct drm_device *ddev = dev_get_drvdata(dev);
506 struct amdgpu_device *adev = ddev->dev_private;
507 int ret;
508 long int value;
509
510 ret = kstrtol(buf, 0, &value);
511
512 if (ret) {
513 count = -EINVAL;
514 goto fail;
515 }
516
Eric Huang8b2e5742016-05-19 15:46:10 -0400517 if (adev->pp_enabled) {
Eric Huang428bafa2016-05-12 14:51:21 -0400518 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang8b2e5742016-05-19 15:46:10 -0400519 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
520 } else if (adev->pm.funcs->set_sclk_od) {
521 adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
522 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
523 amdgpu_pm_compute_clocks(adev);
524 }
Eric Huang428bafa2016-05-12 14:51:21 -0400525
526fail:
527 return count;
528}
529
Eric Huangf2bdc052016-05-24 15:11:17 -0400530static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
531 struct device_attribute *attr,
532 char *buf)
533{
534 struct drm_device *ddev = dev_get_drvdata(dev);
535 struct amdgpu_device *adev = ddev->dev_private;
536 uint32_t value = 0;
537
538 if (adev->pp_enabled)
539 value = amdgpu_dpm_get_mclk_od(adev);
540 else if (adev->pm.funcs->get_mclk_od)
541 value = adev->pm.funcs->get_mclk_od(adev);
542
543 return snprintf(buf, PAGE_SIZE, "%d\n", value);
544}
545
546static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
547 struct device_attribute *attr,
548 const char *buf,
549 size_t count)
550{
551 struct drm_device *ddev = dev_get_drvdata(dev);
552 struct amdgpu_device *adev = ddev->dev_private;
553 int ret;
554 long int value;
555
556 ret = kstrtol(buf, 0, &value);
557
558 if (ret) {
559 count = -EINVAL;
560 goto fail;
561 }
562
563 if (adev->pp_enabled) {
564 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
565 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
566 } else if (adev->pm.funcs->set_mclk_od) {
567 adev->pm.funcs->set_mclk_od(adev, (uint32_t)value);
568 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
569 amdgpu_pm_compute_clocks(adev);
570 }
571
572fail:
573 return count;
574}
575
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400576static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
577static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
578 amdgpu_get_dpm_forced_performance_level,
579 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500580static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
581static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
582static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
583 amdgpu_get_pp_force_state,
584 amdgpu_set_pp_force_state);
585static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
586 amdgpu_get_pp_table,
587 amdgpu_set_pp_table);
588static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
589 amdgpu_get_pp_dpm_sclk,
590 amdgpu_set_pp_dpm_sclk);
591static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
592 amdgpu_get_pp_dpm_mclk,
593 amdgpu_set_pp_dpm_mclk);
594static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
595 amdgpu_get_pp_dpm_pcie,
596 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400597static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
598 amdgpu_get_pp_sclk_od,
599 amdgpu_set_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -0400600static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
601 amdgpu_get_pp_mclk_od,
602 amdgpu_set_pp_mclk_od);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603
604static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
605 struct device_attribute *attr,
606 char *buf)
607{
608 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500609 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610 int temp;
611
Alex Deucher0c67df42016-02-19 15:30:15 -0500612 /* Can't get temperature when the card is off */
613 if ((adev->flags & AMD_IS_PX) &&
614 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
615 return -EINVAL;
616
Jammy Zhoue61710c2015-11-10 18:31:08 -0500617 if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400618 temp = 0;
Rex Zhu8804b8d2015-11-10 18:29:11 -0500619 else
620 temp = amdgpu_dpm_get_temperature(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400621
622 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
623}
624
625static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
626 struct device_attribute *attr,
627 char *buf)
628{
629 struct amdgpu_device *adev = dev_get_drvdata(dev);
630 int hyst = to_sensor_dev_attr(attr)->index;
631 int temp;
632
633 if (hyst)
634 temp = adev->pm.dpm.thermal.min_temp;
635 else
636 temp = adev->pm.dpm.thermal.max_temp;
637
638 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
639}
640
641static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
642 struct device_attribute *attr,
643 char *buf)
644{
645 struct amdgpu_device *adev = dev_get_drvdata(dev);
646 u32 pwm_mode = 0;
647
Jammy Zhoue61710c2015-11-10 18:31:08 -0500648 if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500649 return -EINVAL;
650
651 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652
653 /* never 0 (full-speed), fuse or smc-controlled always */
654 return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
655}
656
657static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
658 struct device_attribute *attr,
659 const char *buf,
660 size_t count)
661{
662 struct amdgpu_device *adev = dev_get_drvdata(dev);
663 int err;
664 int value;
665
Jammy Zhoue61710c2015-11-10 18:31:08 -0500666 if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400667 return -EINVAL;
668
669 err = kstrtoint(buf, 10, &value);
670 if (err)
671 return err;
672
673 switch (value) {
674 case 1: /* manual, percent-based */
675 amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
676 break;
677 default: /* disable */
678 amdgpu_dpm_set_fan_control_mode(adev, 0);
679 break;
680 }
681
682 return count;
683}
684
685static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
686 struct device_attribute *attr,
687 char *buf)
688{
689 return sprintf(buf, "%i\n", 0);
690}
691
692static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
693 struct device_attribute *attr,
694 char *buf)
695{
696 return sprintf(buf, "%i\n", 255);
697}
698
699static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
700 struct device_attribute *attr,
701 const char *buf, size_t count)
702{
703 struct amdgpu_device *adev = dev_get_drvdata(dev);
704 int err;
705 u32 value;
706
707 err = kstrtou32(buf, 10, &value);
708 if (err)
709 return err;
710
711 value = (value * 100) / 255;
712
713 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
714 if (err)
715 return err;
716
717 return count;
718}
719
720static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
721 struct device_attribute *attr,
722 char *buf)
723{
724 struct amdgpu_device *adev = dev_get_drvdata(dev);
725 int err;
726 u32 speed;
727
728 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
729 if (err)
730 return err;
731
732 speed = (speed * 255) / 100;
733
734 return sprintf(buf, "%i\n", speed);
735}
736
737static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
738static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
739static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
740static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
741static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
742static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
743static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
744
745static struct attribute *hwmon_attributes[] = {
746 &sensor_dev_attr_temp1_input.dev_attr.attr,
747 &sensor_dev_attr_temp1_crit.dev_attr.attr,
748 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
749 &sensor_dev_attr_pwm1.dev_attr.attr,
750 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
751 &sensor_dev_attr_pwm1_min.dev_attr.attr,
752 &sensor_dev_attr_pwm1_max.dev_attr.attr,
753 NULL
754};
755
756static umode_t hwmon_attributes_visible(struct kobject *kobj,
757 struct attribute *attr, int index)
758{
Geliang Tangcc29ec82016-01-13 22:48:42 +0800759 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400760 struct amdgpu_device *adev = dev_get_drvdata(dev);
761 umode_t effective_mode = attr->mode;
762
Rex Zhu1b5708f2015-11-10 18:25:24 -0500763 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400764 if (!adev->pm.dpm_enabled &&
765 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -0400766 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
767 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
768 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
769 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
770 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400771 return 0;
772
Jammy Zhoue61710c2015-11-10 18:31:08 -0500773 if (adev->pp_enabled)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500774 return effective_mode;
775
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400776 /* Skip fan attributes if fan is not present */
777 if (adev->pm.no_fan &&
778 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
779 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
780 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
781 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
782 return 0;
783
784 /* mask fan attributes if we have no bindings for this asic to expose */
785 if ((!adev->pm.funcs->get_fan_speed_percent &&
786 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
787 (!adev->pm.funcs->get_fan_control_mode &&
788 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
789 effective_mode &= ~S_IRUGO;
790
791 if ((!adev->pm.funcs->set_fan_speed_percent &&
792 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
793 (!adev->pm.funcs->set_fan_control_mode &&
794 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
795 effective_mode &= ~S_IWUSR;
796
797 /* hide max/min values if we can't both query and manage the fan */
798 if ((!adev->pm.funcs->set_fan_speed_percent &&
799 !adev->pm.funcs->get_fan_speed_percent) &&
800 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
801 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
802 return 0;
803
804 return effective_mode;
805}
806
807static const struct attribute_group hwmon_attrgroup = {
808 .attrs = hwmon_attributes,
809 .is_visible = hwmon_attributes_visible,
810};
811
812static const struct attribute_group *hwmon_groups[] = {
813 &hwmon_attrgroup,
814 NULL
815};
816
817void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
818{
819 struct amdgpu_device *adev =
820 container_of(work, struct amdgpu_device,
821 pm.dpm.thermal.work);
822 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +0800823 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824
825 if (!adev->pm.dpm_enabled)
826 return;
827
828 if (adev->pm.funcs->get_temperature) {
829 int temp = amdgpu_dpm_get_temperature(adev);
830
831 if (temp < adev->pm.dpm.thermal.min_temp)
832 /* switch back the user state */
833 dpm_state = adev->pm.dpm.user_state;
834 } else {
835 if (adev->pm.dpm.thermal.high_to_low)
836 /* switch back the user state */
837 dpm_state = adev->pm.dpm.user_state;
838 }
839 mutex_lock(&adev->pm.mutex);
840 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
841 adev->pm.dpm.thermal_active = true;
842 else
843 adev->pm.dpm.thermal_active = false;
844 adev->pm.dpm.state = dpm_state;
845 mutex_unlock(&adev->pm.mutex);
846
847 amdgpu_pm_compute_clocks(adev);
848}
849
850static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +0800851 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852{
853 int i;
854 struct amdgpu_ps *ps;
855 u32 ui_class;
856 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
857 true : false;
858
859 /* check if the vblank period is too short to adjust the mclk */
860 if (single_display && adev->pm.funcs->vblank_too_short) {
861 if (amdgpu_dpm_vblank_too_short(adev))
862 single_display = false;
863 }
864
865 /* certain older asics have a separare 3D performance state,
866 * so try that first if the user selected performance
867 */
868 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
869 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
870 /* balanced states don't exist at the moment */
871 if (dpm_state == POWER_STATE_TYPE_BALANCED)
872 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
873
874restart_search:
875 /* Pick the best power state based on current conditions */
876 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
877 ps = &adev->pm.dpm.ps[i];
878 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
879 switch (dpm_state) {
880 /* user states */
881 case POWER_STATE_TYPE_BATTERY:
882 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
883 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
884 if (single_display)
885 return ps;
886 } else
887 return ps;
888 }
889 break;
890 case POWER_STATE_TYPE_BALANCED:
891 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
892 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
893 if (single_display)
894 return ps;
895 } else
896 return ps;
897 }
898 break;
899 case POWER_STATE_TYPE_PERFORMANCE:
900 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
901 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
902 if (single_display)
903 return ps;
904 } else
905 return ps;
906 }
907 break;
908 /* internal states */
909 case POWER_STATE_TYPE_INTERNAL_UVD:
910 if (adev->pm.dpm.uvd_ps)
911 return adev->pm.dpm.uvd_ps;
912 else
913 break;
914 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
915 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
916 return ps;
917 break;
918 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
919 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
920 return ps;
921 break;
922 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
923 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
924 return ps;
925 break;
926 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
927 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
928 return ps;
929 break;
930 case POWER_STATE_TYPE_INTERNAL_BOOT:
931 return adev->pm.dpm.boot_ps;
932 case POWER_STATE_TYPE_INTERNAL_THERMAL:
933 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
934 return ps;
935 break;
936 case POWER_STATE_TYPE_INTERNAL_ACPI:
937 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
938 return ps;
939 break;
940 case POWER_STATE_TYPE_INTERNAL_ULV:
941 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
942 return ps;
943 break;
944 case POWER_STATE_TYPE_INTERNAL_3DPERF:
945 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
946 return ps;
947 break;
948 default:
949 break;
950 }
951 }
952 /* use a fallback state if we didn't match */
953 switch (dpm_state) {
954 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
955 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
956 goto restart_search;
957 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
958 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
959 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
960 if (adev->pm.dpm.uvd_ps) {
961 return adev->pm.dpm.uvd_ps;
962 } else {
963 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
964 goto restart_search;
965 }
966 case POWER_STATE_TYPE_INTERNAL_THERMAL:
967 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
968 goto restart_search;
969 case POWER_STATE_TYPE_INTERNAL_ACPI:
970 dpm_state = POWER_STATE_TYPE_BATTERY;
971 goto restart_search;
972 case POWER_STATE_TYPE_BATTERY:
973 case POWER_STATE_TYPE_BALANCED:
974 case POWER_STATE_TYPE_INTERNAL_3DPERF:
975 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
976 goto restart_search;
977 default:
978 break;
979 }
980
981 return NULL;
982}
983
984static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
985{
986 int i;
987 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +0800988 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989 int ret;
990
991 /* if dpm init failed */
992 if (!adev->pm.dpm_enabled)
993 return;
994
995 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
996 /* add other state override checks here */
997 if ((!adev->pm.dpm.thermal_active) &&
998 (!adev->pm.dpm.uvd_active))
999 adev->pm.dpm.state = adev->pm.dpm.user_state;
1000 }
1001 dpm_state = adev->pm.dpm.state;
1002
1003 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1004 if (ps)
1005 adev->pm.dpm.requested_ps = ps;
1006 else
1007 return;
1008
1009 /* no need to reprogram if nothing changed unless we are on BTC+ */
1010 if (adev->pm.dpm.current_ps == adev->pm.dpm.requested_ps) {
1011 /* vce just modifies an existing state so force a change */
1012 if (ps->vce_active != adev->pm.dpm.vce_active)
1013 goto force;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001014 if (adev->flags & AMD_IS_APU) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001015 /* for APUs if the num crtcs changed but state is the same,
1016 * all we need to do is update the display configuration.
1017 */
1018 if (adev->pm.dpm.new_active_crtcs != adev->pm.dpm.current_active_crtcs) {
1019 /* update display watermarks based on new power state */
1020 amdgpu_display_bandwidth_update(adev);
1021 /* update displays */
1022 amdgpu_dpm_display_configuration_changed(adev);
1023 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1024 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1025 }
1026 return;
1027 } else {
1028 /* for BTC+ if the num crtcs hasn't changed and state is the same,
1029 * nothing to do, if the num crtcs is > 1 and state is the same,
1030 * update display configuration.
1031 */
1032 if (adev->pm.dpm.new_active_crtcs ==
1033 adev->pm.dpm.current_active_crtcs) {
1034 return;
1035 } else if ((adev->pm.dpm.current_active_crtc_count > 1) &&
1036 (adev->pm.dpm.new_active_crtc_count > 1)) {
1037 /* update display watermarks based on new power state */
1038 amdgpu_display_bandwidth_update(adev);
1039 /* update displays */
1040 amdgpu_dpm_display_configuration_changed(adev);
1041 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1042 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1043 return;
1044 }
1045 }
1046 }
1047
1048force:
1049 if (amdgpu_dpm == 1) {
1050 printk("switching from power state:\n");
1051 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1052 printk("switching to power state:\n");
1053 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1054 }
1055
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001056 /* update whether vce is active */
1057 ps->vce_active = adev->pm.dpm.vce_active;
1058
1059 ret = amdgpu_dpm_pre_set_power_state(adev);
1060 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001061 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001062
1063 /* update display watermarks based on new power state */
1064 amdgpu_display_bandwidth_update(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001065
1066 /* wait for the rings to drain */
1067 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1068 struct amdgpu_ring *ring = adev->rings[i];
1069 if (ring && ring->ready)
1070 amdgpu_fence_wait_empty(ring);
1071 }
1072
1073 /* program the new power state */
1074 amdgpu_dpm_set_power_state(adev);
1075
1076 /* update current power state */
1077 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps;
1078
1079 amdgpu_dpm_post_set_power_state(adev);
1080
Alex Deucher8e7cedc2016-02-19 17:55:31 -05001081 /* update displays */
1082 amdgpu_dpm_display_configuration_changed(adev);
1083
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001084 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1085 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1086
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001087 if (adev->pm.funcs->force_performance_level) {
1088 if (adev->pm.dpm.thermal_active) {
1089 enum amdgpu_dpm_forced_level level = adev->pm.dpm.forced_level;
1090 /* force low perf level for thermal */
1091 amdgpu_dpm_force_performance_level(adev, AMDGPU_DPM_FORCED_LEVEL_LOW);
1092 /* save the user's level */
1093 adev->pm.dpm.forced_level = level;
1094 } else {
1095 /* otherwise, user selected level */
1096 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1097 }
1098 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001099}
1100
1101void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1102{
Jammy Zhoue61710c2015-11-10 18:31:08 -05001103 if (adev->pp_enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001104 amdgpu_dpm_powergate_uvd(adev, !enable);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001105 else {
1106 if (adev->pm.funcs->powergate_uvd) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001107 mutex_lock(&adev->pm.mutex);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001108 /* enable/disable UVD */
1109 amdgpu_dpm_powergate_uvd(adev, !enable);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001110 mutex_unlock(&adev->pm.mutex);
1111 } else {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001112 if (enable) {
1113 mutex_lock(&adev->pm.mutex);
1114 adev->pm.dpm.uvd_active = true;
1115 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
1116 mutex_unlock(&adev->pm.mutex);
1117 } else {
1118 mutex_lock(&adev->pm.mutex);
1119 adev->pm.dpm.uvd_active = false;
1120 mutex_unlock(&adev->pm.mutex);
1121 }
1122 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001123 }
1124
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001125 }
1126}
1127
1128void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1129{
Jammy Zhoue61710c2015-11-10 18:31:08 -05001130 if (adev->pp_enabled)
Sonny Jiangb7a077692015-05-28 15:47:53 -04001131 amdgpu_dpm_powergate_vce(adev, !enable);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001132 else {
1133 if (adev->pm.funcs->powergate_vce) {
Sonny Jiangb7a077692015-05-28 15:47:53 -04001134 mutex_lock(&adev->pm.mutex);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001135 amdgpu_dpm_powergate_vce(adev, !enable);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001136 mutex_unlock(&adev->pm.mutex);
1137 } else {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001138 if (enable) {
1139 mutex_lock(&adev->pm.mutex);
1140 adev->pm.dpm.vce_active = true;
1141 /* XXX select vce level based on ring/task */
1142 adev->pm.dpm.vce_level = AMDGPU_VCE_LEVEL_AC_ALL;
1143 mutex_unlock(&adev->pm.mutex);
1144 } else {
1145 mutex_lock(&adev->pm.mutex);
1146 adev->pm.dpm.vce_active = false;
1147 mutex_unlock(&adev->pm.mutex);
1148 }
1149 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001150 }
Sonny Jiangb7a077692015-05-28 15:47:53 -04001151 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001152}
1153
1154void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1155{
1156 int i;
1157
Jammy Zhoue61710c2015-11-10 18:31:08 -05001158 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001159 /* TO DO */
1160 return;
1161
1162 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001163 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001164
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001165}
1166
1167int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1168{
1169 int ret;
1170
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001171 if (adev->pm.sysfs_initialized)
1172 return 0;
1173
Jammy Zhoue61710c2015-11-10 18:31:08 -05001174 if (!adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001175 if (adev->pm.funcs->get_temperature == NULL)
1176 return 0;
1177 }
1178
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001179 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1180 DRIVER_NAME, adev,
1181 hwmon_groups);
1182 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1183 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1184 dev_err(adev->dev,
1185 "Unable to register hwmon device: %d\n", ret);
1186 return ret;
1187 }
1188
1189 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1190 if (ret) {
1191 DRM_ERROR("failed to create device file for dpm state\n");
1192 return ret;
1193 }
1194 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1195 if (ret) {
1196 DRM_ERROR("failed to create device file for dpm state\n");
1197 return ret;
1198 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001199
1200 if (adev->pp_enabled) {
1201 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1202 if (ret) {
1203 DRM_ERROR("failed to create device file pp_num_states\n");
1204 return ret;
1205 }
1206 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1207 if (ret) {
1208 DRM_ERROR("failed to create device file pp_cur_state\n");
1209 return ret;
1210 }
1211 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1212 if (ret) {
1213 DRM_ERROR("failed to create device file pp_force_state\n");
1214 return ret;
1215 }
1216 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1217 if (ret) {
1218 DRM_ERROR("failed to create device file pp_table\n");
1219 return ret;
1220 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001221 }
Eric Huangc85e2992016-05-19 15:41:25 -04001222
1223 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1224 if (ret) {
1225 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1226 return ret;
1227 }
1228 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1229 if (ret) {
1230 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1231 return ret;
1232 }
1233 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1234 if (ret) {
1235 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1236 return ret;
1237 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001238 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1239 if (ret) {
1240 DRM_ERROR("failed to create device file pp_sclk_od\n");
1241 return ret;
1242 }
Eric Huangf2bdc052016-05-24 15:11:17 -04001243 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
1244 if (ret) {
1245 DRM_ERROR("failed to create device file pp_mclk_od\n");
1246 return ret;
1247 }
Eric Huangc85e2992016-05-19 15:41:25 -04001248
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001249 ret = amdgpu_debugfs_pm_init(adev);
1250 if (ret) {
1251 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1252 return ret;
1253 }
1254
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001255 adev->pm.sysfs_initialized = true;
1256
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001257 return 0;
1258}
1259
1260void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1261{
1262 if (adev->pm.int_hwmon_dev)
1263 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1264 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1265 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -05001266 if (adev->pp_enabled) {
1267 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1268 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1269 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1270 device_remove_file(adev->dev, &dev_attr_pp_table);
Eric Huangf3898ea2015-12-11 16:24:34 -05001271 }
Eric Huangc85e2992016-05-19 15:41:25 -04001272 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1273 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1274 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001275 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -04001276 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001277}
1278
1279void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1280{
1281 struct drm_device *ddev = adev->ddev;
1282 struct drm_crtc *crtc;
1283 struct amdgpu_crtc *amdgpu_crtc;
1284
1285 if (!adev->pm.dpm_enabled)
1286 return;
1287
Jammy Zhoue61710c2015-11-10 18:31:08 -05001288 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001289 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001290
Rex Zhu1b5708f2015-11-10 18:25:24 -05001291 amdgpu_display_bandwidth_update(adev);
Christian Königa27de352016-01-21 11:28:53 +01001292 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1293 struct amdgpu_ring *ring = adev->rings[i];
1294 if (ring && ring->ready)
1295 amdgpu_fence_wait_empty(ring);
1296 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001297
1298 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
1299 } else {
1300 mutex_lock(&adev->pm.mutex);
1301 adev->pm.dpm.new_active_crtcs = 0;
1302 adev->pm.dpm.new_active_crtc_count = 0;
1303 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1304 list_for_each_entry(crtc,
1305 &ddev->mode_config.crtc_list, head) {
1306 amdgpu_crtc = to_amdgpu_crtc(crtc);
1307 if (crtc->enabled) {
1308 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1309 adev->pm.dpm.new_active_crtc_count++;
1310 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001311 }
1312 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001313 /* update battery/ac status */
1314 if (power_supply_is_system_supplied() > 0)
1315 adev->pm.dpm.ac_power = true;
1316 else
1317 adev->pm.dpm.ac_power = false;
1318
1319 amdgpu_dpm_change_power_state_locked(adev);
1320
1321 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001322 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001323}
1324
1325/*
1326 * Debugfs info
1327 */
1328#if defined(CONFIG_DEBUG_FS)
1329
1330static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1331{
1332 struct drm_info_node *node = (struct drm_info_node *) m->private;
1333 struct drm_device *dev = node->minor->dev;
1334 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001335 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001336
Rex Zhu1b5708f2015-11-10 18:25:24 -05001337 if (!adev->pm.dpm_enabled) {
1338 seq_printf(m, "dpm not enabled\n");
1339 return 0;
1340 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001341 if ((adev->flags & AMD_IS_PX) &&
1342 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1343 seq_printf(m, "PX asic powered off\n");
1344 } else if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001345 amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
1346 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001347 mutex_lock(&adev->pm.mutex);
1348 if (adev->pm.funcs->debugfs_print_current_performance_level)
1349 amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
1350 else
1351 seq_printf(m, "Debugfs support not implemented for this asic\n");
1352 mutex_unlock(&adev->pm.mutex);
1353 }
1354
1355 return 0;
1356}
1357
Nils Wallménius06ab6832016-05-02 12:46:15 -04001358static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001359 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
1360};
1361#endif
1362
1363static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
1364{
1365#if defined(CONFIG_DEBUG_FS)
1366 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
1367#else
1368 return 0;
1369#endif
1370}