blob: 55cdb4d30a16fe25cea64bf6f10f6994a20e5a81 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Jesse Barnes8d315282011-10-16 10:23:31 +020037/*
38 * 965+ support PIPE_CONTROL commands, which provide finer grained control
39 * over cache flushing.
40 */
41struct pipe_control {
42 struct drm_i915_gem_object *obj;
43 volatile u32 *cpu_page;
44 u32 gtt_offset;
45};
46
Chris Wilsonc7dca472011-01-20 17:00:10 +000047static inline int ring_space(struct intel_ring_buffer *ring)
48{
49 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
50 if (space < 0)
51 space += ring->size;
52 return space;
53}
54
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000055static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010056gen2_render_ring_flush(struct intel_ring_buffer *ring,
57 u32 invalidate_domains,
58 u32 flush_domains)
59{
60 u32 cmd;
61 int ret;
62
63 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020064 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010065 cmd |= MI_NO_WRITE_FLUSH;
66
67 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
68 cmd |= MI_READ_FLUSH;
69
70 ret = intel_ring_begin(ring, 2);
71 if (ret)
72 return ret;
73
74 intel_ring_emit(ring, cmd);
75 intel_ring_emit(ring, MI_NOOP);
76 intel_ring_advance(ring);
77
78 return 0;
79}
80
81static int
82gen4_render_ring_flush(struct intel_ring_buffer *ring,
83 u32 invalidate_domains,
84 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070085{
Chris Wilson78501ea2010-10-27 12:18:21 +010086 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010087 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000088 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010089
Chris Wilson36d527d2011-03-19 22:26:49 +000090 /*
91 * read/write caches:
92 *
93 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
94 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
95 * also flushed at 2d versus 3d pipeline switches.
96 *
97 * read-only caches:
98 *
99 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
100 * MI_READ_FLUSH is set, and is always flushed on 965.
101 *
102 * I915_GEM_DOMAIN_COMMAND may not exist?
103 *
104 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
105 * invalidated when MI_EXE_FLUSH is set.
106 *
107 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
108 * invalidated with every MI_FLUSH.
109 *
110 * TLBs:
111 *
112 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
113 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
114 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
115 * are flushed at any MI_FLUSH.
116 */
117
118 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100119 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000121 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
122 cmd |= MI_EXE_FLUSH;
123
124 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
125 (IS_G4X(dev) || IS_GEN5(dev)))
126 cmd |= MI_INVALIDATE_ISP;
127
128 ret = intel_ring_begin(ring, 2);
129 if (ret)
130 return ret;
131
132 intel_ring_emit(ring, cmd);
133 intel_ring_emit(ring, MI_NOOP);
134 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000135
136 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800137}
138
Jesse Barnes8d315282011-10-16 10:23:31 +0200139/**
140 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
141 * implementing two workarounds on gen6. From section 1.4.7.1
142 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
143 *
144 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
145 * produced by non-pipelined state commands), software needs to first
146 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
147 * 0.
148 *
149 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
150 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
151 *
152 * And the workaround for these two requires this workaround first:
153 *
154 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
155 * BEFORE the pipe-control with a post-sync op and no write-cache
156 * flushes.
157 *
158 * And this last workaround is tricky because of the requirements on
159 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
160 * volume 2 part 1:
161 *
162 * "1 of the following must also be set:
163 * - Render Target Cache Flush Enable ([12] of DW1)
164 * - Depth Cache Flush Enable ([0] of DW1)
165 * - Stall at Pixel Scoreboard ([1] of DW1)
166 * - Depth Stall ([13] of DW1)
167 * - Post-Sync Operation ([13] of DW1)
168 * - Notify Enable ([8] of DW1)"
169 *
170 * The cache flushes require the workaround flush that triggered this
171 * one, so we can't use it. Depth stall would trigger the same.
172 * Post-sync nonzero is what triggered this second workaround, so we
173 * can't use that one either. Notify enable is IRQs, which aren't
174 * really our business. That leaves only stall at scoreboard.
175 */
176static int
177intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
178{
179 struct pipe_control *pc = ring->private;
180 u32 scratch_addr = pc->gtt_offset + 128;
181 int ret;
182
183
184 ret = intel_ring_begin(ring, 6);
185 if (ret)
186 return ret;
187
188 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
189 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
190 PIPE_CONTROL_STALL_AT_SCOREBOARD);
191 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
192 intel_ring_emit(ring, 0); /* low dword */
193 intel_ring_emit(ring, 0); /* high dword */
194 intel_ring_emit(ring, MI_NOOP);
195 intel_ring_advance(ring);
196
197 ret = intel_ring_begin(ring, 6);
198 if (ret)
199 return ret;
200
201 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
202 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
203 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, 0);
206 intel_ring_emit(ring, MI_NOOP);
207 intel_ring_advance(ring);
208
209 return 0;
210}
211
212static int
213gen6_render_ring_flush(struct intel_ring_buffer *ring,
214 u32 invalidate_domains, u32 flush_domains)
215{
216 u32 flags = 0;
217 struct pipe_control *pc = ring->private;
218 u32 scratch_addr = pc->gtt_offset + 128;
219 int ret;
220
Paulo Zanonib3111502012-08-17 18:35:42 -0300221 /* Force SNB workarounds for PIPE_CONTROL flushes */
222 ret = intel_emit_post_sync_nonzero_flush(ring);
223 if (ret)
224 return ret;
225
Jesse Barnes8d315282011-10-16 10:23:31 +0200226 /* Just flush everything. Experiments have shown that reducing the
227 * number of bits based on the write domains has little performance
228 * impact.
229 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100230 if (flush_domains) {
231 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
232 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
233 /*
234 * Ensure that any following seqno writes only happen
235 * when the render cache is indeed flushed.
236 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200237 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100238 }
239 if (invalidate_domains) {
240 flags |= PIPE_CONTROL_TLB_INVALIDATE;
241 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
245 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
246 /*
247 * TLB invalidate requires a post-sync write.
248 */
249 flags |= PIPE_CONTROL_QW_WRITE;
250 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200251
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100252 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200253 if (ret)
254 return ret;
255
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_emit(ring, flags);
258 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100259 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200260 intel_ring_advance(ring);
261
262 return 0;
263}
264
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100265static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300266gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
267{
268 int ret;
269
270 ret = intel_ring_begin(ring, 4);
271 if (ret)
272 return ret;
273
274 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
275 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
276 PIPE_CONTROL_STALL_AT_SCOREBOARD);
277 intel_ring_emit(ring, 0);
278 intel_ring_emit(ring, 0);
279 intel_ring_advance(ring);
280
281 return 0;
282}
283
284static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300285gen7_render_ring_flush(struct intel_ring_buffer *ring,
286 u32 invalidate_domains, u32 flush_domains)
287{
288 u32 flags = 0;
289 struct pipe_control *pc = ring->private;
290 u32 scratch_addr = pc->gtt_offset + 128;
291 int ret;
292
Paulo Zanonif3987632012-08-17 18:35:43 -0300293 /*
294 * Ensure that any following seqno writes only happen when the render
295 * cache is indeed flushed.
296 *
297 * Workaround: 4th PIPE_CONTROL command (except the ones with only
298 * read-cache invalidate bits set) must have the CS_STALL bit set. We
299 * don't try to be clever and just set it unconditionally.
300 */
301 flags |= PIPE_CONTROL_CS_STALL;
302
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300303 /* Just flush everything. Experiments have shown that reducing the
304 * number of bits based on the write domains has little performance
305 * impact.
306 */
307 if (flush_domains) {
308 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
309 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 }
311 if (invalidate_domains) {
312 flags |= PIPE_CONTROL_TLB_INVALIDATE;
313 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
317 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
318 /*
319 * TLB invalidate requires a post-sync write.
320 */
321 flags |= PIPE_CONTROL_QW_WRITE;
Paulo Zanonif3987632012-08-17 18:35:43 -0300322
323 /* Workaround: we must issue a pipe_control with CS-stall bit
324 * set before a pipe_control command that has the state cache
325 * invalidate bit set. */
326 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 }
328
329 ret = intel_ring_begin(ring, 4);
330 if (ret)
331 return ret;
332
333 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
334 intel_ring_emit(ring, flags);
335 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
336 intel_ring_emit(ring, 0);
337 intel_ring_advance(ring);
338
339 return 0;
340}
341
Chris Wilson78501ea2010-10-27 12:18:21 +0100342static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100343 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800344{
Chris Wilson78501ea2010-10-27 12:18:21 +0100345 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100346 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800347}
348
Chris Wilson78501ea2010-10-27 12:18:21 +0100349u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800350{
Chris Wilson78501ea2010-10-27 12:18:21 +0100351 drm_i915_private_t *dev_priv = ring->dev->dev_private;
352 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200353 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800354
355 return I915_READ(acthd_reg);
356}
357
Chris Wilson78501ea2010-10-27 12:18:21 +0100358static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800359{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200360 struct drm_device *dev = ring->dev;
361 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000362 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200363 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800365
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200366 if (HAS_FORCE_WAKE(dev))
367 gen6_gt_force_wake_get(dev_priv);
368
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800369 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200370 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200371 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100372 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800373
Daniel Vetter570ef602010-08-02 17:06:23 +0200374 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800375
376 /* G45 ring initialization fails to reset head to zero */
377 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000378 DRM_DEBUG_KMS("%s head not reset to zero "
379 "ctl %08x head %08x tail %08x start %08x\n",
380 ring->name,
381 I915_READ_CTL(ring),
382 I915_READ_HEAD(ring),
383 I915_READ_TAIL(ring),
384 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800385
Daniel Vetter570ef602010-08-02 17:06:23 +0200386 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800387
Chris Wilson6fd0d562010-12-05 20:42:33 +0000388 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
389 DRM_ERROR("failed to set %s head to zero "
390 "ctl %08x head %08x tail %08x start %08x\n",
391 ring->name,
392 I915_READ_CTL(ring),
393 I915_READ_HEAD(ring),
394 I915_READ_TAIL(ring),
395 I915_READ_START(ring));
396 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700397 }
398
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200399 /* Initialize the ring. This must happen _after_ we've cleared the ring
400 * registers with the above sequence (the readback of the HEAD registers
401 * also enforces ordering), otherwise the hw might lose the new ring
402 * register values. */
403 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200404 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000405 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000406 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400409 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
410 I915_READ_START(ring) == obj->gtt_offset &&
411 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000412 DRM_ERROR("%s initialization failed "
413 "ctl %08x head %08x tail %08x start %08x\n",
414 ring->name,
415 I915_READ_CTL(ring),
416 I915_READ_HEAD(ring),
417 I915_READ_TAIL(ring),
418 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200419 ret = -EIO;
420 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800421 }
422
Chris Wilson78501ea2010-10-27 12:18:21 +0100423 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
424 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800425 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000426 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200427 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000428 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100429 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800430 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000431
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200432out:
433 if (HAS_FORCE_WAKE(dev))
434 gen6_gt_force_wake_put(dev_priv);
435
436 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700437}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438
Chris Wilsonc6df5412010-12-15 09:56:50 +0000439static int
440init_pipe_control(struct intel_ring_buffer *ring)
441{
442 struct pipe_control *pc;
443 struct drm_i915_gem_object *obj;
444 int ret;
445
446 if (ring->private)
447 return 0;
448
449 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
450 if (!pc)
451 return -ENOMEM;
452
453 obj = i915_gem_alloc_object(ring->dev, 4096);
454 if (obj == NULL) {
455 DRM_ERROR("Failed to allocate seqno page\n");
456 ret = -ENOMEM;
457 goto err;
458 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100459
460 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000461
Chris Wilson86a1ee22012-08-11 15:41:04 +0100462 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000463 if (ret)
464 goto err_unref;
465
466 pc->gtt_offset = obj->gtt_offset;
467 pc->cpu_page = kmap(obj->pages[0]);
468 if (pc->cpu_page == NULL)
469 goto err_unpin;
470
471 pc->obj = obj;
472 ring->private = pc;
473 return 0;
474
475err_unpin:
476 i915_gem_object_unpin(obj);
477err_unref:
478 drm_gem_object_unreference(&obj->base);
479err:
480 kfree(pc);
481 return ret;
482}
483
484static void
485cleanup_pipe_control(struct intel_ring_buffer *ring)
486{
487 struct pipe_control *pc = ring->private;
488 struct drm_i915_gem_object *obj;
489
490 if (!ring->private)
491 return;
492
493 obj = pc->obj;
494 kunmap(obj->pages[0]);
495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800503{
Chris Wilson78501ea2010-10-27 12:18:21 +0100504 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100506 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800507
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 if (INTEL_INFO(dev)->gen > 3) {
Daniel Vetter6b26c862012-04-24 14:04:12 +0200509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Jesse Barnesb095cd02011-08-12 15:28:32 -0700510 if (IS_GEN7(dev))
511 I915_WRITE(GFX_MODE_GEN7,
Daniel Vetter6b26c862012-04-24 14:04:12 +0200512 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
513 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800514 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100515
Jesse Barnes8d315282011-10-16 10:23:31 +0200516 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000517 ret = init_pipe_control(ring);
518 if (ret)
519 return ret;
520 }
521
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200522 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700523 /* From the Sandybridge PRM, volume 1 part 3, page 24:
524 * "If this bit is set, STCunit will have LRA as replacement
525 * policy. [...] This bit must be reset. LRA replacement
526 * policy is not supported."
527 */
528 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200529 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700530
531 /* This is not explicitly set for GEN6, so read the register.
532 * see intel_ring_mi_set_context() for why we care.
533 * TODO: consider explicitly setting the bit for GEN5
534 */
535 ring->itlb_before_ctx_switch =
536 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800537 }
538
Daniel Vetter6b26c862012-04-24 14:04:12 +0200539 if (INTEL_INFO(dev)->gen >= 6)
540 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000541
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700542 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700543 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
544
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 return ret;
546}
547
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548static void render_ring_cleanup(struct intel_ring_buffer *ring)
549{
550 if (!ring->private)
551 return;
552
553 cleanup_pipe_control(ring);
554}
555
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000556static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700557update_mboxes(struct intel_ring_buffer *ring,
558 u32 seqno,
559 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000560{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700561 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
562 MI_SEMAPHORE_GLOBAL_GTT |
563 MI_SEMAPHORE_REGISTER |
564 MI_SEMAPHORE_UPDATE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000565 intel_ring_emit(ring, seqno);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700566 intel_ring_emit(ring, mmio_offset);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000567}
568
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700569/**
570 * gen6_add_request - Update the semaphore mailbox registers
571 *
572 * @ring - ring that is adding a request
573 * @seqno - return seqno stuck into the ring
574 *
575 * Update the mailbox registers in the *other* rings with the current seqno.
576 * This acts like a signal in the canonical semaphore.
577 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000578static int
579gen6_add_request(struct intel_ring_buffer *ring,
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700580 u32 *seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000581{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700582 u32 mbox1_reg;
583 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584 int ret;
585
586 ret = intel_ring_begin(ring, 10);
587 if (ret)
588 return ret;
589
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700590 mbox1_reg = ring->signal_mbox[0];
591 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000592
Daniel Vetter53d227f2012-01-25 16:32:49 +0100593 *seqno = i915_gem_next_request_seqno(ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700594
595 update_mboxes(ring, *seqno, mbox1_reg);
596 update_mboxes(ring, *seqno, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
598 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700599 intel_ring_emit(ring, *seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600 intel_ring_emit(ring, MI_USER_INTERRUPT);
601 intel_ring_advance(ring);
602
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000603 return 0;
604}
605
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700606/**
607 * intel_ring_sync - sync the waiter to the signaller on seqno
608 *
609 * @waiter - ring that is waiting
610 * @signaller - ring which has, or will signal
611 * @seqno - seqno which the waiter will block on
612 */
613static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200614gen6_ring_sync(struct intel_ring_buffer *waiter,
615 struct intel_ring_buffer *signaller,
616 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000617{
618 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700619 u32 dw1 = MI_SEMAPHORE_MBOX |
620 MI_SEMAPHORE_COMPARE |
621 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700623 /* Throughout all of the GEM code, seqno passed implies our current
624 * seqno is >= the last seqno executed. However for hardware the
625 * comparison is strictly greater than.
626 */
627 seqno -= 1;
628
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200629 WARN_ON(signaller->semaphore_register[waiter->id] ==
630 MI_SEMAPHORE_SYNC_INVALID);
631
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700632 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633 if (ret)
634 return ret;
635
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200636 intel_ring_emit(waiter,
637 dw1 | signaller->semaphore_register[waiter->id]);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700638 intel_ring_emit(waiter, seqno);
639 intel_ring_emit(waiter, 0);
640 intel_ring_emit(waiter, MI_NOOP);
641 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000642
643 return 0;
644}
645
Chris Wilsonc6df5412010-12-15 09:56:50 +0000646#define PIPE_CONTROL_FLUSH(ring__, addr__) \
647do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200648 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
649 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
651 intel_ring_emit(ring__, 0); \
652 intel_ring_emit(ring__, 0); \
653} while (0)
654
655static int
656pc_render_add_request(struct intel_ring_buffer *ring,
657 u32 *result)
658{
Daniel Vetter53d227f2012-01-25 16:32:49 +0100659 u32 seqno = i915_gem_next_request_seqno(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660 struct pipe_control *pc = ring->private;
661 u32 scratch_addr = pc->gtt_offset + 128;
662 int ret;
663
664 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
665 * incoherent with writes to memory, i.e. completely fubar,
666 * so we need to use PIPE_NOTIFY instead.
667 *
668 * However, we also need to workaround the qword write
669 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
670 * memory before requesting an interrupt.
671 */
672 ret = intel_ring_begin(ring, 32);
673 if (ret)
674 return ret;
675
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200676 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200677 PIPE_CONTROL_WRITE_FLUSH |
678 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
680 intel_ring_emit(ring, seqno);
681 intel_ring_emit(ring, 0);
682 PIPE_CONTROL_FLUSH(ring, scratch_addr);
683 scratch_addr += 128; /* write to separate cachelines */
684 PIPE_CONTROL_FLUSH(ring, scratch_addr);
685 scratch_addr += 128;
686 PIPE_CONTROL_FLUSH(ring, scratch_addr);
687 scratch_addr += 128;
688 PIPE_CONTROL_FLUSH(ring, scratch_addr);
689 scratch_addr += 128;
690 PIPE_CONTROL_FLUSH(ring, scratch_addr);
691 scratch_addr += 128;
692 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000693
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200694 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200695 PIPE_CONTROL_WRITE_FLUSH |
696 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 PIPE_CONTROL_NOTIFY);
698 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
699 intel_ring_emit(ring, seqno);
700 intel_ring_emit(ring, 0);
701 intel_ring_advance(ring);
702
703 *result = seqno;
704 return 0;
705}
706
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800707static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100708gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100709{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100710 /* Workaround to force correct ordering between irq and seqno writes on
711 * ivb (and maybe also on snb) by reading from a CS register (like
712 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100713 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100714 intel_ring_get_active_head(ring);
715 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
716}
717
718static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100719ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800720{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000721 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
722}
723
Chris Wilsonc6df5412010-12-15 09:56:50 +0000724static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100725pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000726{
727 struct pipe_control *pc = ring->private;
728 return pc->cpu_page[0];
729}
730
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000731static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200732gen5_ring_get_irq(struct intel_ring_buffer *ring)
733{
734 struct drm_device *dev = ring->dev;
735 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100736 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200737
738 if (!dev->irq_enabled)
739 return false;
740
Chris Wilson7338aef2012-04-24 21:48:47 +0100741 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200742 if (ring->irq_refcount++ == 0) {
743 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
744 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
745 POSTING_READ(GTIMR);
746 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100747 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200748
749 return true;
750}
751
752static void
753gen5_ring_put_irq(struct intel_ring_buffer *ring)
754{
755 struct drm_device *dev = ring->dev;
756 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100757 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200758
Chris Wilson7338aef2012-04-24 21:48:47 +0100759 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200760 if (--ring->irq_refcount == 0) {
761 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
762 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
763 POSTING_READ(GTIMR);
764 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100765 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200766}
767
768static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200769i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700770{
Chris Wilson78501ea2010-10-27 12:18:21 +0100771 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000772 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100773 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700774
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000775 if (!dev->irq_enabled)
776 return false;
777
Chris Wilson7338aef2012-04-24 21:48:47 +0100778 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200779 if (ring->irq_refcount++ == 0) {
780 dev_priv->irq_mask &= ~ring->irq_enable_mask;
781 I915_WRITE(IMR, dev_priv->irq_mask);
782 POSTING_READ(IMR);
783 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100784 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000785
786 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700787}
788
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800789static void
Daniel Vettere3670312012-04-11 22:12:53 +0200790i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700791{
Chris Wilson78501ea2010-10-27 12:18:21 +0100792 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000793 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100794 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700795
Chris Wilson7338aef2012-04-24 21:48:47 +0100796 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200797 if (--ring->irq_refcount == 0) {
798 dev_priv->irq_mask |= ring->irq_enable_mask;
799 I915_WRITE(IMR, dev_priv->irq_mask);
800 POSTING_READ(IMR);
801 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100802 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700803}
804
Chris Wilsonc2798b12012-04-22 21:13:57 +0100805static bool
806i8xx_ring_get_irq(struct intel_ring_buffer *ring)
807{
808 struct drm_device *dev = ring->dev;
809 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100810 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100811
812 if (!dev->irq_enabled)
813 return false;
814
Chris Wilson7338aef2012-04-24 21:48:47 +0100815 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100816 if (ring->irq_refcount++ == 0) {
817 dev_priv->irq_mask &= ~ring->irq_enable_mask;
818 I915_WRITE16(IMR, dev_priv->irq_mask);
819 POSTING_READ16(IMR);
820 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100821 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100822
823 return true;
824}
825
826static void
827i8xx_ring_put_irq(struct intel_ring_buffer *ring)
828{
829 struct drm_device *dev = ring->dev;
830 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100831 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100832
Chris Wilson7338aef2012-04-24 21:48:47 +0100833 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100834 if (--ring->irq_refcount == 0) {
835 dev_priv->irq_mask |= ring->irq_enable_mask;
836 I915_WRITE16(IMR, dev_priv->irq_mask);
837 POSTING_READ16(IMR);
838 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100839 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100840}
841
Chris Wilson78501ea2010-10-27 12:18:21 +0100842void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800843{
Eric Anholt45930102011-05-06 17:12:35 -0700844 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100845 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700846 u32 mmio = 0;
847
848 /* The ring status page addresses are no longer next to the rest of
849 * the ring registers as of gen7.
850 */
851 if (IS_GEN7(dev)) {
852 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100853 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700854 mmio = RENDER_HWS_PGA_GEN7;
855 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100856 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700857 mmio = BLT_HWS_PGA_GEN7;
858 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100859 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700860 mmio = BSD_HWS_PGA_GEN7;
861 break;
862 }
863 } else if (IS_GEN6(ring->dev)) {
864 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
865 } else {
866 mmio = RING_HWS_PGA(ring->mmio_base);
867 }
868
Chris Wilson78501ea2010-10-27 12:18:21 +0100869 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
870 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800871}
872
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000873static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100874bsd_ring_flush(struct intel_ring_buffer *ring,
875 u32 invalidate_domains,
876 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800877{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000878 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000879
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000880 ret = intel_ring_begin(ring, 2);
881 if (ret)
882 return ret;
883
884 intel_ring_emit(ring, MI_FLUSH);
885 intel_ring_emit(ring, MI_NOOP);
886 intel_ring_advance(ring);
887 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800888}
889
Chris Wilson3cce4692010-10-27 16:11:02 +0100890static int
Daniel Vetter8620a3a2012-04-11 22:12:57 +0200891i9xx_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100892 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800893{
894 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100895 int ret;
896
897 ret = intel_ring_begin(ring, 4);
898 if (ret)
899 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100900
Daniel Vetter53d227f2012-01-25 16:32:49 +0100901 seqno = i915_gem_next_request_seqno(ring);
Chris Wilson6f392d52010-08-07 11:01:22 +0100902
Chris Wilson3cce4692010-10-27 16:11:02 +0100903 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
904 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
905 intel_ring_emit(ring, seqno);
906 intel_ring_emit(ring, MI_USER_INTERRUPT);
907 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800908
Chris Wilson3cce4692010-10-27 16:11:02 +0100909 *result = seqno;
910 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800911}
912
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000913static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700914gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000915{
916 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000917 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100918 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000919
920 if (!dev->irq_enabled)
921 return false;
922
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100923 /* It looks like we need to prevent the gt from suspending while waiting
924 * for an notifiy irq, otherwise irqs seem to get lost on at least the
925 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100926 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100927
Chris Wilson7338aef2012-04-24 21:48:47 +0100928 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000929 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700930 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700931 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
932 GEN6_RENDER_L3_PARITY_ERROR));
933 else
934 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200935 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
936 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
937 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000938 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100939 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000940
941 return true;
942}
943
944static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700945gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000946{
947 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000948 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100949 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000950
Chris Wilson7338aef2012-04-24 21:48:47 +0100951 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000952 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700953 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700954 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
955 else
956 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200957 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
958 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
959 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000960 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100961 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100962
Daniel Vetter99ffa162012-01-25 14:04:00 +0100963 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000964}
965
Zou Nan haid1b851f2010-05-21 09:08:57 +0800966static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200967i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800968{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100969 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100970
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100971 ret = intel_ring_begin(ring, 2);
972 if (ret)
973 return ret;
974
Chris Wilson78501ea2010-10-27 12:18:21 +0100975 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +0100976 MI_BATCH_BUFFER_START |
977 MI_BATCH_GTT |
Chris Wilson78501ea2010-10-27 12:18:21 +0100978 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000979 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100980 intel_ring_advance(ring);
981
Zou Nan haid1b851f2010-05-21 09:08:57 +0800982 return 0;
983}
984
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800985static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200986i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000987 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700988{
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000989 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700990
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200991 ret = intel_ring_begin(ring, 4);
992 if (ret)
993 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700994
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200995 intel_ring_emit(ring, MI_BATCH_BUFFER);
996 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
997 intel_ring_emit(ring, offset + len - 8);
998 intel_ring_emit(ring, 0);
999 intel_ring_advance(ring);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001000
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001001 return 0;
1002}
1003
1004static int
1005i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1006 u32 offset, u32 len)
1007{
1008 int ret;
1009
1010 ret = intel_ring_begin(ring, 2);
1011 if (ret)
1012 return ret;
1013
Chris Wilson65f56872012-04-17 16:38:12 +01001014 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001015 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001016 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001017
Eric Anholt62fdfea2010-05-21 13:26:39 -07001018 return 0;
1019}
1020
Chris Wilson78501ea2010-10-27 12:18:21 +01001021static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001022{
Chris Wilson05394f32010-11-08 19:18:58 +00001023 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001024
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001025 obj = ring->status_page.obj;
1026 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001027 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001028
Chris Wilson05394f32010-11-08 19:18:58 +00001029 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001030 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001031 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001032 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001033}
1034
Chris Wilson78501ea2010-10-27 12:18:21 +01001035static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001036{
Chris Wilson78501ea2010-10-27 12:18:21 +01001037 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001038 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001039 int ret;
1040
Eric Anholt62fdfea2010-05-21 13:26:39 -07001041 obj = i915_gem_alloc_object(dev, 4096);
1042 if (obj == NULL) {
1043 DRM_ERROR("Failed to allocate status page\n");
1044 ret = -ENOMEM;
1045 goto err;
1046 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001047
1048 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001049
Chris Wilson86a1ee22012-08-11 15:41:04 +01001050 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001051 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001052 goto err_unref;
1053 }
1054
Chris Wilson05394f32010-11-08 19:18:58 +00001055 ring->status_page.gfx_addr = obj->gtt_offset;
1056 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001057 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001058 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001059 goto err_unpin;
1060 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001061 ring->status_page.obj = obj;
1062 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001063
Chris Wilson78501ea2010-10-27 12:18:21 +01001064 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001065 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1066 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001067
1068 return 0;
1069
1070err_unpin:
1071 i915_gem_object_unpin(obj);
1072err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001073 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001074err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001075 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001076}
1077
Ben Widawskyc43b5632012-04-16 14:07:40 -07001078static int intel_init_ring_buffer(struct drm_device *dev,
1079 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001080{
Chris Wilson05394f32010-11-08 19:18:58 +00001081 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001082 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001083 int ret;
1084
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001085 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001086 INIT_LIST_HEAD(&ring->active_list);
1087 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001088 ring->size = 32 * PAGE_SIZE;
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001089
Chris Wilsonb259f672011-03-29 13:19:09 +01001090 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001091
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001092 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001093 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001094 if (ret)
1095 return ret;
1096 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001097
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001098 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001099 if (obj == NULL) {
1100 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001101 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001102 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001103 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001104
Chris Wilson05394f32010-11-08 19:18:58 +00001105 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001106
Chris Wilson86a1ee22012-08-11 15:41:04 +01001107 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001108 if (ret)
1109 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001110
Chris Wilson3eef8912012-06-04 17:05:40 +01001111 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1112 if (ret)
1113 goto err_unpin;
1114
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001115 ring->virtual_start =
1116 ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
1117 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001118 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001119 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001120 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001121 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001122 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001123
Chris Wilson78501ea2010-10-27 12:18:21 +01001124 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001125 if (ret)
1126 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001127
Chris Wilson55249ba2010-12-22 14:04:47 +00001128 /* Workaround an erratum on the i830 which causes a hang if
1129 * the TAIL pointer points to within the last 2 cachelines
1130 * of the buffer.
1131 */
1132 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001133 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001134 ring->effective_size -= 128;
1135
Chris Wilsonc584fe42010-10-29 18:15:52 +01001136 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001137
1138err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001139 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001140err_unpin:
1141 i915_gem_object_unpin(obj);
1142err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001143 drm_gem_object_unreference(&obj->base);
1144 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001145err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001146 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001147 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001148}
1149
Chris Wilson78501ea2010-10-27 12:18:21 +01001150void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001151{
Chris Wilson33626e62010-10-29 16:18:36 +01001152 struct drm_i915_private *dev_priv;
1153 int ret;
1154
Chris Wilson05394f32010-11-08 19:18:58 +00001155 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001156 return;
1157
Chris Wilson33626e62010-10-29 16:18:36 +01001158 /* Disable the ring buffer. The ring must be idle at this point */
1159 dev_priv = ring->dev->dev_private;
Ben Widawsky96f298a2011-03-19 18:14:27 -07001160 ret = intel_wait_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001161 if (ret)
1162 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1163 ring->name, ret);
1164
Chris Wilson33626e62010-10-29 16:18:36 +01001165 I915_WRITE_CTL(ring, 0);
1166
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001167 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001168
Chris Wilson05394f32010-11-08 19:18:58 +00001169 i915_gem_object_unpin(ring->obj);
1170 drm_gem_object_unreference(&ring->obj->base);
1171 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001172
Zou Nan hai8d192152010-11-02 16:31:01 +08001173 if (ring->cleanup)
1174 ring->cleanup(ring);
1175
Chris Wilson78501ea2010-10-27 12:18:21 +01001176 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001177}
1178
Chris Wilson78501ea2010-10-27 12:18:21 +01001179static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001180{
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001181 uint32_t __iomem *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +00001182 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001183
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001184 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001185 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001186 if (ret)
1187 return ret;
1188 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001189
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001190 virt = ring->virtual_start + ring->tail;
1191 rem /= 4;
1192 while (rem--)
1193 iowrite32(MI_NOOP, virt++);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001194
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001195 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001196 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001197
1198 return 0;
1199}
1200
Chris Wilsona71d8d92012-02-15 11:25:36 +00001201static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1202{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001203 int ret;
1204
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001205 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001206 if (!ret)
1207 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001208
1209 return ret;
1210}
1211
1212static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1213{
1214 struct drm_i915_gem_request *request;
1215 u32 seqno = 0;
1216 int ret;
1217
1218 i915_gem_retire_requests_ring(ring);
1219
1220 if (ring->last_retired_head != -1) {
1221 ring->head = ring->last_retired_head;
1222 ring->last_retired_head = -1;
1223 ring->space = ring_space(ring);
1224 if (ring->space >= n)
1225 return 0;
1226 }
1227
1228 list_for_each_entry(request, &ring->request_list, list) {
1229 int space;
1230
1231 if (request->tail == -1)
1232 continue;
1233
1234 space = request->tail - (ring->tail + 8);
1235 if (space < 0)
1236 space += ring->size;
1237 if (space >= n) {
1238 seqno = request->seqno;
1239 break;
1240 }
1241
1242 /* Consume this request in case we need more space than
1243 * is available and so need to prevent a race between
1244 * updating last_retired_head and direct reads of
1245 * I915_RING_HEAD. It also provides a nice sanity check.
1246 */
1247 request->tail = -1;
1248 }
1249
1250 if (seqno == 0)
1251 return -ENOSPC;
1252
1253 ret = intel_ring_wait_seqno(ring, seqno);
1254 if (ret)
1255 return ret;
1256
1257 if (WARN_ON(ring->last_retired_head == -1))
1258 return -ENOSPC;
1259
1260 ring->head = ring->last_retired_head;
1261 ring->last_retired_head = -1;
1262 ring->space = ring_space(ring);
1263 if (WARN_ON(ring->space < n))
1264 return -ENOSPC;
1265
1266 return 0;
1267}
1268
Chris Wilson78501ea2010-10-27 12:18:21 +01001269int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001270{
Chris Wilson78501ea2010-10-27 12:18:21 +01001271 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001272 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001273 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001274 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001275
Chris Wilsona71d8d92012-02-15 11:25:36 +00001276 ret = intel_ring_wait_request(ring, n);
1277 if (ret != -ENOSPC)
1278 return ret;
1279
Chris Wilsondb53a302011-02-03 11:57:46 +00001280 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001281 /* With GEM the hangcheck timer should kick us out of the loop,
1282 * leaving it early runs the risk of corrupting GEM state (due
1283 * to running on almost untested codepaths). But on resume
1284 * timers don't work yet, so prevent a complete hang in that
1285 * case by choosing an insanely large timeout. */
1286 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001287
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001288 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001289 ring->head = I915_READ_HEAD(ring);
1290 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001291 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001293 return 0;
1294 }
1295
1296 if (dev->primary->master) {
1297 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1298 if (master_priv->sarea_priv)
1299 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1300 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001301
Chris Wilsone60a0b12010-10-13 10:09:14 +01001302 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001303
1304 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1305 if (ret)
1306 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001307 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001308 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001309 return -EBUSY;
1310}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001311
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001312int intel_ring_begin(struct intel_ring_buffer *ring,
1313 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001314{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001315 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001316 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001317 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001318
Daniel Vetterde2b9982012-07-04 22:52:50 +02001319 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1320 if (ret)
1321 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001322
Chris Wilson55249ba2010-12-22 14:04:47 +00001323 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001324 ret = intel_wrap_ring_buffer(ring);
1325 if (unlikely(ret))
1326 return ret;
1327 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001328
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001329 if (unlikely(ring->space < n)) {
1330 ret = intel_wait_ring_buffer(ring, n);
1331 if (unlikely(ret))
1332 return ret;
1333 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001334
1335 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001336 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001337}
1338
Chris Wilson78501ea2010-10-27 12:18:21 +01001339void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001340{
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001341 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1342
Chris Wilsond97ed332010-08-04 15:18:13 +01001343 ring->tail &= ring->size - 1;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001344 if (dev_priv->stop_rings & intel_ring_flag(ring))
1345 return;
Chris Wilson78501ea2010-10-27 12:18:21 +01001346 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001347}
1348
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001349
Chris Wilson78501ea2010-10-27 12:18:21 +01001350static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001351 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001352{
Akshay Joshi0206e352011-08-16 15:34:10 -04001353 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001354
1355 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001356
Chris Wilson12f55812012-07-05 17:14:01 +01001357 /* Disable notification that the ring is IDLE. The GT
1358 * will then assume that it is busy and bring it out of rc6.
1359 */
1360 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1361 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1362
1363 /* Clear the context id. Here be magic! */
1364 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1365
1366 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001367 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001368 GEN6_BSD_SLEEP_INDICATOR) == 0,
1369 50))
1370 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001371
Chris Wilson12f55812012-07-05 17:14:01 +01001372 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001373 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001374 POSTING_READ(RING_TAIL(ring->mmio_base));
1375
1376 /* Let the ring send IDLE messages to the GT again,
1377 * and so let it sleep to conserve power when idle.
1378 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001379 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001380 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001381}
1382
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001383static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001384 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001385{
Chris Wilson71a77e02011-02-02 12:13:49 +00001386 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001387 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001388
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001389 ret = intel_ring_begin(ring, 4);
1390 if (ret)
1391 return ret;
1392
Chris Wilson71a77e02011-02-02 12:13:49 +00001393 cmd = MI_FLUSH_DW;
1394 if (invalidate & I915_GEM_GPU_DOMAINS)
1395 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1396 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001397 intel_ring_emit(ring, 0);
1398 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001399 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001400 intel_ring_advance(ring);
1401 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001402}
1403
1404static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001405gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001406 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001407{
Akshay Joshi0206e352011-08-16 15:34:10 -04001408 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001409
Akshay Joshi0206e352011-08-16 15:34:10 -04001410 ret = intel_ring_begin(ring, 2);
1411 if (ret)
1412 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001413
Akshay Joshi0206e352011-08-16 15:34:10 -04001414 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1415 /* bit0-7 is the length on GEN6+ */
1416 intel_ring_emit(ring, offset);
1417 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001418
Akshay Joshi0206e352011-08-16 15:34:10 -04001419 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001420}
1421
Chris Wilson549f7362010-10-19 11:19:32 +01001422/* Blitter support (SandyBridge+) */
1423
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001424static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001425 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001426{
Chris Wilson71a77e02011-02-02 12:13:49 +00001427 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001428 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001429
Daniel Vetter6a233c72011-12-14 13:57:07 +01001430 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001431 if (ret)
1432 return ret;
1433
Chris Wilson71a77e02011-02-02 12:13:49 +00001434 cmd = MI_FLUSH_DW;
1435 if (invalidate & I915_GEM_DOMAIN_RENDER)
1436 cmd |= MI_INVALIDATE_TLB;
1437 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001438 intel_ring_emit(ring, 0);
1439 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001440 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001441 intel_ring_advance(ring);
1442 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001443}
1444
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001445int intel_init_render_ring_buffer(struct drm_device *dev)
1446{
1447 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001448 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001449
Daniel Vetter59465b52012-04-11 22:12:48 +02001450 ring->name = "render ring";
1451 ring->id = RCS;
1452 ring->mmio_base = RENDER_RING_BASE;
1453
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001454 if (INTEL_INFO(dev)->gen >= 6) {
1455 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001456 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001457 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001458 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001459 ring->irq_get = gen6_ring_get_irq;
1460 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001461 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001462 ring->get_seqno = gen6_ring_get_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001463 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001464 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1465 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1466 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1467 ring->signal_mbox[0] = GEN6_VRSYNC;
1468 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001469 } else if (IS_GEN5(dev)) {
1470 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001471 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001472 ring->get_seqno = pc_render_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001473 ring->irq_get = gen5_ring_get_irq;
1474 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001475 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001476 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001477 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001478 if (INTEL_INFO(dev)->gen < 4)
1479 ring->flush = gen2_render_ring_flush;
1480 else
1481 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001482 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001483 if (IS_GEN2(dev)) {
1484 ring->irq_get = i8xx_ring_get_irq;
1485 ring->irq_put = i8xx_ring_put_irq;
1486 } else {
1487 ring->irq_get = i9xx_ring_get_irq;
1488 ring->irq_put = i9xx_ring_put_irq;
1489 }
Daniel Vettere3670312012-04-11 22:12:53 +02001490 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001491 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001492 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001493 if (INTEL_INFO(dev)->gen >= 6)
1494 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1495 else if (INTEL_INFO(dev)->gen >= 4)
1496 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1497 else if (IS_I830(dev) || IS_845G(dev))
1498 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1499 else
1500 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001501 ring->init = init_render_ring;
1502 ring->cleanup = render_ring_cleanup;
1503
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001504
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001505 if (!I915_NEED_GFX_HWS(dev)) {
1506 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1507 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1508 }
1509
1510 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001511}
1512
Chris Wilsone8616b62011-01-20 09:57:11 +00001513int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1514{
1515 drm_i915_private_t *dev_priv = dev->dev_private;
1516 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1517
Daniel Vetter59465b52012-04-11 22:12:48 +02001518 ring->name = "render ring";
1519 ring->id = RCS;
1520 ring->mmio_base = RENDER_RING_BASE;
1521
Chris Wilsone8616b62011-01-20 09:57:11 +00001522 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001523 /* non-kms not supported on gen6+ */
1524 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001525 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001526
1527 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1528 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1529 * the special gen5 functions. */
1530 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001531 if (INTEL_INFO(dev)->gen < 4)
1532 ring->flush = gen2_render_ring_flush;
1533 else
1534 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001535 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001536 if (IS_GEN2(dev)) {
1537 ring->irq_get = i8xx_ring_get_irq;
1538 ring->irq_put = i8xx_ring_put_irq;
1539 } else {
1540 ring->irq_get = i9xx_ring_get_irq;
1541 ring->irq_put = i9xx_ring_put_irq;
1542 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001543 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001544 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001545 if (INTEL_INFO(dev)->gen >= 4)
1546 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1547 else if (IS_I830(dev) || IS_845G(dev))
1548 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1549 else
1550 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001551 ring->init = init_render_ring;
1552 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001553
Keith Packardf3234702011-07-22 10:44:39 -07001554 if (!I915_NEED_GFX_HWS(dev))
1555 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1556
Chris Wilsone8616b62011-01-20 09:57:11 +00001557 ring->dev = dev;
1558 INIT_LIST_HEAD(&ring->active_list);
1559 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001560
1561 ring->size = size;
1562 ring->effective_size = ring->size;
1563 if (IS_I830(ring->dev))
1564 ring->effective_size -= 128;
1565
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001566 ring->virtual_start = ioremap_wc(start, size);
1567 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001568 DRM_ERROR("can not ioremap virtual address for"
1569 " ring buffer\n");
1570 return -ENOMEM;
1571 }
1572
Chris Wilsone8616b62011-01-20 09:57:11 +00001573 return 0;
1574}
1575
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001576int intel_init_bsd_ring_buffer(struct drm_device *dev)
1577{
1578 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001579 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001580
Daniel Vetter58fa3832012-04-11 22:12:49 +02001581 ring->name = "bsd ring";
1582 ring->id = VCS;
1583
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001584 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001585 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1586 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001587 /* gen6 bsd needs a special wa for tail updates */
1588 if (IS_GEN6(dev))
1589 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001590 ring->flush = gen6_ring_flush;
1591 ring->add_request = gen6_add_request;
1592 ring->get_seqno = gen6_ring_get_seqno;
1593 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1594 ring->irq_get = gen6_ring_get_irq;
1595 ring->irq_put = gen6_ring_put_irq;
1596 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001597 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001598 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1599 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1600 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1601 ring->signal_mbox[0] = GEN6_RVSYNC;
1602 ring->signal_mbox[1] = GEN6_BVSYNC;
1603 } else {
1604 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001605 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001606 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001607 ring->get_seqno = ring_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001608 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001609 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001610 ring->irq_get = gen5_ring_get_irq;
1611 ring->irq_put = gen5_ring_put_irq;
1612 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001613 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001614 ring->irq_get = i9xx_ring_get_irq;
1615 ring->irq_put = i9xx_ring_put_irq;
1616 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001617 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001618 }
1619 ring->init = init_ring_common;
1620
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001621
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001622 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001623}
Chris Wilson549f7362010-10-19 11:19:32 +01001624
1625int intel_init_blt_ring_buffer(struct drm_device *dev)
1626{
1627 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001628 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001629
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001630 ring->name = "blitter ring";
1631 ring->id = BCS;
1632
1633 ring->mmio_base = BLT_RING_BASE;
1634 ring->write_tail = ring_write_tail;
1635 ring->flush = blt_ring_flush;
1636 ring->add_request = gen6_add_request;
1637 ring->get_seqno = gen6_ring_get_seqno;
1638 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1639 ring->irq_get = gen6_ring_get_irq;
1640 ring->irq_put = gen6_ring_put_irq;
1641 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001642 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001643 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1644 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1645 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1646 ring->signal_mbox[0] = GEN6_RBSYNC;
1647 ring->signal_mbox[1] = GEN6_VBSYNC;
1648 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001649
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001650 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001651}
Chris Wilsona7b97612012-07-20 12:41:08 +01001652
1653int
1654intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1655{
1656 int ret;
1657
1658 if (!ring->gpu_caches_dirty)
1659 return 0;
1660
1661 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1662 if (ret)
1663 return ret;
1664
1665 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1666
1667 ring->gpu_caches_dirty = false;
1668 return 0;
1669}
1670
1671int
1672intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1673{
1674 uint32_t flush_domains;
1675 int ret;
1676
1677 flush_domains = 0;
1678 if (ring->gpu_caches_dirty)
1679 flush_domains = I915_GEM_GPU_DOMAINS;
1680
1681 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1682 if (ret)
1683 return ret;
1684
1685 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1686
1687 ring->gpu_caches_dirty = false;
1688 return 0;
1689}