blob: 25a9a2b04f7853c176790cd9e8945bff9013055e [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Robert P. J. Day96532ba2008-02-03 15:06:26 +02002#ifndef _LINUX_DMA_MAPPING_H
3#define _LINUX_DMA_MAPPING_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
Robin Murphy002edb62015-11-06 16:32:51 -08005#include <linux/sizes.h>
Andrew Morton842fa692011-11-02 13:39:33 -07006#include <linux/string.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/device.h>
8#include <linux/err.h>
Christoph Hellwige1c7e322016-01-20 15:02:05 -08009#include <linux/dma-debug.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000010#include <linux/dma-direction.h>
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090011#include <linux/scatterlist.h>
Christoph Hellwige1c7e322016-01-20 15:02:05 -080012#include <linux/bug.h>
Tom Lendacky648babb2017-07-17 16:10:22 -050013#include <linux/mem_encrypt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070015/**
16 * List of possible attributes associated with a DMA mapping. The semantics
17 * of each attribute should be defined in Documentation/DMA-attributes.txt.
18 *
19 * DMA_ATTR_WRITE_BARRIER: DMA to a memory region with this attribute
20 * forces all pending DMA writes to complete.
21 */
22#define DMA_ATTR_WRITE_BARRIER (1UL << 0)
23/*
24 * DMA_ATTR_WEAK_ORDERING: Specifies that reads and writes to the mapping
25 * may be weakly ordered, that is that reads and writes may pass each other.
26 */
27#define DMA_ATTR_WEAK_ORDERING (1UL << 1)
28/*
29 * DMA_ATTR_WRITE_COMBINE: Specifies that writes to the mapping may be
30 * buffered to improve performance.
31 */
32#define DMA_ATTR_WRITE_COMBINE (1UL << 2)
33/*
34 * DMA_ATTR_NON_CONSISTENT: Lets the platform to choose to return either
35 * consistent or non-consistent memory as it sees fit.
36 */
37#define DMA_ATTR_NON_CONSISTENT (1UL << 3)
38/*
39 * DMA_ATTR_NO_KERNEL_MAPPING: Lets the platform to avoid creating a kernel
40 * virtual mapping for the allocated buffer.
41 */
42#define DMA_ATTR_NO_KERNEL_MAPPING (1UL << 4)
43/*
44 * DMA_ATTR_SKIP_CPU_SYNC: Allows platform code to skip synchronization of
45 * the CPU cache for the given buffer assuming that it has been already
46 * transferred to 'device' domain.
47 */
48#define DMA_ATTR_SKIP_CPU_SYNC (1UL << 5)
49/*
50 * DMA_ATTR_FORCE_CONTIGUOUS: Forces contiguous allocation of the buffer
51 * in physical memory.
52 */
53#define DMA_ATTR_FORCE_CONTIGUOUS (1UL << 6)
54/*
55 * DMA_ATTR_ALLOC_SINGLE_PAGES: This is a hint to the DMA-mapping subsystem
56 * that it's probably not worth the time to try to allocate memory to in a way
57 * that gives better TLB efficiency.
58 */
59#define DMA_ATTR_ALLOC_SINGLE_PAGES (1UL << 7)
Mauricio Faria de Oliveiraa9a62c92016-10-11 13:54:14 -070060/*
61 * DMA_ATTR_NO_WARN: This tells the DMA-mapping subsystem to suppress
62 * allocation failure reports (similarly to __GFP_NOWARN).
63 */
64#define DMA_ATTR_NO_WARN (1UL << 8)
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070065
Bjorn Helgaas77f2ea22014-04-30 11:20:53 -060066/*
Mitchel Humpherysb2fb3662017-01-06 18:58:11 +053067 * DMA_ATTR_PRIVILEGED: used to indicate that the buffer is fully
68 * accessible at an elevated privilege level (and ideally inaccessible or
69 * at least read-only at lesser-privileged levels).
70 */
71#define DMA_ATTR_PRIVILEGED (1UL << 9)
72
73/*
Bjorn Helgaas77f2ea22014-04-30 11:20:53 -060074 * A dma_addr_t can hold any valid DMA or bus address for the platform.
75 * It can be given to a device to use as a DMA source or target. A CPU cannot
76 * reference a dma_addr_t directly because there may be translation between
77 * its physical address space and the bus address space.
78 */
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090079struct dma_map_ops {
Marek Szyprowski613c4572012-03-28 16:36:27 +020080 void* (*alloc)(struct device *dev, size_t size,
81 dma_addr_t *dma_handle, gfp_t gfp,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070082 unsigned long attrs);
Marek Szyprowski613c4572012-03-28 16:36:27 +020083 void (*free)(struct device *dev, size_t size,
84 void *vaddr, dma_addr_t dma_handle,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070085 unsigned long attrs);
Marek Szyprowski9adc5372011-12-21 16:55:33 +010086 int (*mmap)(struct device *, struct vm_area_struct *,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070087 void *, dma_addr_t, size_t,
88 unsigned long attrs);
Marek Szyprowski9adc5372011-12-21 16:55:33 +010089
Marek Szyprowskid2b74282012-06-13 10:05:52 +020090 int (*get_sgtable)(struct device *dev, struct sg_table *sgt, void *,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070091 dma_addr_t, size_t, unsigned long attrs);
Marek Szyprowskid2b74282012-06-13 10:05:52 +020092
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090093 dma_addr_t (*map_page)(struct device *dev, struct page *page,
94 unsigned long offset, size_t size,
95 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070096 unsigned long attrs);
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090097 void (*unmap_page)(struct device *dev, dma_addr_t dma_handle,
98 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -070099 unsigned long attrs);
Ricardo Ribalda Delgado04abab62015-02-11 13:53:15 +0100100 /*
101 * map_sg returns 0 on error and a value > 0 on success.
102 * It should never return a value < 0.
103 */
FUJITA Tomonorif0402a22009-01-05 23:59:01 +0900104 int (*map_sg)(struct device *dev, struct scatterlist *sg,
105 int nents, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700106 unsigned long attrs);
FUJITA Tomonorif0402a22009-01-05 23:59:01 +0900107 void (*unmap_sg)(struct device *dev,
108 struct scatterlist *sg, int nents,
109 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700110 unsigned long attrs);
Niklas Söderlundba409b32016-08-10 13:22:14 +0200111 dma_addr_t (*map_resource)(struct device *dev, phys_addr_t phys_addr,
112 size_t size, enum dma_data_direction dir,
113 unsigned long attrs);
114 void (*unmap_resource)(struct device *dev, dma_addr_t dma_handle,
115 size_t size, enum dma_data_direction dir,
116 unsigned long attrs);
FUJITA Tomonorif0402a22009-01-05 23:59:01 +0900117 void (*sync_single_for_cpu)(struct device *dev,
118 dma_addr_t dma_handle, size_t size,
119 enum dma_data_direction dir);
120 void (*sync_single_for_device)(struct device *dev,
121 dma_addr_t dma_handle, size_t size,
122 enum dma_data_direction dir);
FUJITA Tomonorif0402a22009-01-05 23:59:01 +0900123 void (*sync_sg_for_cpu)(struct device *dev,
124 struct scatterlist *sg, int nents,
125 enum dma_data_direction dir);
126 void (*sync_sg_for_device)(struct device *dev,
127 struct scatterlist *sg, int nents,
128 enum dma_data_direction dir);
Christoph Hellwigc9eb6172017-08-27 10:37:15 +0200129 void (*cache_sync)(struct device *dev, void *vaddr, size_t size,
130 enum dma_data_direction direction);
FUJITA Tomonorif0402a22009-01-05 23:59:01 +0900131 int (*mapping_error)(struct device *dev, dma_addr_t dma_addr);
132 int (*dma_supported)(struct device *dev, u64 mask);
Milton Miller3a8f7552011-06-24 09:05:23 +0000133#ifdef ARCH_HAS_DMA_GET_REQUIRED_MASK
134 u64 (*get_required_mask)(struct device *dev);
135#endif
FUJITA Tomonorif0402a22009-01-05 23:59:01 +0900136};
137
Christoph Hellwig002e6742018-01-09 16:30:23 +0100138extern const struct dma_map_ops dma_direct_ops;
Bart Van Assche551199a2017-01-20 13:04:07 -0800139extern const struct dma_map_ops dma_virt_ops;
Christian Borntraegera8463d42016-02-02 21:46:32 -0800140
Andrew Morton8f286c32007-10-18 03:05:07 -0700141#define DMA_BIT_MASK(n) (((n) == 64) ? ~0ULL : ((1ULL<<(n))-1))
Borislav Petkov34c65382007-10-18 03:05:06 -0700142
James Bottomley32e8f702007-10-16 01:23:55 -0700143#define DMA_MASK_NONE 0x0ULL
144
Rolf Eike Beerd6bd3a32006-09-29 01:59:48 -0700145static inline int valid_dma_direction(int dma_direction)
146{
147 return ((dma_direction == DMA_BIDIRECTIONAL) ||
148 (dma_direction == DMA_TO_DEVICE) ||
149 (dma_direction == DMA_FROM_DEVICE));
150}
151
James Bottomley32e8f702007-10-16 01:23:55 -0700152static inline int is_device_dma_capable(struct device *dev)
153{
154 return dev->dma_mask != NULL && *dev->dma_mask != DMA_MASK_NONE;
155}
156
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800157#ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT
158/*
159 * These three functions are only for dma allocator.
160 * Don't use them in device drivers.
161 */
Vladimir Murzin43fc5092017-07-20 11:19:58 +0100162int dma_alloc_from_dev_coherent(struct device *dev, ssize_t size,
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800163 dma_addr_t *dma_handle, void **ret);
Vladimir Murzin43fc5092017-07-20 11:19:58 +0100164int dma_release_from_dev_coherent(struct device *dev, int order, void *vaddr);
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800165
Vladimir Murzin43fc5092017-07-20 11:19:58 +0100166int dma_mmap_from_dev_coherent(struct device *dev, struct vm_area_struct *vma,
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800167 void *cpu_addr, size_t size, int *ret);
Vladimir Murzin43fc5092017-07-20 11:19:58 +0100168
169void *dma_alloc_from_global_coherent(ssize_t size, dma_addr_t *dma_handle);
170int dma_release_from_global_coherent(int order, void *vaddr);
171int dma_mmap_from_global_coherent(struct vm_area_struct *vma, void *cpu_addr,
172 size_t size, int *ret);
173
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800174#else
Vladimir Murzin43fc5092017-07-20 11:19:58 +0100175#define dma_alloc_from_dev_coherent(dev, size, handle, ret) (0)
176#define dma_release_from_dev_coherent(dev, order, vaddr) (0)
177#define dma_mmap_from_dev_coherent(dev, vma, vaddr, order, ret) (0)
178
179static inline void *dma_alloc_from_global_coherent(ssize_t size,
180 dma_addr_t *dma_handle)
181{
182 return NULL;
183}
184
185static inline int dma_release_from_global_coherent(int order, void *vaddr)
186{
187 return 0;
188}
189
190static inline int dma_mmap_from_global_coherent(struct vm_area_struct *vma,
191 void *cpu_addr, size_t size,
192 int *ret)
193{
194 return 0;
195}
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800196#endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
197
Dan Williams1b0fac42007-07-15 23:40:26 -0700198#ifdef CONFIG_HAS_DMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#include <asm/dma-mapping.h>
Bart Van Assche815dd182017-01-20 13:04:04 -0800200static inline const struct dma_map_ops *get_dma_ops(struct device *dev)
201{
202 if (dev && dev->dma_ops)
203 return dev->dma_ops;
204 return get_arch_dma_ops(dev ? dev->bus : NULL);
205}
206
Bart Van Asscheca6e8e12017-01-20 13:04:03 -0800207static inline void set_dma_ops(struct device *dev,
208 const struct dma_map_ops *dma_ops)
209{
210 dev->dma_ops = dma_ops;
211}
Dan Williams1b0fac42007-07-15 23:40:26 -0700212#else
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800213/*
Geert Uytterhoevenf29ab492018-03-16 14:25:40 +0100214 * Define the dma api to allow compilation of dma dependent code.
215 * Code that depends on the dma-mapping API needs to set 'depends on HAS_DMA'
216 * in its Kconfig, unless it already depends on <something> || COMPILE_TEST,
217 * where <something> guarantuees the availability of the dma-mapping API.
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800218 */
Bart Van Assche52997092017-01-20 13:04:01 -0800219static inline const struct dma_map_ops *get_dma_ops(struct device *dev)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800220{
Geert Uytterhoevenf29ab492018-03-16 14:25:40 +0100221 return NULL;
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800222}
223#endif
224
225static inline dma_addr_t dma_map_single_attrs(struct device *dev, void *ptr,
226 size_t size,
227 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700228 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800229{
Bart Van Assche52997092017-01-20 13:04:01 -0800230 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800231 dma_addr_t addr;
232
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800233 BUG_ON(!valid_dma_direction(dir));
234 addr = ops->map_page(dev, virt_to_page(ptr),
Geliang Tang8e994692016-01-20 15:02:12 -0800235 offset_in_page(ptr), size,
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800236 dir, attrs);
237 debug_dma_map_page(dev, virt_to_page(ptr),
Geliang Tang8e994692016-01-20 15:02:12 -0800238 offset_in_page(ptr), size,
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800239 dir, addr, true);
240 return addr;
241}
242
243static inline void dma_unmap_single_attrs(struct device *dev, dma_addr_t addr,
244 size_t size,
245 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700246 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800247{
Bart Van Assche52997092017-01-20 13:04:01 -0800248 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800249
250 BUG_ON(!valid_dma_direction(dir));
251 if (ops->unmap_page)
252 ops->unmap_page(dev, addr, size, dir, attrs);
253 debug_dma_unmap_page(dev, addr, size, dir, true);
254}
255
256/*
257 * dma_maps_sg_attrs returns 0 on error and > 0 on success.
258 * It should never return a value < 0.
259 */
260static inline int dma_map_sg_attrs(struct device *dev, struct scatterlist *sg,
261 int nents, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700262 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800263{
Bart Van Assche52997092017-01-20 13:04:01 -0800264 const struct dma_map_ops *ops = get_dma_ops(dev);
Levin, Alexander (Sasha Levin)49502762017-11-15 17:35:51 -0800265 int ents;
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800266
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800267 BUG_ON(!valid_dma_direction(dir));
268 ents = ops->map_sg(dev, sg, nents, dir, attrs);
269 BUG_ON(ents < 0);
270 debug_dma_map_sg(dev, sg, nents, ents, dir);
271
272 return ents;
273}
274
275static inline void dma_unmap_sg_attrs(struct device *dev, struct scatterlist *sg,
276 int nents, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700277 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800278{
Bart Van Assche52997092017-01-20 13:04:01 -0800279 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800280
281 BUG_ON(!valid_dma_direction(dir));
282 debug_dma_unmap_sg(dev, sg, nents, dir);
283 if (ops->unmap_sg)
284 ops->unmap_sg(dev, sg, nents, dir, attrs);
285}
286
Alexander Duyck0495c3d2016-12-14 15:05:23 -0800287static inline dma_addr_t dma_map_page_attrs(struct device *dev,
288 struct page *page,
289 size_t offset, size_t size,
290 enum dma_data_direction dir,
291 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800292{
Bart Van Assche52997092017-01-20 13:04:01 -0800293 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800294 dma_addr_t addr;
295
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800296 BUG_ON(!valid_dma_direction(dir));
Alexander Duyck0495c3d2016-12-14 15:05:23 -0800297 addr = ops->map_page(dev, page, offset, size, dir, attrs);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800298 debug_dma_map_page(dev, page, offset, size, dir, addr, false);
299
300 return addr;
301}
302
Alexander Duyck0495c3d2016-12-14 15:05:23 -0800303static inline void dma_unmap_page_attrs(struct device *dev,
304 dma_addr_t addr, size_t size,
305 enum dma_data_direction dir,
306 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800307{
Bart Van Assche52997092017-01-20 13:04:01 -0800308 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800309
310 BUG_ON(!valid_dma_direction(dir));
311 if (ops->unmap_page)
Alexander Duyck0495c3d2016-12-14 15:05:23 -0800312 ops->unmap_page(dev, addr, size, dir, attrs);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800313 debug_dma_unmap_page(dev, addr, size, dir, false);
314}
315
Niklas Söderlund6f3d8792016-08-10 13:22:16 +0200316static inline dma_addr_t dma_map_resource(struct device *dev,
317 phys_addr_t phys_addr,
318 size_t size,
319 enum dma_data_direction dir,
320 unsigned long attrs)
321{
Bart Van Assche52997092017-01-20 13:04:01 -0800322 const struct dma_map_ops *ops = get_dma_ops(dev);
Niklas Söderlund6f3d8792016-08-10 13:22:16 +0200323 dma_addr_t addr;
324
325 BUG_ON(!valid_dma_direction(dir));
326
327 /* Don't allow RAM to be mapped */
Niklas Söderlund3757dc42016-09-29 12:02:40 +0200328 BUG_ON(pfn_valid(PHYS_PFN(phys_addr)));
Niklas Söderlund6f3d8792016-08-10 13:22:16 +0200329
330 addr = phys_addr;
331 if (ops->map_resource)
332 addr = ops->map_resource(dev, phys_addr, size, dir, attrs);
333
334 debug_dma_map_resource(dev, phys_addr, size, dir, addr);
335
336 return addr;
337}
338
339static inline void dma_unmap_resource(struct device *dev, dma_addr_t addr,
340 size_t size, enum dma_data_direction dir,
341 unsigned long attrs)
342{
Bart Van Assche52997092017-01-20 13:04:01 -0800343 const struct dma_map_ops *ops = get_dma_ops(dev);
Niklas Söderlund6f3d8792016-08-10 13:22:16 +0200344
345 BUG_ON(!valid_dma_direction(dir));
346 if (ops->unmap_resource)
347 ops->unmap_resource(dev, addr, size, dir, attrs);
348 debug_dma_unmap_resource(dev, addr, size, dir);
349}
350
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800351static inline void dma_sync_single_for_cpu(struct device *dev, dma_addr_t addr,
352 size_t size,
353 enum dma_data_direction dir)
354{
Bart Van Assche52997092017-01-20 13:04:01 -0800355 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800356
357 BUG_ON(!valid_dma_direction(dir));
358 if (ops->sync_single_for_cpu)
359 ops->sync_single_for_cpu(dev, addr, size, dir);
360 debug_dma_sync_single_for_cpu(dev, addr, size, dir);
361}
362
363static inline void dma_sync_single_for_device(struct device *dev,
364 dma_addr_t addr, size_t size,
365 enum dma_data_direction dir)
366{
Bart Van Assche52997092017-01-20 13:04:01 -0800367 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800368
369 BUG_ON(!valid_dma_direction(dir));
370 if (ops->sync_single_for_device)
371 ops->sync_single_for_device(dev, addr, size, dir);
372 debug_dma_sync_single_for_device(dev, addr, size, dir);
373}
374
375static inline void dma_sync_single_range_for_cpu(struct device *dev,
376 dma_addr_t addr,
377 unsigned long offset,
378 size_t size,
379 enum dma_data_direction dir)
380{
381 const struct dma_map_ops *ops = get_dma_ops(dev);
382
383 BUG_ON(!valid_dma_direction(dir));
384 if (ops->sync_single_for_cpu)
385 ops->sync_single_for_cpu(dev, addr + offset, size, dir);
386 debug_dma_sync_single_range_for_cpu(dev, addr, offset, size, dir);
387}
388
389static inline void dma_sync_single_range_for_device(struct device *dev,
390 dma_addr_t addr,
391 unsigned long offset,
392 size_t size,
393 enum dma_data_direction dir)
394{
395 const struct dma_map_ops *ops = get_dma_ops(dev);
396
397 BUG_ON(!valid_dma_direction(dir));
398 if (ops->sync_single_for_device)
399 ops->sync_single_for_device(dev, addr + offset, size, dir);
400 debug_dma_sync_single_range_for_device(dev, addr, offset, size, dir);
401}
402
403static inline void
404dma_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg,
405 int nelems, enum dma_data_direction dir)
406{
Bart Van Assche52997092017-01-20 13:04:01 -0800407 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800408
409 BUG_ON(!valid_dma_direction(dir));
410 if (ops->sync_sg_for_cpu)
411 ops->sync_sg_for_cpu(dev, sg, nelems, dir);
412 debug_dma_sync_sg_for_cpu(dev, sg, nelems, dir);
413}
414
415static inline void
416dma_sync_sg_for_device(struct device *dev, struct scatterlist *sg,
417 int nelems, enum dma_data_direction dir)
418{
Bart Van Assche52997092017-01-20 13:04:01 -0800419 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800420
421 BUG_ON(!valid_dma_direction(dir));
422 if (ops->sync_sg_for_device)
423 ops->sync_sg_for_device(dev, sg, nelems, dir);
424 debug_dma_sync_sg_for_device(dev, sg, nelems, dir);
425
426}
427
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700428#define dma_map_single(d, a, s, r) dma_map_single_attrs(d, a, s, r, 0)
429#define dma_unmap_single(d, a, s, r) dma_unmap_single_attrs(d, a, s, r, 0)
430#define dma_map_sg(d, s, n, r) dma_map_sg_attrs(d, s, n, r, 0)
431#define dma_unmap_sg(d, s, n, r) dma_unmap_sg_attrs(d, s, n, r, 0)
Alexander Duyck0495c3d2016-12-14 15:05:23 -0800432#define dma_map_page(d, p, o, s, r) dma_map_page_attrs(d, p, o, s, r, 0)
433#define dma_unmap_page(d, a, s, r) dma_unmap_page_attrs(d, a, s, r, 0)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800434
Christoph Hellwigc9eb6172017-08-27 10:37:15 +0200435static inline void
436dma_cache_sync(struct device *dev, void *vaddr, size_t size,
437 enum dma_data_direction dir)
438{
439 const struct dma_map_ops *ops = get_dma_ops(dev);
440
441 BUG_ON(!valid_dma_direction(dir));
442 if (ops->cache_sync)
443 ops->cache_sync(dev, vaddr, size, dir);
444}
445
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800446extern int dma_common_mmap(struct device *dev, struct vm_area_struct *vma,
447 void *cpu_addr, dma_addr_t dma_addr, size_t size);
448
449void *dma_common_contiguous_remap(struct page *page, size_t size,
450 unsigned long vm_flags,
451 pgprot_t prot, const void *caller);
452
453void *dma_common_pages_remap(struct page **pages, size_t size,
454 unsigned long vm_flags, pgprot_t prot,
455 const void *caller);
456void dma_common_free_remap(void *cpu_addr, size_t size, unsigned long vm_flags);
457
458/**
459 * dma_mmap_attrs - map a coherent DMA allocation into user space
460 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
461 * @vma: vm_area_struct describing requested user mapping
462 * @cpu_addr: kernel CPU-view address returned from dma_alloc_attrs
463 * @handle: device-view address returned from dma_alloc_attrs
464 * @size: size of memory originally requested in dma_alloc_attrs
465 * @attrs: attributes of mapping properties requested in dma_alloc_attrs
466 *
467 * Map a coherent DMA buffer previously allocated by dma_alloc_attrs
468 * into user space. The coherent DMA buffer must not be freed by the
469 * driver until the user space mapping has been released.
470 */
471static inline int
472dma_mmap_attrs(struct device *dev, struct vm_area_struct *vma, void *cpu_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700473 dma_addr_t dma_addr, size_t size, unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800474{
Bart Van Assche52997092017-01-20 13:04:01 -0800475 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800476 BUG_ON(!ops);
477 if (ops->mmap)
478 return ops->mmap(dev, vma, cpu_addr, dma_addr, size, attrs);
479 return dma_common_mmap(dev, vma, cpu_addr, dma_addr, size);
480}
481
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700482#define dma_mmap_coherent(d, v, c, h, s) dma_mmap_attrs(d, v, c, h, s, 0)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800483
484int
485dma_common_get_sgtable(struct device *dev, struct sg_table *sgt,
486 void *cpu_addr, dma_addr_t dma_addr, size_t size);
487
488static inline int
489dma_get_sgtable_attrs(struct device *dev, struct sg_table *sgt, void *cpu_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700490 dma_addr_t dma_addr, size_t size,
491 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800492{
Bart Van Assche52997092017-01-20 13:04:01 -0800493 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800494 BUG_ON(!ops);
495 if (ops->get_sgtable)
496 return ops->get_sgtable(dev, sgt, cpu_addr, dma_addr, size,
497 attrs);
498 return dma_common_get_sgtable(dev, sgt, cpu_addr, dma_addr, size);
499}
500
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700501#define dma_get_sgtable(d, t, v, h, s) dma_get_sgtable_attrs(d, t, v, h, s, 0)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800502
503#ifndef arch_dma_alloc_attrs
504#define arch_dma_alloc_attrs(dev, flag) (true)
505#endif
506
507static inline void *dma_alloc_attrs(struct device *dev, size_t size,
508 dma_addr_t *dma_handle, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700509 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800510{
Bart Van Assche52997092017-01-20 13:04:01 -0800511 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800512 void *cpu_addr;
513
514 BUG_ON(!ops);
Christoph Hellwig205e1b72017-12-22 14:50:47 +0100515 WARN_ON_ONCE(dev && !dev->coherent_dma_mask);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800516
Vladimir Murzin43fc5092017-07-20 11:19:58 +0100517 if (dma_alloc_from_dev_coherent(dev, size, dma_handle, &cpu_addr))
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800518 return cpu_addr;
519
Christoph Hellwige89f5b32018-03-28 15:35:35 +0200520 /* let the implementation decide on the zone to allocate from: */
521 flag &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM);
Christoph Hellwig57bf5a82017-12-22 16:05:15 +0100522
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800523 if (!arch_dma_alloc_attrs(&dev, &flag))
524 return NULL;
525 if (!ops->alloc)
526 return NULL;
527
528 cpu_addr = ops->alloc(dev, size, dma_handle, flag, attrs);
529 debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr);
530 return cpu_addr;
531}
532
533static inline void dma_free_attrs(struct device *dev, size_t size,
534 void *cpu_addr, dma_addr_t dma_handle,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700535 unsigned long attrs)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800536{
Bart Van Assche52997092017-01-20 13:04:01 -0800537 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800538
539 BUG_ON(!ops);
540 WARN_ON(irqs_disabled());
541
Vladimir Murzin43fc5092017-07-20 11:19:58 +0100542 if (dma_release_from_dev_coherent(dev, get_order(size), cpu_addr))
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800543 return;
544
Zhen Leid6b7eae2016-03-09 14:08:38 -0800545 if (!ops->free || !cpu_addr)
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800546 return;
547
548 debug_dma_free_coherent(dev, size, cpu_addr, dma_handle);
549 ops->free(dev, size, cpu_addr, dma_handle, attrs);
550}
551
552static inline void *dma_alloc_coherent(struct device *dev, size_t size,
553 dma_addr_t *dma_handle, gfp_t flag)
554{
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700555 return dma_alloc_attrs(dev, size, dma_handle, flag, 0);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800556}
557
558static inline void dma_free_coherent(struct device *dev, size_t size,
559 void *cpu_addr, dma_addr_t dma_handle)
560{
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700561 return dma_free_attrs(dev, size, cpu_addr, dma_handle, 0);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800562}
563
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800564static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
565{
Robin Murphy5237e952017-07-24 18:29:27 +0100566 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800567
Robin Murphy5237e952017-07-24 18:29:27 +0100568 debug_dma_mapping_error(dev, dma_addr);
569 if (ops->mapping_error)
570 return ops->mapping_error(dev, dma_addr);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800571 return 0;
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800572}
573
Christoph Hellwigcea9d032017-12-23 11:01:41 +0100574/*
575 * This is a hack for the legacy x86 forbid_dac and iommu_sac_force. Please
Christoph Hellwigecc2dc52018-02-10 09:43:49 +0100576 * don't use this in new code.
Christoph Hellwigcea9d032017-12-23 11:01:41 +0100577 */
578#ifndef arch_dma_supported
579#define arch_dma_supported(dev, mask) (1)
580#endif
581
Tom Lendacky648babb2017-07-17 16:10:22 -0500582static inline void dma_check_mask(struct device *dev, u64 mask)
583{
584 if (sme_active() && (mask < (((u64)sme_get_me_mask() << 1) - 1)))
585 dev_warn(dev, "SME is active, device will require DMA bounce buffers\n");
586}
587
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800588static inline int dma_supported(struct device *dev, u64 mask)
589{
Bart Van Assche52997092017-01-20 13:04:01 -0800590 const struct dma_map_ops *ops = get_dma_ops(dev);
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800591
592 if (!ops)
593 return 0;
Christoph Hellwigcea9d032017-12-23 11:01:41 +0100594 if (!arch_dma_supported(dev, mask))
595 return 0;
596
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800597 if (!ops->dma_supported)
598 return 1;
599 return ops->dma_supported(dev, mask);
600}
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800601
602#ifndef HAVE_ARCH_DMA_SET_MASK
603static inline int dma_set_mask(struct device *dev, u64 mask)
604{
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800605 if (!dev->dma_mask || !dma_supported(dev, mask))
606 return -EIO;
Tom Lendacky648babb2017-07-17 16:10:22 -0500607
608 dma_check_mask(dev, mask);
609
Christoph Hellwige1c7e322016-01-20 15:02:05 -0800610 *dev->dma_mask = mask;
611 return 0;
612}
Dan Williams1b0fac42007-07-15 23:40:26 -0700613#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
FUJITA Tomonori589fc9a2008-09-12 19:42:34 +0900615static inline u64 dma_get_mask(struct device *dev)
616{
FUJITA Tomonori07a2c012008-09-19 02:02:05 +0900617 if (dev && dev->dma_mask && *dev->dma_mask)
FUJITA Tomonori589fc9a2008-09-12 19:42:34 +0900618 return *dev->dma_mask;
Yang Hongyang284901a2009-04-06 19:01:15 -0700619 return DMA_BIT_MASK(32);
FUJITA Tomonori589fc9a2008-09-12 19:42:34 +0900620}
621
Rob Herring58af4a22012-03-20 14:33:01 -0500622#ifdef CONFIG_ARCH_HAS_DMA_SET_COHERENT_MASK
FUJITA Tomonori710224f2010-09-22 13:04:55 -0700623int dma_set_coherent_mask(struct device *dev, u64 mask);
624#else
FUJITA Tomonori6a1961f2010-03-10 15:23:39 -0800625static inline int dma_set_coherent_mask(struct device *dev, u64 mask)
626{
627 if (!dma_supported(dev, mask))
628 return -EIO;
Tom Lendacky648babb2017-07-17 16:10:22 -0500629
630 dma_check_mask(dev, mask);
631
FUJITA Tomonori6a1961f2010-03-10 15:23:39 -0800632 dev->coherent_dma_mask = mask;
633 return 0;
634}
FUJITA Tomonori710224f2010-09-22 13:04:55 -0700635#endif
FUJITA Tomonori6a1961f2010-03-10 15:23:39 -0800636
Russell King4aa806b2013-06-26 13:49:44 +0100637/*
638 * Set both the DMA mask and the coherent DMA mask to the same thing.
639 * Note that we don't check the return value from dma_set_coherent_mask()
640 * as the DMA API guarantees that the coherent DMA mask can be set to
641 * the same or smaller than the streaming DMA mask.
642 */
643static inline int dma_set_mask_and_coherent(struct device *dev, u64 mask)
644{
645 int rc = dma_set_mask(dev, mask);
646 if (rc == 0)
647 dma_set_coherent_mask(dev, mask);
648 return rc;
649}
650
Russell Kingfa6a8d62013-06-27 12:21:45 +0100651/*
652 * Similar to the above, except it deals with the case where the device
653 * does not have dev->dma_mask appropriately setup.
654 */
655static inline int dma_coerce_mask_and_coherent(struct device *dev, u64 mask)
656{
657 dev->dma_mask = &dev->coherent_dma_mask;
658 return dma_set_mask_and_coherent(dev, mask);
659}
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661extern u64 dma_get_required_mask(struct device *dev);
662
Will Deacona3a60f82014-08-27 15:49:10 +0100663#ifndef arch_setup_dma_ops
Will Deacon97890ba2014-08-27 16:24:20 +0100664static inline void arch_setup_dma_ops(struct device *dev, u64 dma_base,
Robin Murphy53c92d72016-04-07 18:42:05 +0100665 u64 size, const struct iommu_ops *iommu,
Will Deacon97890ba2014-08-27 16:24:20 +0100666 bool coherent) { }
667#endif
668
669#ifndef arch_teardown_dma_ops
670static inline void arch_teardown_dma_ops(struct device *dev) { }
Santosh Shilimkar591c1ee2014-04-24 11:30:04 -0400671#endif
672
FUJITA Tomonori6b7b6512008-02-04 22:27:55 -0800673static inline unsigned int dma_get_max_seg_size(struct device *dev)
674{
Robin Murphy002edb62015-11-06 16:32:51 -0800675 if (dev->dma_parms && dev->dma_parms->max_segment_size)
676 return dev->dma_parms->max_segment_size;
677 return SZ_64K;
FUJITA Tomonori6b7b6512008-02-04 22:27:55 -0800678}
679
680static inline unsigned int dma_set_max_seg_size(struct device *dev,
681 unsigned int size)
682{
683 if (dev->dma_parms) {
684 dev->dma_parms->max_segment_size = size;
685 return 0;
Robin Murphy002edb62015-11-06 16:32:51 -0800686 }
687 return -EIO;
FUJITA Tomonori6b7b6512008-02-04 22:27:55 -0800688}
689
FUJITA Tomonorid22a6962008-02-04 22:28:13 -0800690static inline unsigned long dma_get_seg_boundary(struct device *dev)
691{
Robin Murphy002edb62015-11-06 16:32:51 -0800692 if (dev->dma_parms && dev->dma_parms->segment_boundary_mask)
693 return dev->dma_parms->segment_boundary_mask;
694 return DMA_BIT_MASK(32);
FUJITA Tomonorid22a6962008-02-04 22:28:13 -0800695}
696
697static inline int dma_set_seg_boundary(struct device *dev, unsigned long mask)
698{
699 if (dev->dma_parms) {
700 dev->dma_parms->segment_boundary_mask = mask;
701 return 0;
Robin Murphy002edb62015-11-06 16:32:51 -0800702 }
703 return -EIO;
FUJITA Tomonorid22a6962008-02-04 22:28:13 -0800704}
705
Santosh Shilimkar00c8f162013-07-29 14:18:48 +0100706#ifndef dma_max_pfn
707static inline unsigned long dma_max_pfn(struct device *dev)
708{
Christoph Hellwiga41ef1e2017-11-30 07:32:51 -0800709 return (*dev->dma_mask >> PAGE_SHIFT) + dev->dma_pfn_offset;
Santosh Shilimkar00c8f162013-07-29 14:18:48 +0100710}
711#endif
712
Andrew Morton842fa692011-11-02 13:39:33 -0700713static inline void *dma_zalloc_coherent(struct device *dev, size_t size,
714 dma_addr_t *dma_handle, gfp_t flag)
715{
Joe Perchesede23fa82013-08-26 22:45:23 -0700716 void *ret = dma_alloc_coherent(dev, size, dma_handle,
717 flag | __GFP_ZERO);
Andrew Morton842fa692011-11-02 13:39:33 -0700718 return ret;
719}
720
FUJITA Tomonori4565f012010-08-10 18:03:22 -0700721static inline int dma_get_cache_alignment(void)
722{
723#ifdef ARCH_DMA_MINALIGN
724 return ARCH_DMA_MINALIGN;
725#endif
726 return 1;
727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/* flags for the coherent memory api */
Christoph Hellwig2436bdc2017-08-25 17:13:09 +0200730#define DMA_MEMORY_EXCLUSIVE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800732#ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT
733int dma_declare_coherent_memory(struct device *dev, phys_addr_t phys_addr,
734 dma_addr_t device_addr, size_t size, int flags);
735void dma_release_declared_memory(struct device *dev);
736void *dma_mark_declared_memory_occupied(struct device *dev,
737 dma_addr_t device_addr, size_t size);
738#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739static inline int
Bjorn Helgaas88a984b2014-05-20 16:54:22 -0600740dma_declare_coherent_memory(struct device *dev, phys_addr_t phys_addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 dma_addr_t device_addr, size_t size, int flags)
742{
Christoph Hellwig2436bdc2017-08-25 17:13:09 +0200743 return -ENOSYS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
746static inline void
747dma_release_declared_memory(struct device *dev)
748{
749}
750
751static inline void *
752dma_mark_declared_memory_occupied(struct device *dev,
753 dma_addr_t device_addr, size_t size)
754{
755 return ERR_PTR(-EBUSY);
756}
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800757#endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Sricharan R09515ef2017-04-10 16:51:01 +0530759#ifdef CONFIG_HAS_DMA
760int dma_configure(struct device *dev);
761void dma_deconfigure(struct device *dev);
762#else
763static inline int dma_configure(struct device *dev)
764{
765 return 0;
766}
767
768static inline void dma_deconfigure(struct device *dev) {}
769#endif
770
Tejun Heo9ac78492007-01-20 16:00:26 +0900771/*
772 * Managed DMA API
773 */
Geert Uytterhoevenab642e92018-03-16 14:25:41 +0100774#ifdef CONFIG_HAS_DMA
Tejun Heo9ac78492007-01-20 16:00:26 +0900775extern void *dmam_alloc_coherent(struct device *dev, size_t size,
776 dma_addr_t *dma_handle, gfp_t gfp);
777extern void dmam_free_coherent(struct device *dev, size_t size, void *vaddr,
778 dma_addr_t dma_handle);
Geert Uytterhoevenab642e92018-03-16 14:25:41 +0100779#else /* !CONFIG_HAS_DMA */
780static inline void *dmam_alloc_coherent(struct device *dev, size_t size,
781 dma_addr_t *dma_handle, gfp_t gfp)
782{ return NULL; }
783static inline void dmam_free_coherent(struct device *dev, size_t size,
784 void *vaddr, dma_addr_t dma_handle) { }
785#endif /* !CONFIG_HAS_DMA */
786
Christoph Hellwig63d36c92017-06-12 19:15:04 +0200787extern void *dmam_alloc_attrs(struct device *dev, size_t size,
788 dma_addr_t *dma_handle, gfp_t gfp,
789 unsigned long attrs);
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800790#ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT
Bjorn Helgaas88a984b2014-05-20 16:54:22 -0600791extern int dmam_declare_coherent_memory(struct device *dev,
792 phys_addr_t phys_addr,
Tejun Heo9ac78492007-01-20 16:00:26 +0900793 dma_addr_t device_addr, size_t size,
794 int flags);
795extern void dmam_release_declared_memory(struct device *dev);
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800796#else /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
Tejun Heo9ac78492007-01-20 16:00:26 +0900797static inline int dmam_declare_coherent_memory(struct device *dev,
Bjorn Helgaas88a984b2014-05-20 16:54:22 -0600798 phys_addr_t phys_addr, dma_addr_t device_addr,
Tejun Heo9ac78492007-01-20 16:00:26 +0900799 size_t size, gfp_t gfp)
800{
801 return 0;
802}
803
804static inline void dmam_release_declared_memory(struct device *dev)
805{
806}
Christoph Hellwig20d666e2016-01-20 15:02:09 -0800807#endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
Tejun Heo9ac78492007-01-20 16:00:26 +0900808
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800809static inline void *dma_alloc_wc(struct device *dev, size_t size,
810 dma_addr_t *dma_addr, gfp_t gfp)
Thierry Redingb4bbb102014-06-27 11:56:58 +0200811{
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700812 return dma_alloc_attrs(dev, size, dma_addr, gfp,
813 DMA_ATTR_WRITE_COMBINE);
Thierry Redingb4bbb102014-06-27 11:56:58 +0200814}
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800815#ifndef dma_alloc_writecombine
816#define dma_alloc_writecombine dma_alloc_wc
817#endif
Thierry Redingb4bbb102014-06-27 11:56:58 +0200818
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800819static inline void dma_free_wc(struct device *dev, size_t size,
820 void *cpu_addr, dma_addr_t dma_addr)
Thierry Redingb4bbb102014-06-27 11:56:58 +0200821{
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700822 return dma_free_attrs(dev, size, cpu_addr, dma_addr,
823 DMA_ATTR_WRITE_COMBINE);
Thierry Redingb4bbb102014-06-27 11:56:58 +0200824}
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800825#ifndef dma_free_writecombine
826#define dma_free_writecombine dma_free_wc
827#endif
Thierry Redingb4bbb102014-06-27 11:56:58 +0200828
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800829static inline int dma_mmap_wc(struct device *dev,
830 struct vm_area_struct *vma,
831 void *cpu_addr, dma_addr_t dma_addr,
832 size_t size)
Thierry Redingb4bbb102014-06-27 11:56:58 +0200833{
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700834 return dma_mmap_attrs(dev, vma, cpu_addr, dma_addr, size,
835 DMA_ATTR_WRITE_COMBINE);
Thierry Redingb4bbb102014-06-27 11:56:58 +0200836}
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800837#ifndef dma_mmap_writecombine
838#define dma_mmap_writecombine dma_mmap_wc
839#endif
Arthur Kepner74bc7ce2008-04-29 01:00:30 -0700840
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200841#ifdef CONFIG_NEED_DMA_MAP_STATE
FUJITA Tomonori0acedc12010-03-10 15:23:31 -0800842#define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME) dma_addr_t ADDR_NAME
843#define DEFINE_DMA_UNMAP_LEN(LEN_NAME) __u32 LEN_NAME
844#define dma_unmap_addr(PTR, ADDR_NAME) ((PTR)->ADDR_NAME)
845#define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) (((PTR)->ADDR_NAME) = (VAL))
846#define dma_unmap_len(PTR, LEN_NAME) ((PTR)->LEN_NAME)
847#define dma_unmap_len_set(PTR, LEN_NAME, VAL) (((PTR)->LEN_NAME) = (VAL))
848#else
849#define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME)
850#define DEFINE_DMA_UNMAP_LEN(LEN_NAME)
851#define dma_unmap_addr(PTR, ADDR_NAME) (0)
852#define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
853#define dma_unmap_len(PTR, LEN_NAME) (0)
854#define dma_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
855#endif
856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857#endif