blob: 96e1379f4fad4151d03327715dabe0390b014a31 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brown9e6e96a2010-01-29 17:47:12 +000041#define WM8994_NUM_DRC 3
42#define WM8994_NUM_EQ 3
43
44static int wm8994_drc_base[] = {
45 WM8994_AIF1_DRC1_1,
46 WM8994_AIF1_DRC2_1,
47 WM8994_AIF2_DRC_1,
48};
49
50static int wm8994_retune_mobile_base[] = {
51 WM8994_AIF1_DAC1_EQ_GAINS_1,
52 WM8994_AIF1_DAC2_EQ_GAINS_1,
53 WM8994_AIF2_EQ_GAINS_1,
54};
55
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000056static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000057{
Mark Browne88ff1e2010-07-09 00:12:08 +090058 switch (reg) {
59 case WM8994_GPIO_1:
60 case WM8994_GPIO_2:
61 case WM8994_GPIO_3:
62 case WM8994_GPIO_4:
63 case WM8994_GPIO_5:
64 case WM8994_GPIO_6:
65 case WM8994_GPIO_7:
66 case WM8994_GPIO_8:
67 case WM8994_GPIO_9:
68 case WM8994_GPIO_10:
69 case WM8994_GPIO_11:
70 case WM8994_INTERRUPT_STATUS_1:
71 case WM8994_INTERRUPT_STATUS_2:
72 case WM8994_INTERRUPT_RAW_STATUS_2:
73 return 1;
74 default:
75 break;
76 }
77
Mark Brown7b306da2010-11-16 20:11:40 +000078 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000079 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +000080 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +000081}
82
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +000083static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +000084{
Mark Brownca9aef52010-11-26 17:23:41 +000085 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +000086 return 1;
87
88 switch (reg) {
89 case WM8994_SOFTWARE_RESET:
90 case WM8994_CHIP_REVISION:
91 case WM8994_DC_SERVO_1:
92 case WM8994_DC_SERVO_READBACK:
93 case WM8994_RATE_STATUS:
94 case WM8994_LDO_1:
95 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +000096 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +000097 case WM8958_MIC_DETECT_3:
Mark Brown9e6e96a2010-01-29 17:47:12 +000098 return 1;
99 default:
100 return 0;
101 }
102}
103
104static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
105 unsigned int value)
106{
Mark Brownca9aef52010-11-26 17:23:41 +0000107 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000108
109 BUG_ON(reg > WM8994_MAX_REGISTER);
110
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000111 if (!wm8994_volatile(codec, reg)) {
Mark Brownca9aef52010-11-26 17:23:41 +0000112 ret = snd_soc_cache_write(codec, reg, value);
113 if (ret != 0)
114 dev_err(codec->dev, "Cache write to %x failed: %d\n",
115 reg, ret);
116 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000117
118 return wm8994_reg_write(codec->control_data, reg, value);
119}
120
121static unsigned int wm8994_read(struct snd_soc_codec *codec,
122 unsigned int reg)
123{
Mark Brownca9aef52010-11-26 17:23:41 +0000124 unsigned int val;
125 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000126
127 BUG_ON(reg > WM8994_MAX_REGISTER);
128
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000129 if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
Mark Brownca9aef52010-11-26 17:23:41 +0000130 reg < codec->driver->reg_cache_size) {
131 ret = snd_soc_cache_read(codec, reg, &val);
132 if (ret >= 0)
133 return val;
134 else
135 dev_err(codec->dev, "Cache read from %x failed: %d\n",
136 reg, ret);
137 }
138
139 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000140}
141
142static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
143{
Mark Brownb2c812e2010-04-14 15:35:19 +0900144 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000145 int rate;
146 int reg1 = 0;
147 int offset;
148
149 if (aif)
150 offset = 4;
151 else
152 offset = 0;
153
154 switch (wm8994->sysclk[aif]) {
155 case WM8994_SYSCLK_MCLK1:
156 rate = wm8994->mclk[0];
157 break;
158
159 case WM8994_SYSCLK_MCLK2:
160 reg1 |= 0x8;
161 rate = wm8994->mclk[1];
162 break;
163
164 case WM8994_SYSCLK_FLL1:
165 reg1 |= 0x10;
166 rate = wm8994->fll[0].out;
167 break;
168
169 case WM8994_SYSCLK_FLL2:
170 reg1 |= 0x18;
171 rate = wm8994->fll[1].out;
172 break;
173
174 default:
175 return -EINVAL;
176 }
177
178 if (rate >= 13500000) {
179 rate /= 2;
180 reg1 |= WM8994_AIF1CLK_DIV;
181
182 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
183 aif + 1, rate);
184 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100185
186 if (rate && rate < 3000000)
187 dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
188 aif + 1, rate);
189
Mark Brown9e6e96a2010-01-29 17:47:12 +0000190 wm8994->aifclk[aif] = rate;
191
192 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
193 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
194 reg1);
195
196 return 0;
197}
198
199static int configure_clock(struct snd_soc_codec *codec)
200{
Mark Brownb2c812e2010-04-14 15:35:19 +0900201 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000202 int old, new;
203
204 /* Bring up the AIF clocks first */
205 configure_aif_clock(codec, 0);
206 configure_aif_clock(codec, 1);
207
208 /* Then switch CLK_SYS over to the higher of them; a change
209 * can only happen as a result of a clocking change which can
210 * only be made outside of DAPM so we can safely redo the
211 * clocking.
212 */
213
214 /* If they're equal it doesn't matter which is used */
215 if (wm8994->aifclk[0] == wm8994->aifclk[1])
216 return 0;
217
218 if (wm8994->aifclk[0] < wm8994->aifclk[1])
219 new = WM8994_SYSCLK_SRC;
220 else
221 new = 0;
222
223 old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
224
225 /* If there's no change then we're done. */
226 if (old == new)
227 return 0;
228
229 snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
230
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200231 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000232
233 return 0;
234}
235
236static int check_clk_sys(struct snd_soc_dapm_widget *source,
237 struct snd_soc_dapm_widget *sink)
238{
239 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
240 const char *clk;
241
242 /* Check what we're currently using for CLK_SYS */
243 if (reg & WM8994_SYSCLK_SRC)
244 clk = "AIF2CLK";
245 else
246 clk = "AIF1CLK";
247
248 return strcmp(source->name, clk) == 0;
249}
250
251static const char *sidetone_hpf_text[] = {
252 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
253};
254
255static const struct soc_enum sidetone_hpf =
256 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
257
Uk Kim146fd572010-12-07 13:58:40 +0000258static const char *adc_hpf_text[] = {
259 "HiFi", "Voice 1", "Voice 2", "Voice 3"
260};
261
262static const struct soc_enum aif1adc1_hpf =
263 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
264
265static const struct soc_enum aif1adc2_hpf =
266 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
267
268static const struct soc_enum aif2adc_hpf =
269 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
270
Mark Brown9e6e96a2010-01-29 17:47:12 +0000271static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
272static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
273static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
274static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
275static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
276
277#define WM8994_DRC_SWITCH(xname, reg, shift) \
278{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
279 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
280 .put = wm8994_put_drc_sw, \
281 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
282
283static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
284 struct snd_ctl_elem_value *ucontrol)
285{
286 struct soc_mixer_control *mc =
287 (struct soc_mixer_control *)kcontrol->private_value;
288 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
289 int mask, ret;
290
291 /* Can't enable both ADC and DAC paths simultaneously */
292 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
293 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
294 WM8994_AIF1ADC1R_DRC_ENA_MASK;
295 else
296 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
297
298 ret = snd_soc_read(codec, mc->reg);
299 if (ret < 0)
300 return ret;
301 if (ret & mask)
302 return -EINVAL;
303
304 return snd_soc_put_volsw(kcontrol, ucontrol);
305}
306
Mark Brown9e6e96a2010-01-29 17:47:12 +0000307static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
308{
Mark Brownb2c812e2010-04-14 15:35:19 +0900309 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000310 struct wm8994_pdata *pdata = wm8994->pdata;
311 int base = wm8994_drc_base[drc];
312 int cfg = wm8994->drc_cfg[drc];
313 int save, i;
314
315 /* Save any enables; the configuration should clear them. */
316 save = snd_soc_read(codec, base);
317 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
318 WM8994_AIF1ADC1R_DRC_ENA;
319
320 for (i = 0; i < WM8994_DRC_REGS; i++)
321 snd_soc_update_bits(codec, base + i, 0xffff,
322 pdata->drc_cfgs[cfg].regs[i]);
323
324 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
325 WM8994_AIF1ADC1L_DRC_ENA |
326 WM8994_AIF1ADC1R_DRC_ENA, save);
327}
328
329/* Icky as hell but saves code duplication */
330static int wm8994_get_drc(const char *name)
331{
332 if (strcmp(name, "AIF1DRC1 Mode") == 0)
333 return 0;
334 if (strcmp(name, "AIF1DRC2 Mode") == 0)
335 return 1;
336 if (strcmp(name, "AIF2DRC Mode") == 0)
337 return 2;
338 return -EINVAL;
339}
340
341static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
342 struct snd_ctl_elem_value *ucontrol)
343{
344 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000345 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000346 struct wm8994_pdata *pdata = wm8994->pdata;
347 int drc = wm8994_get_drc(kcontrol->id.name);
348 int value = ucontrol->value.integer.value[0];
349
350 if (drc < 0)
351 return drc;
352
353 if (value >= pdata->num_drc_cfgs)
354 return -EINVAL;
355
356 wm8994->drc_cfg[drc] = value;
357
358 wm8994_set_drc(codec, drc);
359
360 return 0;
361}
362
363static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
364 struct snd_ctl_elem_value *ucontrol)
365{
366 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900367 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000368 int drc = wm8994_get_drc(kcontrol->id.name);
369
370 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
371
372 return 0;
373}
374
375static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
376{
Mark Brownb2c812e2010-04-14 15:35:19 +0900377 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000378 struct wm8994_pdata *pdata = wm8994->pdata;
379 int base = wm8994_retune_mobile_base[block];
380 int iface, best, best_val, save, i, cfg;
381
382 if (!pdata || !wm8994->num_retune_mobile_texts)
383 return;
384
385 switch (block) {
386 case 0:
387 case 1:
388 iface = 0;
389 break;
390 case 2:
391 iface = 1;
392 break;
393 default:
394 return;
395 }
396
397 /* Find the version of the currently selected configuration
398 * with the nearest sample rate. */
399 cfg = wm8994->retune_mobile_cfg[block];
400 best = 0;
401 best_val = INT_MAX;
402 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
403 if (strcmp(pdata->retune_mobile_cfgs[i].name,
404 wm8994->retune_mobile_texts[cfg]) == 0 &&
405 abs(pdata->retune_mobile_cfgs[i].rate
406 - wm8994->dac_rates[iface]) < best_val) {
407 best = i;
408 best_val = abs(pdata->retune_mobile_cfgs[i].rate
409 - wm8994->dac_rates[iface]);
410 }
411 }
412
413 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
414 block,
415 pdata->retune_mobile_cfgs[best].name,
416 pdata->retune_mobile_cfgs[best].rate,
417 wm8994->dac_rates[iface]);
418
419 /* The EQ will be disabled while reconfiguring it, remember the
420 * current configuration.
421 */
422 save = snd_soc_read(codec, base);
423 save &= WM8994_AIF1DAC1_EQ_ENA;
424
425 for (i = 0; i < WM8994_EQ_REGS; i++)
426 snd_soc_update_bits(codec, base + i, 0xffff,
427 pdata->retune_mobile_cfgs[best].regs[i]);
428
429 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
430}
431
432/* Icky as hell but saves code duplication */
433static int wm8994_get_retune_mobile_block(const char *name)
434{
435 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
436 return 0;
437 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
438 return 1;
439 if (strcmp(name, "AIF2 EQ Mode") == 0)
440 return 2;
441 return -EINVAL;
442}
443
444static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
445 struct snd_ctl_elem_value *ucontrol)
446{
447 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000448 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000449 struct wm8994_pdata *pdata = wm8994->pdata;
450 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
451 int value = ucontrol->value.integer.value[0];
452
453 if (block < 0)
454 return block;
455
456 if (value >= pdata->num_retune_mobile_cfgs)
457 return -EINVAL;
458
459 wm8994->retune_mobile_cfg[block] = value;
460
461 wm8994_set_retune_mobile(codec, block);
462
463 return 0;
464}
465
466static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
467 struct snd_ctl_elem_value *ucontrol)
468{
469 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800470 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000471 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
472
473 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
474
475 return 0;
476}
477
Mark Brown96b101e2010-11-18 15:49:38 +0000478static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100479 "Left", "Right"
480};
481
Mark Brown96b101e2010-11-18 15:49:38 +0000482static const struct soc_enum aif1adcl_src =
483 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
484
485static const struct soc_enum aif1adcr_src =
486 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
487
488static const struct soc_enum aif2adcl_src =
489 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
490
491static const struct soc_enum aif2adcr_src =
492 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
493
Mark Brownf5548852010-08-31 19:39:48 +0100494static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000495 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100496
497static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000498 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100499
500static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000501 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100502
503static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000504 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100505
Mark Brown154b26a2010-12-09 12:07:44 +0000506static const char *osr_text[] = {
507 "Low Power", "High Performance",
508};
509
510static const struct soc_enum dac_osr =
511 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
512
513static const struct soc_enum adc_osr =
514 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
515
Mark Brown9e6e96a2010-01-29 17:47:12 +0000516static const struct snd_kcontrol_new wm8994_snd_controls[] = {
517SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
518 WM8994_AIF1_ADC1_RIGHT_VOLUME,
519 1, 119, 0, digital_tlv),
520SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
521 WM8994_AIF1_ADC2_RIGHT_VOLUME,
522 1, 119, 0, digital_tlv),
523SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
524 WM8994_AIF2_ADC_RIGHT_VOLUME,
525 1, 119, 0, digital_tlv),
526
Mark Brown96b101e2010-11-18 15:49:38 +0000527SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
528SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000529SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
530SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000531
Mark Brownf5548852010-08-31 19:39:48 +0100532SOC_ENUM("AIF1DACL Source", aif1dacl_src),
533SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000534SOC_ENUM("AIF2DACL Source", aif2dacl_src),
535SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100536
Mark Brown9e6e96a2010-01-29 17:47:12 +0000537SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
538 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
539SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
540 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
541SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
542 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
543
544SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
545SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
546
547SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
548SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
549SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
550
551WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
552WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
553WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
554
555WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
556WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
557WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
558
559WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
560WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
561WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
562
563SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
564 5, 12, 0, st_tlv),
565SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
566 0, 12, 0, st_tlv),
567SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
568 5, 12, 0, st_tlv),
569SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
570 0, 12, 0, st_tlv),
571SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
572SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
573
Uk Kim146fd572010-12-07 13:58:40 +0000574SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
575SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
576
577SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
578SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
579
580SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
581SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
582
Mark Brown154b26a2010-12-09 12:07:44 +0000583SOC_ENUM("ADC OSR", adc_osr),
584SOC_ENUM("DAC OSR", dac_osr),
585
Mark Brown9e6e96a2010-01-29 17:47:12 +0000586SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
587 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
588SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
589 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
590
591SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
592 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
593SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
594 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
595
596SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
597 6, 1, 1, wm_hubs_spkmix_tlv),
598SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
599 2, 1, 1, wm_hubs_spkmix_tlv),
600
601SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
602 6, 1, 1, wm_hubs_spkmix_tlv),
603SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
604 2, 1, 1, wm_hubs_spkmix_tlv),
605
606SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
607 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000608SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000609 8, 1, 0),
610SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
611 10, 15, 0, wm8994_3d_tlv),
612SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
613 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000614SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000615 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000616SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000617 8, 1, 0),
618};
619
620static const struct snd_kcontrol_new wm8994_eq_controls[] = {
621SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
622 eq_tlv),
623SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
624 eq_tlv),
625SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
626 eq_tlv),
627SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
628 eq_tlv),
629SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
630 eq_tlv),
631
632SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
633 eq_tlv),
634SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
635 eq_tlv),
636SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
637 eq_tlv),
638SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
639 eq_tlv),
640SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
641 eq_tlv),
642
643SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
644 eq_tlv),
645SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
646 eq_tlv),
647SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
648 eq_tlv),
649SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
650 eq_tlv),
651SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
652 eq_tlv),
653};
654
Mark Brownc4431df2010-11-26 15:21:07 +0000655static const struct snd_kcontrol_new wm8958_snd_controls[] = {
656SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
657};
658
Mark Brown9e6e96a2010-01-29 17:47:12 +0000659static int clk_sys_event(struct snd_soc_dapm_widget *w,
660 struct snd_kcontrol *kcontrol, int event)
661{
662 struct snd_soc_codec *codec = w->codec;
663
664 switch (event) {
665 case SND_SOC_DAPM_PRE_PMU:
666 return configure_clock(codec);
667
668 case SND_SOC_DAPM_POST_PMD:
669 configure_clock(codec);
670 break;
671 }
672
673 return 0;
674}
675
676static void wm8994_update_class_w(struct snd_soc_codec *codec)
677{
Mark Brownfec6dd82010-10-27 13:48:36 -0700678 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000679 int enable = 1;
680 int source = 0; /* GCC flow analysis can't track enable */
681 int reg, reg_r;
682
683 /* Only support direct DAC->headphone paths */
684 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
685 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900686 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000687 enable = 0;
688 }
689
690 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
691 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900692 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000693 enable = 0;
694 }
695
696 /* We also need the same setting for L/R and only one path */
697 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
698 switch (reg) {
699 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900700 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000701 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
702 break;
703 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900704 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000705 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
706 break;
707 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900708 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000709 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
710 break;
711 default:
Mark Brownee839a22010-04-20 13:57:08 +0900712 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000713 enable = 0;
714 break;
715 }
716
717 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
718 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900719 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000720 enable = 0;
721 }
722
723 if (enable) {
724 dev_dbg(codec->dev, "Class W enabled\n");
725 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
726 WM8994_CP_DYN_PWR |
727 WM8994_CP_DYN_SRC_SEL_MASK,
728 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700729 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000730
731 } else {
732 dev_dbg(codec->dev, "Class W disabled\n");
733 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
734 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700735 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000736 }
737}
738
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000739static int late_enable_ev(struct snd_soc_dapm_widget *w,
740 struct snd_kcontrol *kcontrol, int event)
741{
742 struct snd_soc_codec *codec = w->codec;
743 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
744
745 switch (event) {
746 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000747 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000748 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
749 WM8994_AIF1CLK_ENA_MASK,
750 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000751 wm8994->aif1clk_enable = 0;
752 }
753 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000754 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
755 WM8994_AIF2CLK_ENA_MASK,
756 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000757 wm8994->aif2clk_enable = 0;
758 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000759 break;
760 }
761
762 return 0;
763}
764
765static int late_disable_ev(struct snd_soc_dapm_widget *w,
766 struct snd_kcontrol *kcontrol, int event)
767{
768 struct snd_soc_codec *codec = w->codec;
769 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
770
771 switch (event) {
772 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000773 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000774 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
775 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000776 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000777 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000778 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000779 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
780 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000781 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000782 }
783 break;
784 }
785
786 return 0;
787}
788
789static int aif1clk_ev(struct snd_soc_dapm_widget *w,
790 struct snd_kcontrol *kcontrol, int event)
791{
792 struct snd_soc_codec *codec = w->codec;
793 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
794
795 switch (event) {
796 case SND_SOC_DAPM_PRE_PMU:
797 wm8994->aif1clk_enable = 1;
798 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000799 case SND_SOC_DAPM_POST_PMD:
800 wm8994->aif1clk_disable = 1;
801 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000802 }
803
804 return 0;
805}
806
807static int aif2clk_ev(struct snd_soc_dapm_widget *w,
808 struct snd_kcontrol *kcontrol, int event)
809{
810 struct snd_soc_codec *codec = w->codec;
811 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
812
813 switch (event) {
814 case SND_SOC_DAPM_PRE_PMU:
815 wm8994->aif2clk_enable = 1;
816 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000817 case SND_SOC_DAPM_POST_PMD:
818 wm8994->aif2clk_disable = 1;
819 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000820 }
821
822 return 0;
823}
824
Dimitris Papastamos04d28682011-03-01 11:47:10 +0000825static int adc_mux_ev(struct snd_soc_dapm_widget *w,
826 struct snd_kcontrol *kcontrol, int event)
827{
828 late_enable_ev(w, kcontrol, event);
829 return 0;
830}
831
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +0000832static int micbias_ev(struct snd_soc_dapm_widget *w,
833 struct snd_kcontrol *kcontrol, int event)
834{
835 late_enable_ev(w, kcontrol, event);
836 return 0;
837}
838
Dimitris Papastamosc52fd022011-02-11 16:32:12 +0000839static int dac_ev(struct snd_soc_dapm_widget *w,
840 struct snd_kcontrol *kcontrol, int event)
841{
842 struct snd_soc_codec *codec = w->codec;
843 unsigned int mask = 1 << w->shift;
844
845 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
846 mask, mask);
847 return 0;
848}
849
Mark Brown9e6e96a2010-01-29 17:47:12 +0000850static const char *hp_mux_text[] = {
851 "Mixer",
852 "DAC",
853};
854
855#define WM8994_HP_ENUM(xname, xenum) \
856{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
857 .info = snd_soc_info_enum_double, \
858 .get = snd_soc_dapm_get_enum_double, \
859 .put = wm8994_put_hp_enum, \
860 .private_value = (unsigned long)&xenum }
861
862static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
863 struct snd_ctl_elem_value *ucontrol)
864{
865 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
866 struct snd_soc_codec *codec = w->codec;
867 int ret;
868
869 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
870
871 wm8994_update_class_w(codec);
872
873 return ret;
874}
875
876static const struct soc_enum hpl_enum =
877 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
878
879static const struct snd_kcontrol_new hpl_mux =
880 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
881
882static const struct soc_enum hpr_enum =
883 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
884
885static const struct snd_kcontrol_new hpr_mux =
886 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
887
888static const char *adc_mux_text[] = {
889 "ADC",
890 "DMIC",
891};
892
893static const struct soc_enum adc_enum =
894 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
895
896static const struct snd_kcontrol_new adcl_mux =
897 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
898
899static const struct snd_kcontrol_new adcr_mux =
900 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
901
902static const struct snd_kcontrol_new left_speaker_mixer[] = {
903SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
904SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
905SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
906SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
907SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
908};
909
910static const struct snd_kcontrol_new right_speaker_mixer[] = {
911SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
912SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
913SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
914SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
915SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
916};
917
918/* Debugging; dump chip status after DAPM transitions */
919static int post_ev(struct snd_soc_dapm_widget *w,
920 struct snd_kcontrol *kcontrol, int event)
921{
922 struct snd_soc_codec *codec = w->codec;
923 dev_dbg(codec->dev, "SRC status: %x\n",
924 snd_soc_read(codec,
925 WM8994_RATE_STATUS));
926 return 0;
927}
928
929static const struct snd_kcontrol_new aif1adc1l_mix[] = {
930SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
931 1, 1, 0),
932SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
933 0, 1, 0),
934};
935
936static const struct snd_kcontrol_new aif1adc1r_mix[] = {
937SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
938 1, 1, 0),
939SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
940 0, 1, 0),
941};
942
Mark Browna3257ba2010-07-19 14:02:34 +0100943static const struct snd_kcontrol_new aif1adc2l_mix[] = {
944SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
945 1, 1, 0),
946SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
947 0, 1, 0),
948};
949
950static const struct snd_kcontrol_new aif1adc2r_mix[] = {
951SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
952 1, 1, 0),
953SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
954 0, 1, 0),
955};
956
Mark Brown9e6e96a2010-01-29 17:47:12 +0000957static const struct snd_kcontrol_new aif2dac2l_mix[] = {
958SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
959 5, 1, 0),
960SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
961 4, 1, 0),
962SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
963 2, 1, 0),
964SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
965 1, 1, 0),
966SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
967 0, 1, 0),
968};
969
970static const struct snd_kcontrol_new aif2dac2r_mix[] = {
971SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
972 5, 1, 0),
973SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
974 4, 1, 0),
975SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
976 2, 1, 0),
977SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
978 1, 1, 0),
979SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
980 0, 1, 0),
981};
982
983#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
984{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
985 .info = snd_soc_info_volsw, \
986 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
987 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
988
989static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
990 struct snd_ctl_elem_value *ucontrol)
991{
992 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
993 struct snd_soc_codec *codec = w->codec;
994 int ret;
995
996 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
997
998 wm8994_update_class_w(codec);
999
1000 return ret;
1001}
1002
1003static const struct snd_kcontrol_new dac1l_mix[] = {
1004WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1005 5, 1, 0),
1006WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1007 4, 1, 0),
1008WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1009 2, 1, 0),
1010WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1011 1, 1, 0),
1012WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1013 0, 1, 0),
1014};
1015
1016static const struct snd_kcontrol_new dac1r_mix[] = {
1017WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1018 5, 1, 0),
1019WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1020 4, 1, 0),
1021WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1022 2, 1, 0),
1023WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1024 1, 1, 0),
1025WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1026 0, 1, 0),
1027};
1028
1029static const char *sidetone_text[] = {
1030 "ADC/DMIC1", "DMIC2",
1031};
1032
1033static const struct soc_enum sidetone1_enum =
1034 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1035
1036static const struct snd_kcontrol_new sidetone1_mux =
1037 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1038
1039static const struct soc_enum sidetone2_enum =
1040 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1041
1042static const struct snd_kcontrol_new sidetone2_mux =
1043 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1044
1045static const char *aif1dac_text[] = {
1046 "AIF1DACDAT", "AIF3DACDAT",
1047};
1048
1049static const struct soc_enum aif1dac_enum =
1050 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1051
1052static const struct snd_kcontrol_new aif1dac_mux =
1053 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1054
1055static const char *aif2dac_text[] = {
1056 "AIF2DACDAT", "AIF3DACDAT",
1057};
1058
1059static const struct soc_enum aif2dac_enum =
1060 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1061
1062static const struct snd_kcontrol_new aif2dac_mux =
1063 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1064
1065static const char *aif2adc_text[] = {
1066 "AIF2ADCDAT", "AIF3DACDAT",
1067};
1068
1069static const struct soc_enum aif2adc_enum =
1070 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1071
1072static const struct snd_kcontrol_new aif2adc_mux =
1073 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1074
1075static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001076 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001077};
1078
Mark Brownc4431df2010-11-26 15:21:07 +00001079static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001080 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1081
Mark Brownc4431df2010-11-26 15:21:07 +00001082static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1083 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1084
1085static const struct soc_enum wm8958_aif3adc_enum =
1086 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1087
1088static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1089 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1090
1091static const char *mono_pcm_out_text[] = {
1092 "None", "AIF2ADCL", "AIF2ADCR",
1093};
1094
1095static const struct soc_enum mono_pcm_out_enum =
1096 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1097
1098static const struct snd_kcontrol_new mono_pcm_out_mux =
1099 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1100
1101static const char *aif2dac_src_text[] = {
1102 "AIF2", "AIF3",
1103};
1104
1105/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1106static const struct soc_enum aif2dacl_src_enum =
1107 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1108
1109static const struct snd_kcontrol_new aif2dacl_src_mux =
1110 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1111
1112static const struct soc_enum aif2dacr_src_enum =
1113 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1114
1115static const struct snd_kcontrol_new aif2dacr_src_mux =
1116 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001117
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001118static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1119SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1120 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1121SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1122 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1123
1124SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1125 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1126SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1127 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1128SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1129 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1130SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1131 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1132
1133SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1134};
1135
1136static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1137SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
1138SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0)
1139};
1140
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001141static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1142SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1143 dac_ev, SND_SOC_DAPM_PRE_PMU),
1144SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1145 dac_ev, SND_SOC_DAPM_PRE_PMU),
1146SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1147 dac_ev, SND_SOC_DAPM_PRE_PMU),
1148SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1149 dac_ev, SND_SOC_DAPM_PRE_PMU),
1150};
1151
1152static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1153SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001154SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001155SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1156SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1157};
1158
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001159static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
1160SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1161 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1162SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1163 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1164};
1165
1166static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
1167SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1168SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1169};
1170
Mark Brown9e6e96a2010-01-29 17:47:12 +00001171static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1172SND_SOC_DAPM_INPUT("DMIC1DAT"),
1173SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001174SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001175
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001176SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
1177SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1178 SND_SOC_DAPM_PRE_PMU),
1179
Mark Brown9e6e96a2010-01-29 17:47:12 +00001180SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1181 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1182
1183SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1184SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1185SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1186
Mark Brown7f94de42011-02-03 16:27:34 +00001187SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001188 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001189SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001190 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001191SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1192 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001193 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001194SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1195 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001196 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001197
Mark Brown7f94de42011-02-03 16:27:34 +00001198SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001199 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001200SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001201 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001202SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1203 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001204 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001205SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1206 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001207 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001208
1209SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1210 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1211SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1212 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1213
Mark Browna3257ba2010-07-19 14:02:34 +01001214SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1215 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1216SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1217 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1218
Mark Brown9e6e96a2010-01-29 17:47:12 +00001219SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1220 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1221SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1222 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1223
1224SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1225SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1226
1227SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1228 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1229SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1230 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1231
1232SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1233 WM8994_POWER_MANAGEMENT_4, 13, 0),
1234SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1235 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001236SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1237 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1238 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1239SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1240 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1241 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001242
1243SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1244SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001245SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001246SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1247
1248SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1249SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1250SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001251
1252SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
1253SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
1254
1255SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1256
1257SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1258SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1259SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1260SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1261
1262/* Power is done with the muxes since the ADC power also controls the
1263 * downsampling chain, the chip will automatically manage the analogue
1264 * specific portions.
1265 */
1266SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1267SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1268
Mark Brown9e6e96a2010-01-29 17:47:12 +00001269SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1270SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
1271
1272SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1273 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1274SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1275 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1276
1277SND_SOC_DAPM_POST("Debug log", post_ev),
1278};
1279
Mark Brownc4431df2010-11-26 15:21:07 +00001280static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1281SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1282};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001283
Mark Brownc4431df2010-11-26 15:21:07 +00001284static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1285SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1286SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1287SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1288SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1289};
1290
1291static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001292 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1293 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1294
1295 { "DSP1CLK", NULL, "CLK_SYS" },
1296 { "DSP2CLK", NULL, "CLK_SYS" },
1297 { "DSPINTCLK", NULL, "CLK_SYS" },
1298
1299 { "AIF1ADC1L", NULL, "AIF1CLK" },
1300 { "AIF1ADC1L", NULL, "DSP1CLK" },
1301 { "AIF1ADC1R", NULL, "AIF1CLK" },
1302 { "AIF1ADC1R", NULL, "DSP1CLK" },
1303 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1304
1305 { "AIF1DAC1L", NULL, "AIF1CLK" },
1306 { "AIF1DAC1L", NULL, "DSP1CLK" },
1307 { "AIF1DAC1R", NULL, "AIF1CLK" },
1308 { "AIF1DAC1R", NULL, "DSP1CLK" },
1309 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1310
1311 { "AIF1ADC2L", NULL, "AIF1CLK" },
1312 { "AIF1ADC2L", NULL, "DSP1CLK" },
1313 { "AIF1ADC2R", NULL, "AIF1CLK" },
1314 { "AIF1ADC2R", NULL, "DSP1CLK" },
1315 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1316
1317 { "AIF1DAC2L", NULL, "AIF1CLK" },
1318 { "AIF1DAC2L", NULL, "DSP1CLK" },
1319 { "AIF1DAC2R", NULL, "AIF1CLK" },
1320 { "AIF1DAC2R", NULL, "DSP1CLK" },
1321 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1322
1323 { "AIF2ADCL", NULL, "AIF2CLK" },
1324 { "AIF2ADCL", NULL, "DSP2CLK" },
1325 { "AIF2ADCR", NULL, "AIF2CLK" },
1326 { "AIF2ADCR", NULL, "DSP2CLK" },
1327 { "AIF2ADCR", NULL, "DSPINTCLK" },
1328
1329 { "AIF2DACL", NULL, "AIF2CLK" },
1330 { "AIF2DACL", NULL, "DSP2CLK" },
1331 { "AIF2DACR", NULL, "AIF2CLK" },
1332 { "AIF2DACR", NULL, "DSP2CLK" },
1333 { "AIF2DACR", NULL, "DSPINTCLK" },
1334
1335 { "DMIC1L", NULL, "DMIC1DAT" },
1336 { "DMIC1L", NULL, "CLK_SYS" },
1337 { "DMIC1R", NULL, "DMIC1DAT" },
1338 { "DMIC1R", NULL, "CLK_SYS" },
1339 { "DMIC2L", NULL, "DMIC2DAT" },
1340 { "DMIC2L", NULL, "CLK_SYS" },
1341 { "DMIC2R", NULL, "DMIC2DAT" },
1342 { "DMIC2R", NULL, "CLK_SYS" },
1343
1344 { "ADCL", NULL, "AIF1CLK" },
1345 { "ADCL", NULL, "DSP1CLK" },
1346 { "ADCL", NULL, "DSPINTCLK" },
1347
1348 { "ADCR", NULL, "AIF1CLK" },
1349 { "ADCR", NULL, "DSP1CLK" },
1350 { "ADCR", NULL, "DSPINTCLK" },
1351
1352 { "ADCL Mux", "ADC", "ADCL" },
1353 { "ADCL Mux", "DMIC", "DMIC1L" },
1354 { "ADCR Mux", "ADC", "ADCR" },
1355 { "ADCR Mux", "DMIC", "DMIC1R" },
1356
1357 { "DAC1L", NULL, "AIF1CLK" },
1358 { "DAC1L", NULL, "DSP1CLK" },
1359 { "DAC1L", NULL, "DSPINTCLK" },
1360
1361 { "DAC1R", NULL, "AIF1CLK" },
1362 { "DAC1R", NULL, "DSP1CLK" },
1363 { "DAC1R", NULL, "DSPINTCLK" },
1364
1365 { "DAC2L", NULL, "AIF2CLK" },
1366 { "DAC2L", NULL, "DSP2CLK" },
1367 { "DAC2L", NULL, "DSPINTCLK" },
1368
1369 { "DAC2R", NULL, "AIF2DACR" },
1370 { "DAC2R", NULL, "AIF2CLK" },
1371 { "DAC2R", NULL, "DSP2CLK" },
1372 { "DAC2R", NULL, "DSPINTCLK" },
1373
1374 { "TOCLK", NULL, "CLK_SYS" },
1375
1376 /* AIF1 outputs */
1377 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1378 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1379 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1380
1381 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1382 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1383 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1384
Mark Browna3257ba2010-07-19 14:02:34 +01001385 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1386 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1387 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1388
1389 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1390 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1391 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1392
Mark Brown9e6e96a2010-01-29 17:47:12 +00001393 /* Pin level routing for AIF3 */
1394 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1395 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1396 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1397 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1398
Mark Brown9e6e96a2010-01-29 17:47:12 +00001399 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1400 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1401 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1402 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1403 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1404 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1405 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1406
1407 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001408 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1409 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1410 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1411 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1412 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1413
Mark Brown9e6e96a2010-01-29 17:47:12 +00001414 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1415 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1416 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1417 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1418 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1419
1420 /* DAC2/AIF2 outputs */
1421 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001422 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1423 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1424 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1425 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1426 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1427
1428 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001429 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1430 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1431 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1432 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1433 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1434
Mark Brown7f94de42011-02-03 16:27:34 +00001435 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1436 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1437 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1438 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1439
Mark Brown9e6e96a2010-01-29 17:47:12 +00001440 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1441
1442 /* AIF3 output */
1443 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1444 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1445 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1446 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1447 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1448 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1449 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1450 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1451
1452 /* Sidetone */
1453 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1454 { "Left Sidetone", "DMIC2", "DMIC2L" },
1455 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1456 { "Right Sidetone", "DMIC2", "DMIC2R" },
1457
1458 /* Output stages */
1459 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1460 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1461
1462 { "SPKL", "DAC1 Switch", "DAC1L" },
1463 { "SPKL", "DAC2 Switch", "DAC2L" },
1464
1465 { "SPKR", "DAC1 Switch", "DAC1R" },
1466 { "SPKR", "DAC2 Switch", "DAC2R" },
1467
1468 { "Left Headphone Mux", "DAC", "DAC1L" },
1469 { "Right Headphone Mux", "DAC", "DAC1R" },
1470};
1471
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001472static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1473 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1474 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1475 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1476 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1477 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1478 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1479 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1480 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1481};
1482
1483static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1484 { "DAC1L", NULL, "DAC1L Mixer" },
1485 { "DAC1R", NULL, "DAC1R Mixer" },
1486 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1487 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1488};
1489
Mark Brown6ed8f142011-02-03 16:27:35 +00001490static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1491 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1492 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1493 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1494 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001495 { "MICBIAS", NULL, "CLK_SYS" },
1496 { "MICBIAS", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001497};
1498
Mark Brownc4431df2010-11-26 15:21:07 +00001499static const struct snd_soc_dapm_route wm8994_intercon[] = {
1500 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1501 { "AIF2DACR", NULL, "AIF2DAC Mux" },
1502};
1503
1504static const struct snd_soc_dapm_route wm8958_intercon[] = {
1505 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1506 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1507
1508 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1509 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1510 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1511 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1512
1513 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1514 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1515
1516 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1517};
1518
Mark Brown9e6e96a2010-01-29 17:47:12 +00001519/* The size in bits of the FLL divide multiplied by 10
1520 * to allow rounding later */
1521#define FIXED_FLL_SIZE ((1 << 16) * 10)
1522
1523struct fll_div {
1524 u16 outdiv;
1525 u16 n;
1526 u16 k;
1527 u16 clk_ref_div;
1528 u16 fll_fratio;
1529};
1530
1531static int wm8994_get_fll_config(struct fll_div *fll,
1532 int freq_in, int freq_out)
1533{
1534 u64 Kpart;
1535 unsigned int K, Ndiv, Nmod;
1536
1537 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1538
1539 /* Scale the input frequency down to <= 13.5MHz */
1540 fll->clk_ref_div = 0;
1541 while (freq_in > 13500000) {
1542 fll->clk_ref_div++;
1543 freq_in /= 2;
1544
1545 if (fll->clk_ref_div > 3)
1546 return -EINVAL;
1547 }
1548 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1549
1550 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1551 fll->outdiv = 3;
1552 while (freq_out * (fll->outdiv + 1) < 90000000) {
1553 fll->outdiv++;
1554 if (fll->outdiv > 63)
1555 return -EINVAL;
1556 }
1557 freq_out *= fll->outdiv + 1;
1558 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1559
1560 if (freq_in > 1000000) {
1561 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001562 } else if (freq_in > 256000) {
1563 fll->fll_fratio = 1;
1564 freq_in *= 2;
1565 } else if (freq_in > 128000) {
1566 fll->fll_fratio = 2;
1567 freq_in *= 4;
1568 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001569 fll->fll_fratio = 3;
1570 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001571 } else {
1572 fll->fll_fratio = 4;
1573 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001574 }
1575 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1576
1577 /* Now, calculate N.K */
1578 Ndiv = freq_out / freq_in;
1579
1580 fll->n = Ndiv;
1581 Nmod = freq_out % freq_in;
1582 pr_debug("Nmod=%d\n", Nmod);
1583
1584 /* Calculate fractional part - scale up so we can round. */
1585 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1586
1587 do_div(Kpart, freq_in);
1588
1589 K = Kpart & 0xFFFFFFFF;
1590
1591 if ((K % 10) >= 5)
1592 K += 5;
1593
1594 /* Move down to proper range now rounding is done */
1595 fll->k = K / 10;
1596
1597 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1598
1599 return 0;
1600}
1601
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001602static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001603 unsigned int freq_in, unsigned int freq_out)
1604{
Mark Brownb2c812e2010-04-14 15:35:19 +09001605 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001606 int reg_offset, ret;
1607 struct fll_div fll;
1608 u16 reg, aif1, aif2;
1609
1610 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1611 & WM8994_AIF1CLK_ENA;
1612
1613 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1614 & WM8994_AIF2CLK_ENA;
1615
1616 switch (id) {
1617 case WM8994_FLL1:
1618 reg_offset = 0;
1619 id = 0;
1620 break;
1621 case WM8994_FLL2:
1622 reg_offset = 0x20;
1623 id = 1;
1624 break;
1625 default:
1626 return -EINVAL;
1627 }
1628
Mark Brown136ff2a2010-04-20 12:56:18 +09001629 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001630 case 0:
1631 /* Allow no source specification when stopping */
1632 if (freq_out)
1633 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001634 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001635 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001636 case WM8994_FLL_SRC_MCLK1:
1637 case WM8994_FLL_SRC_MCLK2:
1638 case WM8994_FLL_SRC_LRCLK:
1639 case WM8994_FLL_SRC_BCLK:
1640 break;
1641 default:
1642 return -EINVAL;
1643 }
1644
Mark Brown9e6e96a2010-01-29 17:47:12 +00001645 /* Are we changing anything? */
1646 if (wm8994->fll[id].src == src &&
1647 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1648 return 0;
1649
1650 /* If we're stopping the FLL redo the old config - no
1651 * registers will actually be written but we avoid GCC flow
1652 * analysis bugs spewing warnings.
1653 */
1654 if (freq_out)
1655 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1656 else
1657 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1658 wm8994->fll[id].out);
1659 if (ret < 0)
1660 return ret;
1661
1662 /* Gate the AIF clocks while we reclock */
1663 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1664 WM8994_AIF1CLK_ENA, 0);
1665 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1666 WM8994_AIF2CLK_ENA, 0);
1667
1668 /* We always need to disable the FLL while reconfiguring */
1669 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1670 WM8994_FLL1_ENA, 0);
1671
1672 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1673 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1674 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1675 WM8994_FLL1_OUTDIV_MASK |
1676 WM8994_FLL1_FRATIO_MASK, reg);
1677
1678 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1679
1680 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1681 WM8994_FLL1_N_MASK,
1682 fll.n << WM8994_FLL1_N_SHIFT);
1683
1684 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001685 WM8994_FLL1_REFCLK_DIV_MASK |
1686 WM8994_FLL1_REFCLK_SRC_MASK,
1687 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1688 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001689
1690 /* Enable (with fractional mode if required) */
1691 if (freq_out) {
1692 if (fll.k)
1693 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1694 else
1695 reg = WM8994_FLL1_ENA;
1696 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1697 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1698 reg);
1699 }
1700
1701 wm8994->fll[id].in = freq_in;
1702 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001703 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001704
1705 /* Enable any gated AIF clocks */
1706 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1707 WM8994_AIF1CLK_ENA, aif1);
1708 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1709 WM8994_AIF2CLK_ENA, aif2);
1710
1711 configure_clock(codec);
1712
1713 return 0;
1714}
1715
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001716
Mark Brown66b47fd2010-07-08 11:25:43 +09001717static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1718
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001719static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1720 unsigned int freq_in, unsigned int freq_out)
1721{
1722 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1723}
1724
Mark Brown9e6e96a2010-01-29 17:47:12 +00001725static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
1726 int clk_id, unsigned int freq, int dir)
1727{
1728 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001729 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09001730 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001731
1732 switch (dai->id) {
1733 case 1:
1734 case 2:
1735 break;
1736
1737 default:
1738 /* AIF3 shares clocking with AIF1/2 */
1739 return -EINVAL;
1740 }
1741
1742 switch (clk_id) {
1743 case WM8994_SYSCLK_MCLK1:
1744 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
1745 wm8994->mclk[0] = freq;
1746 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
1747 dai->id, freq);
1748 break;
1749
1750 case WM8994_SYSCLK_MCLK2:
1751 /* TODO: Set GPIO AF */
1752 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
1753 wm8994->mclk[1] = freq;
1754 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
1755 dai->id, freq);
1756 break;
1757
1758 case WM8994_SYSCLK_FLL1:
1759 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
1760 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
1761 break;
1762
1763 case WM8994_SYSCLK_FLL2:
1764 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
1765 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
1766 break;
1767
Mark Brown66b47fd2010-07-08 11:25:43 +09001768 case WM8994_SYSCLK_OPCLK:
1769 /* Special case - a division (times 10) is given and
1770 * no effect on main clocking.
1771 */
1772 if (freq) {
1773 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
1774 if (opclk_divs[i] == freq)
1775 break;
1776 if (i == ARRAY_SIZE(opclk_divs))
1777 return -EINVAL;
1778 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
1779 WM8994_OPCLK_DIV_MASK, i);
1780 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1781 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
1782 } else {
1783 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1784 WM8994_OPCLK_ENA, 0);
1785 }
1786
Mark Brown9e6e96a2010-01-29 17:47:12 +00001787 default:
1788 return -EINVAL;
1789 }
1790
1791 configure_clock(codec);
1792
1793 return 0;
1794}
1795
1796static int wm8994_set_bias_level(struct snd_soc_codec *codec,
1797 enum snd_soc_bias_level level)
1798{
Mark Brown3a423152010-11-26 15:21:06 +00001799 struct wm8994 *control = codec->control_data;
Mark Brownb6b05692010-08-13 12:58:20 +01001800 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1801
Mark Brown9e6e96a2010-01-29 17:47:12 +00001802 switch (level) {
1803 case SND_SOC_BIAS_ON:
1804 break;
1805
1806 case SND_SOC_BIAS_PREPARE:
1807 /* VMID=2x40k */
1808 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1809 WM8994_VMID_SEL_MASK, 0x2);
1810 break;
1811
1812 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001813 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown39fb51a2010-11-26 17:23:43 +00001814 pm_runtime_get_sync(codec->dev);
1815
Mark Brown8bc3c2c2010-11-30 14:56:18 +00001816 switch (control->type) {
1817 case WM8994:
1818 if (wm8994->revision < 4) {
1819 /* Tweak DC servo and DSP
1820 * configuration for improved
1821 * performance. */
1822 snd_soc_write(codec, 0x102, 0x3);
1823 snd_soc_write(codec, 0x56, 0x3);
1824 snd_soc_write(codec, 0x817, 0);
1825 snd_soc_write(codec, 0x102, 0);
1826 }
1827 break;
1828
1829 case WM8958:
1830 if (wm8994->revision == 0) {
1831 /* Optimise performance for rev A */
1832 snd_soc_write(codec, 0x102, 0x3);
1833 snd_soc_write(codec, 0xcb, 0x81);
1834 snd_soc_write(codec, 0x817, 0);
1835 snd_soc_write(codec, 0x102, 0);
1836
1837 snd_soc_update_bits(codec,
1838 WM8958_CHARGE_PUMP_2,
1839 WM8958_CP_DISCH,
1840 WM8958_CP_DISCH);
1841 }
1842 break;
Mark Brownb6b05692010-08-13 12:58:20 +01001843 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001844
1845 /* Discharge LINEOUT1 & 2 */
1846 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1847 WM8994_LINEOUT1_DISCH |
1848 WM8994_LINEOUT2_DISCH,
1849 WM8994_LINEOUT1_DISCH |
1850 WM8994_LINEOUT2_DISCH);
1851
1852 /* Startup bias, VMID ramp & buffer */
1853 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1854 WM8994_STARTUP_BIAS_ENA |
1855 WM8994_VMID_BUF_ENA |
1856 WM8994_VMID_RAMP_MASK,
1857 WM8994_STARTUP_BIAS_ENA |
1858 WM8994_VMID_BUF_ENA |
1859 (0x11 << WM8994_VMID_RAMP_SHIFT));
1860
1861 /* Main bias enable, VMID=2x40k */
1862 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1863 WM8994_BIAS_ENA |
1864 WM8994_VMID_SEL_MASK,
1865 WM8994_BIAS_ENA | 0x2);
1866
1867 msleep(20);
1868 }
1869
1870 /* VMID=2x500k */
1871 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1872 WM8994_VMID_SEL_MASK, 0x4);
1873
1874 break;
1875
1876 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001877 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownd522ffb2010-03-30 14:29:14 +01001878 /* Switch over to startup biases */
1879 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1880 WM8994_BIAS_SRC |
1881 WM8994_STARTUP_BIAS_ENA |
1882 WM8994_VMID_BUF_ENA |
1883 WM8994_VMID_RAMP_MASK,
1884 WM8994_BIAS_SRC |
1885 WM8994_STARTUP_BIAS_ENA |
1886 WM8994_VMID_BUF_ENA |
1887 (1 << WM8994_VMID_RAMP_SHIFT));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001888
Mark Brownd522ffb2010-03-30 14:29:14 +01001889 /* Disable main biases */
1890 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1891 WM8994_BIAS_ENA |
1892 WM8994_VMID_SEL_MASK, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001893
Mark Brownd522ffb2010-03-30 14:29:14 +01001894 /* Discharge line */
1895 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1896 WM8994_LINEOUT1_DISCH |
1897 WM8994_LINEOUT2_DISCH,
1898 WM8994_LINEOUT1_DISCH |
1899 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001900
Mark Brownd522ffb2010-03-30 14:29:14 +01001901 msleep(5);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001902
Mark Brownd522ffb2010-03-30 14:29:14 +01001903 /* Switch off startup biases */
1904 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1905 WM8994_BIAS_SRC |
1906 WM8994_STARTUP_BIAS_ENA |
1907 WM8994_VMID_BUF_ENA |
1908 WM8994_VMID_RAMP_MASK, 0);
Mark Brown39fb51a2010-11-26 17:23:43 +00001909
1910 pm_runtime_put(codec->dev);
Mark Brownd522ffb2010-03-30 14:29:14 +01001911 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001912 break;
1913 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001914 codec->dapm.bias_level = level;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001915 return 0;
1916}
1917
1918static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1919{
1920 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00001921 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001922 int ms_reg;
1923 int aif1_reg;
1924 int ms = 0;
1925 int aif1 = 0;
1926
1927 switch (dai->id) {
1928 case 1:
1929 ms_reg = WM8994_AIF1_MASTER_SLAVE;
1930 aif1_reg = WM8994_AIF1_CONTROL_1;
1931 break;
1932 case 2:
1933 ms_reg = WM8994_AIF2_MASTER_SLAVE;
1934 aif1_reg = WM8994_AIF2_CONTROL_1;
1935 break;
1936 default:
1937 return -EINVAL;
1938 }
1939
1940 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1941 case SND_SOC_DAIFMT_CBS_CFS:
1942 break;
1943 case SND_SOC_DAIFMT_CBM_CFM:
1944 ms = WM8994_AIF1_MSTR;
1945 break;
1946 default:
1947 return -EINVAL;
1948 }
1949
1950 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1951 case SND_SOC_DAIFMT_DSP_B:
1952 aif1 |= WM8994_AIF1_LRCLK_INV;
1953 case SND_SOC_DAIFMT_DSP_A:
1954 aif1 |= 0x18;
1955 break;
1956 case SND_SOC_DAIFMT_I2S:
1957 aif1 |= 0x10;
1958 break;
1959 case SND_SOC_DAIFMT_RIGHT_J:
1960 break;
1961 case SND_SOC_DAIFMT_LEFT_J:
1962 aif1 |= 0x8;
1963 break;
1964 default:
1965 return -EINVAL;
1966 }
1967
1968 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1969 case SND_SOC_DAIFMT_DSP_A:
1970 case SND_SOC_DAIFMT_DSP_B:
1971 /* frame inversion not valid for DSP modes */
1972 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1973 case SND_SOC_DAIFMT_NB_NF:
1974 break;
1975 case SND_SOC_DAIFMT_IB_NF:
1976 aif1 |= WM8994_AIF1_BCLK_INV;
1977 break;
1978 default:
1979 return -EINVAL;
1980 }
1981 break;
1982
1983 case SND_SOC_DAIFMT_I2S:
1984 case SND_SOC_DAIFMT_RIGHT_J:
1985 case SND_SOC_DAIFMT_LEFT_J:
1986 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1987 case SND_SOC_DAIFMT_NB_NF:
1988 break;
1989 case SND_SOC_DAIFMT_IB_IF:
1990 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
1991 break;
1992 case SND_SOC_DAIFMT_IB_NF:
1993 aif1 |= WM8994_AIF1_BCLK_INV;
1994 break;
1995 case SND_SOC_DAIFMT_NB_IF:
1996 aif1 |= WM8994_AIF1_LRCLK_INV;
1997 break;
1998 default:
1999 return -EINVAL;
2000 }
2001 break;
2002 default:
2003 return -EINVAL;
2004 }
2005
Mark Brownc4431df2010-11-26 15:21:07 +00002006 /* The AIF2 format configuration needs to be mirrored to AIF3
2007 * on WM8958 if it's in use so just do it all the time. */
2008 if (control->type == WM8958 && dai->id == 2)
2009 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2010 WM8994_AIF1_LRCLK_INV |
2011 WM8958_AIF3_FMT_MASK, aif1);
2012
Mark Brown9e6e96a2010-01-29 17:47:12 +00002013 snd_soc_update_bits(codec, aif1_reg,
2014 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2015 WM8994_AIF1_FMT_MASK,
2016 aif1);
2017 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2018 ms);
2019
2020 return 0;
2021}
2022
2023static struct {
2024 int val, rate;
2025} srs[] = {
2026 { 0, 8000 },
2027 { 1, 11025 },
2028 { 2, 12000 },
2029 { 3, 16000 },
2030 { 4, 22050 },
2031 { 5, 24000 },
2032 { 6, 32000 },
2033 { 7, 44100 },
2034 { 8, 48000 },
2035 { 9, 88200 },
2036 { 10, 96000 },
2037};
2038
2039static int fs_ratios[] = {
2040 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2041};
2042
2043static int bclk_divs[] = {
2044 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2045 640, 880, 960, 1280, 1760, 1920
2046};
2047
2048static int wm8994_hw_params(struct snd_pcm_substream *substream,
2049 struct snd_pcm_hw_params *params,
2050 struct snd_soc_dai *dai)
2051{
2052 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002053 struct wm8994 *control = codec->control_data;
Mark Brownb2c812e2010-04-14 15:35:19 +09002054 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002055 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002056 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002057 int bclk_reg;
2058 int lrclk_reg;
2059 int rate_reg;
2060 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002061 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002062 int bclk = 0;
2063 int lrclk = 0;
2064 int rate_val = 0;
2065 int id = dai->id - 1;
2066
2067 int i, cur_val, best_val, bclk_rate, best;
2068
2069 switch (dai->id) {
2070 case 1:
2071 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002072 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002073 bclk_reg = WM8994_AIF1_BCLK;
2074 rate_reg = WM8994_AIF1_RATE;
2075 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002076 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002077 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002078 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002079 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002080 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2081 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002082 break;
2083 case 2:
2084 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002085 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002086 bclk_reg = WM8994_AIF2_BCLK;
2087 rate_reg = WM8994_AIF2_RATE;
2088 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002089 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002090 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002091 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002092 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002093 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2094 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002095 break;
Mark Brownc4431df2010-11-26 15:21:07 +00002096 case 3:
2097 switch (control->type) {
2098 case WM8958:
2099 aif1_reg = WM8958_AIF3_CONTROL_1;
2100 break;
2101 default:
2102 return 0;
2103 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002104 default:
2105 return -EINVAL;
2106 }
2107
2108 bclk_rate = params_rate(params) * 2;
2109 switch (params_format(params)) {
2110 case SNDRV_PCM_FORMAT_S16_LE:
2111 bclk_rate *= 16;
2112 break;
2113 case SNDRV_PCM_FORMAT_S20_3LE:
2114 bclk_rate *= 20;
2115 aif1 |= 0x20;
2116 break;
2117 case SNDRV_PCM_FORMAT_S24_LE:
2118 bclk_rate *= 24;
2119 aif1 |= 0x40;
2120 break;
2121 case SNDRV_PCM_FORMAT_S32_LE:
2122 bclk_rate *= 32;
2123 aif1 |= 0x60;
2124 break;
2125 default:
2126 return -EINVAL;
2127 }
2128
2129 /* Try to find an appropriate sample rate; look for an exact match. */
2130 for (i = 0; i < ARRAY_SIZE(srs); i++)
2131 if (srs[i].rate == params_rate(params))
2132 break;
2133 if (i == ARRAY_SIZE(srs))
2134 return -EINVAL;
2135 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2136
2137 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2138 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2139 dai->id, wm8994->aifclk[id], bclk_rate);
2140
Mark Brownb1e43d92010-12-07 17:14:56 +00002141 if (params_channels(params) == 1 &&
2142 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2143 aif2 |= WM8994_AIF1_MONO;
2144
Mark Brown9e6e96a2010-01-29 17:47:12 +00002145 if (wm8994->aifclk[id] == 0) {
2146 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2147 return -EINVAL;
2148 }
2149
2150 /* AIFCLK/fs ratio; look for a close match in either direction */
2151 best = 0;
2152 best_val = abs((fs_ratios[0] * params_rate(params))
2153 - wm8994->aifclk[id]);
2154 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2155 cur_val = abs((fs_ratios[i] * params_rate(params))
2156 - wm8994->aifclk[id]);
2157 if (cur_val >= best_val)
2158 continue;
2159 best = i;
2160 best_val = cur_val;
2161 }
2162 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2163 dai->id, fs_ratios[best]);
2164 rate_val |= best;
2165
2166 /* We may not get quite the right frequency if using
2167 * approximate clocks so look for the closest match that is
2168 * higher than the target (we need to ensure that there enough
2169 * BCLKs to clock out the samples).
2170 */
2171 best = 0;
2172 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002173 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002174 if (cur_val < 0) /* BCLK table is sorted */
2175 break;
2176 best = i;
2177 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002178 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002179 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2180 bclk_divs[best], bclk_rate);
2181 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2182
2183 lrclk = bclk_rate / params_rate(params);
2184 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2185 lrclk, bclk_rate / lrclk);
2186
2187 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002188 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002189 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2190 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2191 lrclk);
2192 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2193 WM8994_AIF1CLK_RATE_MASK, rate_val);
2194
2195 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2196 switch (dai->id) {
2197 case 1:
2198 wm8994->dac_rates[0] = params_rate(params);
2199 wm8994_set_retune_mobile(codec, 0);
2200 wm8994_set_retune_mobile(codec, 1);
2201 break;
2202 case 2:
2203 wm8994->dac_rates[1] = params_rate(params);
2204 wm8994_set_retune_mobile(codec, 2);
2205 break;
2206 }
2207 }
2208
2209 return 0;
2210}
2211
Mark Brownc4431df2010-11-26 15:21:07 +00002212static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2213 struct snd_pcm_hw_params *params,
2214 struct snd_soc_dai *dai)
2215{
2216 struct snd_soc_codec *codec = dai->codec;
2217 struct wm8994 *control = codec->control_data;
2218 int aif1_reg;
2219 int aif1 = 0;
2220
2221 switch (dai->id) {
2222 case 3:
2223 switch (control->type) {
2224 case WM8958:
2225 aif1_reg = WM8958_AIF3_CONTROL_1;
2226 break;
2227 default:
2228 return 0;
2229 }
2230 default:
2231 return 0;
2232 }
2233
2234 switch (params_format(params)) {
2235 case SNDRV_PCM_FORMAT_S16_LE:
2236 break;
2237 case SNDRV_PCM_FORMAT_S20_3LE:
2238 aif1 |= 0x20;
2239 break;
2240 case SNDRV_PCM_FORMAT_S24_LE:
2241 aif1 |= 0x40;
2242 break;
2243 case SNDRV_PCM_FORMAT_S32_LE:
2244 aif1 |= 0x60;
2245 break;
2246 default:
2247 return -EINVAL;
2248 }
2249
2250 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2251}
2252
Mark Brown9e6e96a2010-01-29 17:47:12 +00002253static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2254{
2255 struct snd_soc_codec *codec = codec_dai->codec;
2256 int mute_reg;
2257 int reg;
2258
2259 switch (codec_dai->id) {
2260 case 1:
2261 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2262 break;
2263 case 2:
2264 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2265 break;
2266 default:
2267 return -EINVAL;
2268 }
2269
2270 if (mute)
2271 reg = WM8994_AIF1DAC1_MUTE;
2272 else
2273 reg = 0;
2274
2275 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2276
2277 return 0;
2278}
2279
Mark Brown778a76e2010-03-22 22:05:10 +00002280static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2281{
2282 struct snd_soc_codec *codec = codec_dai->codec;
2283 int reg, val, mask;
2284
2285 switch (codec_dai->id) {
2286 case 1:
2287 reg = WM8994_AIF1_MASTER_SLAVE;
2288 mask = WM8994_AIF1_TRI;
2289 break;
2290 case 2:
2291 reg = WM8994_AIF2_MASTER_SLAVE;
2292 mask = WM8994_AIF2_TRI;
2293 break;
2294 case 3:
2295 reg = WM8994_POWER_MANAGEMENT_6;
2296 mask = WM8994_AIF3_TRI;
2297 break;
2298 default:
2299 return -EINVAL;
2300 }
2301
2302 if (tristate)
2303 val = mask;
2304 else
2305 val = 0;
2306
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002307 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002308}
2309
Mark Brown9e6e96a2010-01-29 17:47:12 +00002310#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2311
2312#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002313 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002314
2315static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
2316 .set_sysclk = wm8994_set_dai_sysclk,
2317 .set_fmt = wm8994_set_dai_fmt,
2318 .hw_params = wm8994_hw_params,
2319 .digital_mute = wm8994_aif_mute,
2320 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002321 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002322};
2323
2324static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
2325 .set_sysclk = wm8994_set_dai_sysclk,
2326 .set_fmt = wm8994_set_dai_fmt,
2327 .hw_params = wm8994_hw_params,
2328 .digital_mute = wm8994_aif_mute,
2329 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002330 .set_tristate = wm8994_set_tristate,
2331};
2332
2333static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002334 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002335 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002336};
2337
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002338static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002339 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002340 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002341 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002342 .playback = {
2343 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002344 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002345 .channels_max = 2,
2346 .rates = WM8994_RATES,
2347 .formats = WM8994_FORMATS,
2348 },
2349 .capture = {
2350 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002351 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002352 .channels_max = 2,
2353 .rates = WM8994_RATES,
2354 .formats = WM8994_FORMATS,
2355 },
2356 .ops = &wm8994_aif1_dai_ops,
2357 },
2358 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002359 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002360 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002361 .playback = {
2362 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002363 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002364 .channels_max = 2,
2365 .rates = WM8994_RATES,
2366 .formats = WM8994_FORMATS,
2367 },
2368 .capture = {
2369 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002370 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002371 .channels_max = 2,
2372 .rates = WM8994_RATES,
2373 .formats = WM8994_FORMATS,
2374 },
2375 .ops = &wm8994_aif2_dai_ops,
2376 },
2377 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002378 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002379 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002380 .playback = {
2381 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002382 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002383 .channels_max = 2,
2384 .rates = WM8994_RATES,
2385 .formats = WM8994_FORMATS,
2386 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002387 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002388 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002389 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002390 .channels_max = 2,
2391 .rates = WM8994_RATES,
2392 .formats = WM8994_FORMATS,
2393 },
Mark Brown778a76e2010-03-22 22:05:10 +00002394 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002395 }
2396};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002397
2398#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002399static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002400{
Mark Brownb2c812e2010-04-14 15:35:19 +09002401 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002402 int i, ret;
2403
2404 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2405 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002406 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002407 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002408 if (ret < 0)
2409 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2410 i + 1, ret);
2411 }
2412
2413 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2414
2415 return 0;
2416}
2417
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002418static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002419{
Mark Brownb2c812e2010-04-14 15:35:19 +09002420 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002421 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002422 unsigned int val, mask;
2423
2424 if (wm8994->revision < 4) {
2425 /* force a HW read */
2426 val = wm8994_reg_read(codec->control_data,
2427 WM8994_POWER_MANAGEMENT_5);
2428
2429 /* modify the cache only */
2430 codec->cache_only = 1;
2431 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2432 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2433 val &= mask;
2434 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2435 mask, val);
2436 codec->cache_only = 0;
2437 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002438
2439 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002440 ret = snd_soc_cache_sync(codec);
2441 if (ret != 0)
2442 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002443
2444 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2445
2446 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002447 if (!wm8994->fll_suspend[i].out)
2448 continue;
2449
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002450 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002451 wm8994->fll_suspend[i].src,
2452 wm8994->fll_suspend[i].in,
2453 wm8994->fll_suspend[i].out);
2454 if (ret < 0)
2455 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2456 i + 1, ret);
2457 }
2458
2459 return 0;
2460}
2461#else
2462#define wm8994_suspend NULL
2463#define wm8994_resume NULL
2464#endif
2465
2466static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2467{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002468 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002469 struct wm8994_pdata *pdata = wm8994->pdata;
2470 struct snd_kcontrol_new controls[] = {
2471 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2472 wm8994->retune_mobile_enum,
2473 wm8994_get_retune_mobile_enum,
2474 wm8994_put_retune_mobile_enum),
2475 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2476 wm8994->retune_mobile_enum,
2477 wm8994_get_retune_mobile_enum,
2478 wm8994_put_retune_mobile_enum),
2479 SOC_ENUM_EXT("AIF2 EQ Mode",
2480 wm8994->retune_mobile_enum,
2481 wm8994_get_retune_mobile_enum,
2482 wm8994_put_retune_mobile_enum),
2483 };
2484 int ret, i, j;
2485 const char **t;
2486
2487 /* We need an array of texts for the enum API but the number
2488 * of texts is likely to be less than the number of
2489 * configurations due to the sample rate dependency of the
2490 * configurations. */
2491 wm8994->num_retune_mobile_texts = 0;
2492 wm8994->retune_mobile_texts = NULL;
2493 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2494 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2495 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2496 wm8994->retune_mobile_texts[j]) == 0)
2497 break;
2498 }
2499
2500 if (j != wm8994->num_retune_mobile_texts)
2501 continue;
2502
2503 /* Expand the array... */
2504 t = krealloc(wm8994->retune_mobile_texts,
2505 sizeof(char *) *
2506 (wm8994->num_retune_mobile_texts + 1),
2507 GFP_KERNEL);
2508 if (t == NULL)
2509 continue;
2510
2511 /* ...store the new entry... */
2512 t[wm8994->num_retune_mobile_texts] =
2513 pdata->retune_mobile_cfgs[i].name;
2514
2515 /* ...and remember the new version. */
2516 wm8994->num_retune_mobile_texts++;
2517 wm8994->retune_mobile_texts = t;
2518 }
2519
2520 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2521 wm8994->num_retune_mobile_texts);
2522
2523 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2524 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2525
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002526 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002527 ARRAY_SIZE(controls));
2528 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002529 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002530 "Failed to add ReTune Mobile controls: %d\n", ret);
2531}
2532
2533static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2534{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002535 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002536 struct wm8994_pdata *pdata = wm8994->pdata;
2537 int ret, i;
2538
2539 if (!pdata)
2540 return;
2541
2542 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2543 pdata->lineout2_diff,
2544 pdata->lineout1fb,
2545 pdata->lineout2fb,
2546 pdata->jd_scthr,
2547 pdata->jd_thr,
2548 pdata->micbias1_lvl,
2549 pdata->micbias2_lvl);
2550
2551 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2552
2553 if (pdata->num_drc_cfgs) {
2554 struct snd_kcontrol_new controls[] = {
2555 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2556 wm8994_get_drc_enum, wm8994_put_drc_enum),
2557 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2558 wm8994_get_drc_enum, wm8994_put_drc_enum),
2559 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2560 wm8994_get_drc_enum, wm8994_put_drc_enum),
2561 };
2562
2563 /* We need an array of texts for the enum API */
2564 wm8994->drc_texts = kmalloc(sizeof(char *)
2565 * pdata->num_drc_cfgs, GFP_KERNEL);
2566 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002567 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002568 "Failed to allocate %d DRC config texts\n",
2569 pdata->num_drc_cfgs);
2570 return;
2571 }
2572
2573 for (i = 0; i < pdata->num_drc_cfgs; i++)
2574 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2575
2576 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2577 wm8994->drc_enum.texts = wm8994->drc_texts;
2578
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002579 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002580 ARRAY_SIZE(controls));
2581 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002582 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002583 "Failed to add DRC mode controls: %d\n", ret);
2584
2585 for (i = 0; i < WM8994_NUM_DRC; i++)
2586 wm8994_set_drc(codec, i);
2587 }
2588
2589 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2590 pdata->num_retune_mobile_cfgs);
2591
2592 if (pdata->num_retune_mobile_cfgs)
2593 wm8994_handle_retune_mobile_pdata(wm8994);
2594 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002595 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002596 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002597
2598 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2599 if (pdata->micbias[i]) {
2600 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2601 pdata->micbias[i] & 0xffff);
2602 }
2603 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002604}
2605
Mark Brown88766982010-03-29 20:57:12 +01002606/**
2607 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2608 *
2609 * @codec: WM8994 codec
2610 * @jack: jack to report detection events on
2611 * @micbias: microphone bias to detect on
2612 * @det: value to report for presence detection
2613 * @shrt: value to report for short detection
2614 *
2615 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2616 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002617 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002618 * be configured using snd_soc_jack_add_gpios() instead.
2619 *
2620 * Configuration of detection levels is available via the micbias1_lvl
2621 * and micbias2_lvl platform data members.
2622 */
2623int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2624 int micbias, int det, int shrt)
2625{
Mark Brownb2c812e2010-04-14 15:35:19 +09002626 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002627 struct wm8994_micdet *micdet;
Mark Brown3a423152010-11-26 15:21:06 +00002628 struct wm8994 *control = codec->control_data;
Mark Brown88766982010-03-29 20:57:12 +01002629 int reg;
2630
Mark Brown3a423152010-11-26 15:21:06 +00002631 if (control->type != WM8994)
2632 return -EINVAL;
2633
Mark Brown88766982010-03-29 20:57:12 +01002634 switch (micbias) {
2635 case 1:
2636 micdet = &wm8994->micdet[0];
2637 break;
2638 case 2:
2639 micdet = &wm8994->micdet[1];
2640 break;
2641 default:
2642 return -EINVAL;
2643 }
2644
2645 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2646 micbias, det, shrt);
2647
2648 /* Store the configuration */
2649 micdet->jack = jack;
2650 micdet->det = det;
2651 micdet->shrt = shrt;
2652
2653 /* If either of the jacks is set up then enable detection */
2654 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2655 reg = WM8994_MICD_ENA;
2656 else
2657 reg = 0;
2658
2659 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2660
2661 return 0;
2662}
2663EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2664
2665static irqreturn_t wm8994_mic_irq(int irq, void *data)
2666{
2667 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002668 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01002669 int reg;
2670 int report;
2671
Mark Brown7116f452010-12-29 13:05:21 +00002672#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002673 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002674#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002675
Mark Brown88766982010-03-29 20:57:12 +01002676 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
2677 if (reg < 0) {
2678 dev_err(codec->dev, "Failed to read microphone status: %d\n",
2679 reg);
2680 return IRQ_HANDLED;
2681 }
2682
2683 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
2684
2685 report = 0;
2686 if (reg & WM8994_MIC1_DET_STS)
2687 report |= priv->micdet[0].det;
2688 if (reg & WM8994_MIC1_SHRT_STS)
2689 report |= priv->micdet[0].shrt;
2690 snd_soc_jack_report(priv->micdet[0].jack, report,
2691 priv->micdet[0].det | priv->micdet[0].shrt);
2692
2693 report = 0;
2694 if (reg & WM8994_MIC2_DET_STS)
2695 report |= priv->micdet[1].det;
2696 if (reg & WM8994_MIC2_SHRT_STS)
2697 report |= priv->micdet[1].shrt;
2698 snd_soc_jack_report(priv->micdet[1].jack, report,
2699 priv->micdet[1].det | priv->micdet[1].shrt);
2700
2701 return IRQ_HANDLED;
2702}
2703
Mark Brown821edd22010-11-26 15:21:09 +00002704/* Default microphone detection handler for WM8958 - the user can
2705 * override this if they wish.
2706 */
2707static void wm8958_default_micdet(u16 status, void *data)
2708{
2709 struct snd_soc_codec *codec = data;
2710 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2711 int report = 0;
2712
2713 /* If nothing present then clear our statuses */
Mark Brown864c4bd2011-02-21 20:51:13 -08002714 if (!(status & WM8958_MICD_STS))
Mark Brown821edd22010-11-26 15:21:09 +00002715 goto done;
Mark Brown821edd22010-11-26 15:21:09 +00002716
Mark Brown864c4bd2011-02-21 20:51:13 -08002717 report = SND_JACK_MICROPHONE;
Mark Brown821edd22010-11-26 15:21:09 +00002718
2719 /* Everything else is buttons; just assign slots */
Mark Brown864c4bd2011-02-21 20:51:13 -08002720 if (status & 0x1c0)
Mark Brown821edd22010-11-26 15:21:09 +00002721 report |= SND_JACK_BTN_0;
Mark Brown821edd22010-11-26 15:21:09 +00002722
2723done:
Mark Brown406e56c2011-02-21 20:41:25 -08002724 snd_soc_jack_report(wm8994->micdet[0].jack, report,
Mark Brown864c4bd2011-02-21 20:51:13 -08002725 SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
Mark Brown821edd22010-11-26 15:21:09 +00002726}
2727
2728/**
2729 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
2730 *
2731 * @codec: WM8958 codec
2732 * @jack: jack to report detection events on
2733 *
2734 * Enable microphone detection functionality for the WM8958. By
2735 * default simple detection which supports the detection of up to 6
2736 * buttons plus video and microphone functionality is supported.
2737 *
2738 * The WM8958 has an advanced jack detection facility which is able to
2739 * support complex accessory detection, especially when used in
2740 * conjunction with external circuitry. In order to provide maximum
2741 * flexiblity a callback is provided which allows a completely custom
2742 * detection algorithm.
2743 */
2744int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2745 wm8958_micdet_cb cb, void *cb_data)
2746{
2747 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2748 struct wm8994 *control = codec->control_data;
2749
2750 if (control->type != WM8958)
2751 return -EINVAL;
2752
2753 if (jack) {
2754 if (!cb) {
2755 dev_dbg(codec->dev, "Using default micdet callback\n");
2756 cb = wm8958_default_micdet;
2757 cb_data = codec;
2758 }
2759
2760 wm8994->micdet[0].jack = jack;
2761 wm8994->jack_cb = cb;
2762 wm8994->jack_cb_data = cb_data;
2763
2764 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2765 WM8958_MICD_ENA, WM8958_MICD_ENA);
2766 } else {
2767 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2768 WM8958_MICD_ENA, 0);
2769 }
2770
2771 return 0;
2772}
2773EXPORT_SYMBOL_GPL(wm8958_mic_detect);
2774
2775static irqreturn_t wm8958_mic_irq(int irq, void *data)
2776{
2777 struct wm8994_priv *wm8994 = data;
2778 struct snd_soc_codec *codec = wm8994->codec;
2779 int reg;
2780
2781 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
2782 if (reg < 0) {
2783 dev_err(codec->dev, "Failed to read mic detect status: %d\n",
2784 reg);
2785 return IRQ_NONE;
2786 }
2787
2788 if (!(reg & WM8958_MICD_VALID)) {
2789 dev_dbg(codec->dev, "Mic detect data not valid\n");
2790 goto out;
2791 }
2792
Mark Brown7116f452010-12-29 13:05:21 +00002793#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002794 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002795#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002796
Mark Brown821edd22010-11-26 15:21:09 +00002797 if (wm8994->jack_cb)
2798 wm8994->jack_cb(reg, wm8994->jack_cb_data);
2799 else
2800 dev_warn(codec->dev, "Accessory detection with no callback\n");
2801
2802out:
2803 return IRQ_HANDLED;
2804}
2805
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002806static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002807{
Mark Brown3a423152010-11-26 15:21:06 +00002808 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002809 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002810 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01002811 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002812
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002813 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00002814 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002815
2816 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002817 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002818 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09002819 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002820
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002821 wm8994->pdata = dev_get_platdata(codec->dev->parent);
2822 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002823
Mark Brown9b7c5252011-02-17 20:05:44 -08002824 if (wm8994->pdata && wm8994->pdata->micdet_irq)
2825 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
2826 else if (wm8994->pdata && wm8994->pdata->irq_base)
2827 wm8994->micdet_irq = wm8994->pdata->irq_base +
2828 WM8994_IRQ_MIC1_DET;
2829
Mark Brown39fb51a2010-11-26 17:23:43 +00002830 pm_runtime_enable(codec->dev);
2831 pm_runtime_resume(codec->dev);
2832
Mark Brownca9aef52010-11-26 17:23:41 +00002833 /* Read our current status back from the chip - we don't want to
2834 * reset as this may interfere with the GPIO or LDO operation. */
2835 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00002836 if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
Mark Brownca9aef52010-11-26 17:23:41 +00002837 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002838
Mark Brownca9aef52010-11-26 17:23:41 +00002839 ret = wm8994_reg_read(codec->control_data, i);
2840 if (ret <= 0)
2841 continue;
2842
2843 ret = snd_soc_cache_write(codec, i, ret);
2844 if (ret != 0) {
2845 dev_err(codec->dev,
2846 "Failed to initialise cache for 0x%x: %d\n",
2847 i, ret);
2848 goto err;
2849 }
2850 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002851
2852 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01002853 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00002854 switch (control->type) {
2855 case WM8994:
2856 switch (wm8994->revision) {
2857 case 2:
2858 case 3:
2859 wm8994->hubs.dcs_codes = -5;
2860 wm8994->hubs.hp_startup_mode = 1;
2861 wm8994->hubs.dcs_readback_mode = 1;
2862 break;
2863 default:
2864 wm8994->hubs.dcs_readback_mode = 1;
2865 break;
2866 }
2867
2868 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01002869 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002870 break;
Mark Brown3a423152010-11-26 15:21:06 +00002871
Mark Brown9e6e96a2010-01-29 17:47:12 +00002872 default:
2873 break;
2874 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002875
Mark Brown3a423152010-11-26 15:21:06 +00002876 switch (control->type) {
2877 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08002878 if (wm8994->micdet_irq) {
2879 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
2880 wm8994_mic_irq,
2881 IRQF_TRIGGER_RISING,
2882 "Mic1 detect",
2883 wm8994);
2884 if (ret != 0)
2885 dev_warn(codec->dev,
2886 "Failed to request Mic1 detect IRQ: %d\n",
2887 ret);
2888 }
Mark Brown88766982010-03-29 20:57:12 +01002889
Mark Brown3a423152010-11-26 15:21:06 +00002890 ret = wm8994_request_irq(codec->control_data,
2891 WM8994_IRQ_MIC1_SHRT,
2892 wm8994_mic_irq, "Mic 1 short",
2893 wm8994);
2894 if (ret != 0)
2895 dev_warn(codec->dev,
2896 "Failed to request Mic1 short IRQ: %d\n",
2897 ret);
Mark Brown88766982010-03-29 20:57:12 +01002898
Mark Brown3a423152010-11-26 15:21:06 +00002899 ret = wm8994_request_irq(codec->control_data,
2900 WM8994_IRQ_MIC2_DET,
2901 wm8994_mic_irq, "Mic 2 detect",
2902 wm8994);
2903 if (ret != 0)
2904 dev_warn(codec->dev,
2905 "Failed to request Mic2 detect IRQ: %d\n",
2906 ret);
Mark Brown88766982010-03-29 20:57:12 +01002907
Mark Brown3a423152010-11-26 15:21:06 +00002908 ret = wm8994_request_irq(codec->control_data,
2909 WM8994_IRQ_MIC2_SHRT,
2910 wm8994_mic_irq, "Mic 2 short",
2911 wm8994);
2912 if (ret != 0)
2913 dev_warn(codec->dev,
2914 "Failed to request Mic2 short IRQ: %d\n",
2915 ret);
2916 break;
Mark Brown821edd22010-11-26 15:21:09 +00002917
2918 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08002919 if (wm8994->micdet_irq) {
2920 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
2921 wm8958_mic_irq,
2922 IRQF_TRIGGER_RISING,
2923 "Mic detect",
2924 wm8994);
2925 if (ret != 0)
2926 dev_warn(codec->dev,
2927 "Failed to request Mic detect IRQ: %d\n",
2928 ret);
2929 }
Mark Brown3a423152010-11-26 15:21:06 +00002930 }
Mark Brown88766982010-03-29 20:57:12 +01002931
Mark Brown9e6e96a2010-01-29 17:47:12 +00002932 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
2933 * configured on init - if a system wants to do this dynamically
2934 * at runtime we can deal with that then.
2935 */
2936 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
2937 if (ret < 0) {
2938 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01002939 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002940 }
2941 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
2942 wm8994->lrclk_shared[0] = 1;
2943 wm8994_dai[0].symmetric_rates = 1;
2944 } else {
2945 wm8994->lrclk_shared[0] = 0;
2946 }
2947
2948 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
2949 if (ret < 0) {
2950 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01002951 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002952 }
2953 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
2954 wm8994->lrclk_shared[1] = 1;
2955 wm8994_dai[1].symmetric_rates = 1;
2956 } else {
2957 wm8994->lrclk_shared[1] = 0;
2958 }
2959
Mark Brown9e6e96a2010-01-29 17:47:12 +00002960 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2961
Mark Brown9e6e96a2010-01-29 17:47:12 +00002962 /* Latch volume updates (right only; we always do left then right). */
2963 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
2964 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
2965 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
2966 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
2967 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
2968 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
2969 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
2970 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
2971 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
2972 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
2973 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
2974 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
2975 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
2976 WM8994_DAC1_VU, WM8994_DAC1_VU);
2977 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
2978 WM8994_DAC2_VU, WM8994_DAC2_VU);
2979
2980 /* Set the low bit of the 3D stereo depth so TLV matches */
2981 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
2982 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
2983 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
2984 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
2985 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
2986 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
2987 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
2988 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
2989 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
2990
Mark Brownd1ce6b22010-07-20 10:13:14 +01002991 /* Unconditionally enable AIF1 ADC TDM mode; it only affects
2992 * behaviour on idle TDM clock cycles. */
2993 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
2994 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
2995
Mark Brown9e6e96a2010-01-29 17:47:12 +00002996 wm8994_update_class_w(codec);
2997
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002998 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002999
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003000 wm_hubs_add_analogue_controls(codec);
3001 snd_soc_add_controls(codec, wm8994_snd_controls,
3002 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003003 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003004 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003005
3006 switch (control->type) {
3007 case WM8994:
3008 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3009 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003010 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003011 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3012 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003013 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3014 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003015 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3016 ARRAY_SIZE(wm8994_dac_revd_widgets));
3017 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003018 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3019 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003020 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3021 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003022 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3023 ARRAY_SIZE(wm8994_dac_widgets));
3024 }
Mark Brownc4431df2010-11-26 15:21:07 +00003025 break;
3026 case WM8958:
3027 snd_soc_add_controls(codec, wm8958_snd_controls,
3028 ARRAY_SIZE(wm8958_snd_controls));
3029 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3030 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003031 if (wm8994->revision < 1) {
3032 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3033 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3034 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3035 ARRAY_SIZE(wm8994_adc_revd_widgets));
3036 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3037 ARRAY_SIZE(wm8994_dac_revd_widgets));
3038 } else {
3039 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3040 ARRAY_SIZE(wm8994_lateclk_widgets));
3041 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3042 ARRAY_SIZE(wm8994_adc_widgets));
3043 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3044 ARRAY_SIZE(wm8994_dac_widgets));
3045 }
Mark Brownc4431df2010-11-26 15:21:07 +00003046 break;
3047 }
3048
3049
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003050 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003051 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003052
Mark Brownc4431df2010-11-26 15:21:07 +00003053 switch (control->type) {
3054 case WM8994:
3055 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3056 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003057
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003058 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003059 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3060 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003061 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3062 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3063 } else {
3064 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3065 ARRAY_SIZE(wm8994_lateclk_intercon));
3066 }
Mark Brownc4431df2010-11-26 15:21:07 +00003067 break;
3068 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003069 if (wm8994->revision < 1) {
3070 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3071 ARRAY_SIZE(wm8994_revd_intercon));
3072 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3073 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3074 } else {
3075 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3076 ARRAY_SIZE(wm8994_lateclk_intercon));
3077 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3078 ARRAY_SIZE(wm8958_intercon));
3079 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003080
3081 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003082 break;
3083 }
3084
Mark Brown9e6e96a2010-01-29 17:47:12 +00003085 return 0;
3086
Mark Brown88766982010-03-29 20:57:12 +01003087err_irq:
3088 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
3089 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
3090 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003091 if (wm8994->micdet_irq)
3092 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003093err:
3094 kfree(wm8994);
3095 return ret;
3096}
3097
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003098static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003099{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003100 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3a423152010-11-26 15:21:06 +00003101 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003102
3103 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003104
Mark Brown39fb51a2010-11-26 17:23:43 +00003105 pm_runtime_disable(codec->dev);
3106
Mark Brown3a423152010-11-26 15:21:06 +00003107 switch (control->type) {
3108 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003109 if (wm8994->micdet_irq)
3110 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown3a423152010-11-26 15:21:06 +00003111 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
3112 wm8994);
3113 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
3114 wm8994);
3115 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3116 wm8994);
3117 break;
Mark Brown821edd22010-11-26 15:21:09 +00003118
3119 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003120 if (wm8994->micdet_irq)
3121 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003122 break;
Mark Brown3a423152010-11-26 15:21:06 +00003123 }
Axel Lin24fb2b12010-11-23 15:58:39 +08003124 kfree(wm8994->retune_mobile_texts);
3125 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003126 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003127
3128 return 0;
3129}
3130
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003131static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3132 .probe = wm8994_codec_probe,
3133 .remove = wm8994_codec_remove,
3134 .suspend = wm8994_suspend,
3135 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003136 .read = wm8994_read,
3137 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003138 .readable_register = wm8994_readable,
3139 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003140 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003141
3142 .reg_cache_size = WM8994_CACHE_SIZE,
3143 .reg_cache_default = wm8994_reg_defaults,
3144 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003145 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003146};
3147
3148static int __devinit wm8994_probe(struct platform_device *pdev)
3149{
3150 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3151 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3152}
3153
3154static int __devexit wm8994_remove(struct platform_device *pdev)
3155{
3156 snd_soc_unregister_codec(&pdev->dev);
3157 return 0;
3158}
3159
Mark Brown9e6e96a2010-01-29 17:47:12 +00003160static struct platform_driver wm8994_codec_driver = {
3161 .driver = {
3162 .name = "wm8994-codec",
3163 .owner = THIS_MODULE,
3164 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003165 .probe = wm8994_probe,
3166 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003167};
3168
3169static __init int wm8994_init(void)
3170{
3171 return platform_driver_register(&wm8994_codec_driver);
3172}
3173module_init(wm8994_init);
3174
3175static __exit void wm8994_exit(void)
3176{
3177 platform_driver_unregister(&wm8994_codec_driver);
3178}
3179module_exit(wm8994_exit);
3180
3181
3182MODULE_DESCRIPTION("ASoC WM8994 driver");
3183MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3184MODULE_LICENSE("GPL");
3185MODULE_ALIAS("platform:wm8994-codec");