blob: 19dc247618f871b1f51a8ae179c80d2a574716a0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06009#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/slab.h>
11#include <linux/module.h>
12#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080013#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060014#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090015#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
18#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
Stephen Hemminger0b950f02014-01-10 17:14:48 -070020static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070021 .name = "PCI busn",
22 .start = 0,
23 .end = 255,
24 .flags = IORESOURCE_BUS,
25};
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/* Ugh. Need to stop exporting this to modules. */
28LIST_HEAD(pci_root_buses);
29EXPORT_SYMBOL(pci_root_buses);
30
Yinghai Lu5cc62c22012-05-17 18:51:11 -070031static LIST_HEAD(pci_domain_busn_res_list);
32
33struct pci_domain_busn_res {
34 struct list_head list;
35 struct resource res;
36 int domain_nr;
37};
38
39static struct resource *get_pci_domain_busn_res(int domain_nr)
40{
41 struct pci_domain_busn_res *r;
42
43 list_for_each_entry(r, &pci_domain_busn_res_list, list)
44 if (r->domain_nr == domain_nr)
45 return &r->res;
46
47 r = kzalloc(sizeof(*r), GFP_KERNEL);
48 if (!r)
49 return NULL;
50
51 r->domain_nr = domain_nr;
52 r->res.start = 0;
53 r->res.end = 0xff;
54 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
55
56 list_add_tail(&r->list, &pci_domain_busn_res_list);
57
58 return &r->res;
59}
60
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080061static int find_anything(struct device *dev, void *data)
62{
63 return 1;
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070066/*
67 * Some device drivers need know if pci is initiated.
68 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080069 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070 */
71int no_pci_devices(void)
72{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 struct device *dev;
74 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070075
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
77 no_devices = (dev == NULL);
78 put_device(dev);
79 return no_devices;
80}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070081EXPORT_SYMBOL(no_pci_devices);
82
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600178 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200180 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600182 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700183 if (!dev->mmio_always_on) {
184 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100185 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
186 pci_write_config_word(dev, PCI_COMMAND,
187 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
188 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700189 }
190
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400191 res->name = pci_name(dev);
192
193 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200194 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400195 pci_read_config_dword(dev, pos, &sz);
196 pci_write_config_dword(dev, pos, l);
197
198 /*
199 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600200 * If the BAR isn't implemented, all bits must be 0. If it's a
201 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
202 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600204 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205 goto fail;
206
207 /*
208 * I don't know how l can have all bits set. Copied from old code.
209 * Maybe it fixes a bug on some ancient platform.
210 */
211 if (l == 0xffffffff)
212 l = 0;
213
214 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600215 res->flags = decode_bar(dev, l);
216 res->flags |= IORESOURCE_SIZEALIGN;
217 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400218 l &= PCI_BASE_ADDRESS_IO_MASK;
Myron Stowe36e81642014-10-30 11:54:37 -0600219 sz &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700220 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400221 } else {
222 l &= PCI_BASE_ADDRESS_MEM_MASK;
Myron Stowe36e81642014-10-30 11:54:37 -0600223 sz &= PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
225 }
226 } else {
227 res->flags |= (l & IORESOURCE_ROM_ENABLE);
228 l &= PCI_ROM_ADDRESS_MASK;
Myron Stowe36e81642014-10-30 11:54:37 -0600229 sz &= PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 mask = (u32)PCI_ROM_ADDRESS_MASK;
231 }
232
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600233 if (res->flags & IORESOURCE_MEM_64) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600234 l64 = l;
235 sz64 = sz;
236 mask64 = mask | (u64)~0 << 32;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400237
238 pci_read_config_dword(dev, pos + 4, &l);
239 pci_write_config_dword(dev, pos + 4, ~0);
240 pci_read_config_dword(dev, pos + 4, &sz);
241 pci_write_config_dword(dev, pos + 4, l);
242
243 l64 |= ((u64)l << 32);
244 sz64 |= ((u64)sz << 32);
245
246 sz64 = pci_size(l64, sz64, mask64);
247
248 if (!sz64)
249 goto fail;
250
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600251 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
252 sz64 > 0x100000000ULL) {
253 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
254 res->start = 0;
255 res->end = 0;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600256 bar_too_big = true;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600257 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600258 }
259
Bjorn Helgaasd1a313e2014-04-29 18:33:09 -0600260 if ((sizeof(dma_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600261 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700262 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600263 res->start = 0;
264 res->end = sz64;
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600265 bar_too_high = true;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600266 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700268 region.start = l64;
269 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 }
271 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600272 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400273
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600274 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 goto fail;
276
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700277 region.start = l;
278 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400279 }
280
Yinghai Lufc279852013-12-09 22:54:40 -0800281 pcibios_bus_to_resource(dev->bus, res, &region);
282 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800283
284 /*
285 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
286 * the corresponding resource address (the physical address used by
287 * the CPU. Converting that resource address back to a bus address
288 * should yield the original BAR value:
289 *
290 * resource_to_bus(bus_to_resource(A)) == A
291 *
292 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
293 * be claimed by the device.
294 */
295 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600298 res->end = region.end - region.start;
299 bar_invalid = true;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800300 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800301
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600302 goto out;
303
304
305fail:
306 res->flags = 0;
307out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100308 if (!dev->mmio_always_on &&
309 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600310 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
311
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600312 if (bar_too_big)
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600313 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
314 pos, (unsigned long long) sz64);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600315 if (bar_too_high)
316 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
317 pos, (unsigned long long) l64);
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600318 if (bar_invalid)
319 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
320 pos, (unsigned long long) region.start);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600321 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800322 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600323
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600324 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800325}
326
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
328{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400329 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 for (pos = 0; pos < howmany; pos++) {
332 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400340 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
341 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
342 IORESOURCE_SIZEALIGN;
343 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 }
345}
346
Bill Pemberton15856ad2012-11-21 15:35:00 -0500347static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
349 struct pci_dev *dev = child->self;
350 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600351 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700352 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600353 struct resource *res;
354
355 io_mask = PCI_IO_RANGE_MASK;
356 io_granularity = 0x1000;
357 if (dev->io_window_1k) {
358 /* Support 1K I/O space granularity */
359 io_mask = PCI_IO_1K_RANGE_MASK;
360 io_granularity = 0x400;
361 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 res = child->resource[0];
364 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
365 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600366 base = (io_base_lo & io_mask) << 8;
367 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
369 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
370 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
373 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600374 base |= ((unsigned long) io_base_hi << 16);
375 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
377
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600378 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700380 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600381 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800382 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600383 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700385}
386
Bill Pemberton15856ad2012-11-21 15:35:00 -0500387static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700388{
389 struct pci_dev *dev = child->self;
390 u16 mem_base_lo, mem_limit_lo;
391 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700392 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700393 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
395 res = child->resource[1];
396 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
397 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600398 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
399 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600400 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700402 region.start = base;
403 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800404 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600405 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700407}
408
Bill Pemberton15856ad2012-11-21 15:35:00 -0500409static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700410{
411 struct pci_dev *dev = child->self;
412 u16 mem_base_lo, mem_limit_lo;
413 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700414 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700415 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417 res = child->resource[2];
418 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
419 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600420 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
421 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
424 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
427 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
428
429 /*
430 * Some bridges set the base > limit by default, and some
431 * (broken) BIOSes do not initialize them. If we find
432 * this, just assume they are not being used.
433 */
434 if (mem_base_hi <= mem_limit_hi) {
435#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600436 base |= ((unsigned long) mem_base_hi) << 32;
437 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438#else
439 if (mem_base_hi || mem_limit_hi) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400440 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 return;
442 }
443#endif
444 }
445 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600446 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700447 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
448 IORESOURCE_MEM | IORESOURCE_PREFETCH;
449 if (res->flags & PCI_PREF_RANGE_TYPE_64)
450 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700451 region.start = base;
452 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800453 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600454 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
456}
457
Bill Pemberton15856ad2012-11-21 15:35:00 -0500458void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700459{
460 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700461 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700462 int i;
463
464 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
465 return;
466
Yinghai Lub918c622012-05-17 18:51:11 -0700467 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
468 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700469 dev->transparent ? " (subtractive decode)" : "");
470
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700471 pci_bus_remove_resources(child);
472 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
473 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
474
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700475 pci_read_bridge_io(child);
476 pci_read_bridge_mmio(child);
477 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700478
479 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700480 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600481 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700482 pci_bus_add_resource(child, res,
483 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700484 dev_printk(KERN_DEBUG, &dev->dev,
485 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700486 res);
487 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700488 }
489 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700490}
491
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100492static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
494 struct pci_bus *b;
495
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100496 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600497 if (!b)
498 return NULL;
499
500 INIT_LIST_HEAD(&b->node);
501 INIT_LIST_HEAD(&b->children);
502 INIT_LIST_HEAD(&b->devices);
503 INIT_LIST_HEAD(&b->slots);
504 INIT_LIST_HEAD(&b->resources);
505 b->max_bus_speed = PCI_SPEED_UNKNOWN;
506 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100507#ifdef CONFIG_PCI_DOMAINS_GENERIC
508 if (parent)
509 b->domain_nr = parent->domain_nr;
510#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 return b;
512}
513
Jiang Liu70efde22013-06-07 16:16:51 -0600514static void pci_release_host_bridge_dev(struct device *dev)
515{
516 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
517
518 if (bridge->release_fn)
519 bridge->release_fn(bridge);
520
521 pci_free_resource_list(&bridge->windows);
522
523 kfree(bridge);
524}
525
Yinghai Lu7b543662012-04-02 18:31:53 -0700526static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
527{
528 struct pci_host_bridge *bridge;
529
530 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600531 if (!bridge)
532 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700533
Bjorn Helgaas05013482013-06-05 14:22:11 -0600534 INIT_LIST_HEAD(&bridge->windows);
535 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700536 return bridge;
537}
538
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700539static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500540 PCI_SPEED_UNKNOWN, /* 0 */
541 PCI_SPEED_66MHz_PCIX, /* 1 */
542 PCI_SPEED_100MHz_PCIX, /* 2 */
543 PCI_SPEED_133MHz_PCIX, /* 3 */
544 PCI_SPEED_UNKNOWN, /* 4 */
545 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
546 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
547 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
548 PCI_SPEED_UNKNOWN, /* 8 */
549 PCI_SPEED_66MHz_PCIX_266, /* 9 */
550 PCI_SPEED_100MHz_PCIX_266, /* A */
551 PCI_SPEED_133MHz_PCIX_266, /* B */
552 PCI_SPEED_UNKNOWN, /* C */
553 PCI_SPEED_66MHz_PCIX_533, /* D */
554 PCI_SPEED_100MHz_PCIX_533, /* E */
555 PCI_SPEED_133MHz_PCIX_533 /* F */
556};
557
Jacob Keller343e51a2013-07-31 06:53:16 +0000558const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500559 PCI_SPEED_UNKNOWN, /* 0 */
560 PCIE_SPEED_2_5GT, /* 1 */
561 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500562 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500563 PCI_SPEED_UNKNOWN, /* 4 */
564 PCI_SPEED_UNKNOWN, /* 5 */
565 PCI_SPEED_UNKNOWN, /* 6 */
566 PCI_SPEED_UNKNOWN, /* 7 */
567 PCI_SPEED_UNKNOWN, /* 8 */
568 PCI_SPEED_UNKNOWN, /* 9 */
569 PCI_SPEED_UNKNOWN, /* A */
570 PCI_SPEED_UNKNOWN, /* B */
571 PCI_SPEED_UNKNOWN, /* C */
572 PCI_SPEED_UNKNOWN, /* D */
573 PCI_SPEED_UNKNOWN, /* E */
574 PCI_SPEED_UNKNOWN /* F */
575};
576
577void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
578{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700579 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500580}
581EXPORT_SYMBOL_GPL(pcie_update_link_speed);
582
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500583static unsigned char agp_speeds[] = {
584 AGP_UNKNOWN,
585 AGP_1X,
586 AGP_2X,
587 AGP_4X,
588 AGP_8X
589};
590
591static enum pci_bus_speed agp_speed(int agp3, int agpstat)
592{
593 int index = 0;
594
595 if (agpstat & 4)
596 index = 3;
597 else if (agpstat & 2)
598 index = 2;
599 else if (agpstat & 1)
600 index = 1;
601 else
602 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700603
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500604 if (agp3) {
605 index += 2;
606 if (index == 5)
607 index = 0;
608 }
609
610 out:
611 return agp_speeds[index];
612}
613
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500614static void pci_set_bus_speed(struct pci_bus *bus)
615{
616 struct pci_dev *bridge = bus->self;
617 int pos;
618
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500619 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
620 if (!pos)
621 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
622 if (pos) {
623 u32 agpstat, agpcmd;
624
625 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
626 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
627
628 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
629 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
630 }
631
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500632 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
633 if (pos) {
634 u16 status;
635 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500636
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700637 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
638 &status);
639
640 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700642 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500643 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700644 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400645 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500646 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400647 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500649 } else {
650 max = PCI_SPEED_66MHz_PCIX;
651 }
652
653 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700654 bus->cur_bus_speed = pcix_bus_speed[
655 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500656
657 return;
658 }
659
Yijing Wangfdfe1512013-09-05 15:55:29 +0800660 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500661 u32 linkcap;
662 u16 linksta;
663
Jiang Liu59875ae2012-07-24 17:20:06 +0800664 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700665 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500666
Jiang Liu59875ae2012-07-24 17:20:06 +0800667 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500668 pcie_update_link_speed(bus, linksta);
669 }
670}
671
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700672static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
673 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674{
675 struct pci_bus *child;
676 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800677 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
679 /*
680 * Allocate a new bus, and inherit stuff from the parent..
681 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100682 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 if (!child)
684 return NULL;
685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 child->parent = parent;
687 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200688 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200690 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400692 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800693 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400694 */
695 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100696 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
698 /*
699 * Set up the primary, secondary and subordinate
700 * bus numbers.
701 */
Yinghai Lub918c622012-05-17 18:51:11 -0700702 child->number = child->busn_res.start = busnr;
703 child->primary = parent->busn_res.start;
704 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Yinghai Lu4f535092013-01-21 13:20:52 -0800706 if (!bridge) {
707 child->dev.parent = parent->bridge;
708 goto add_dev;
709 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800710
711 child->self = bridge;
712 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800713 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000714 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500715 pci_set_bus_speed(child);
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800718 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
720 child->resource[i]->name = child->name;
721 }
722 bridge->subordinate = child;
723
Yinghai Lu4f535092013-01-21 13:20:52 -0800724add_dev:
725 ret = device_register(&child->dev);
726 WARN_ON(ret < 0);
727
Jiang Liu10a95742013-04-12 05:44:20 +0000728 pcibios_add_bus(child);
729
Yinghai Lu4f535092013-01-21 13:20:52 -0800730 /* Create legacy_io and legacy_mem files for this bus */
731 pci_create_legacy_files(child);
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 return child;
734}
735
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400736struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
737 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738{
739 struct pci_bus *child;
740
741 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700742 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800743 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800745 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700746 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 return child;
748}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600749EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Rajat Jainf3dbd802014-09-02 16:26:00 -0700751static void pci_enable_crs(struct pci_dev *pdev)
752{
753 u16 root_cap = 0;
754
755 /* Enable CRS Software Visibility if supported */
756 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
757 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
758 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
759 PCI_EXP_RTCTL_CRSSVE);
760}
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762/*
763 * If it's a bridge, configure it and scan the bus behind it.
764 * For CardBus bridges, we don't scan behind as the devices will
765 * be handled by the bridge driver itself.
766 *
767 * We need to process bridges in two passes -- first we scan those
768 * already configured by the BIOS and after we are done with all of
769 * them, we proceed to assigning numbers to the remaining buses in
770 * order to avoid overlaps between old and new bus numbers.
771 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500772int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773{
774 struct pci_bus *child;
775 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100776 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600778 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100779 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
781 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600782 primary = buses & 0xFF;
783 secondary = (buses >> 8) & 0xFF;
784 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600786 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
787 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100789 if (!primary && (primary != bus->number) && secondary && subordinate) {
790 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
791 primary = bus->number;
792 }
793
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100794 /* Check if setup is sensible at all */
795 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700796 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600797 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700798 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
799 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100800 broken = 1;
801 }
802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700804 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
806 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
807 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
808
Rajat Jainf3dbd802014-09-02 16:26:00 -0700809 pci_enable_crs(dev);
810
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600811 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
812 !is_cardbus && !broken) {
813 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 /*
815 * Bus already configured by firmware, process it in the first
816 * pass and just note the configuration.
817 */
818 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000819 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
821 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100822 * The bus might already exist for two reasons: Either we are
823 * rescanning the bus or the bus is reachable through more than
824 * one bridge. The second case can happen with the i450NX
825 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600827 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600828 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600829 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600830 if (!child)
831 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600832 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700833 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600834 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 }
836
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100838 if (cmax > subordinate)
839 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
840 subordinate, cmax);
841 /* subordinate should equal child->busn_res.end */
842 if (subordinate > max)
843 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 } else {
845 /*
846 * We need to assign a number to this bus which we always
847 * do in the second pass.
848 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700849 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100850 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700851 /* Temporarily disable forwarding of the
852 configuration cycles on all bridges in
853 this bus segment to avoid possible
854 conflicts in the second pass between two
855 bridges programmed with overlapping
856 bus ranges. */
857 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
858 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000859 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700860 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
862 /* Clear errors */
863 pci_write_config_word(dev, PCI_STATUS, 0xffff);
864
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600865 /* Prevent assigning a bus number that already exists.
866 * This can happen when a bridge is hot-plugged, so in
867 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800868 child = pci_find_bus(pci_domain_nr(bus), max+1);
869 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100870 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800871 if (!child)
872 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600873 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800874 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100875 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 buses = (buses & 0xff000000)
877 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700878 | ((unsigned int)(child->busn_res.start) << 8)
879 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
881 /*
882 * yenta.c forces a secondary latency timer of 176.
883 * Copy that behaviour here.
884 */
885 if (is_cardbus) {
886 buses &= ~0xff000000;
887 buses |= CARDBUS_LATENCY_TIMER << 24;
888 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 /*
891 * We need to blast all three values with a single write.
892 */
893 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
894
895 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700896 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 max = pci_scan_child_bus(child);
898 } else {
899 /*
900 * For CardBus bridges, we leave 4 bus numbers
901 * as cards with a PCI-to-PCI bridge can be
902 * inserted later.
903 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400904 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100905 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700906 if (pci_find_bus(pci_domain_nr(bus),
907 max+i+1))
908 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100909 while (parent->parent) {
910 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700911 (parent->busn_res.end > max) &&
912 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100913 j = 1;
914 }
915 parent = parent->parent;
916 }
917 if (j) {
918 /*
919 * Often, there are two cardbus bridges
920 * -- try to leave one valid bus number
921 * for each one.
922 */
923 i /= 2;
924 break;
925 }
926 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700927 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 }
929 /*
930 * Set the subordinate bus number to its real value.
931 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700932 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
934 }
935
Gary Hadecb3576f2008-02-08 14:00:52 -0800936 sprintf(child->name,
937 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
938 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200940 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100941 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700942 if ((child->busn_res.end > bus->busn_res.end) ||
943 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100944 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700945 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400946 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700947 &child->busn_res,
948 (bus->number > child->busn_res.end &&
949 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800950 "wholly" : "partially",
951 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700952 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700953 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100954 }
955 bus = bus->parent;
956 }
957
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000958out:
959 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 return max;
962}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600963EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965/*
966 * Read interrupt line and base address registers.
967 * The architecture-dependent code can tweak these, of course.
968 */
969static void pci_read_irq(struct pci_dev *dev)
970{
971 unsigned char irq;
972
973 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800974 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 if (irq)
976 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
977 dev->irq = irq;
978}
979
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000980void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800981{
982 int pos;
983 u16 reg16;
984
985 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
986 if (!pos)
987 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900988 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800989 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800990 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500991 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
992 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800993}
994
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000995void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700996{
Eric W. Biederman28760482009-09-09 14:09:24 -0700997 u32 reg32;
998
Jiang Liu59875ae2012-07-24 17:20:06 +0800999 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001000 if (reg32 & PCI_EXP_SLTCAP_HPC)
1001 pdev->is_hotplug_bridge = 1;
1002}
1003
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001004/**
Alex Williamson78916b02014-05-05 14:20:51 -06001005 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1006 * @dev: PCI device
1007 *
1008 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1009 * when forwarding a type1 configuration request the bridge must check that
1010 * the extended register address field is zero. The bridge is not permitted
1011 * to forward the transactions and must handle it as an Unsupported Request.
1012 * Some bridges do not follow this rule and simply drop the extended register
1013 * bits, resulting in the standard config space being aliased, every 256
1014 * bytes across the entire configuration space. Test for this condition by
1015 * comparing the first dword of each potential alias to the vendor/device ID.
1016 * Known offenders:
1017 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1018 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1019 */
1020static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1021{
1022#ifdef CONFIG_PCI_QUIRKS
1023 int pos;
1024 u32 header, tmp;
1025
1026 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1027
1028 for (pos = PCI_CFG_SPACE_SIZE;
1029 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1030 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1031 || header != tmp)
1032 return false;
1033 }
1034
1035 return true;
1036#else
1037 return false;
1038#endif
1039}
1040
1041/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001042 * pci_cfg_space_size - get the configuration space size of the PCI device.
1043 * @dev: PCI device
1044 *
1045 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1046 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1047 * access it. Maybe we don't have a way to generate extended config space
1048 * accesses, or the device is behind a reverse Express bridge. So we try
1049 * reading the dword at 0x100 which must either be 0 or a valid extended
1050 * capability header.
1051 */
1052static int pci_cfg_space_size_ext(struct pci_dev *dev)
1053{
1054 u32 status;
1055 int pos = PCI_CFG_SPACE_SIZE;
1056
1057 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1058 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001059 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001060 goto fail;
1061
1062 return PCI_CFG_SPACE_EXP_SIZE;
1063
1064 fail:
1065 return PCI_CFG_SPACE_SIZE;
1066}
1067
1068int pci_cfg_space_size(struct pci_dev *dev)
1069{
1070 int pos;
1071 u32 status;
1072 u16 class;
1073
1074 class = dev->class >> 8;
1075 if (class == PCI_CLASS_BRIDGE_HOST)
1076 return pci_cfg_space_size_ext(dev);
1077
1078 if (!pci_is_pcie(dev)) {
1079 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1080 if (!pos)
1081 goto fail;
1082
1083 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1084 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1085 goto fail;
1086 }
1087
1088 return pci_cfg_space_size_ext(dev);
1089
1090 fail:
1091 return PCI_CFG_SPACE_SIZE;
1092}
1093
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001094#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001095
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096/**
1097 * pci_setup_device - fill in class and map information of a device
1098 * @dev: the device structure to fill
1099 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001100 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1102 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001103 * Returns 0 on success and negative if unknown type of device (not normal,
1104 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001106int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107{
1108 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001109 u8 hdr_type;
1110 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001111 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001112 struct pci_bus_region region;
1113 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001114
1115 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1116 return -EIO;
1117
1118 dev->sysdata = dev->bus->sysdata;
1119 dev->dev.parent = dev->bus->bridge;
1120 dev->dev.bus = &pci_bus_type;
1121 dev->hdr_type = hdr_type & 0x7f;
1122 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001123 dev->error_state = pci_channel_io_normal;
1124 set_pcie_port_type(dev);
1125
1126 list_for_each_entry(slot, &dev->bus->slots, list)
1127 if (PCI_SLOT(dev->devfn) == slot->number)
1128 dev->slot = slot;
1129
1130 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1131 set this higher, assuming the system even supports it. */
1132 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001134 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1135 dev->bus->number, PCI_SLOT(dev->devfn),
1136 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
1138 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001139 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001140 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001142 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1143 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Yu Zhao853346e2009-03-21 22:05:11 +08001145 /* need to have dev->class ready */
1146 dev->cfg_size = pci_cfg_space_size(dev);
1147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001149 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
1151 /* Early fixups, before probing the BARs */
1152 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001153 /* device class may be changed after fixup */
1154 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
1156 switch (dev->hdr_type) { /* header type */
1157 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1158 if (class == PCI_CLASS_BRIDGE_PCI)
1159 goto bad;
1160 pci_read_irq(dev);
1161 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1162 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1163 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001164
1165 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001166 * Do the ugly legacy mode stuff here rather than broken chip
1167 * quirk code. Legacy mode ATA controllers have fixed
1168 * addresses. These are not always echoed in BAR0-3, and
1169 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001170 */
1171 if (class == PCI_CLASS_STORAGE_IDE) {
1172 u8 progif;
1173 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1174 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001175 region.start = 0x1F0;
1176 region.end = 0x1F7;
1177 res = &dev->resource[0];
1178 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001179 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001180 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1181 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001182 region.start = 0x3F6;
1183 region.end = 0x3F6;
1184 res = &dev->resource[1];
1185 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001186 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001187 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1188 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001189 }
1190 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001191 region.start = 0x170;
1192 region.end = 0x177;
1193 res = &dev->resource[2];
1194 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001195 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001196 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1197 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001198 region.start = 0x376;
1199 region.end = 0x376;
1200 res = &dev->resource[3];
1201 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001202 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001203 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1204 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001205 }
1206 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 break;
1208
1209 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1210 if (class != PCI_CLASS_BRIDGE_PCI)
1211 goto bad;
1212 /* The PCI-to-PCI bridge spec requires that subtractive
1213 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001214 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001215 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 dev->transparent = ((dev->class & 0xff) == 1);
1217 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001218 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001219 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1220 if (pos) {
1221 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1222 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1223 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 break;
1225
1226 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1227 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1228 goto bad;
1229 pci_read_irq(dev);
1230 pci_read_bases(dev, 1, 0);
1231 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1232 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1233 break;
1234
1235 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001236 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1237 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001238 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001241 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1242 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 dev->class = PCI_CLASS_NOT_DEFINED;
1244 }
1245
1246 /* We found a fine healthy device, go go go... */
1247 return 0;
1248}
1249
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001250static struct hpp_type0 pci_default_type0 = {
1251 .revision = 1,
1252 .cache_line_size = 8,
1253 .latency_timer = 0x40,
1254 .enable_serr = 0,
1255 .enable_perr = 0,
1256};
1257
1258static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1259{
1260 u16 pci_cmd, pci_bctl;
1261
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001262 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001263 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001264
1265 if (hpp->revision > 1) {
1266 dev_warn(&dev->dev,
1267 "PCI settings rev %d not supported; using defaults\n",
1268 hpp->revision);
1269 hpp = &pci_default_type0;
1270 }
1271
1272 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1273 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1274 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1275 if (hpp->enable_serr)
1276 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001277 if (hpp->enable_perr)
1278 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001279 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1280
1281 /* Program bridge control value */
1282 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1283 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1284 hpp->latency_timer);
1285 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1286 if (hpp->enable_serr)
1287 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001288 if (hpp->enable_perr)
1289 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001290 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1291 }
1292}
1293
1294static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1295{
1296 if (hpp)
1297 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1298}
1299
1300static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1301{
1302 int pos;
1303 u32 reg32;
1304
1305 if (!hpp)
1306 return;
1307
1308 if (hpp->revision > 1) {
1309 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1310 hpp->revision);
1311 return;
1312 }
1313
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001314 /*
1315 * Don't allow _HPX to change MPS or MRRS settings. We manage
1316 * those to make sure they're consistent with the rest of the
1317 * platform.
1318 */
1319 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1320 PCI_EXP_DEVCTL_READRQ;
1321 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1322 PCI_EXP_DEVCTL_READRQ);
1323
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001324 /* Initialize Device Control Register */
1325 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1326 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1327
1328 /* Initialize Link Control Register */
1329 if (dev->subordinate)
1330 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1331 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1332
1333 /* Find Advanced Error Reporting Enhanced Capability */
1334 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1335 if (!pos)
1336 return;
1337
1338 /* Initialize Uncorrectable Error Mask Register */
1339 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1340 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1341 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1342
1343 /* Initialize Uncorrectable Error Severity Register */
1344 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1345 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1346 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1347
1348 /* Initialize Correctable Error Mask Register */
1349 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1350 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1351 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1352
1353 /* Initialize Advanced Error Capabilities and Control Register */
1354 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1355 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1356 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1357
1358 /*
1359 * FIXME: The following two registers are not supported yet.
1360 *
1361 * o Secondary Uncorrectable Error Severity Register
1362 * o Secondary Uncorrectable Error Mask Register
1363 */
1364}
1365
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001366static void pci_configure_device(struct pci_dev *dev)
1367{
1368 struct hotplug_params hpp;
1369 int ret;
1370
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001371 memset(&hpp, 0, sizeof(hpp));
1372 ret = pci_get_hp_params(dev, &hpp);
1373 if (ret)
1374 return;
1375
1376 program_hpp_type2(dev, hpp.t2);
1377 program_hpp_type1(dev, hpp.t1);
1378 program_hpp_type0(dev, hpp.t0);
1379}
1380
Zhao, Yu201de562008-10-13 19:49:55 +08001381static void pci_release_capabilities(struct pci_dev *dev)
1382{
1383 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001384 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001385 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001386}
1387
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388/**
1389 * pci_release_dev - free a pci device structure when all users of it are finished.
1390 * @dev: device that's been disconnected
1391 *
1392 * Will be called only by the device core when all users of this pci device are
1393 * done.
1394 */
1395static void pci_release_dev(struct device *dev)
1396{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001397 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001399 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001400 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001401 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001402 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001403 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001404 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 kfree(pci_dev);
1406}
1407
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001408struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001409{
1410 struct pci_dev *dev;
1411
1412 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1413 if (!dev)
1414 return NULL;
1415
Michael Ellerman65891212007-04-05 17:19:08 +10001416 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001417 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001418 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001419
1420 return dev;
1421}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001422EXPORT_SYMBOL(pci_alloc_dev);
1423
Yinghai Luefdc87d2012-01-27 10:55:10 -08001424bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001425 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001426{
1427 int delay = 1;
1428
1429 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1430 return false;
1431
1432 /* some broken boards return 0 or ~0 if a slot is empty: */
1433 if (*l == 0xffffffff || *l == 0x00000000 ||
1434 *l == 0x0000ffff || *l == 0xffff0000)
1435 return false;
1436
Rajat Jain89665a62014-09-08 14:19:49 -07001437 /*
1438 * Configuration Request Retry Status. Some root ports return the
1439 * actual device ID instead of the synthetic ID (0xFFFF) required
1440 * by the PCIe spec. Ignore the device ID and only check for
1441 * (vendor id == 1).
1442 */
1443 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001444 if (!crs_timeout)
1445 return false;
1446
1447 msleep(delay);
1448 delay *= 2;
1449 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1450 return false;
1451 /* Card hasn't responded in 60 seconds? Must be stuck. */
1452 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001453 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1454 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1455 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001456 return false;
1457 }
1458 }
1459
1460 return true;
1461}
1462EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1463
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464/*
1465 * Read the config data for a PCI device, sanity-check it
1466 * and fill in the dev structure...
1467 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001468static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469{
1470 struct pci_dev *dev;
1471 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472
Yinghai Luefdc87d2012-01-27 10:55:10 -08001473 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 return NULL;
1475
Gu Zheng8b1fce02013-05-25 21:48:31 +08001476 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 if (!dev)
1478 return NULL;
1479
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 dev->vendor = l & 0xffff;
1482 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001484 pci_set_of_node(dev);
1485
Yu Zhao480b93b2009-03-20 11:25:14 +08001486 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001487 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 kfree(dev);
1489 return NULL;
1490 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001491
1492 return dev;
1493}
1494
Zhao, Yu201de562008-10-13 19:49:55 +08001495static void pci_init_capabilities(struct pci_dev *dev)
1496{
1497 /* MSI/MSI-X list */
1498 pci_msi_init_pci_dev(dev);
1499
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001500 /* Buffers for saving PCIe and PCI-X capabilities */
1501 pci_allocate_cap_save_buffers(dev);
1502
Zhao, Yu201de562008-10-13 19:49:55 +08001503 /* Power Management */
1504 pci_pm_init(dev);
1505
1506 /* Vital Product Data */
1507 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001508
1509 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001510 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001511
1512 /* Single Root I/O Virtualization */
1513 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001514
1515 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001516 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001517}
1518
Sam Ravnborg96bde062007-03-26 21:53:30 -08001519void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001520{
Yinghai Lu4f535092013-01-21 13:20:52 -08001521 int ret;
1522
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001523 pci_configure_device(dev);
1524
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 device_initialize(&dev->dev);
1526 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Yinghai Lu7629d192013-01-21 13:20:44 -08001528 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001530 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 dev->dev.coherent_dma_mask = 0xffffffffull;
1532
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001533 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001534 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001535
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 /* Fix up broken headers */
1537 pci_fixup_device(pci_fixup_header, dev);
1538
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001539 /* moved out from quirk header fixup code */
1540 pci_reassigndev_resource_alignment(dev);
1541
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001542 /* Clear the state_saved flag. */
1543 dev->state_saved = false;
1544
Zhao, Yu201de562008-10-13 19:49:55 +08001545 /* Initialize various capabilities */
1546 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001547
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 /*
1549 * Add the device to our list of discovered devices
1550 * and the bus list for fixup functions, etc.
1551 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001552 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001554 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001555
Yinghai Lu4f535092013-01-21 13:20:52 -08001556 ret = pcibios_add_device(dev);
1557 WARN_ON(ret < 0);
1558
1559 /* Notifier could use PCI capabilities */
1560 dev->match_driver = false;
1561 ret = device_add(&dev->dev);
1562 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001563}
1564
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001565struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001566{
1567 struct pci_dev *dev;
1568
Trent Piepho90bdb312009-03-20 14:56:00 -06001569 dev = pci_get_slot(bus, devfn);
1570 if (dev) {
1571 pci_dev_put(dev);
1572 return dev;
1573 }
1574
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001575 dev = pci_scan_device(bus, devfn);
1576 if (!dev)
1577 return NULL;
1578
1579 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
1581 return dev;
1582}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001583EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001585static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001586{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001587 int pos;
1588 u16 cap = 0;
1589 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001590
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001591 if (pci_ari_enabled(bus)) {
1592 if (!dev)
1593 return 0;
1594 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1595 if (!pos)
1596 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001597
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001598 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1599 next_fn = PCI_ARI_CAP_NFN(cap);
1600 if (next_fn <= fn)
1601 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001602
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001603 return next_fn;
1604 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001605
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001606 /* dev may be NULL for non-contiguous multifunction devices */
1607 if (!dev || dev->multifunction)
1608 return (fn + 1) % 8;
1609
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001610 return 0;
1611}
1612
1613static int only_one_child(struct pci_bus *bus)
1614{
1615 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001616
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001617 if (!parent || !pci_is_pcie(parent))
1618 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001619 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001620 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001621 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001622 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001623 return 1;
1624 return 0;
1625}
1626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627/**
1628 * pci_scan_slot - scan a PCI slot on a bus for devices.
1629 * @bus: PCI bus to scan
1630 * @devfn: slot number to scan (must have zero function.)
1631 *
1632 * Scan a PCI slot on the specified PCI bus for devices, adding
1633 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001634 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001635 *
1636 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001638int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001640 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001641 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001642
1643 if (only_one_child(bus) && (devfn > 0))
1644 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001646 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001647 if (!dev)
1648 return 0;
1649 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001650 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001652 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001653 dev = pci_scan_single_device(bus, devfn + fn);
1654 if (dev) {
1655 if (!dev->is_added)
1656 nr++;
1657 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 }
1659 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001660
Shaohua Li149e1632008-07-23 10:32:31 +08001661 /* only one slot has pcie device */
1662 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001663 pcie_aspm_init_link_state(bus->self);
1664
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 return nr;
1666}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001667EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668
Jon Masonb03e7492011-07-20 15:20:54 -05001669static int pcie_find_smpss(struct pci_dev *dev, void *data)
1670{
1671 u8 *smpss = data;
1672
1673 if (!pci_is_pcie(dev))
1674 return 0;
1675
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001676 /*
1677 * We don't have a way to change MPS settings on devices that have
1678 * drivers attached. A hot-added device might support only the minimum
1679 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1680 * where devices may be hot-added, we limit the fabric MPS to 128 so
1681 * hot-added devices will work correctly.
1682 *
1683 * However, if we hot-add a device to a slot directly below a Root
1684 * Port, it's impossible for there to be other existing devices below
1685 * the port. We don't limit the MPS in this case because we can
1686 * reconfigure MPS on both the Root Port and the hot-added device,
1687 * and there are no other devices involved.
1688 *
1689 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001690 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001691 if (dev->is_hotplug_bridge &&
1692 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001693 *smpss = 0;
1694
1695 if (*smpss > dev->pcie_mpss)
1696 *smpss = dev->pcie_mpss;
1697
1698 return 0;
1699}
1700
1701static void pcie_write_mps(struct pci_dev *dev, int mps)
1702{
Jon Mason62f392e2011-10-14 14:56:14 -05001703 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001704
1705 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001706 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001707
Yijing Wang62f87c02012-07-24 17:20:03 +08001708 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1709 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001710 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001711 * downstream communication will never be larger than
1712 * the MRRS. So, the MPS only needs to be configured
1713 * for the upstream communication. This being the case,
1714 * walk from the top down and set the MPS of the child
1715 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001716 *
1717 * Configure the device MPS with the smaller of the
1718 * device MPSS or the bridge MPS (which is assumed to be
1719 * properly configured at this point to the largest
1720 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001721 */
Jon Mason62f392e2011-10-14 14:56:14 -05001722 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001723 }
1724
1725 rc = pcie_set_mps(dev, mps);
1726 if (rc)
1727 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1728}
1729
Jon Mason62f392e2011-10-14 14:56:14 -05001730static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001731{
Jon Mason62f392e2011-10-14 14:56:14 -05001732 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001733
Jon Masoned2888e2011-09-08 16:41:18 -05001734 /* In the "safe" case, do not configure the MRRS. There appear to be
1735 * issues with setting MRRS to 0 on a number of devices.
1736 */
Jon Masoned2888e2011-09-08 16:41:18 -05001737 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1738 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001739
Jon Masoned2888e2011-09-08 16:41:18 -05001740 /* For Max performance, the MRRS must be set to the largest supported
1741 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001742 * device or the bus can support. This should already be properly
1743 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001744 */
Jon Mason62f392e2011-10-14 14:56:14 -05001745 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001746
1747 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001748 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001749 * If the MRRS value provided is not acceptable (e.g., too large),
1750 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001751 */
Jon Masonb03e7492011-07-20 15:20:54 -05001752 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1753 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001754 if (!rc)
1755 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001756
Jon Mason62f392e2011-10-14 14:56:14 -05001757 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001758 mrrs /= 2;
1759 }
Jon Mason62f392e2011-10-14 14:56:14 -05001760
1761 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001762 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001763}
1764
Yijing Wang5895af72013-08-26 16:33:06 +08001765static void pcie_bus_detect_mps(struct pci_dev *dev)
1766{
1767 struct pci_dev *bridge = dev->bus->self;
1768 int mps, p_mps;
1769
1770 if (!bridge)
1771 return;
1772
1773 mps = pcie_get_mps(dev);
1774 p_mps = pcie_get_mps(bridge);
1775
1776 if (mps != p_mps)
1777 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1778 mps, pci_name(bridge), p_mps);
1779}
1780
Jon Masonb03e7492011-07-20 15:20:54 -05001781static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1782{
Jon Masona513a99a72011-10-14 14:56:16 -05001783 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001784
1785 if (!pci_is_pcie(dev))
1786 return 0;
1787
Yijing Wang5895af72013-08-26 16:33:06 +08001788 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1789 pcie_bus_detect_mps(dev);
1790 return 0;
1791 }
1792
Jon Masona513a99a72011-10-14 14:56:16 -05001793 mps = 128 << *(u8 *)data;
1794 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001795
1796 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001797 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001798
Ryan Desfosses227f0642014-04-18 20:13:50 -04001799 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1800 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05001801 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001802
1803 return 0;
1804}
1805
Jon Masona513a99a72011-10-14 14:56:16 -05001806/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001807 * parents then children fashion. If this changes, then this code will not
1808 * work as designed.
1809 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001810void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001811{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001812 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001813
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001814 if (!bus->self)
1815 return;
1816
Jon Masonb03e7492011-07-20 15:20:54 -05001817 if (!pci_is_pcie(bus->self))
1818 return;
1819
Jon Mason5f39e672011-10-03 09:50:20 -05001820 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001821 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001822 * simply force the MPS of the entire system to the smallest possible.
1823 */
1824 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1825 smpss = 0;
1826
Jon Masonb03e7492011-07-20 15:20:54 -05001827 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001828 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001829
Jon Masonb03e7492011-07-20 15:20:54 -05001830 pcie_find_smpss(bus->self, &smpss);
1831 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1832 }
1833
1834 pcie_bus_configure_set(bus->self, &smpss);
1835 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1836}
Jon Masondebc3b72011-08-02 00:01:18 -05001837EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001838
Bill Pemberton15856ad2012-11-21 15:35:00 -05001839unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840{
Yinghai Lub918c622012-05-17 18:51:11 -07001841 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 struct pci_dev *dev;
1843
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001844 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
1846 /* Go find them, Rover! */
1847 for (devfn = 0; devfn < 0x100; devfn += 8)
1848 pci_scan_slot(bus, devfn);
1849
Yu Zhaoa28724b2009-03-20 11:25:13 +08001850 /* Reserve buses for SR-IOV capability. */
1851 max += pci_iov_bus_range(bus);
1852
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 /*
1854 * After performing arch-dependent fixup of the bus, look behind
1855 * all PCI-to-PCI bridges on this bus.
1856 */
Alex Chiang74710de2009-03-20 14:56:10 -06001857 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001858 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001859 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001860 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001861 }
1862
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001863 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001865 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 max = pci_scan_bridge(bus, dev, max, pass);
1867 }
1868
1869 /*
1870 * We've scanned the bus and so we know all about what's on
1871 * the other side of any bridges that may be on this bus plus
1872 * any devices.
1873 *
1874 * Return how far we've got finding sub-buses.
1875 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001876 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 return max;
1878}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001879EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001881/**
1882 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1883 * @bridge: Host bridge to set up.
1884 *
1885 * Default empty implementation. Replace with an architecture-specific setup
1886 * routine, if necessary.
1887 */
1888int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1889{
1890 return 0;
1891}
1892
Jiang Liu10a95742013-04-12 05:44:20 +00001893void __weak pcibios_add_bus(struct pci_bus *bus)
1894{
1895}
1896
1897void __weak pcibios_remove_bus(struct pci_bus *bus)
1898{
1899}
1900
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001901struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1902 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001904 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001905 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001906 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001907 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001908 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001909 resource_size_t offset;
1910 char bus_addr[64];
1911 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001913 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001914 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001915 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916
1917 b->sysdata = sysdata;
1918 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001919 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001920 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001921 b2 = pci_find_bus(pci_domain_nr(b), bus);
1922 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001924 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 goto err_out;
1926 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001927
Yinghai Lu7b543662012-04-02 18:31:53 -07001928 bridge = pci_alloc_host_bridge(b);
1929 if (!bridge)
1930 goto err_out;
1931
1932 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001933 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001934 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001935 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001936 if (error) {
1937 kfree(bridge);
1938 goto err_out;
1939 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001940
Yinghai Lu7b543662012-04-02 18:31:53 -07001941 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001942 if (error) {
1943 put_device(&bridge->dev);
1944 goto err_out;
1945 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001946 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001947 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001948 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949
Yinghai Lu0d358f22008-02-19 03:20:41 -08001950 if (!parent)
1951 set_dev_node(b->bridge, pcibus_to_node(b));
1952
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001953 b->dev.class = &pcibus_class;
1954 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001955 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001956 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 if (error)
1958 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959
Jiang Liu10a95742013-04-12 05:44:20 +00001960 pcibios_add_bus(b);
1961
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 /* Create legacy_io and legacy_mem files for this bus */
1963 pci_create_legacy_files(b);
1964
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001965 if (parent)
1966 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1967 else
1968 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1969
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001970 /* Add initial resources to the bus */
1971 list_for_each_entry_safe(window, n, resources, list) {
1972 list_move_tail(&window->list, &bridge->windows);
1973 res = window->res;
1974 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001975 if (res->flags & IORESOURCE_BUS)
1976 pci_bus_insert_busn_res(b, bus, res->end);
1977 else
1978 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001979 if (offset) {
1980 if (resource_type(res) == IORESOURCE_IO)
1981 fmt = " (bus address [%#06llx-%#06llx])";
1982 else
1983 fmt = " (bus address [%#010llx-%#010llx])";
1984 snprintf(bus_addr, sizeof(bus_addr), fmt,
1985 (unsigned long long) (res->start - offset),
1986 (unsigned long long) (res->end - offset));
1987 } else
1988 bus_addr[0] = '\0';
1989 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001990 }
1991
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001992 down_write(&pci_bus_sem);
1993 list_add_tail(&b->node, &pci_root_buses);
1994 up_write(&pci_bus_sem);
1995
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 return b;
1997
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001999 put_device(&bridge->dev);
2000 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002001err_out:
2002 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 return NULL;
2004}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002005
Yinghai Lu98a35832012-05-18 11:35:50 -06002006int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2007{
2008 struct resource *res = &b->busn_res;
2009 struct resource *parent_res, *conflict;
2010
2011 res->start = bus;
2012 res->end = bus_max;
2013 res->flags = IORESOURCE_BUS;
2014
2015 if (!pci_is_root_bus(b))
2016 parent_res = &b->parent->busn_res;
2017 else {
2018 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2019 res->flags |= IORESOURCE_PCI_FIXED;
2020 }
2021
Andreas Noeverced04d12014-01-23 21:59:24 +01002022 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002023
2024 if (conflict)
2025 dev_printk(KERN_DEBUG, &b->dev,
2026 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2027 res, pci_is_root_bus(b) ? "domain " : "",
2028 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002029
2030 return conflict == NULL;
2031}
2032
2033int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2034{
2035 struct resource *res = &b->busn_res;
2036 struct resource old_res = *res;
2037 resource_size_t size;
2038 int ret;
2039
2040 if (res->start > bus_max)
2041 return -EINVAL;
2042
2043 size = bus_max - res->start + 1;
2044 ret = adjust_resource(res, res->start, size);
2045 dev_printk(KERN_DEBUG, &b->dev,
2046 "busn_res: %pR end %s updated to %02x\n",
2047 &old_res, ret ? "can not be" : "is", bus_max);
2048
2049 if (!ret && !res->parent)
2050 pci_bus_insert_busn_res(b, res->start, res->end);
2051
2052 return ret;
2053}
2054
2055void pci_bus_release_busn_res(struct pci_bus *b)
2056{
2057 struct resource *res = &b->busn_res;
2058 int ret;
2059
2060 if (!res->flags || !res->parent)
2061 return;
2062
2063 ret = release_resource(res);
2064 dev_printk(KERN_DEBUG, &b->dev,
2065 "busn_res: %pR %s released\n",
2066 res, ret ? "can not be" : "is");
2067}
2068
Bill Pemberton15856ad2012-11-21 15:35:00 -05002069struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002070 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2071{
Yinghai Lu4d99f522012-05-17 18:51:12 -07002072 struct pci_host_bridge_window *window;
2073 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002074 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002075 int max;
2076
2077 list_for_each_entry(window, resources, list)
2078 if (window->res->flags & IORESOURCE_BUS) {
2079 found = true;
2080 break;
2081 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002082
2083 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2084 if (!b)
2085 return NULL;
2086
Yinghai Lu4d99f522012-05-17 18:51:12 -07002087 if (!found) {
2088 dev_info(&b->dev,
2089 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2090 bus);
2091 pci_bus_insert_busn_res(b, bus, 255);
2092 }
2093
2094 max = pci_scan_child_bus(b);
2095
2096 if (!found)
2097 pci_bus_update_busn_res_end(b, max);
2098
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002099 pci_bus_add_devices(b);
2100 return b;
2101}
2102EXPORT_SYMBOL(pci_scan_root_bus);
2103
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06002104/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002105struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002106 int bus, struct pci_ops *ops, void *sysdata)
2107{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002108 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002109 struct pci_bus *b;
2110
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002111 pci_add_resource(&resources, &ioport_resource);
2112 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002113 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002114 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002115 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07002116 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002117 else
2118 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002119 return b;
2120}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121EXPORT_SYMBOL(pci_scan_bus_parented);
2122
Bill Pemberton15856ad2012-11-21 15:35:00 -05002123struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002124 void *sysdata)
2125{
2126 LIST_HEAD(resources);
2127 struct pci_bus *b;
2128
2129 pci_add_resource(&resources, &ioport_resource);
2130 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002131 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002132 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2133 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002134 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002135 pci_bus_add_devices(b);
2136 } else {
2137 pci_free_resource_list(&resources);
2138 }
2139 return b;
2140}
2141EXPORT_SYMBOL(pci_scan_bus);
2142
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002143/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002144 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2145 * @bridge: PCI bridge for the bus to scan
2146 *
2147 * Scan a PCI bus and child buses for new devices, add them,
2148 * and enable them, resizing bridge mmio/io resource if necessary
2149 * and possible. The caller must ensure the child devices are already
2150 * removed for resizing to occur.
2151 *
2152 * Returns the max number of subordinate bus discovered.
2153 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002154unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002155{
2156 unsigned int max;
2157 struct pci_bus *bus = bridge->subordinate;
2158
2159 max = pci_scan_child_bus(bus);
2160
2161 pci_assign_unassigned_bridge_resources(bridge);
2162
2163 pci_bus_add_devices(bus);
2164
2165 return max;
2166}
2167
Yinghai Lua5213a32012-10-30 14:31:21 -06002168/**
2169 * pci_rescan_bus - scan a PCI bus for devices.
2170 * @bus: PCI bus to scan
2171 *
2172 * Scan a PCI bus and child buses for new devices, adds them,
2173 * and enables them.
2174 *
2175 * Returns the max number of subordinate bus discovered.
2176 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002177unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002178{
2179 unsigned int max;
2180
2181 max = pci_scan_child_bus(bus);
2182 pci_assign_unassigned_bus_resources(bus);
2183 pci_bus_add_devices(bus);
2184
2185 return max;
2186}
2187EXPORT_SYMBOL_GPL(pci_rescan_bus);
2188
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002189/*
2190 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2191 * routines should always be executed under this mutex.
2192 */
2193static DEFINE_MUTEX(pci_rescan_remove_lock);
2194
2195void pci_lock_rescan_remove(void)
2196{
2197 mutex_lock(&pci_rescan_remove_lock);
2198}
2199EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2200
2201void pci_unlock_rescan_remove(void)
2202{
2203 mutex_unlock(&pci_rescan_remove_lock);
2204}
2205EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2206
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002207static int __init pci_sort_bf_cmp(const struct device *d_a,
2208 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002209{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002210 const struct pci_dev *a = to_pci_dev(d_a);
2211 const struct pci_dev *b = to_pci_dev(d_b);
2212
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002213 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2214 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2215
2216 if (a->bus->number < b->bus->number) return -1;
2217 else if (a->bus->number > b->bus->number) return 1;
2218
2219 if (a->devfn < b->devfn) return -1;
2220 else if (a->devfn > b->devfn) return 1;
2221
2222 return 0;
2223}
2224
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002225void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002226{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002227 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002228}