blob: ecae7f2906470af3096cb4b578df9b87160b9dbe [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800173 struct pci_bus_region region, inverted_region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600253 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = l64;
256 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400257 }
258 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600259 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400260
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262 goto fail;
263
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700264 region.start = l;
265 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 }
267
Kevin Hao96ddef22013-05-25 19:36:26 +0800268 pcibios_bus_to_resource(dev, res, &region);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800269 pcibios_resource_to_bus(dev, &inverted_region, res);
270
271 /*
272 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
273 * the corresponding resource address (the physical address used by
274 * the CPU. Converting that resource address back to a bus address
275 * should yield the original BAR value:
276 *
277 * resource_to_bus(bus_to_resource(A)) == A
278 *
279 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
280 * be claimed by the device.
281 */
282 if (inverted_region.start != region.start) {
283 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
284 pos, &region.start);
285 res->flags |= IORESOURCE_UNSET;
286 res->end -= res->start;
287 res->start = 0;
288 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800289
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600290 goto out;
291
292
293fail:
294 res->flags = 0;
295out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600296 if (!dev->mmio_always_on)
297 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
298
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600299 if (bar_too_big)
Kevin Hao33963e302013-05-25 19:36:25 +0800300 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600301 if (res->flags && !bar_disabled)
Kevin Hao33963e302013-05-25 19:36:25 +0800302 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600303
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600304 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800305}
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
308{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400309 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400311 for (pos = 0; pos < howmany; pos++) {
312 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400314 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400318 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
321 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
322 IORESOURCE_SIZEALIGN;
323 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
325}
326
Bill Pemberton15856ad2012-11-21 15:35:00 -0500327static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328{
329 struct pci_dev *dev = child->self;
330 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600331 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700332 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600333 struct resource *res;
334
335 io_mask = PCI_IO_RANGE_MASK;
336 io_granularity = 0x1000;
337 if (dev->io_window_1k) {
338 /* Support 1K I/O space granularity */
339 io_mask = PCI_IO_1K_RANGE_MASK;
340 io_granularity = 0x400;
341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 res = child->resource[0];
344 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
345 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600346 base = (io_base_lo & io_mask) << 8;
347 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
350 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
353 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600354 base |= ((unsigned long) io_base_hi << 16);
355 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 }
357
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600358 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700360 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600361 region.end = limit + io_granularity - 1;
362 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600363 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700365}
366
Bill Pemberton15856ad2012-11-21 15:35:00 -0500367static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700368{
369 struct pci_dev *dev = child->self;
370 u16 mem_base_lo, mem_limit_lo;
371 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700372 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 res = child->resource[1];
376 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
377 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600378 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
379 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600380 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700382 region.start = base;
383 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700384 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600385 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700387}
388
Bill Pemberton15856ad2012-11-21 15:35:00 -0500389static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700390{
391 struct pci_dev *dev = child->self;
392 u16 mem_base_lo, mem_limit_lo;
393 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700394 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 res = child->resource[2];
398 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
399 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600400 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
401 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
404 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
407 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
408
409 /*
410 * Some bridges set the base > limit by default, and some
411 * (broken) BIOSes do not initialize them. If we find
412 * this, just assume they are not being used.
413 */
414 if (mem_base_hi <= mem_limit_hi) {
415#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600416 base |= ((unsigned long) mem_base_hi) << 32;
417 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418#else
419 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600420 dev_err(&dev->dev, "can't handle 64-bit "
421 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 return;
423 }
424#endif
425 }
426 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600427 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700428 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
429 IORESOURCE_MEM | IORESOURCE_PREFETCH;
430 if (res->flags & PCI_PREF_RANGE_TYPE_64)
431 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700432 region.start = base;
433 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700434 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600435 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 }
437}
438
Bill Pemberton15856ad2012-11-21 15:35:00 -0500439void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700440{
441 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700442 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700443 int i;
444
445 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
446 return;
447
Yinghai Lub918c622012-05-17 18:51:11 -0700448 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
449 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700450 dev->transparent ? " (subtractive decode)" : "");
451
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700452 pci_bus_remove_resources(child);
453 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
454 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
455
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456 pci_read_bridge_io(child);
457 pci_read_bridge_mmio(child);
458 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700459
460 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700461 pci_bus_for_each_resource(child->parent, res, i) {
462 if (res) {
463 pci_bus_add_resource(child, res,
464 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700465 dev_printk(KERN_DEBUG, &dev->dev,
466 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700467 res);
468 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700469 }
470 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471}
472
Bjorn Helgaas05013482013-06-05 14:22:11 -0600473static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474{
475 struct pci_bus *b;
476
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100477 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600478 if (!b)
479 return NULL;
480
481 INIT_LIST_HEAD(&b->node);
482 INIT_LIST_HEAD(&b->children);
483 INIT_LIST_HEAD(&b->devices);
484 INIT_LIST_HEAD(&b->slots);
485 INIT_LIST_HEAD(&b->resources);
486 b->max_bus_speed = PCI_SPEED_UNKNOWN;
487 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 return b;
489}
490
Jiang Liu70efde22013-06-07 16:16:51 -0600491static void pci_release_host_bridge_dev(struct device *dev)
492{
493 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
494
495 if (bridge->release_fn)
496 bridge->release_fn(bridge);
497
498 pci_free_resource_list(&bridge->windows);
499
500 kfree(bridge);
501}
502
Yinghai Lu7b543662012-04-02 18:31:53 -0700503static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
504{
505 struct pci_host_bridge *bridge;
506
507 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600508 if (!bridge)
509 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700510
Bjorn Helgaas05013482013-06-05 14:22:11 -0600511 INIT_LIST_HEAD(&bridge->windows);
512 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700513 return bridge;
514}
515
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500516static unsigned char pcix_bus_speed[] = {
517 PCI_SPEED_UNKNOWN, /* 0 */
518 PCI_SPEED_66MHz_PCIX, /* 1 */
519 PCI_SPEED_100MHz_PCIX, /* 2 */
520 PCI_SPEED_133MHz_PCIX, /* 3 */
521 PCI_SPEED_UNKNOWN, /* 4 */
522 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
523 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
524 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
525 PCI_SPEED_UNKNOWN, /* 8 */
526 PCI_SPEED_66MHz_PCIX_266, /* 9 */
527 PCI_SPEED_100MHz_PCIX_266, /* A */
528 PCI_SPEED_133MHz_PCIX_266, /* B */
529 PCI_SPEED_UNKNOWN, /* C */
530 PCI_SPEED_66MHz_PCIX_533, /* D */
531 PCI_SPEED_100MHz_PCIX_533, /* E */
532 PCI_SPEED_133MHz_PCIX_533 /* F */
533};
534
Matthew Wilcox3749c512009-12-13 08:11:32 -0500535static unsigned char pcie_link_speed[] = {
536 PCI_SPEED_UNKNOWN, /* 0 */
537 PCIE_SPEED_2_5GT, /* 1 */
538 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500539 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500540 PCI_SPEED_UNKNOWN, /* 4 */
541 PCI_SPEED_UNKNOWN, /* 5 */
542 PCI_SPEED_UNKNOWN, /* 6 */
543 PCI_SPEED_UNKNOWN, /* 7 */
544 PCI_SPEED_UNKNOWN, /* 8 */
545 PCI_SPEED_UNKNOWN, /* 9 */
546 PCI_SPEED_UNKNOWN, /* A */
547 PCI_SPEED_UNKNOWN, /* B */
548 PCI_SPEED_UNKNOWN, /* C */
549 PCI_SPEED_UNKNOWN, /* D */
550 PCI_SPEED_UNKNOWN, /* E */
551 PCI_SPEED_UNKNOWN /* F */
552};
553
554void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
555{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700556 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500557}
558EXPORT_SYMBOL_GPL(pcie_update_link_speed);
559
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500560static unsigned char agp_speeds[] = {
561 AGP_UNKNOWN,
562 AGP_1X,
563 AGP_2X,
564 AGP_4X,
565 AGP_8X
566};
567
568static enum pci_bus_speed agp_speed(int agp3, int agpstat)
569{
570 int index = 0;
571
572 if (agpstat & 4)
573 index = 3;
574 else if (agpstat & 2)
575 index = 2;
576 else if (agpstat & 1)
577 index = 1;
578 else
579 goto out;
580
581 if (agp3) {
582 index += 2;
583 if (index == 5)
584 index = 0;
585 }
586
587 out:
588 return agp_speeds[index];
589}
590
591
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500592static void pci_set_bus_speed(struct pci_bus *bus)
593{
594 struct pci_dev *bridge = bus->self;
595 int pos;
596
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500597 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
598 if (!pos)
599 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
600 if (pos) {
601 u32 agpstat, agpcmd;
602
603 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
604 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
605
606 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
607 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
608 }
609
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500610 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
611 if (pos) {
612 u16 status;
613 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500614
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700615 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
616 &status);
617
618 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500619 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700620 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500621 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700622 } else if (status & PCI_X_SSTATUS_133MHZ) {
623 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 max = PCI_SPEED_133MHz_PCIX_ECC;
625 } else {
626 max = PCI_SPEED_133MHz_PCIX;
627 }
628 } else {
629 max = PCI_SPEED_66MHz_PCIX;
630 }
631
632 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700633 bus->cur_bus_speed = pcix_bus_speed[
634 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635
636 return;
637 }
638
639 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
640 if (pos) {
641 u32 linkcap;
642 u16 linksta;
643
Jiang Liu59875ae2012-07-24 17:20:06 +0800644 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700645 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500646
Jiang Liu59875ae2012-07-24 17:20:06 +0800647 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648 pcie_update_link_speed(bus, linksta);
649 }
650}
651
652
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700653static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
654 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655{
656 struct pci_bus *child;
657 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800658 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
660 /*
661 * Allocate a new bus, and inherit stuff from the parent..
662 */
663 child = pci_alloc_bus();
664 if (!child)
665 return NULL;
666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 child->parent = parent;
668 child->ops = parent->ops;
669 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200670 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400672 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800673 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400674 */
675 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100676 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
678 /*
679 * Set up the primary, secondary and subordinate
680 * bus numbers.
681 */
Yinghai Lub918c622012-05-17 18:51:11 -0700682 child->number = child->busn_res.start = busnr;
683 child->primary = parent->busn_res.start;
684 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Yinghai Lu4f535092013-01-21 13:20:52 -0800686 if (!bridge) {
687 child->dev.parent = parent->bridge;
688 goto add_dev;
689 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800690
691 child->self = bridge;
692 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800693 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000694 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500695 pci_set_bus_speed(child);
696
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800698 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
700 child->resource[i]->name = child->name;
701 }
702 bridge->subordinate = child;
703
Yinghai Lu4f535092013-01-21 13:20:52 -0800704add_dev:
705 ret = device_register(&child->dev);
706 WARN_ON(ret < 0);
707
Jiang Liu10a95742013-04-12 05:44:20 +0000708 pcibios_add_bus(child);
709
Yinghai Lu4f535092013-01-21 13:20:52 -0800710 /* Create legacy_io and legacy_mem files for this bus */
711 pci_create_legacy_files(child);
712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return child;
714}
715
Sam Ravnborg451124a2008-02-02 22:33:43 +0100716struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717{
718 struct pci_bus *child;
719
720 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700721 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800722 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800724 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700725 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return child;
727}
728
Sam Ravnborg96bde062007-03-26 21:53:30 -0800729static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700730{
731 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700732
733 /* Attempts to fix that up are really dangerous unless
734 we're going to re-assign all bus numbers. */
735 if (!pcibios_assign_all_busses())
736 return;
737
Yinghai Lub918c622012-05-17 18:51:11 -0700738 while (parent->parent && parent->busn_res.end < max) {
739 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700740 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
741 parent = parent->parent;
742 }
743}
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745/*
746 * If it's a bridge, configure it and scan the bus behind it.
747 * For CardBus bridges, we don't scan behind as the devices will
748 * be handled by the bridge driver itself.
749 *
750 * We need to process bridges in two passes -- first we scan those
751 * already configured by the BIOS and after we are done with all of
752 * them, we proceed to assigning numbers to the remaining buses in
753 * order to avoid overlaps between old and new bus numbers.
754 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500755int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756{
757 struct pci_bus *child;
758 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100759 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600761 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100762 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
764 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600765 primary = buses & 0xFF;
766 secondary = (buses >> 8) & 0xFF;
767 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600769 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
770 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100772 if (!primary && (primary != bus->number) && secondary && subordinate) {
773 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
774 primary = bus->number;
775 }
776
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100777 /* Check if setup is sensible at all */
778 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700779 (primary != bus->number || secondary <= bus->number ||
780 secondary > subordinate)) {
781 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
782 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100783 broken = 1;
784 }
785
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 /* Disable MasterAbortMode during probing to avoid reporting
787 of bus errors (in some architectures) */
788 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
789 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
790 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
791
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600792 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
793 !is_cardbus && !broken) {
794 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 /*
796 * Bus already configured by firmware, process it in the first
797 * pass and just note the configuration.
798 */
799 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000800 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 /*
803 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600804 * don't re-add it. This can happen with the i450NX chipset.
805 *
806 * However, we continue to descend down the hierarchy and
807 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600809 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600810 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600811 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600812 if (!child)
813 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600814 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700815 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600816 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 }
818
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 cmax = pci_scan_child_bus(child);
820 if (cmax > max)
821 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700822 if (child->busn_res.end > max)
823 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 } else {
825 /*
826 * We need to assign a number to this bus which we always
827 * do in the second pass.
828 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700829 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100830 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700831 /* Temporarily disable forwarding of the
832 configuration cycles on all bridges in
833 this bus segment to avoid possible
834 conflicts in the second pass between two
835 bridges programmed with overlapping
836 bus ranges. */
837 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
838 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000839 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /* Clear errors */
843 pci_write_config_word(dev, PCI_STATUS, 0xffff);
844
Rajesh Shahcc574502005-04-28 00:25:47 -0700845 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800846 * This can happen when a bridge is hot-plugged, so in
847 * this case we only re-scan this bus. */
848 child = pci_find_bus(pci_domain_nr(bus), max+1);
849 if (!child) {
850 child = pci_add_new_bus(bus, dev, ++max);
851 if (!child)
852 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700853 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 buses = (buses & 0xff000000)
856 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700857 | ((unsigned int)(child->busn_res.start) << 8)
858 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860 /*
861 * yenta.c forces a secondary latency timer of 176.
862 * Copy that behaviour here.
863 */
864 if (is_cardbus) {
865 buses &= ~0xff000000;
866 buses |= CARDBUS_LATENCY_TIMER << 24;
867 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 /*
870 * We need to blast all three values with a single write.
871 */
872 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
873
874 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700875 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700876 /*
877 * Adjust subordinate busnr in parent buses.
878 * We do this before scanning for children because
879 * some devices may not be detected if the bios
880 * was lazy.
881 */
882 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 /* Now we can scan all subordinate buses... */
884 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800885 /*
886 * now fix it up again since we have found
887 * the real value of max.
888 */
889 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 } else {
891 /*
892 * For CardBus bridges, we leave 4 bus numbers
893 * as cards with a PCI-to-PCI bridge can be
894 * inserted later.
895 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100896 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
897 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700898 if (pci_find_bus(pci_domain_nr(bus),
899 max+i+1))
900 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100901 while (parent->parent) {
902 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700903 (parent->busn_res.end > max) &&
904 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100905 j = 1;
906 }
907 parent = parent->parent;
908 }
909 if (j) {
910 /*
911 * Often, there are two cardbus bridges
912 * -- try to leave one valid bus number
913 * for each one.
914 */
915 i /= 2;
916 break;
917 }
918 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700919 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700920 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
922 /*
923 * Set the subordinate bus number to its real value.
924 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700925 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
927 }
928
Gary Hadecb3576f2008-02-08 14:00:52 -0800929 sprintf(child->name,
930 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
931 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200933 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100934 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700935 if ((child->busn_res.end > bus->busn_res.end) ||
936 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100937 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700938 (child->busn_res.end < bus->number)) {
939 dev_info(&child->dev, "%pR %s "
940 "hidden behind%s bridge %s %pR\n",
941 &child->busn_res,
942 (bus->number > child->busn_res.end &&
943 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800944 "wholly" : "partially",
945 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700946 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700947 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100948 }
949 bus = bus->parent;
950 }
951
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000952out:
953 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
954
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 return max;
956}
957
958/*
959 * Read interrupt line and base address registers.
960 * The architecture-dependent code can tweak these, of course.
961 */
962static void pci_read_irq(struct pci_dev *dev)
963{
964 unsigned char irq;
965
966 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800967 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 if (irq)
969 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
970 dev->irq = irq;
971}
972
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000973void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800974{
975 int pos;
976 u16 reg16;
977
978 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
979 if (!pos)
980 return;
981 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900982 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800983 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800984 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500985 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
986 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800987}
988
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000989void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700990{
Eric W. Biederman28760482009-09-09 14:09:24 -0700991 u32 reg32;
992
Jiang Liu59875ae2012-07-24 17:20:06 +0800993 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700994 if (reg32 & PCI_EXP_SLTCAP_HPC)
995 pdev->is_hotplug_bridge = 1;
996}
997
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200998#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000/**
1001 * pci_setup_device - fill in class and map information of a device
1002 * @dev: the device structure to fill
1003 *
1004 * Initialize the device structure with information about the device's
1005 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1006 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001007 * Returns 0 on success and negative if unknown type of device (not normal,
1008 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001010int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011{
1012 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001013 u8 hdr_type;
1014 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001015 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001016 struct pci_bus_region region;
1017 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001018
1019 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1020 return -EIO;
1021
1022 dev->sysdata = dev->bus->sysdata;
1023 dev->dev.parent = dev->bus->bridge;
1024 dev->dev.bus = &pci_bus_type;
1025 dev->hdr_type = hdr_type & 0x7f;
1026 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001027 dev->error_state = pci_channel_io_normal;
1028 set_pcie_port_type(dev);
1029
1030 list_for_each_entry(slot, &dev->bus->slots, list)
1031 if (PCI_SLOT(dev->devfn) == slot->number)
1032 dev->slot = slot;
1033
1034 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1035 set this higher, assuming the system even supports it. */
1036 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001038 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1039 dev->bus->number, PCI_SLOT(dev->devfn),
1040 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
1042 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001043 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001044 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001046 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1047 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Yu Zhao853346e2009-03-21 22:05:11 +08001049 /* need to have dev->class ready */
1050 dev->cfg_size = pci_cfg_space_size(dev);
1051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001053 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
1055 /* Early fixups, before probing the BARs */
1056 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001057 /* device class may be changed after fixup */
1058 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
1060 switch (dev->hdr_type) { /* header type */
1061 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1062 if (class == PCI_CLASS_BRIDGE_PCI)
1063 goto bad;
1064 pci_read_irq(dev);
1065 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1066 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1067 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001068
1069 /*
1070 * Do the ugly legacy mode stuff here rather than broken chip
1071 * quirk code. Legacy mode ATA controllers have fixed
1072 * addresses. These are not always echoed in BAR0-3, and
1073 * BAR0-3 in a few cases contain junk!
1074 */
1075 if (class == PCI_CLASS_STORAGE_IDE) {
1076 u8 progif;
1077 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1078 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001079 region.start = 0x1F0;
1080 region.end = 0x1F7;
1081 res = &dev->resource[0];
1082 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001083 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001084 region.start = 0x3F6;
1085 region.end = 0x3F6;
1086 res = &dev->resource[1];
1087 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001088 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001089 }
1090 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001091 region.start = 0x170;
1092 region.end = 0x177;
1093 res = &dev->resource[2];
1094 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001095 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001096 region.start = 0x376;
1097 region.end = 0x376;
1098 res = &dev->resource[3];
1099 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001100 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001101 }
1102 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 break;
1104
1105 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1106 if (class != PCI_CLASS_BRIDGE_PCI)
1107 goto bad;
1108 /* The PCI-to-PCI bridge spec requires that subtractive
1109 decoding (i.e. transparent) bridge must have programming
1110 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001111 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 dev->transparent = ((dev->class & 0xff) == 1);
1113 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001114 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001115 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1116 if (pos) {
1117 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1118 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1119 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 break;
1121
1122 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1123 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1124 goto bad;
1125 pci_read_irq(dev);
1126 pci_read_bases(dev, 1, 0);
1127 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1128 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1129 break;
1130
1131 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001132 dev_err(&dev->dev, "unknown header type %02x, "
1133 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001134 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
1136 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001137 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1138 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 dev->class = PCI_CLASS_NOT_DEFINED;
1140 }
1141
1142 /* We found a fine healthy device, go go go... */
1143 return 0;
1144}
1145
Zhao, Yu201de562008-10-13 19:49:55 +08001146static void pci_release_capabilities(struct pci_dev *dev)
1147{
1148 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001149 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001150 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001151}
1152
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153/**
1154 * pci_release_dev - free a pci device structure when all users of it are finished.
1155 * @dev: device that's been disconnected
1156 *
1157 * Will be called only by the device core when all users of this pci device are
1158 * done.
1159 */
1160static void pci_release_dev(struct device *dev)
1161{
1162 struct pci_dev *pci_dev;
1163
1164 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001165 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001166 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001167 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001168 pci_bus_put(pci_dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 kfree(pci_dev);
1170}
1171
1172/**
1173 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001174 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 *
1176 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1177 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1178 * access it. Maybe we don't have a way to generate extended config space
1179 * accesses, or the device is behind a reverse Express bridge. So we try
1180 * reading the dword at 0x100 which must either be 0 or a valid extended
1181 * capability header.
1182 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001183int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001186 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
Zhao, Yu557848c2008-10-13 19:18:07 +08001188 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 goto fail;
1190 if (status == 0xffffffff)
1191 goto fail;
1192
1193 return PCI_CFG_SPACE_EXP_SIZE;
1194
1195 fail:
1196 return PCI_CFG_SPACE_SIZE;
1197}
1198
Yinghai Lu57741a72008-02-15 01:32:50 -08001199int pci_cfg_space_size(struct pci_dev *dev)
1200{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001201 int pos;
1202 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001203 u16 class;
1204
1205 class = dev->class >> 8;
1206 if (class == PCI_CLASS_BRIDGE_HOST)
1207 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001208
Jiang Liu59875ae2012-07-24 17:20:06 +08001209 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001210 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1211 if (!pos)
1212 goto fail;
1213
1214 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1215 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1216 goto fail;
1217 }
1218
1219 return pci_cfg_space_size_ext(dev);
1220
1221 fail:
1222 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001223}
1224
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001225struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001226{
1227 struct pci_dev *dev;
1228
1229 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1230 if (!dev)
1231 return NULL;
1232
Michael Ellerman65891212007-04-05 17:19:08 +10001233 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001234 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001235 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001236
1237 return dev;
1238}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001239EXPORT_SYMBOL(pci_alloc_dev);
1240
1241struct pci_dev *alloc_pci_dev(void)
1242{
1243 return pci_alloc_dev(NULL);
1244}
Michael Ellerman65891212007-04-05 17:19:08 +10001245EXPORT_SYMBOL(alloc_pci_dev);
1246
Yinghai Luefdc87d2012-01-27 10:55:10 -08001247bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1248 int crs_timeout)
1249{
1250 int delay = 1;
1251
1252 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1253 return false;
1254
1255 /* some broken boards return 0 or ~0 if a slot is empty: */
1256 if (*l == 0xffffffff || *l == 0x00000000 ||
1257 *l == 0x0000ffff || *l == 0xffff0000)
1258 return false;
1259
1260 /* Configuration request Retry Status */
1261 while (*l == 0xffff0001) {
1262 if (!crs_timeout)
1263 return false;
1264
1265 msleep(delay);
1266 delay *= 2;
1267 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1268 return false;
1269 /* Card hasn't responded in 60 seconds? Must be stuck. */
1270 if (delay > crs_timeout) {
1271 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1272 "responding\n", pci_domain_nr(bus),
1273 bus->number, PCI_SLOT(devfn),
1274 PCI_FUNC(devfn));
1275 return false;
1276 }
1277 }
1278
1279 return true;
1280}
1281EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283/*
1284 * Read the config data for a PCI device, sanity-check it
1285 * and fill in the dev structure...
1286 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001287static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288{
1289 struct pci_dev *dev;
1290 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
Yinghai Luefdc87d2012-01-27 10:55:10 -08001292 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 return NULL;
1294
Gu Zheng8b1fce02013-05-25 21:48:31 +08001295 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 if (!dev)
1297 return NULL;
1298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 dev->vendor = l & 0xffff;
1301 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001303 pci_set_of_node(dev);
1304
Yu Zhao480b93b2009-03-20 11:25:14 +08001305 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001306 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 kfree(dev);
1308 return NULL;
1309 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001310
1311 return dev;
1312}
1313
Zhao, Yu201de562008-10-13 19:49:55 +08001314static void pci_init_capabilities(struct pci_dev *dev)
1315{
1316 /* MSI/MSI-X list */
1317 pci_msi_init_pci_dev(dev);
1318
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001319 /* Buffers for saving PCIe and PCI-X capabilities */
1320 pci_allocate_cap_save_buffers(dev);
1321
Zhao, Yu201de562008-10-13 19:49:55 +08001322 /* Power Management */
1323 pci_pm_init(dev);
1324
1325 /* Vital Product Data */
1326 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001327
1328 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001329 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001330
1331 /* Single Root I/O Virtualization */
1332 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001333
1334 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001335 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001336}
1337
Sam Ravnborg96bde062007-03-26 21:53:30 -08001338void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001339{
Yinghai Lu4f535092013-01-21 13:20:52 -08001340 int ret;
1341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 device_initialize(&dev->dev);
1343 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Yinghai Lu7629d192013-01-21 13:20:44 -08001345 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001347 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 dev->dev.coherent_dma_mask = 0xffffffffull;
1349
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001350 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001351 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001352
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 /* Fix up broken headers */
1354 pci_fixup_device(pci_fixup_header, dev);
1355
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001356 /* moved out from quirk header fixup code */
1357 pci_reassigndev_resource_alignment(dev);
1358
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001359 /* Clear the state_saved flag. */
1360 dev->state_saved = false;
1361
Zhao, Yu201de562008-10-13 19:49:55 +08001362 /* Initialize various capabilities */
1363 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 /*
1366 * Add the device to our list of discovered devices
1367 * and the bus list for fixup functions, etc.
1368 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001369 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001371 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001372
Yinghai Lu4f535092013-01-21 13:20:52 -08001373 ret = pcibios_add_device(dev);
1374 WARN_ON(ret < 0);
1375
1376 /* Notifier could use PCI capabilities */
1377 dev->match_driver = false;
1378 ret = device_add(&dev->dev);
1379 WARN_ON(ret < 0);
1380
1381 pci_proc_attach_device(dev);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001382}
1383
Sam Ravnborg451124a2008-02-02 22:33:43 +01001384struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001385{
1386 struct pci_dev *dev;
1387
Trent Piepho90bdb312009-03-20 14:56:00 -06001388 dev = pci_get_slot(bus, devfn);
1389 if (dev) {
1390 pci_dev_put(dev);
1391 return dev;
1392 }
1393
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001394 dev = pci_scan_device(bus, devfn);
1395 if (!dev)
1396 return NULL;
1397
1398 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
1400 return dev;
1401}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001402EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001404static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001405{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001406 int pos;
1407 u16 cap = 0;
1408 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001409
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001410 if (pci_ari_enabled(bus)) {
1411 if (!dev)
1412 return 0;
1413 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1414 if (!pos)
1415 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001416
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001417 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1418 next_fn = PCI_ARI_CAP_NFN(cap);
1419 if (next_fn <= fn)
1420 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001421
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001422 return next_fn;
1423 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001424
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001425 /* dev may be NULL for non-contiguous multifunction devices */
1426 if (!dev || dev->multifunction)
1427 return (fn + 1) % 8;
1428
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001429 return 0;
1430}
1431
1432static int only_one_child(struct pci_bus *bus)
1433{
1434 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001435
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001436 if (!parent || !pci_is_pcie(parent))
1437 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001438 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001439 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001440 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001441 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001442 return 1;
1443 return 0;
1444}
1445
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446/**
1447 * pci_scan_slot - scan a PCI slot on a bus for devices.
1448 * @bus: PCI bus to scan
1449 * @devfn: slot number to scan (must have zero function.)
1450 *
1451 * Scan a PCI slot on the specified PCI bus for devices, adding
1452 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001453 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001454 *
1455 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001457int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001459 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001460 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001461
1462 if (only_one_child(bus) && (devfn > 0))
1463 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001465 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001466 if (!dev)
1467 return 0;
1468 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001469 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001471 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001472 dev = pci_scan_single_device(bus, devfn + fn);
1473 if (dev) {
1474 if (!dev->is_added)
1475 nr++;
1476 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 }
1478 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001479
Shaohua Li149e1632008-07-23 10:32:31 +08001480 /* only one slot has pcie device */
1481 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001482 pcie_aspm_init_link_state(bus->self);
1483
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 return nr;
1485}
1486
Jon Masonb03e7492011-07-20 15:20:54 -05001487static int pcie_find_smpss(struct pci_dev *dev, void *data)
1488{
1489 u8 *smpss = data;
1490
1491 if (!pci_is_pcie(dev))
1492 return 0;
1493
1494 /* For PCIE hotplug enabled slots not connected directly to a
1495 * PCI-E root port, there can be problems when hotplugging
1496 * devices. This is due to the possibility of hotplugging a
1497 * device into the fabric with a smaller MPS that the devices
1498 * currently running have configured. Modifying the MPS on the
1499 * running devices could cause a fatal bus error due to an
1500 * incoming frame being larger than the newly configured MPS.
1501 * To work around this, the MPS for the entire fabric must be
1502 * set to the minimum size. Any devices hotplugged into this
1503 * fabric will have the minimum MPS set. If the PCI hotplug
1504 * slot is directly connected to the root port and there are not
1505 * other devices on the fabric (which seems to be the most
1506 * common case), then this is not an issue and MPS discovery
1507 * will occur as normal.
1508 */
1509 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001510 (dev->bus->self &&
Yijing Wang62f87c02012-07-24 17:20:03 +08001511 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001512 *smpss = 0;
1513
1514 if (*smpss > dev->pcie_mpss)
1515 *smpss = dev->pcie_mpss;
1516
1517 return 0;
1518}
1519
1520static void pcie_write_mps(struct pci_dev *dev, int mps)
1521{
Jon Mason62f392e2011-10-14 14:56:14 -05001522 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001523
1524 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001525 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001526
Yijing Wang62f87c02012-07-24 17:20:03 +08001527 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1528 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001529 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001530 * downstream communication will never be larger than
1531 * the MRRS. So, the MPS only needs to be configured
1532 * for the upstream communication. This being the case,
1533 * walk from the top down and set the MPS of the child
1534 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001535 *
1536 * Configure the device MPS with the smaller of the
1537 * device MPSS or the bridge MPS (which is assumed to be
1538 * properly configured at this point to the largest
1539 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001540 */
Jon Mason62f392e2011-10-14 14:56:14 -05001541 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001542 }
1543
1544 rc = pcie_set_mps(dev, mps);
1545 if (rc)
1546 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1547}
1548
Jon Mason62f392e2011-10-14 14:56:14 -05001549static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001550{
Jon Mason62f392e2011-10-14 14:56:14 -05001551 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001552
Jon Masoned2888e2011-09-08 16:41:18 -05001553 /* In the "safe" case, do not configure the MRRS. There appear to be
1554 * issues with setting MRRS to 0 on a number of devices.
1555 */
Jon Masoned2888e2011-09-08 16:41:18 -05001556 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1557 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001558
Jon Masoned2888e2011-09-08 16:41:18 -05001559 /* For Max performance, the MRRS must be set to the largest supported
1560 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001561 * device or the bus can support. This should already be properly
1562 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001563 */
Jon Mason62f392e2011-10-14 14:56:14 -05001564 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001565
1566 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001567 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001568 * If the MRRS value provided is not acceptable (e.g., too large),
1569 * shrink the value until it is acceptable to the HW.
1570 */
1571 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1572 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001573 if (!rc)
1574 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001575
Jon Mason62f392e2011-10-14 14:56:14 -05001576 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001577 mrrs /= 2;
1578 }
Jon Mason62f392e2011-10-14 14:56:14 -05001579
1580 if (mrrs < 128)
1581 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1582 "safe value. If problems are experienced, try running "
1583 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001584}
1585
1586static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1587{
Jon Masona513a99a72011-10-14 14:56:16 -05001588 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001589
1590 if (!pci_is_pcie(dev))
1591 return 0;
1592
Jon Masona513a99a72011-10-14 14:56:16 -05001593 mps = 128 << *(u8 *)data;
1594 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001595
1596 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001597 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001598
Bjorn Helgaas2c25e342013-08-22 11:24:43 +08001599 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
Jon Masona513a99a72011-10-14 14:56:16 -05001600 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1601 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001602
1603 return 0;
1604}
1605
Jon Masona513a99a72011-10-14 14:56:16 -05001606/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001607 * parents then children fashion. If this changes, then this code will not
1608 * work as designed.
1609 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001610void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001611{
Jon Mason5f39e672011-10-03 09:50:20 -05001612 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001613
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001614 if (!bus->self)
1615 return;
1616
Jon Masonb03e7492011-07-20 15:20:54 -05001617 if (!pci_is_pcie(bus->self))
1618 return;
1619
Jon Mason5f39e672011-10-03 09:50:20 -05001620 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1621 return;
1622
1623 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1624 * to be aware to the MPS of the destination. To work around this,
1625 * simply force the MPS of the entire system to the smallest possible.
1626 */
1627 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1628 smpss = 0;
1629
Jon Masonb03e7492011-07-20 15:20:54 -05001630 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001631 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001632
Jon Masonb03e7492011-07-20 15:20:54 -05001633 pcie_find_smpss(bus->self, &smpss);
1634 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1635 }
1636
1637 pcie_bus_configure_set(bus->self, &smpss);
1638 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1639}
Jon Masondebc3b72011-08-02 00:01:18 -05001640EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001641
Bill Pemberton15856ad2012-11-21 15:35:00 -05001642unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643{
Yinghai Lub918c622012-05-17 18:51:11 -07001644 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 struct pci_dev *dev;
1646
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001647 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649 /* Go find them, Rover! */
1650 for (devfn = 0; devfn < 0x100; devfn += 8)
1651 pci_scan_slot(bus, devfn);
1652
Yu Zhaoa28724b2009-03-20 11:25:13 +08001653 /* Reserve buses for SR-IOV capability. */
1654 max += pci_iov_bus_range(bus);
1655
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 /*
1657 * After performing arch-dependent fixup of the bus, look behind
1658 * all PCI-to-PCI bridges on this bus.
1659 */
Alex Chiang74710de2009-03-20 14:56:10 -06001660 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001661 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001662 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001663 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001664 }
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 for (pass=0; pass < 2; pass++)
1667 list_for_each_entry(dev, &bus->devices, bus_list) {
1668 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1669 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1670 max = pci_scan_bridge(bus, dev, max, pass);
1671 }
1672
1673 /*
1674 * We've scanned the bus and so we know all about what's on
1675 * the other side of any bridges that may be on this bus plus
1676 * any devices.
1677 *
1678 * Return how far we've got finding sub-buses.
1679 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001680 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 return max;
1682}
1683
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001684/**
1685 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1686 * @bridge: Host bridge to set up.
1687 *
1688 * Default empty implementation. Replace with an architecture-specific setup
1689 * routine, if necessary.
1690 */
1691int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1692{
1693 return 0;
1694}
1695
Jiang Liu10a95742013-04-12 05:44:20 +00001696void __weak pcibios_add_bus(struct pci_bus *bus)
1697{
1698}
1699
1700void __weak pcibios_remove_bus(struct pci_bus *bus)
1701{
1702}
1703
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001704struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1705 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001707 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001708 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001709 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001710 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001711 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001712 resource_size_t offset;
1713 char bus_addr[64];
1714 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001716 b = pci_alloc_bus();
1717 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001718 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
1720 b->sysdata = sysdata;
1721 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001722 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001723 b2 = pci_find_bus(pci_domain_nr(b), bus);
1724 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001726 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 goto err_out;
1728 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001729
Yinghai Lu7b543662012-04-02 18:31:53 -07001730 bridge = pci_alloc_host_bridge(b);
1731 if (!bridge)
1732 goto err_out;
1733
1734 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001735 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001736 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001737 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001738 if (error) {
1739 kfree(bridge);
1740 goto err_out;
1741 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001742
Yinghai Lu7b543662012-04-02 18:31:53 -07001743 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001744 if (error) {
1745 put_device(&bridge->dev);
1746 goto err_out;
1747 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001748 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001749 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001750 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751
Yinghai Lu0d358f22008-02-19 03:20:41 -08001752 if (!parent)
1753 set_dev_node(b->bridge, pcibus_to_node(b));
1754
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001755 b->dev.class = &pcibus_class;
1756 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001757 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001758 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 if (error)
1760 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761
Jiang Liu10a95742013-04-12 05:44:20 +00001762 pcibios_add_bus(b);
1763
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 /* Create legacy_io and legacy_mem files for this bus */
1765 pci_create_legacy_files(b);
1766
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001767 if (parent)
1768 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1769 else
1770 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1771
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001772 /* Add initial resources to the bus */
1773 list_for_each_entry_safe(window, n, resources, list) {
1774 list_move_tail(&window->list, &bridge->windows);
1775 res = window->res;
1776 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001777 if (res->flags & IORESOURCE_BUS)
1778 pci_bus_insert_busn_res(b, bus, res->end);
1779 else
1780 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001781 if (offset) {
1782 if (resource_type(res) == IORESOURCE_IO)
1783 fmt = " (bus address [%#06llx-%#06llx])";
1784 else
1785 fmt = " (bus address [%#010llx-%#010llx])";
1786 snprintf(bus_addr, sizeof(bus_addr), fmt,
1787 (unsigned long long) (res->start - offset),
1788 (unsigned long long) (res->end - offset));
1789 } else
1790 bus_addr[0] = '\0';
1791 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001792 }
1793
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001794 down_write(&pci_bus_sem);
1795 list_add_tail(&b->node, &pci_root_buses);
1796 up_write(&pci_bus_sem);
1797
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 return b;
1799
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001801 put_device(&bridge->dev);
1802 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001803err_out:
1804 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 return NULL;
1806}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001807
Yinghai Lu98a35832012-05-18 11:35:50 -06001808int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1809{
1810 struct resource *res = &b->busn_res;
1811 struct resource *parent_res, *conflict;
1812
1813 res->start = bus;
1814 res->end = bus_max;
1815 res->flags = IORESOURCE_BUS;
1816
1817 if (!pci_is_root_bus(b))
1818 parent_res = &b->parent->busn_res;
1819 else {
1820 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1821 res->flags |= IORESOURCE_PCI_FIXED;
1822 }
1823
1824 conflict = insert_resource_conflict(parent_res, res);
1825
1826 if (conflict)
1827 dev_printk(KERN_DEBUG, &b->dev,
1828 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1829 res, pci_is_root_bus(b) ? "domain " : "",
1830 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001831
1832 return conflict == NULL;
1833}
1834
1835int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1836{
1837 struct resource *res = &b->busn_res;
1838 struct resource old_res = *res;
1839 resource_size_t size;
1840 int ret;
1841
1842 if (res->start > bus_max)
1843 return -EINVAL;
1844
1845 size = bus_max - res->start + 1;
1846 ret = adjust_resource(res, res->start, size);
1847 dev_printk(KERN_DEBUG, &b->dev,
1848 "busn_res: %pR end %s updated to %02x\n",
1849 &old_res, ret ? "can not be" : "is", bus_max);
1850
1851 if (!ret && !res->parent)
1852 pci_bus_insert_busn_res(b, res->start, res->end);
1853
1854 return ret;
1855}
1856
1857void pci_bus_release_busn_res(struct pci_bus *b)
1858{
1859 struct resource *res = &b->busn_res;
1860 int ret;
1861
1862 if (!res->flags || !res->parent)
1863 return;
1864
1865 ret = release_resource(res);
1866 dev_printk(KERN_DEBUG, &b->dev,
1867 "busn_res: %pR %s released\n",
1868 res, ret ? "can not be" : "is");
1869}
1870
Bill Pemberton15856ad2012-11-21 15:35:00 -05001871struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001872 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1873{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001874 struct pci_host_bridge_window *window;
1875 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001876 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001877 int max;
1878
1879 list_for_each_entry(window, resources, list)
1880 if (window->res->flags & IORESOURCE_BUS) {
1881 found = true;
1882 break;
1883 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001884
1885 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1886 if (!b)
1887 return NULL;
1888
Yinghai Lu4d99f522012-05-17 18:51:12 -07001889 if (!found) {
1890 dev_info(&b->dev,
1891 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1892 bus);
1893 pci_bus_insert_busn_res(b, bus, 255);
1894 }
1895
1896 max = pci_scan_child_bus(b);
1897
1898 if (!found)
1899 pci_bus_update_busn_res_end(b, max);
1900
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001901 pci_bus_add_devices(b);
1902 return b;
1903}
1904EXPORT_SYMBOL(pci_scan_root_bus);
1905
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001906/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001907struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001908 int bus, struct pci_ops *ops, void *sysdata)
1909{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001910 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001911 struct pci_bus *b;
1912
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001913 pci_add_resource(&resources, &ioport_resource);
1914 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001915 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001916 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001917 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001918 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001919 else
1920 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001921 return b;
1922}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923EXPORT_SYMBOL(pci_scan_bus_parented);
1924
Bill Pemberton15856ad2012-11-21 15:35:00 -05001925struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001926 void *sysdata)
1927{
1928 LIST_HEAD(resources);
1929 struct pci_bus *b;
1930
1931 pci_add_resource(&resources, &ioport_resource);
1932 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001933 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001934 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1935 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001936 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001937 pci_bus_add_devices(b);
1938 } else {
1939 pci_free_resource_list(&resources);
1940 }
1941 return b;
1942}
1943EXPORT_SYMBOL(pci_scan_bus);
1944
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001945/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001946 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1947 * @bridge: PCI bridge for the bus to scan
1948 *
1949 * Scan a PCI bus and child buses for new devices, add them,
1950 * and enable them, resizing bridge mmio/io resource if necessary
1951 * and possible. The caller must ensure the child devices are already
1952 * removed for resizing to occur.
1953 *
1954 * Returns the max number of subordinate bus discovered.
1955 */
1956unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1957{
1958 unsigned int max;
1959 struct pci_bus *bus = bridge->subordinate;
1960
1961 max = pci_scan_child_bus(bus);
1962
1963 pci_assign_unassigned_bridge_resources(bridge);
1964
1965 pci_bus_add_devices(bus);
1966
1967 return max;
1968}
1969
Yinghai Lua5213a32012-10-30 14:31:21 -06001970/**
1971 * pci_rescan_bus - scan a PCI bus for devices.
1972 * @bus: PCI bus to scan
1973 *
1974 * Scan a PCI bus and child buses for new devices, adds them,
1975 * and enables them.
1976 *
1977 * Returns the max number of subordinate bus discovered.
1978 */
1979unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1980{
1981 unsigned int max;
1982
1983 max = pci_scan_child_bus(bus);
1984 pci_assign_unassigned_bus_resources(bus);
Yinghai Lue164f652012-10-30 14:31:26 -06001985 pci_enable_bridges(bus);
Yinghai Lua5213a32012-10-30 14:31:21 -06001986 pci_bus_add_devices(bus);
1987
1988 return max;
1989}
1990EXPORT_SYMBOL_GPL(pci_rescan_bus);
1991
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993EXPORT_SYMBOL(pci_scan_slot);
1994EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001996
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001997static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001998{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001999 const struct pci_dev *a = to_pci_dev(d_a);
2000 const struct pci_dev *b = to_pci_dev(d_b);
2001
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002002 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2003 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2004
2005 if (a->bus->number < b->bus->number) return -1;
2006 else if (a->bus->number > b->bus->number) return 1;
2007
2008 if (a->devfn < b->devfn) return -1;
2009 else if (a->devfn > b->devfn) return 1;
2010
2011 return 0;
2012}
2013
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002014void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002015{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002016 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002017}