blob: 9f821964a1b9e01c94c3f068f83b3c3d2a9c265a [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Matan Barakdd41cc32014-03-19 18:11:53 +020080static uint8_t num_vfs[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030081static int num_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020082module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
84 "num_vfs=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000085
Matan Barakdd41cc32014-03-19 18:11:53 +020086static uint8_t probe_vf[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030087static int probe_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020088module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
89MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
90 "probe_vf=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000091
Jack Morgenstein3c439b52012-12-06 17:12:00 +000092int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000093module_param_named(log_num_mgm_entry_size,
94 mlx4_log_num_mgm_entry_size, int, 0444);
95MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
96 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000097 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000099 " To activate device managed"
100 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +0000101
Eyal Perrybe902ab2013-12-19 21:20:15 +0200102static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103module_param(enable_64b_cqe_eqe, bool, 0444);
104MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200105 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000106
Ido Shamay77507aa2014-09-18 11:50:59 +0300107#define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
108 MLX4_FUNC_CAP_EQE_CQE_STRIDE)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000109
Bill Pembertonf57e6842012-12-03 09:23:15 -0500110static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700111 DRV_NAME ": Mellanox ConnectX core driver v"
112 DRV_VERSION " (" DRV_RELDATE ")\n";
113
114static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000115 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700116 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300117 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700118 .num_cq = 1 << 16,
119 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000120 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000121 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700122};
123
Amir Vadai2599d852014-07-22 15:44:11 +0300124static struct mlx4_profile low_mem_profile = {
125 .num_qp = 1 << 17,
126 .num_srq = 1 << 6,
127 .rdmarc_per_qp = 1 << 4,
128 .num_cq = 1 << 8,
129 .num_mcg = 1 << 8,
130 .num_mpt = 1 << 9,
131 .num_mtt = 1 << 7,
132};
133
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000134static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700135module_param_named(log_num_mac, log_num_mac, int, 0444);
136MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
137
138static int log_num_vlan;
139module_param_named(log_num_vlan, log_num_vlan, int, 0444);
140MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200141/* Log2 max number of VLANs per ETH port (0-7) */
142#define MLX4_LOG_NUM_VLANS 7
Amir Vadai2599d852014-07-22 15:44:11 +0300143#define MLX4_MIN_LOG_NUM_VLANS 0
144#define MLX4_MIN_LOG_NUM_MAC 1
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700145
Rusty Russelleb939922011-12-19 14:08:01 +0000146static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700147module_param_named(use_prio, use_prio, bool, 0444);
Amir Vadaiecc8fb12014-05-22 15:55:39 +0300148MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700149
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000150int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700151module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200152MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700153
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000154static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000155static int arr_argc = 2;
156module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000157MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
158 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000159
160struct mlx4_port_config {
161 struct list_head list;
162 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
163 struct pci_dev *pdev;
164};
165
Amir Vadai97989352014-03-06 18:28:17 +0200166static atomic_t pf_loading = ATOMIC_INIT(0);
167
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700168int mlx4_check_port_params(struct mlx4_dev *dev,
169 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700170{
171 int i;
172
173 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700174 if (port_type[i] != port_type[i + 1]) {
175 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700176 mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700177 return -EINVAL;
178 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700179 }
180 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700181
182 for (i = 0; i < dev->caps.num_ports; i++) {
183 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
Joe Perches1a91de22014-05-07 12:52:57 -0700184 mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
185 i + 1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700186 return -EINVAL;
187 }
188 }
189 return 0;
190}
191
192static void mlx4_set_port_mask(struct mlx4_dev *dev)
193{
194 int i;
195
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700196 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000197 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700198}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000199
Ido Shamay77507aa2014-09-18 11:50:59 +0300200static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
201{
202 struct mlx4_caps *dev_cap = &dev->caps;
203
204 /* FW not supporting or cancelled by user */
205 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
206 !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
207 return;
208
209 /* Must have 64B CQE_EQE enabled by FW to use bigger stride
210 * When FW has NCSI it may decide not to report 64B CQE/EQEs
211 */
212 if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
213 !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
214 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
215 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
216 return;
217 }
218
219 if (cache_line_size() == 128 || cache_line_size() == 256) {
220 mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
221 /* Changing the real data inside CQE size to 32B */
222 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
223 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
224
225 if (mlx4_is_master(dev))
226 dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
227 } else {
228 mlx4_dbg(dev, "Disabling CQE stride cacheLine unsupported\n");
229 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
230 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
231 }
232}
233
Roland Dreier3d73c282007-10-10 15:43:54 -0700234static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700235{
236 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700237 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700238
239 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
240 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700241 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -0700242 return err;
243 }
244
245 if (dev_cap->min_page_sz > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700246 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700247 dev_cap->min_page_sz, PAGE_SIZE);
248 return -ENODEV;
249 }
250 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700251 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700252 dev_cap->num_ports, MLX4_MAX_PORTS);
253 return -ENODEV;
254 }
255
256 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700257 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700258 dev_cap->uar_size,
259 (unsigned long long) pci_resource_len(dev->pdev, 2));
260 return -ENODEV;
261 }
262
263 dev->caps.num_ports = dev_cap->num_ports;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000264 dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700265 for (i = 1; i <= dev->caps.num_ports; ++i) {
266 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700267 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300268 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
269 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
270 /* set gid and pkey table operating lengths by default
271 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700272 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
273 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
274 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700275 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
276 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700277 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000278 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
279 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000280 dev->caps.trans_type[i] = dev_cap->trans_type[i];
281 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
282 dev->caps.wavelength[i] = dev_cap->wavelength[i];
283 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700284 }
285
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000286 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700287 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700288 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
289 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
290 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
291 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
292 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
293 dev->caps.max_wqes = dev_cap->max_qp_sz;
294 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700295 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
296 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
297 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
298 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
299 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700300 /*
301 * Subtract 1 from the limit because we need to allocate a
302 * spare CQE so the HCA HW can tell the difference between an
303 * empty CQ and a full CQ.
304 */
305 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
306 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
307 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000308 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700309 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000310
311 /* The first 128 UARs are used for EQ doorbells */
312 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700313 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700314 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
315 dev_cap->reserved_xrcds : 0;
316 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
317 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000318 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
319
Dotan Barak149983af2007-06-26 15:55:28 +0300320 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700321 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
322 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300323 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700324 dev->caps.bmme_flags = dev_cap->bmme_flags;
325 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700326 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700327 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300328 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700329
Roland Dreierca3e57a2012-09-27 09:53:05 -0700330 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
331 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000332 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700333 /* Don't do sense port on multifunction devices (for now at least) */
334 if (mlx4_is_mfunc(dev))
335 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000336
Amir Vadai2599d852014-07-22 15:44:11 +0300337 if (mlx4_low_memory_profile()) {
338 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
339 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
340 } else {
341 dev->caps.log_num_macs = log_num_mac;
342 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
343 }
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700344
345 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000346 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
347 if (dev->caps.supported_type[i]) {
348 /* if only ETH is supported - assign ETH */
349 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
350 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300351 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000352 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300353 MLX4_PORT_TYPE_IB)
354 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000355 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300356 /* if IB and ETH are supported, we set the port
357 * type according to user selection of port type;
358 * if user selected none, take the FW hint */
359 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000360 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
361 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000362 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300363 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000364 }
365 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000366 /*
367 * Link sensing is allowed on the port if 3 conditions are true:
368 * 1. Both protocols are supported on the port.
369 * 2. Different types are supported on the port
370 * 3. FW declared that it supports link sensing
371 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700372 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000373 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000374 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000375 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700376
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000377 /*
378 * If "default_sense" bit is set, we move the port to "AUTO" mode
379 * and perform sense_port FW command to try and set the correct
380 * port type from beginning
381 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000382 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000383 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
384 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
385 mlx4_SENSE_PORT(dev, i, &sensed_port);
386 if (sensed_port != MLX4_PORT_TYPE_NONE)
387 dev->caps.port_type[i] = sensed_port;
388 } else {
389 dev->caps.possible_type[i] = dev->caps.port_type[i];
390 }
391
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700392 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
393 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700394 mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700395 i, 1 << dev->caps.log_num_macs);
396 }
397 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
398 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700399 mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700400 i, 1 << dev->caps.log_num_vlans);
401 }
402 }
403
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000404 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
405
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700406 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
407 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
408 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
409 (1 << dev->caps.log_num_macs) *
410 (1 << dev->caps.log_num_vlans) *
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700411 dev->caps.num_ports;
412 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
413
414 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
415 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
416 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
417 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
418
Jack Morgensteine2c76822012-08-03 08:40:41 +0000419 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000420
Jack Morgensteinb3051322013-08-01 19:55:01 +0300421 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000422 if (dev_cap->flags &
423 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
424 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
425 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
426 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
427 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300428
429 if (dev_cap->flags2 &
430 (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
431 MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
432 mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
433 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
434 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
435 }
Or Gerlitz08ff3232012-10-21 14:59:24 +0000436 }
437
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000438 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000439 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
440 mlx4_is_master(dev))
441 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
442
Ido Shamay77507aa2014-09-18 11:50:59 +0300443 if (!mlx4_is_slave(dev))
444 mlx4_enable_cqe_eqe_stride(dev);
445
Roland Dreier225c7b12007-05-08 18:00:38 -0700446 return 0;
447}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200448
449static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
450 enum pci_bus_speed *speed,
451 enum pcie_link_width *width)
452{
453 u32 lnkcap1, lnkcap2;
454 int err1, err2;
455
456#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
457
458 *speed = PCI_SPEED_UNKNOWN;
459 *width = PCIE_LNK_WIDTH_UNKNOWN;
460
461 err1 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP, &lnkcap1);
462 err2 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP2, &lnkcap2);
463 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
464 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
465 *speed = PCIE_SPEED_8_0GT;
466 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
467 *speed = PCIE_SPEED_5_0GT;
468 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
469 *speed = PCIE_SPEED_2_5GT;
470 }
471 if (!err1) {
472 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
473 if (!lnkcap2) { /* pre-r3.0 */
474 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
475 *speed = PCIE_SPEED_5_0GT;
476 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
477 *speed = PCIE_SPEED_2_5GT;
478 }
479 }
480
481 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
482 return err1 ? err1 :
483 err2 ? err2 : -EINVAL;
484 }
485 return 0;
486}
487
488static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
489{
490 enum pcie_link_width width, width_cap;
491 enum pci_bus_speed speed, speed_cap;
492 int err;
493
494#define PCIE_SPEED_STR(speed) \
495 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
496 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
497 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
498 "Unknown")
499
500 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
501 if (err) {
502 mlx4_warn(dev,
503 "Unable to determine PCIe device BW capabilities\n");
504 return;
505 }
506
507 err = pcie_get_minimum_link(dev->pdev, &speed, &width);
508 if (err || speed == PCI_SPEED_UNKNOWN ||
509 width == PCIE_LNK_WIDTH_UNKNOWN) {
510 mlx4_warn(dev,
511 "Unable to determine PCI device chain minimum BW\n");
512 return;
513 }
514
515 if (width != width_cap || speed != speed_cap)
516 mlx4_warn(dev,
517 "PCIe BW is different than device's capability\n");
518
519 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
520 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
521 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
522 width, width_cap);
523 return;
524}
525
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000526/*The function checks if there are live vf, return the num of them*/
527static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
528{
529 struct mlx4_priv *priv = mlx4_priv(dev);
530 struct mlx4_slave_state *s_state;
531 int i;
532 int ret = 0;
533
534 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
535 s_state = &priv->mfunc.master.slave_state[i];
536 if (s_state->active && s_state->last_cmd !=
537 MLX4_COMM_CMD_RESET) {
538 mlx4_warn(dev, "%s: slave: %d is still active\n",
539 __func__, i);
540 ret++;
541 }
542 }
543 return ret;
544}
545
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300546int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
547{
548 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000549
550 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
551 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300552 return -EINVAL;
553
Jack Morgenstein47605df2012-08-03 08:40:57 +0000554 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300555 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000556 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300557 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000558 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300559 *qkey = qk;
560 return 0;
561}
562EXPORT_SYMBOL(mlx4_get_parav_qkey);
563
Jack Morgenstein54679e12012-08-03 08:40:43 +0000564void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
565{
566 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
567
568 if (!mlx4_is_master(dev))
569 return;
570
571 priv->virt2phys_pkey[slave][port - 1][i] = val;
572}
573EXPORT_SYMBOL(mlx4_sync_pkey_table);
574
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000575void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
576{
577 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
578
579 if (!mlx4_is_master(dev))
580 return;
581
582 priv->slave_node_guids[slave] = guid;
583}
584EXPORT_SYMBOL(mlx4_put_slave_node_guid);
585
586__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
587{
588 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
589
590 if (!mlx4_is_master(dev))
591 return 0;
592
593 return priv->slave_node_guids[slave];
594}
595EXPORT_SYMBOL(mlx4_get_slave_node_guid);
596
Roland Dreiere10903b2012-02-26 01:48:12 -0800597int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000598{
599 struct mlx4_priv *priv = mlx4_priv(dev);
600 struct mlx4_slave_state *s_slave;
601
602 if (!mlx4_is_master(dev))
603 return 0;
604
605 s_slave = &priv->mfunc.master.slave_state[slave];
606 return !!s_slave->active;
607}
608EXPORT_SYMBOL(mlx4_is_slave_active);
609
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000610static void slave_adjust_steering_mode(struct mlx4_dev *dev,
611 struct mlx4_dev_cap *dev_cap,
612 struct mlx4_init_hca_param *hca_param)
613{
614 dev->caps.steering_mode = hca_param->steering_mode;
615 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
616 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
617 dev->caps.fs_log_max_ucast_qp_range_size =
618 dev_cap->fs_log_max_ucast_qp_range_size;
619 } else
620 dev->caps.num_qp_per_mgm =
621 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
622
623 mlx4_dbg(dev, "Steering mode is: %s\n",
624 mlx4_steering_mode_str(dev->caps.steering_mode));
625}
626
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000627static int mlx4_slave_cap(struct mlx4_dev *dev)
628{
629 int err;
630 u32 page_size;
631 struct mlx4_dev_cap dev_cap;
632 struct mlx4_func_cap func_cap;
633 struct mlx4_init_hca_param hca_param;
634 int i;
635
636 memset(&hca_param, 0, sizeof(hca_param));
637 err = mlx4_QUERY_HCA(dev, &hca_param);
638 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700639 mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000640 return err;
641 }
642
Eyal Perry483e0132014-05-14 12:15:14 +0300643 /* fail if the hca has an unknown global capability
644 * at this time global_caps should be always zeroed
645 */
646 if (hca_param.global_caps) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000647 mlx4_err(dev, "Unknown hca global capabilities\n");
648 return -ENOSYS;
649 }
650
651 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
652
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000653 dev->caps.hca_core_clock = hca_param.hca_core_clock;
654
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000655 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000656 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000657 err = mlx4_dev_cap(dev, &dev_cap);
658 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700659 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000660 return err;
661 }
662
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000663 err = mlx4_QUERY_FW(dev);
664 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700665 mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000666
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000667 page_size = ~dev->caps.page_size_cap + 1;
668 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
669 if (page_size > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700670 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000671 page_size, PAGE_SIZE);
672 return -ENODEV;
673 }
674
675 /* slave gets uar page size from QUERY_HCA fw command */
676 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
677
678 /* TODO: relax this assumption */
679 if (dev->caps.uar_page_size != PAGE_SIZE) {
680 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
681 dev->caps.uar_page_size, PAGE_SIZE);
682 return -ENODEV;
683 }
684
685 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000686 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000687 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700688 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
689 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000690 return err;
691 }
692
693 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
694 PF_CONTEXT_BEHAVIOUR_MASK) {
695 mlx4_err(dev, "Unknown pf context behaviour\n");
696 return -ENOSYS;
697 }
698
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000699 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200700 dev->quotas.qp = func_cap.qp_quota;
701 dev->quotas.srq = func_cap.srq_quota;
702 dev->quotas.cq = func_cap.cq_quota;
703 dev->quotas.mpt = func_cap.mpt_quota;
704 dev->quotas.mtt = func_cap.mtt_quota;
705 dev->caps.num_qps = 1 << hca_param.log_num_qps;
706 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
707 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
708 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
709 dev->caps.num_eqs = func_cap.max_eq;
710 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000711 dev->caps.num_pds = MLX4_NUM_PDS;
712 dev->caps.num_mgms = 0;
713 dev->caps.num_amgms = 0;
714
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000715 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700716 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
717 dev->caps.num_ports, MLX4_MAX_PORTS);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000718 return -ENODEV;
719 }
720
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300721 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000722 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
723 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
724 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
725 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
726
727 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300728 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
729 !dev->caps.qp0_qkey) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000730 err = -ENOMEM;
731 goto err_mem;
732 }
733
Jack Morgenstein66349612012-06-19 11:21:44 +0300734 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000735 err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
736 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700737 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
738 i, err);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000739 goto err_mem;
740 }
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300741 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000742 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
743 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
744 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
745 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000746 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200747 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300748 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
749 &dev->caps.gid_table_len[i],
750 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000751 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300752 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000753
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000754 if (dev->caps.uar_page_size * (dev->caps.num_uars -
755 dev->caps.reserved_uars) >
756 pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700757 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000758 dev->caps.uar_page_size * dev->caps.num_uars,
759 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000760 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000761 }
762
Or Gerlitz08ff3232012-10-21 14:59:24 +0000763 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
764 dev->caps.eqe_size = 64;
765 dev->caps.eqe_factor = 1;
766 } else {
767 dev->caps.eqe_size = 32;
768 dev->caps.eqe_factor = 0;
769 }
770
771 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
772 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +0300773 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000774 } else {
775 dev->caps.cqe_size = 32;
776 }
777
Ido Shamay77507aa2014-09-18 11:50:59 +0300778 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
779 dev->caps.eqe_size = hca_param.eqe_size;
780 dev->caps.eqe_factor = 0;
781 }
782
783 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
784 dev->caps.cqe_size = hca_param.cqe_size;
785 /* User still need to know when CQE > 32B */
786 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
787 }
788
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300789 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -0700790 mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300791
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000792 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
793
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000794 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000795
796err_mem:
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300797 kfree(dev->caps.qp0_qkey);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000798 kfree(dev->caps.qp0_tunnel);
799 kfree(dev->caps.qp0_proxy);
800 kfree(dev->caps.qp1_tunnel);
801 kfree(dev->caps.qp1_proxy);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300802 dev->caps.qp0_qkey = NULL;
803 dev->caps.qp0_tunnel = NULL;
804 dev->caps.qp0_proxy = NULL;
805 dev->caps.qp1_tunnel = NULL;
806 dev->caps.qp1_proxy = NULL;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000807
808 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000809}
Roland Dreier225c7b12007-05-08 18:00:38 -0700810
Eyal Perryb046ffe2013-10-15 16:55:24 +0200811static void mlx4_request_modules(struct mlx4_dev *dev)
812{
813 int port;
814 int has_ib_port = false;
815 int has_eth_port = false;
816#define EN_DRV_NAME "mlx4_en"
817#define IB_DRV_NAME "mlx4_ib"
818
819 for (port = 1; port <= dev->caps.num_ports; port++) {
820 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
821 has_ib_port = true;
822 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
823 has_eth_port = true;
824 }
825
Eyal Perryb046ffe2013-10-15 16:55:24 +0200826 if (has_eth_port)
827 request_module_nowait(EN_DRV_NAME);
Or Gerlitzf24f7902014-05-04 17:07:24 +0300828 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
829 request_module_nowait(IB_DRV_NAME);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200830}
831
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700832/*
833 * Change the port configuration of the device.
834 * Every user of this function must hold the port mutex.
835 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700836int mlx4_change_port_types(struct mlx4_dev *dev,
837 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700838{
839 int err = 0;
840 int change = 0;
841 int port;
842
843 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700844 /* Change the port type only if the new type is different
845 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000846 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700847 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700848 }
849 if (change) {
850 mlx4_unregister_device(dev);
851 for (port = 1; port <= dev->caps.num_ports; port++) {
852 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000853 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300854 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700855 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700856 mlx4_err(dev, "Failed to set port %d, aborting\n",
857 port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700858 goto out;
859 }
860 }
861 mlx4_set_port_mask(dev);
862 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200863 if (err) {
864 mlx4_err(dev, "Failed to register device\n");
865 goto out;
866 }
867 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700868 }
869
870out:
871 return err;
872}
873
874static ssize_t show_port_type(struct device *dev,
875 struct device_attribute *attr,
876 char *buf)
877{
878 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
879 port_attr);
880 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700881 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700882
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700883 sprintf(type, "%s",
884 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
885 "ib" : "eth");
886 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
887 sprintf(buf, "auto (%s)\n", type);
888 else
889 sprintf(buf, "%s\n", type);
890
891 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700892}
893
894static ssize_t set_port_type(struct device *dev,
895 struct device_attribute *attr,
896 const char *buf, size_t count)
897{
898 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
899 port_attr);
900 struct mlx4_dev *mdev = info->dev;
901 struct mlx4_priv *priv = mlx4_priv(mdev);
902 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700903 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Amir Vadai0a984552014-11-02 16:26:14 +0200904 static DEFINE_MUTEX(set_port_type_mutex);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700905 int i;
906 int err = 0;
907
Amir Vadai0a984552014-11-02 16:26:14 +0200908 mutex_lock(&set_port_type_mutex);
909
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700910 if (!strcmp(buf, "ib\n"))
911 info->tmp_type = MLX4_PORT_TYPE_IB;
912 else if (!strcmp(buf, "eth\n"))
913 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700914 else if (!strcmp(buf, "auto\n"))
915 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700916 else {
917 mlx4_err(mdev, "%s is not supported port type\n", buf);
Amir Vadai0a984552014-11-02 16:26:14 +0200918 err = -EINVAL;
919 goto err_out;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700920 }
921
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700922 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700923 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700924 /* Possible type is always the one that was delivered */
925 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700926
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700927 for (i = 0; i < mdev->caps.num_ports; i++) {
928 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
929 mdev->caps.possible_type[i+1];
930 if (types[i] == MLX4_PORT_TYPE_AUTO)
931 types[i] = mdev->caps.port_type[i+1];
932 }
933
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000934 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
935 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700936 for (i = 1; i <= mdev->caps.num_ports; i++) {
937 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
938 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
939 err = -EINVAL;
940 }
941 }
942 }
943 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700944 mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700945 goto out;
946 }
947
948 mlx4_do_sense_ports(mdev, new_types, types);
949
950 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700951 if (err)
952 goto out;
953
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700954 /* We are about to apply the changes after the configuration
955 * was verified, no need to remember the temporary types
956 * any more */
957 for (i = 0; i < mdev->caps.num_ports; i++)
958 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700959
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700960 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700961
962out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700963 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700964 mutex_unlock(&priv->port_mutex);
Amir Vadai0a984552014-11-02 16:26:14 +0200965err_out:
966 mutex_unlock(&set_port_type_mutex);
967
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700968 return err ? err : count;
969}
970
Or Gerlitz096335b2012-01-11 19:02:17 +0200971enum ibta_mtu {
972 IB_MTU_256 = 1,
973 IB_MTU_512 = 2,
974 IB_MTU_1024 = 3,
975 IB_MTU_2048 = 4,
976 IB_MTU_4096 = 5
977};
978
979static inline int int_to_ibta_mtu(int mtu)
980{
981 switch (mtu) {
982 case 256: return IB_MTU_256;
983 case 512: return IB_MTU_512;
984 case 1024: return IB_MTU_1024;
985 case 2048: return IB_MTU_2048;
986 case 4096: return IB_MTU_4096;
987 default: return -1;
988 }
989}
990
991static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
992{
993 switch (mtu) {
994 case IB_MTU_256: return 256;
995 case IB_MTU_512: return 512;
996 case IB_MTU_1024: return 1024;
997 case IB_MTU_2048: return 2048;
998 case IB_MTU_4096: return 4096;
999 default: return -1;
1000 }
1001}
1002
1003static ssize_t show_port_ib_mtu(struct device *dev,
1004 struct device_attribute *attr,
1005 char *buf)
1006{
1007 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1008 port_mtu_attr);
1009 struct mlx4_dev *mdev = info->dev;
1010
1011 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
1012 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1013
1014 sprintf(buf, "%d\n",
1015 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
1016 return strlen(buf);
1017}
1018
1019static ssize_t set_port_ib_mtu(struct device *dev,
1020 struct device_attribute *attr,
1021 const char *buf, size_t count)
1022{
1023 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1024 port_mtu_attr);
1025 struct mlx4_dev *mdev = info->dev;
1026 struct mlx4_priv *priv = mlx4_priv(mdev);
1027 int err, port, mtu, ibta_mtu = -1;
1028
1029 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
1030 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1031 return -EINVAL;
1032 }
1033
Dotan Barak618fad92013-06-25 12:09:36 +03001034 err = kstrtoint(buf, 0, &mtu);
1035 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +02001036 ibta_mtu = int_to_ibta_mtu(mtu);
1037
Dotan Barak618fad92013-06-25 12:09:36 +03001038 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +02001039 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
1040 return -EINVAL;
1041 }
1042
1043 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
1044
1045 mlx4_stop_sense(mdev);
1046 mutex_lock(&priv->port_mutex);
1047 mlx4_unregister_device(mdev);
1048 for (port = 1; port <= mdev->caps.num_ports; port++) {
1049 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +03001050 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +02001051 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001052 mlx4_err(mdev, "Failed to set port %d, aborting\n",
1053 port);
Or Gerlitz096335b2012-01-11 19:02:17 +02001054 goto err_set_port;
1055 }
1056 }
1057 err = mlx4_register_device(mdev);
1058err_set_port:
1059 mutex_unlock(&priv->port_mutex);
1060 mlx4_start_sense(mdev);
1061 return err ? err : count;
1062}
1063
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001064static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001065{
1066 struct mlx4_priv *priv = mlx4_priv(dev);
1067 int err;
1068
1069 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001070 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001071 if (!priv->fw.fw_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001072 mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001073 return -ENOMEM;
1074 }
1075
1076 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1077 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001078 mlx4_err(dev, "MAP_FA command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001079 goto err_free;
1080 }
1081
1082 err = mlx4_RUN_FW(dev);
1083 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001084 mlx4_err(dev, "RUN_FW command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001085 goto err_unmap_fa;
1086 }
1087
1088 return 0;
1089
1090err_unmap_fa:
1091 mlx4_UNMAP_FA(dev);
1092
1093err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001094 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001095 return err;
1096}
1097
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001098static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1099 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001100{
1101 struct mlx4_priv *priv = mlx4_priv(dev);
1102 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001103 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001104
1105 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1106 cmpt_base +
1107 ((u64) (MLX4_CMPT_TYPE_QP *
1108 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1109 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001110 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1111 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001112 if (err)
1113 goto err;
1114
1115 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1116 cmpt_base +
1117 ((u64) (MLX4_CMPT_TYPE_SRQ *
1118 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1119 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001120 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001121 if (err)
1122 goto err_qp;
1123
1124 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1125 cmpt_base +
1126 ((u64) (MLX4_CMPT_TYPE_CQ *
1127 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1128 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001129 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001130 if (err)
1131 goto err_srq;
1132
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001133 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1134 dev->caps.num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001135 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1136 cmpt_base +
1137 ((u64) (MLX4_CMPT_TYPE_EQ *
1138 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001139 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001140 if (err)
1141 goto err_cq;
1142
1143 return 0;
1144
1145err_cq:
1146 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1147
1148err_srq:
1149 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1150
1151err_qp:
1152 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1153
1154err:
1155 return err;
1156}
1157
Roland Dreier3d73c282007-10-10 15:43:54 -07001158static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1159 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001160{
1161 struct mlx4_priv *priv = mlx4_priv(dev);
1162 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001163 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001164 int err;
1165
1166 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1167 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001168 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001169 return err;
1170 }
1171
Joe Perches1a91de22014-05-07 12:52:57 -07001172 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001173 (unsigned long long) icm_size >> 10,
1174 (unsigned long long) aux_pages << 2);
1175
1176 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001177 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001178 if (!priv->fw.aux_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001179 mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001180 return -ENOMEM;
1181 }
1182
1183 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1184 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001185 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001186 goto err_free_aux;
1187 }
1188
1189 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1190 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001191 mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001192 goto err_unmap_aux;
1193 }
1194
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001195
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001196 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1197 dev->caps.num_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001198 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1199 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001200 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001201 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001202 mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001203 goto err_unmap_cmpt;
1204 }
1205
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001206 /*
1207 * Reserved MTT entries must be aligned up to a cacheline
1208 * boundary, since the FW will write to them, while the driver
1209 * writes to all other MTT entries. (The variable
1210 * dev->caps.mtt_entry_sz below is really the MTT segment
1211 * size, not the raw entry size)
1212 */
1213 dev->caps.reserved_mtts =
1214 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1215 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1216
Roland Dreier225c7b12007-05-08 18:00:38 -07001217 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1218 init_hca->mtt_base,
1219 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001220 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001221 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001222 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001223 mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001224 goto err_unmap_eq;
1225 }
1226
1227 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1228 init_hca->dmpt_base,
1229 dev_cap->dmpt_entry_sz,
1230 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001231 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001232 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001233 mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001234 goto err_unmap_mtt;
1235 }
1236
1237 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1238 init_hca->qpc_base,
1239 dev_cap->qpc_entry_sz,
1240 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001241 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1242 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001243 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001244 mlx4_err(dev, "Failed to map QP context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001245 goto err_unmap_dmpt;
1246 }
1247
1248 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1249 init_hca->auxc_base,
1250 dev_cap->aux_entry_sz,
1251 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001252 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1253 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001254 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001255 mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001256 goto err_unmap_qp;
1257 }
1258
1259 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1260 init_hca->altc_base,
1261 dev_cap->altc_entry_sz,
1262 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001263 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1264 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001265 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001266 mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001267 goto err_unmap_auxc;
1268 }
1269
1270 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1271 init_hca->rdmarc_base,
1272 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1273 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001274 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1275 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001276 if (err) {
1277 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1278 goto err_unmap_altc;
1279 }
1280
1281 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1282 init_hca->cqc_base,
1283 dev_cap->cqc_entry_sz,
1284 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001285 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001286 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001287 mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001288 goto err_unmap_rdmarc;
1289 }
1290
1291 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1292 init_hca->srqc_base,
1293 dev_cap->srq_entry_sz,
1294 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001295 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001296 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001297 mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001298 goto err_unmap_cq;
1299 }
1300
1301 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001302 * For flow steering device managed mode it is required to use
1303 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1304 * required, but for simplicity just map the whole multicast
1305 * group table now. The table isn't very big and it's a lot
1306 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001307 */
1308 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001309 init_hca->mc_base,
1310 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001311 dev->caps.num_mgms + dev->caps.num_amgms,
1312 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001313 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001314 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001315 mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001316 goto err_unmap_srq;
1317 }
1318
1319 return 0;
1320
1321err_unmap_srq:
1322 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1323
1324err_unmap_cq:
1325 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1326
1327err_unmap_rdmarc:
1328 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1329
1330err_unmap_altc:
1331 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1332
1333err_unmap_auxc:
1334 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1335
1336err_unmap_qp:
1337 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1338
1339err_unmap_dmpt:
1340 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1341
1342err_unmap_mtt:
1343 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1344
1345err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001346 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001347
1348err_unmap_cmpt:
1349 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1350 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1351 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1352 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1353
1354err_unmap_aux:
1355 mlx4_UNMAP_ICM_AUX(dev);
1356
1357err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001358 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001359
1360 return err;
1361}
1362
1363static void mlx4_free_icms(struct mlx4_dev *dev)
1364{
1365 struct mlx4_priv *priv = mlx4_priv(dev);
1366
1367 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1368 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1369 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1370 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1371 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1372 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1373 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1374 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1375 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001376 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001377 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1378 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1379 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1380 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001381
1382 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001383 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001384}
1385
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001386static void mlx4_slave_exit(struct mlx4_dev *dev)
1387{
1388 struct mlx4_priv *priv = mlx4_priv(dev);
1389
Roland Dreierf3d4c892012-09-25 21:24:07 -07001390 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001391 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
Joe Perches1a91de22014-05-07 12:52:57 -07001392 mlx4_warn(dev, "Failed to close slave function\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001393 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001394}
1395
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001396static int map_bf_area(struct mlx4_dev *dev)
1397{
1398 struct mlx4_priv *priv = mlx4_priv(dev);
1399 resource_size_t bf_start;
1400 resource_size_t bf_len;
1401 int err = 0;
1402
Jack Morgenstein3d747472012-02-19 21:38:52 +00001403 if (!dev->caps.bf_reg_size)
1404 return -ENXIO;
1405
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001406 bf_start = pci_resource_start(dev->pdev, 2) +
1407 (dev->caps.num_uars << PAGE_SHIFT);
1408 bf_len = pci_resource_len(dev->pdev, 2) -
1409 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001410 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1411 if (!priv->bf_mapping)
1412 err = -ENOMEM;
1413
1414 return err;
1415}
1416
1417static void unmap_bf_area(struct mlx4_dev *dev)
1418{
1419 if (mlx4_priv(dev)->bf_mapping)
1420 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1421}
1422
Amir Vadaiec693d42013-04-23 06:06:49 +00001423cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1424{
1425 u32 clockhi, clocklo, clockhi1;
1426 cycle_t cycles;
1427 int i;
1428 struct mlx4_priv *priv = mlx4_priv(dev);
1429
1430 for (i = 0; i < 10; i++) {
1431 clockhi = swab32(readl(priv->clock_mapping));
1432 clocklo = swab32(readl(priv->clock_mapping + 4));
1433 clockhi1 = swab32(readl(priv->clock_mapping));
1434 if (clockhi == clockhi1)
1435 break;
1436 }
1437
1438 cycles = (u64) clockhi << 32 | (u64) clocklo;
1439
1440 return cycles;
1441}
1442EXPORT_SYMBOL_GPL(mlx4_read_clock);
1443
1444
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001445static int map_internal_clock(struct mlx4_dev *dev)
1446{
1447 struct mlx4_priv *priv = mlx4_priv(dev);
1448
1449 priv->clock_mapping =
1450 ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
1451 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1452
1453 if (!priv->clock_mapping)
1454 return -ENOMEM;
1455
1456 return 0;
1457}
1458
1459static void unmap_internal_clock(struct mlx4_dev *dev)
1460{
1461 struct mlx4_priv *priv = mlx4_priv(dev);
1462
1463 if (priv->clock_mapping)
1464 iounmap(priv->clock_mapping);
1465}
1466
Roland Dreier225c7b12007-05-08 18:00:38 -07001467static void mlx4_close_hca(struct mlx4_dev *dev)
1468{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001469 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001470 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001471 if (mlx4_is_slave(dev))
1472 mlx4_slave_exit(dev);
1473 else {
1474 mlx4_CLOSE_HCA(dev, 0);
1475 mlx4_free_icms(dev);
1476 mlx4_UNMAP_FA(dev);
1477 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1478 }
1479}
1480
1481static int mlx4_init_slave(struct mlx4_dev *dev)
1482{
1483 struct mlx4_priv *priv = mlx4_priv(dev);
1484 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001485 int ret_from_reset = 0;
1486 u32 slave_read;
1487 u32 cmd_channel_ver;
1488
Amir Vadai97989352014-03-06 18:28:17 +02001489 if (atomic_read(&pf_loading)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001490 mlx4_warn(dev, "PF is not ready - Deferring probe\n");
Amir Vadai97989352014-03-06 18:28:17 +02001491 return -EPROBE_DEFER;
1492 }
1493
Roland Dreierf3d4c892012-09-25 21:24:07 -07001494 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001495 priv->cmd.max_cmds = 1;
1496 mlx4_warn(dev, "Sending reset\n");
1497 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1498 MLX4_COMM_TIME);
1499 /* if we are in the middle of flr the slave will try
1500 * NUM_OF_RESET_RETRIES times before leaving.*/
1501 if (ret_from_reset) {
1502 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Joe Perches1a91de22014-05-07 12:52:57 -07001503 mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001504 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1505 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001506 } else
1507 goto err;
1508 }
1509
1510 /* check the driver version - the slave I/F revision
1511 * must match the master's */
1512 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1513 cmd_channel_ver = mlx4_comm_get_version();
1514
1515 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1516 MLX4_COMM_GET_IF_REV(slave_read)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001517 mlx4_err(dev, "slave driver version is not supported by the master\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001518 goto err;
1519 }
1520
1521 mlx4_warn(dev, "Sending vhcr0\n");
1522 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1523 MLX4_COMM_TIME))
1524 goto err;
1525 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1526 MLX4_COMM_TIME))
1527 goto err;
1528 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1529 MLX4_COMM_TIME))
1530 goto err;
1531 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1532 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001533
1534 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001535 return 0;
1536
1537err:
1538 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001539 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001540 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001541}
1542
Jack Morgenstein66349612012-06-19 11:21:44 +03001543static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1544{
1545 int i;
1546
1547 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001548 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
1549 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02001550 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001551 else
1552 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03001553 dev->caps.pkey_table_len[i] =
1554 dev->phys_caps.pkey_phys_table_len[i] - 1;
1555 }
1556}
1557
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001558static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1559{
1560 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1561
1562 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1563 i++) {
1564 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1565 break;
1566 }
1567
1568 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1569}
1570
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001571static void choose_steering_mode(struct mlx4_dev *dev,
1572 struct mlx4_dev_cap *dev_cap)
1573{
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001574 if (mlx4_log_num_mgm_entry_size == -1 &&
1575 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001576 (!mlx4_is_mfunc(dev) ||
Matan Barak449fc482014-03-19 18:11:52 +02001577 (dev_cap->fs_max_num_qp_per_entry >= (dev->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001578 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1579 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1580 dev->oper_log_mgm_entry_size =
1581 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001582 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1583 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1584 dev->caps.fs_log_max_ucast_qp_range_size =
1585 dev_cap->fs_log_max_ucast_qp_range_size;
1586 } else {
1587 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1588 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1589 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1590 else {
1591 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1592
1593 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1594 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Joe Perches1a91de22014-05-07 12:52:57 -07001595 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001596 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001597 dev->oper_log_mgm_entry_size =
1598 mlx4_log_num_mgm_entry_size > 0 ?
1599 mlx4_log_num_mgm_entry_size :
1600 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001601 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1602 }
Joe Perches1a91de22014-05-07 12:52:57 -07001603 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001604 mlx4_steering_mode_str(dev->caps.steering_mode),
1605 dev->oper_log_mgm_entry_size,
1606 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001607}
1608
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001609static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
1610 struct mlx4_dev_cap *dev_cap)
1611{
1612 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
1613 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
1614 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
1615 else
1616 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
1617
1618 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
1619 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
1620}
1621
Roland Dreier3d73c282007-10-10 15:43:54 -07001622static int mlx4_init_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001623{
1624 struct mlx4_priv *priv = mlx4_priv(dev);
1625 struct mlx4_adapter adapter;
1626 struct mlx4_dev_cap dev_cap;
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001627 struct mlx4_mod_stat_cfg mlx4_cfg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001628 struct mlx4_profile profile;
1629 struct mlx4_init_hca_param init_hca;
1630 u64 icm_size;
1631 int err;
1632
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001633 if (!mlx4_is_slave(dev)) {
1634 err = mlx4_QUERY_FW(dev);
1635 if (err) {
1636 if (err == -EACCES)
Joe Perches1a91de22014-05-07 12:52:57 -07001637 mlx4_info(dev, "non-primary physical function, skipping\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001638 else
Joe Perches1a91de22014-05-07 12:52:57 -07001639 mlx4_err(dev, "QUERY_FW command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001640 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001641 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001642
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001643 err = mlx4_load_fw(dev);
1644 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001645 mlx4_err(dev, "Failed to start FW, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001646 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001647 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001648
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001649 mlx4_cfg.log_pg_sz_m = 1;
1650 mlx4_cfg.log_pg_sz = 0;
1651 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1652 if (err)
1653 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001654
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001655 err = mlx4_dev_cap(dev, &dev_cap);
1656 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001657 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001658 goto err_stop_fw;
1659 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001660
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001661 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001662 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001663
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001664 err = mlx4_get_phys_port_id(dev);
1665 if (err)
1666 mlx4_err(dev, "Fail to get physical port id\n");
1667
Jack Morgenstein66349612012-06-19 11:21:44 +03001668 if (mlx4_is_master(dev))
1669 mlx4_parav_master_pf_caps(dev);
1670
Amir Vadai2599d852014-07-22 15:44:11 +03001671 if (mlx4_low_memory_profile()) {
1672 mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
1673 profile = low_mem_profile;
1674 } else {
1675 profile = default_profile;
1676 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001677 if (dev->caps.steering_mode ==
1678 MLX4_STEERING_MODE_DEVICE_MANAGED)
1679 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001680
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001681 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1682 &init_hca);
1683 if ((long long) icm_size < 0) {
1684 err = icm_size;
1685 goto err_stop_fw;
1686 }
1687
Eli Cohena5bbe892012-02-09 18:10:06 +02001688 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1689
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001690 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1691 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00001692 init_hca.mw_enabled = 0;
1693 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
1694 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
1695 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001696
1697 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1698 if (err)
1699 goto err_stop_fw;
1700
1701 err = mlx4_INIT_HCA(dev, &init_hca);
1702 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001703 mlx4_err(dev, "INIT_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001704 goto err_free_icm;
1705 }
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001706 /*
1707 * If TS is supported by FW
1708 * read HCA frequency by QUERY_HCA command
1709 */
1710 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1711 memset(&init_hca, 0, sizeof(init_hca));
1712 err = mlx4_QUERY_HCA(dev, &init_hca);
1713 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001714 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001715 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1716 } else {
1717 dev->caps.hca_core_clock =
1718 init_hca.hca_core_clock;
1719 }
1720
1721 /* In case we got HCA frequency 0 - disable timestamping
1722 * to avoid dividing by zero
1723 */
1724 if (!dev->caps.hca_core_clock) {
1725 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1726 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07001727 "HCA frequency is 0 - timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001728 } else if (map_internal_clock(dev)) {
1729 /*
1730 * Map internal clock,
1731 * in case of failure disable timestamping
1732 */
1733 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -07001734 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001735 }
1736 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001737 } else {
1738 err = mlx4_init_slave(dev);
1739 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001740 if (err != -EPROBE_DEFER)
1741 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001742 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001743 }
1744
1745 err = mlx4_slave_cap(dev);
1746 if (err) {
1747 mlx4_err(dev, "Failed to obtain slave caps\n");
1748 goto err_close;
1749 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001750 }
1751
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001752 if (map_bf_area(dev))
1753 mlx4_dbg(dev, "Failed to map blue flame area\n");
1754
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001755 /*Only the master set the ports, all the rest got it from it.*/
1756 if (!mlx4_is_slave(dev))
1757 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001758
1759 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1760 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001761 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001762 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001763 }
1764
1765 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001766 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001767
1768 return 0;
1769
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001770unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001771 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001772 unmap_bf_area(dev);
1773
Dotan Barakb38f2872014-05-29 16:30:59 +03001774 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03001775 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03001776 kfree(dev->caps.qp0_tunnel);
1777 kfree(dev->caps.qp0_proxy);
1778 kfree(dev->caps.qp1_tunnel);
1779 kfree(dev->caps.qp1_proxy);
1780 }
1781
Roland Dreier225c7b12007-05-08 18:00:38 -07001782err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001783 if (mlx4_is_slave(dev))
1784 mlx4_slave_exit(dev);
1785 else
1786 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001787
1788err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001789 if (!mlx4_is_slave(dev))
1790 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001791
1792err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001793 if (!mlx4_is_slave(dev)) {
1794 mlx4_UNMAP_FA(dev);
1795 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1796 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001797 return err;
1798}
1799
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001800static int mlx4_init_counters_table(struct mlx4_dev *dev)
1801{
1802 struct mlx4_priv *priv = mlx4_priv(dev);
1803 int nent;
1804
1805 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1806 return -ENOENT;
1807
1808 nent = dev->caps.max_counters;
1809 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1810}
1811
1812static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1813{
1814 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1815}
1816
Jack Morgensteinba062d52012-05-15 10:35:03 +00001817int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001818{
1819 struct mlx4_priv *priv = mlx4_priv(dev);
1820
1821 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1822 return -ENOENT;
1823
1824 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1825 if (*idx == -1)
1826 return -ENOMEM;
1827
1828 return 0;
1829}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001830
1831int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1832{
1833 u64 out_param;
1834 int err;
1835
1836 if (mlx4_is_mfunc(dev)) {
1837 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1838 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1839 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1840 if (!err)
1841 *idx = get_param_l(&out_param);
1842
1843 return err;
1844 }
1845 return __mlx4_counter_alloc(dev, idx);
1846}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001847EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1848
Jack Morgensteinba062d52012-05-15 10:35:03 +00001849void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001850{
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02001851 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001852 return;
1853}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001854
1855void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1856{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00001857 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00001858
1859 if (mlx4_is_mfunc(dev)) {
1860 set_param_l(&in_param, idx);
1861 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1862 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1863 MLX4_CMD_WRAPPED);
1864 return;
1865 }
1866 __mlx4_counter_free(dev, idx);
1867}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001868EXPORT_SYMBOL_GPL(mlx4_counter_free);
1869
Roland Dreier3d73c282007-10-10 15:43:54 -07001870static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001871{
1872 struct mlx4_priv *priv = mlx4_priv(dev);
1873 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001874 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001875 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001876
Roland Dreier225c7b12007-05-08 18:00:38 -07001877 err = mlx4_init_uar_table(dev);
1878 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001879 mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
1880 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07001881 }
1882
1883 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1884 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001885 mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001886 goto err_uar_table_free;
1887 }
1888
Roland Dreier4979d182011-01-12 09:50:36 -08001889 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001890 if (!priv->kar) {
Joe Perches1a91de22014-05-07 12:52:57 -07001891 mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001892 err = -ENOMEM;
1893 goto err_uar_free;
1894 }
1895
1896 err = mlx4_init_pd_table(dev);
1897 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001898 mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001899 goto err_kar_unmap;
1900 }
1901
Sean Hefty012a8ff2011-06-02 09:01:33 -07001902 err = mlx4_init_xrcd_table(dev);
1903 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001904 mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001905 goto err_pd_table_free;
1906 }
1907
Roland Dreier225c7b12007-05-08 18:00:38 -07001908 err = mlx4_init_mr_table(dev);
1909 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001910 mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001911 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001912 }
1913
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001914 if (!mlx4_is_slave(dev)) {
1915 err = mlx4_init_mcg_table(dev);
1916 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001917 mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001918 goto err_mr_table_free;
1919 }
Jack Morgenstein114840c2014-06-01 11:53:50 +03001920 err = mlx4_config_mad_demux(dev);
1921 if (err) {
1922 mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
1923 goto err_mcg_table_free;
1924 }
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001925 }
1926
Roland Dreier225c7b12007-05-08 18:00:38 -07001927 err = mlx4_init_eq_table(dev);
1928 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001929 mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001930 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001931 }
1932
1933 err = mlx4_cmd_use_events(dev);
1934 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001935 mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001936 goto err_eq_table_free;
1937 }
1938
1939 err = mlx4_NOP(dev);
1940 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001941 if (dev->flags & MLX4_FLAG_MSI_X) {
Joe Perches1a91de22014-05-07 12:52:57 -07001942 mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001943 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Joe Perches1a91de22014-05-07 12:52:57 -07001944 mlx4_warn(dev, "Trying again without MSI-X\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001945 } else {
Joe Perches1a91de22014-05-07 12:52:57 -07001946 mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001947 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001948 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001949 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001950
1951 goto err_cmd_poll;
1952 }
1953
1954 mlx4_dbg(dev, "NOP command IRQ test passed\n");
1955
1956 err = mlx4_init_cq_table(dev);
1957 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001958 mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001959 goto err_cmd_poll;
1960 }
1961
1962 err = mlx4_init_srq_table(dev);
1963 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001964 mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001965 goto err_cq_table_free;
1966 }
1967
1968 err = mlx4_init_qp_table(dev);
1969 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001970 mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001971 goto err_srq_table_free;
1972 }
1973
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001974 err = mlx4_init_counters_table(dev);
1975 if (err && err != -ENOENT) {
Joe Perches1a91de22014-05-07 12:52:57 -07001976 mlx4_err(dev, "Failed to initialize counters table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001977 goto err_qp_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001978 }
1979
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001980 if (!mlx4_is_slave(dev)) {
1981 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001982 ib_port_default_caps = 0;
1983 err = mlx4_get_port_ib_caps(dev, port,
1984 &ib_port_default_caps);
1985 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -07001986 mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
1987 port, err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001988 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001989
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001990 /* initialize per-slave default ib port capabilities */
1991 if (mlx4_is_master(dev)) {
1992 int i;
1993 for (i = 0; i < dev->num_slaves; i++) {
1994 if (i == mlx4_master_func_num(dev))
1995 continue;
1996 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
Joe Perches1a91de22014-05-07 12:52:57 -07001997 ib_port_default_caps;
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001998 }
1999 }
2000
Or Gerlitz096335b2012-01-11 19:02:17 +02002001 if (mlx4_is_mfunc(dev))
2002 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
2003 else
2004 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002005
Jack Morgenstein66349612012-06-19 11:21:44 +03002006 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
2007 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002008 if (err) {
2009 mlx4_err(dev, "Failed to set port %d, aborting\n",
Joe Perches1a91de22014-05-07 12:52:57 -07002010 port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002011 goto err_counters_table_free;
2012 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002013 }
2014 }
2015
Roland Dreier225c7b12007-05-08 18:00:38 -07002016 return 0;
2017
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002018err_counters_table_free:
2019 mlx4_cleanup_counters_table(dev);
2020
Roland Dreier225c7b12007-05-08 18:00:38 -07002021err_qp_table_free:
2022 mlx4_cleanup_qp_table(dev);
2023
2024err_srq_table_free:
2025 mlx4_cleanup_srq_table(dev);
2026
2027err_cq_table_free:
2028 mlx4_cleanup_cq_table(dev);
2029
2030err_cmd_poll:
2031 mlx4_cmd_use_polling(dev);
2032
2033err_eq_table_free:
2034 mlx4_cleanup_eq_table(dev);
2035
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002036err_mcg_table_free:
2037 if (!mlx4_is_slave(dev))
2038 mlx4_cleanup_mcg_table(dev);
2039
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002040err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07002041 mlx4_cleanup_mr_table(dev);
2042
Sean Hefty012a8ff2011-06-02 09:01:33 -07002043err_xrcd_table_free:
2044 mlx4_cleanup_xrcd_table(dev);
2045
Roland Dreier225c7b12007-05-08 18:00:38 -07002046err_pd_table_free:
2047 mlx4_cleanup_pd_table(dev);
2048
2049err_kar_unmap:
2050 iounmap(priv->kar);
2051
2052err_uar_free:
2053 mlx4_uar_free(dev, &priv->driver_uar);
2054
2055err_uar_table_free:
2056 mlx4_cleanup_uar_table(dev);
2057 return err;
2058}
2059
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08002060static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002061{
2062 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002063 struct msix_entry *entries;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002064 int nreq = min_t(int, dev->caps.num_ports *
Ido Shamaybb2146b2014-02-21 12:39:18 +02002065 min_t(int, num_online_cpus() + 1,
Yuval Mintz90b1ebe2012-07-01 03:18:51 +00002066 MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
Roland Dreier225c7b12007-05-08 18:00:38 -07002067 int i;
2068
2069 if (msi_x) {
Or Gerlitzca4c7b32013-01-17 05:30:43 +00002070 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
2071 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002072
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002073 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
2074 if (!entries)
2075 goto no_msi;
2076
2077 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002078 entries[i].entry = i;
2079
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002080 nreq = pci_enable_msix_range(dev->pdev, entries, 2, nreq);
2081
2082 if (nreq < 0) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002083 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002084 goto no_msi;
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002085 } else if (nreq < MSIX_LEGACY_SZ +
Joe Perches1a91de22014-05-07 12:52:57 -07002086 dev->caps.num_ports * MIN_MSIX_P_PORT) {
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002087 /*Working in legacy mode , all EQ's shared*/
2088 dev->caps.comp_pool = 0;
2089 dev->caps.num_comp_vectors = nreq - 1;
2090 } else {
2091 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
2092 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
2093 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002094 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002095 priv->eq_table.eq[i].irq = entries[i].vector;
2096
2097 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002098
2099 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002100 return;
2101 }
2102
2103no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002104 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002105 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002106
2107 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002108 priv->eq_table.eq[i].irq = dev->pdev->irq;
2109}
2110
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002111static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002112{
2113 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002114 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002115
2116 info->dev = dev;
2117 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002118 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002119 mlx4_init_mac_table(dev, &info->mac_table);
2120 mlx4_init_vlan_table(dev, &info->vlan_table);
Jack Morgenstein111c6092014-05-27 09:26:38 +03002121 mlx4_init_roce_gid_table(dev, &info->gid_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002122 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002123 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002124
2125 sprintf(info->dev_name, "mlx4_port%d", port);
2126 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002127 if (mlx4_is_mfunc(dev))
2128 info->port_attr.attr.mode = S_IRUGO;
2129 else {
2130 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2131 info->port_attr.store = set_port_type;
2132 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002133 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002134 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002135
2136 err = device_create_file(&dev->pdev->dev, &info->port_attr);
2137 if (err) {
2138 mlx4_err(dev, "Failed to create file for port %d\n", port);
2139 info->port = -1;
2140 }
2141
Or Gerlitz096335b2012-01-11 19:02:17 +02002142 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2143 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2144 if (mlx4_is_mfunc(dev))
2145 info->port_mtu_attr.attr.mode = S_IRUGO;
2146 else {
2147 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2148 info->port_mtu_attr.store = set_port_ib_mtu;
2149 }
2150 info->port_mtu_attr.show = show_port_ib_mtu;
2151 sysfs_attr_init(&info->port_mtu_attr.attr);
2152
2153 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
2154 if (err) {
2155 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
2156 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
2157 info->port = -1;
2158 }
2159
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002160 return err;
2161}
2162
2163static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2164{
2165 if (info->port < 0)
2166 return;
2167
2168 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002169 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002170}
2171
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002172static int mlx4_init_steering(struct mlx4_dev *dev)
2173{
2174 struct mlx4_priv *priv = mlx4_priv(dev);
2175 int num_entries = dev->caps.num_ports;
2176 int i, j;
2177
2178 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2179 if (!priv->steer)
2180 return -ENOMEM;
2181
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002182 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002183 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2184 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2185 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2186 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002187 return 0;
2188}
2189
2190static void mlx4_clear_steering(struct mlx4_dev *dev)
2191{
2192 struct mlx4_priv *priv = mlx4_priv(dev);
2193 struct mlx4_steer_index *entry, *tmp_entry;
2194 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2195 int num_entries = dev->caps.num_ports;
2196 int i, j;
2197
2198 for (i = 0; i < num_entries; i++) {
2199 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2200 list_for_each_entry_safe(pqp, tmp_pqp,
2201 &priv->steer[i].promisc_qps[j],
2202 list) {
2203 list_del(&pqp->list);
2204 kfree(pqp);
2205 }
2206 list_for_each_entry_safe(entry, tmp_entry,
2207 &priv->steer[i].steer_entries[j],
2208 list) {
2209 list_del(&entry->list);
2210 list_for_each_entry_safe(pqp, tmp_pqp,
2211 &entry->duplicates,
2212 list) {
2213 list_del(&pqp->list);
2214 kfree(pqp);
2215 }
2216 kfree(entry);
2217 }
2218 }
2219 }
2220 kfree(priv->steer);
2221}
2222
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002223static int extended_func_num(struct pci_dev *pdev)
2224{
2225 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2226}
2227
2228#define MLX4_OWNER_BASE 0x8069c
2229#define MLX4_OWNER_SIZE 4
2230
2231static int mlx4_get_ownership(struct mlx4_dev *dev)
2232{
2233 void __iomem *owner;
2234 u32 ret;
2235
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002236 if (pci_channel_offline(dev->pdev))
2237 return -EIO;
2238
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002239 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2240 MLX4_OWNER_SIZE);
2241 if (!owner) {
2242 mlx4_err(dev, "Failed to obtain ownership bit\n");
2243 return -ENOMEM;
2244 }
2245
2246 ret = readl(owner);
2247 iounmap(owner);
2248 return (int) !!ret;
2249}
2250
2251static void mlx4_free_ownership(struct mlx4_dev *dev)
2252{
2253 void __iomem *owner;
2254
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002255 if (pci_channel_offline(dev->pdev))
2256 return;
2257
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002258 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2259 MLX4_OWNER_SIZE);
2260 if (!owner) {
2261 mlx4_err(dev, "Failed to obtain ownership bit\n");
2262 return;
2263 }
2264 writel(0, owner);
2265 msleep(1000);
2266 iounmap(owner);
2267}
2268
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002269static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
2270 int total_vfs, int *nvfs, struct mlx4_priv *priv)
Roland Dreier225c7b12007-05-08 18:00:38 -07002271{
Roland Dreier225c7b12007-05-08 18:00:38 -07002272 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002273 unsigned sum = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002274 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002275 int port;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002276 int i;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002277 int existing_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002278
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002279 dev = &priv->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07002280
Roland Dreierb5814012007-06-07 11:51:58 -07002281 INIT_LIST_HEAD(&priv->ctx_list);
2282 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002283
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002284 mutex_init(&priv->port_mutex);
2285
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002286 INIT_LIST_HEAD(&priv->pgdir_list);
2287 mutex_init(&priv->pgdir_mutex);
2288
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002289 INIT_LIST_HEAD(&priv->bf_list);
2290 mutex_init(&priv->bf_mutex);
2291
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002292 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002293 dev->numa_node = dev_to_node(&pdev->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002294
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002295 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002296 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002297 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2298 dev->flags |= MLX4_FLAG_SLAVE;
2299 } else {
2300 /* We reset the device and enable SRIOV only for physical
2301 * devices. Try to claim ownership on the device;
2302 * if already taken, skip -- do not allow multiple PFs */
2303 err = mlx4_get_ownership(dev);
2304 if (err) {
2305 if (err < 0)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002306 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002307 else {
Joe Perches1a91de22014-05-07 12:52:57 -07002308 mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002309 return -EINVAL;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002310 }
2311 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002312
Matan Barak1ab95d32014-03-19 18:11:50 +02002313 if (total_vfs) {
2314 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n",
2315 total_vfs);
2316 dev->dev_vfs = kzalloc(
Joe Perches1a91de22014-05-07 12:52:57 -07002317 total_vfs * sizeof(*dev->dev_vfs),
2318 GFP_KERNEL);
Matan Barak1ab95d32014-03-19 18:11:50 +02002319 if (NULL == dev->dev_vfs) {
2320 mlx4_err(dev, "Failed to allocate memory for VFs\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002321 err = -ENOMEM;
2322 goto err_free_own;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002323 } else {
Matan Barak1ab95d32014-03-19 18:11:50 +02002324 atomic_inc(&pf_loading);
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002325 existing_vfs = pci_num_vf(pdev);
2326 if (existing_vfs) {
2327 err = 0;
2328 if (existing_vfs != total_vfs)
2329 mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
2330 existing_vfs, total_vfs);
2331 } else {
2332 err = pci_enable_sriov(pdev, total_vfs);
2333 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002334 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002335 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
Matan Barak1ab95d32014-03-19 18:11:50 +02002336 err);
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002337 atomic_dec(&pf_loading);
Matan Barak1ab95d32014-03-19 18:11:50 +02002338 } else {
2339 mlx4_warn(dev, "Running in master mode\n");
2340 dev->flags |= MLX4_FLAG_SRIOV |
Joe Perches1a91de22014-05-07 12:52:57 -07002341 MLX4_FLAG_MASTER;
Matan Barak1ab95d32014-03-19 18:11:50 +02002342 dev->num_vfs = total_vfs;
Matan Barak1ab95d32014-03-19 18:11:50 +02002343 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002344 }
2345 }
2346
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002347 atomic_set(&priv->opreq_count, 0);
2348 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
2349
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002350 /*
2351 * Now reset the HCA before we touch the PCI capabilities or
2352 * attempt a firmware command, since a boot ROM may have left
2353 * the HCA in an undefined state.
2354 */
2355 err = mlx4_reset(dev);
2356 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002357 mlx4_err(dev, "Failed to reset HCA, aborting\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002358 goto err_sriov;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002359 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002360 }
2361
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002362slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002363 err = mlx4_cmd_init(dev);
2364 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002365 mlx4_err(dev, "Failed to init command interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002366 goto err_sriov;
2367 }
2368
2369 /* In slave functions, the communication channel must be initialized
2370 * before posting commands. Also, init num_slaves before calling
2371 * mlx4_init_hca */
2372 if (mlx4_is_mfunc(dev)) {
2373 if (mlx4_is_master(dev))
2374 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
2375 else {
2376 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002377 err = mlx4_multi_func_init(dev);
2378 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002379 mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002380 goto err_cmd;
2381 }
2382 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002383 }
2384
2385 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002386 if (err) {
2387 if (err == -EACCES) {
2388 /* Not primary Physical function
2389 * Running in slave mode */
2390 mlx4_cmd_cleanup(dev);
2391 dev->flags |= MLX4_FLAG_SLAVE;
2392 dev->flags &= ~MLX4_FLAG_MASTER;
2393 goto slave_start;
2394 } else
2395 goto err_mfunc;
2396 }
2397
Eyal Perryb912b2f2014-01-05 17:41:08 +02002398 /* check if the device is functioning at its maximum possible speed.
2399 * No return code for this call, just warn the user in case of PCI
2400 * express device capabilities are under-satisfied by the bus.
2401 */
Eyal Perry83d34592014-05-04 17:07:25 +03002402 if (!mlx4_is_slave(dev))
2403 mlx4_check_pcie_caps(dev);
Eyal Perryb912b2f2014-01-05 17:41:08 +02002404
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002405 /* In master functions, the communication channel must be initialized
2406 * after obtaining its address from fw */
2407 if (mlx4_is_master(dev)) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002408 int ib_ports = 0;
2409
2410 mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_IB)
2411 ib_ports++;
2412
2413 if (ib_ports &&
2414 (num_vfs_argc > 1 || probe_vfs_argc > 1)) {
2415 mlx4_err(dev,
2416 "Invalid syntax of num_vfs/probe_vfs with IB port - single port VFs syntax is only supported when all ports are configured as ethernet\n");
2417 err = -EINVAL;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002418 goto err_close;
2419 }
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002420 if (dev->caps.num_ports < 2 &&
2421 num_vfs_argc > 1) {
2422 err = -EINVAL;
2423 mlx4_err(dev,
2424 "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
2425 dev->caps.num_ports);
2426 goto err_close;
2427 }
2428 memcpy(dev->nvfs, nvfs, sizeof(dev->nvfs));
Matan Barakdd41cc32014-03-19 18:11:53 +02002429
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002430 for (i = 0; i < sizeof(dev->nvfs)/sizeof(dev->nvfs[0]); i++) {
2431 unsigned j;
2432
2433 for (j = 0; j < dev->nvfs[i]; ++sum, ++j) {
2434 dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
2435 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
2436 dev->caps.num_ports;
Matan Barakdd41cc32014-03-19 18:11:53 +02002437 }
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002438 }
2439
2440 /* In master functions, the communication channel
2441 * must be initialized after obtaining its address from fw
2442 */
2443 err = mlx4_multi_func_init(dev);
2444 if (err) {
2445 mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
2446 goto err_close;
Matan Barak1ab95d32014-03-19 18:11:50 +02002447 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002448 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002449
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002450 err = mlx4_alloc_eq_table(dev);
2451 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002452 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002453
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002454 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002455 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002456
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002457 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002458 if ((mlx4_is_mfunc(dev)) &&
2459 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002460 err = -ENOSYS;
Joe Perches1a91de22014-05-07 12:52:57 -07002461 mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002462 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002463 }
2464
2465 if (!mlx4_is_slave(dev)) {
2466 err = mlx4_init_steering(dev);
2467 if (err)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002468 goto err_disable_msix;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002469 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002470
Roland Dreier225c7b12007-05-08 18:00:38 -07002471 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002472 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2473 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002474 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002475 dev->caps.num_comp_vectors = 1;
2476 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002477 pci_disable_msix(pdev);
2478 err = mlx4_setup_hca(dev);
2479 }
2480
Roland Dreier225c7b12007-05-08 18:00:38 -07002481 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002482 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002483
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002484 mlx4_init_quotas(dev);
2485
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002486 for (port = 1; port <= dev->caps.num_ports; port++) {
2487 err = mlx4_init_port_info(dev, port);
2488 if (err)
2489 goto err_port;
2490 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002491
Roland Dreier225c7b12007-05-08 18:00:38 -07002492 err = mlx4_register_device(dev);
2493 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002494 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002495
Eyal Perryb046ffe2013-10-15 16:55:24 +02002496 mlx4_request_modules(dev);
2497
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002498 mlx4_sense_init(dev);
2499 mlx4_start_sense(dev);
2500
Wei Yangbefdf892014-04-14 09:51:19 +08002501 priv->removed = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002502
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002503 if (mlx4_is_master(dev) && dev->num_vfs)
2504 atomic_dec(&pf_loading);
2505
Roland Dreier225c7b12007-05-08 18:00:38 -07002506 return 0;
2507
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002508err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002509 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002510 mlx4_cleanup_port_info(&priv->port[port]);
2511
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002512 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002513 mlx4_cleanup_qp_table(dev);
2514 mlx4_cleanup_srq_table(dev);
2515 mlx4_cleanup_cq_table(dev);
2516 mlx4_cmd_use_polling(dev);
2517 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002518 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002519 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002520 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002521 mlx4_cleanup_pd_table(dev);
2522 mlx4_cleanup_uar_table(dev);
2523
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002524err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002525 if (!mlx4_is_slave(dev))
2526 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002527
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002528err_disable_msix:
2529 if (dev->flags & MLX4_FLAG_MSI_X)
2530 pci_disable_msix(pdev);
2531
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002532err_free_eq:
2533 mlx4_free_eq_table(dev);
2534
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002535err_master_mfunc:
2536 if (mlx4_is_master(dev))
2537 mlx4_multi_func_cleanup(dev);
2538
Dotan Barakb38f2872014-05-29 16:30:59 +03002539 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002540 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03002541 kfree(dev->caps.qp0_tunnel);
2542 kfree(dev->caps.qp0_proxy);
2543 kfree(dev->caps.qp1_tunnel);
2544 kfree(dev->caps.qp1_proxy);
2545 }
2546
Roland Dreier225c7b12007-05-08 18:00:38 -07002547err_close:
2548 mlx4_close_hca(dev);
2549
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002550err_mfunc:
2551 if (mlx4_is_slave(dev))
2552 mlx4_multi_func_cleanup(dev);
2553
Roland Dreier225c7b12007-05-08 18:00:38 -07002554err_cmd:
2555 mlx4_cmd_cleanup(dev);
2556
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002557err_sriov:
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002558 if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002559 pci_disable_sriov(pdev);
2560
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002561 if (mlx4_is_master(dev) && dev->num_vfs)
2562 atomic_dec(&pf_loading);
2563
Matan Barak1ab95d32014-03-19 18:11:50 +02002564 kfree(priv->dev.dev_vfs);
2565
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002566err_free_own:
2567 if (!mlx4_is_slave(dev))
2568 mlx4_free_ownership(dev);
2569
2570 return err;
2571}
2572
2573static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
2574 struct mlx4_priv *priv)
2575{
2576 int err;
2577 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2578 int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2579 const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
2580 {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
2581 unsigned total_vfs = 0;
2582 unsigned int i;
2583
2584 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
2585
2586 err = pci_enable_device(pdev);
2587 if (err) {
2588 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
2589 return err;
2590 }
2591
2592 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
2593 * per port, we must limit the number of VFs to 63 (since their are
2594 * 128 MACs)
2595 */
2596 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
2597 total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
2598 nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
2599 if (nvfs[i] < 0) {
2600 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
2601 err = -EINVAL;
2602 goto err_disable_pdev;
2603 }
2604 }
2605 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
2606 i++) {
2607 prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
2608 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
2609 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
2610 err = -EINVAL;
2611 goto err_disable_pdev;
2612 }
2613 }
2614 if (total_vfs >= MLX4_MAX_NUM_VF) {
2615 dev_err(&pdev->dev,
2616 "Requested more VF's (%d) than allowed (%d)\n",
2617 total_vfs, MLX4_MAX_NUM_VF - 1);
2618 err = -EINVAL;
2619 goto err_disable_pdev;
2620 }
2621
2622 for (i = 0; i < MLX4_MAX_PORTS; i++) {
2623 if (nvfs[i] + nvfs[2] >= MLX4_MAX_NUM_VF_P_PORT) {
2624 dev_err(&pdev->dev,
2625 "Requested more VF's (%d) for port (%d) than allowed (%d)\n",
2626 nvfs[i] + nvfs[2], i + 1,
2627 MLX4_MAX_NUM_VF_P_PORT - 1);
2628 err = -EINVAL;
2629 goto err_disable_pdev;
2630 }
2631 }
2632
2633 /* Check for BARs. */
2634 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
2635 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2636 dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
2637 pci_dev_data, pci_resource_flags(pdev, 0));
2638 err = -ENODEV;
2639 goto err_disable_pdev;
2640 }
2641 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
2642 dev_err(&pdev->dev, "Missing UAR, aborting\n");
2643 err = -ENODEV;
2644 goto err_disable_pdev;
2645 }
2646
2647 err = pci_request_regions(pdev, DRV_NAME);
2648 if (err) {
2649 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
2650 goto err_disable_pdev;
2651 }
2652
2653 pci_set_master(pdev);
2654
2655 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
2656 if (err) {
2657 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
2658 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2659 if (err) {
2660 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
2661 goto err_release_regions;
2662 }
2663 }
2664 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
2665 if (err) {
2666 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
2667 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
2668 if (err) {
2669 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
2670 goto err_release_regions;
2671 }
2672 }
2673
2674 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2675 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2676 /* Detect if this device is a virtual function */
2677 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
2678 /* When acting as pf, we normally skip vfs unless explicitly
2679 * requested to probe them.
2680 */
2681 if (total_vfs) {
2682 unsigned vfs_offset = 0;
2683
2684 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
2685 vfs_offset + nvfs[i] < extended_func_num(pdev);
2686 vfs_offset += nvfs[i], i++)
2687 ;
2688 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
2689 err = -ENODEV;
2690 goto err_release_regions;
2691 }
2692 if ((extended_func_num(pdev) - vfs_offset)
2693 > prb_vf[i]) {
2694 dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
2695 extended_func_num(pdev));
2696 err = -ENODEV;
2697 goto err_release_regions;
2698 }
2699 }
2700 }
2701
2702 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv);
2703 if (err)
2704 goto err_release_regions;
2705 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002706
Roland Dreiera01df0f2009-09-05 20:24:48 -07002707err_release_regions:
2708 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002709
2710err_disable_pdev:
2711 pci_disable_device(pdev);
2712 pci_set_drvdata(pdev, NULL);
2713 return err;
2714}
2715
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002716static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07002717{
Wei Yangbefdf892014-04-14 09:51:19 +08002718 struct mlx4_priv *priv;
2719 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002720 int ret;
Wei Yangbefdf892014-04-14 09:51:19 +08002721
Joe Perches0a645e82010-07-10 07:22:46 +00002722 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002723
Wei Yangbefdf892014-04-14 09:51:19 +08002724 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
2725 if (!priv)
2726 return -ENOMEM;
2727
2728 dev = &priv->dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002729 dev->pdev = pdev;
Wei Yangbefdf892014-04-14 09:51:19 +08002730 pci_set_drvdata(pdev, dev);
2731 priv->pci_dev_data = id->driver_data;
2732
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002733 ret = __mlx4_init_one(pdev, id->driver_data, priv);
2734 if (ret)
2735 kfree(priv);
2736
2737 return ret;
Roland Dreier3d73c282007-10-10 15:43:54 -07002738}
2739
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002740static void mlx4_unload_one(struct pci_dev *pdev)
Wei Yangbefdf892014-04-14 09:51:19 +08002741{
2742 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2743 struct mlx4_priv *priv = mlx4_priv(dev);
2744 int pci_dev_data;
2745 int p;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002746 int active_vfs = 0;
Wei Yangbefdf892014-04-14 09:51:19 +08002747
2748 if (priv->removed)
2749 return;
2750
2751 pci_dev_data = priv->pci_dev_data;
2752
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002753 /* Disabling SR-IOV is not allowed while there are active vf's */
2754 if (mlx4_is_master(dev)) {
2755 active_vfs = mlx4_how_many_lives_vf(dev);
2756 if (active_vfs) {
2757 pr_warn("Removing PF when there are active VF's !!\n");
2758 pr_warn("Will not disable SR-IOV.\n");
2759 }
2760 }
Wei Yangbefdf892014-04-14 09:51:19 +08002761 mlx4_stop_sense(dev);
2762 mlx4_unregister_device(dev);
2763
2764 for (p = 1; p <= dev->caps.num_ports; p++) {
2765 mlx4_cleanup_port_info(&priv->port[p]);
2766 mlx4_CLOSE_PORT(dev, p);
2767 }
2768
2769 if (mlx4_is_master(dev))
2770 mlx4_free_resource_tracker(dev,
2771 RES_TR_FREE_SLAVES_ONLY);
2772
2773 mlx4_cleanup_counters_table(dev);
2774 mlx4_cleanup_qp_table(dev);
2775 mlx4_cleanup_srq_table(dev);
2776 mlx4_cleanup_cq_table(dev);
2777 mlx4_cmd_use_polling(dev);
2778 mlx4_cleanup_eq_table(dev);
2779 mlx4_cleanup_mcg_table(dev);
2780 mlx4_cleanup_mr_table(dev);
2781 mlx4_cleanup_xrcd_table(dev);
2782 mlx4_cleanup_pd_table(dev);
2783
2784 if (mlx4_is_master(dev))
2785 mlx4_free_resource_tracker(dev,
2786 RES_TR_FREE_STRUCTS_ONLY);
2787
2788 iounmap(priv->kar);
2789 mlx4_uar_free(dev, &priv->driver_uar);
2790 mlx4_cleanup_uar_table(dev);
2791 if (!mlx4_is_slave(dev))
2792 mlx4_clear_steering(dev);
2793 mlx4_free_eq_table(dev);
2794 if (mlx4_is_master(dev))
2795 mlx4_multi_func_cleanup(dev);
2796 mlx4_close_hca(dev);
2797 if (mlx4_is_slave(dev))
2798 mlx4_multi_func_cleanup(dev);
2799 mlx4_cmd_cleanup(dev);
2800
2801 if (dev->flags & MLX4_FLAG_MSI_X)
2802 pci_disable_msix(pdev);
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002803 if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
Wei Yangbefdf892014-04-14 09:51:19 +08002804 mlx4_warn(dev, "Disabling SR-IOV\n");
2805 pci_disable_sriov(pdev);
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002806 dev->num_vfs = 0;
Wei Yangbefdf892014-04-14 09:51:19 +08002807 }
2808
2809 if (!mlx4_is_slave(dev))
2810 mlx4_free_ownership(dev);
2811
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002812 kfree(dev->caps.qp0_qkey);
Wei Yangbefdf892014-04-14 09:51:19 +08002813 kfree(dev->caps.qp0_tunnel);
2814 kfree(dev->caps.qp0_proxy);
2815 kfree(dev->caps.qp1_tunnel);
2816 kfree(dev->caps.qp1_proxy);
2817 kfree(dev->dev_vfs);
2818
Wei Yangbefdf892014-04-14 09:51:19 +08002819 memset(priv, 0, sizeof(*priv));
2820 priv->pci_dev_data = pci_dev_data;
2821 priv->removed = 1;
2822}
2823
Roland Dreier3d73c282007-10-10 15:43:54 -07002824static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002825{
2826 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2827 struct mlx4_priv *priv = mlx4_priv(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002828
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002829 mlx4_unload_one(pdev);
2830 pci_release_regions(pdev);
2831 pci_disable_device(pdev);
Wei Yangbefdf892014-04-14 09:51:19 +08002832 kfree(priv);
2833 pci_set_drvdata(pdev, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002834}
2835
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002836int mlx4_restart_one(struct pci_dev *pdev)
2837{
Roland Dreier839f1242012-09-27 09:23:41 -07002838 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2839 struct mlx4_priv *priv = mlx4_priv(dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002840 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2841 int pci_dev_data, err, total_vfs;
Roland Dreier839f1242012-09-27 09:23:41 -07002842
2843 pci_dev_data = priv->pci_dev_data;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002844 total_vfs = dev->num_vfs;
2845 memcpy(nvfs, dev->nvfs, sizeof(dev->nvfs));
2846
2847 mlx4_unload_one(pdev);
2848 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv);
2849 if (err) {
2850 mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
2851 __func__, pci_name(pdev), err);
2852 return err;
2853 }
2854
2855 return err;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002856}
2857
Benoit Taine9baa3c32014-08-08 15:56:03 +02002858static const struct pci_device_id mlx4_pci_table[] = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002859 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002860 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002861 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002862 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002863 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002864 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002865 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002866 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002867 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002868 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002869 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002870 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002871 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002872 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002873 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002874 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002875 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002876 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002877 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07002878 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002879 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002880 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002881 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002882 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002883 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002884 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002885 /* MT27500 Family [ConnectX-3] */
2886 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
2887 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002888 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002889 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
2890 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
2891 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
2892 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
2893 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
2894 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
2895 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
2896 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
2897 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
2898 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
2899 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
2900 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07002901 { 0, }
2902};
2903
2904MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
2905
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002906static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
2907 pci_channel_state_t state)
2908{
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002909 mlx4_unload_one(pdev);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002910
2911 return state == pci_channel_io_perm_failure ?
2912 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2913}
2914
2915static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
2916{
Wei Yangbefdf892014-04-14 09:51:19 +08002917 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2918 struct mlx4_priv *priv = mlx4_priv(dev);
2919 int ret;
Wei Yang97a52212014-03-27 09:28:31 +08002920
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002921 ret = __mlx4_init_one(pdev, priv->pci_dev_data, priv);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002922
2923 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
2924}
2925
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07002926static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002927 .error_detected = mlx4_pci_err_detected,
2928 .slot_reset = mlx4_pci_slot_reset,
2929};
2930
Roland Dreier225c7b12007-05-08 18:00:38 -07002931static struct pci_driver mlx4_driver = {
2932 .name = DRV_NAME,
2933 .id_table = mlx4_pci_table,
2934 .probe = mlx4_init_one,
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002935 .shutdown = mlx4_unload_one,
Bill Pembertonf57e6842012-12-03 09:23:15 -05002936 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002937 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07002938};
2939
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002940static int __init mlx4_verify_params(void)
2941{
2942 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002943 pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002944 return -1;
2945 }
2946
Or Gerlitzcb296882011-10-16 10:26:21 +02002947 if (log_num_vlan != 0)
Amir Vadaic20862c2014-05-22 15:55:40 +03002948 pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
2949 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002950
Amir Vadaiecc8fb12014-05-22 15:55:39 +03002951 if (use_prio != 0)
2952 pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002953
Eli Cohen04986282010-09-20 08:42:38 +02002954 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002955 pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
2956 log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07002957 return -1;
2958 }
2959
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002960 /* Check if module param for ports type has legal combination */
2961 if (port_type_array[0] == false && port_type_array[1] == true) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002962 pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002963 port_type_array[0] = true;
2964 }
2965
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002966 if (mlx4_log_num_mgm_entry_size != -1 &&
2967 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
2968 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002969 pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-1 or %d..%d)\n",
2970 mlx4_log_num_mgm_entry_size,
2971 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
2972 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002973 return -1;
2974 }
2975
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002976 return 0;
2977}
2978
Roland Dreier225c7b12007-05-08 18:00:38 -07002979static int __init mlx4_init(void)
2980{
2981 int ret;
2982
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002983 if (mlx4_verify_params())
2984 return -EINVAL;
2985
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002986 mlx4_catas_init();
2987
2988 mlx4_wq = create_singlethread_workqueue("mlx4");
2989 if (!mlx4_wq)
2990 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002991
Roland Dreier225c7b12007-05-08 18:00:38 -07002992 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08002993 if (ret < 0)
2994 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002995 return ret < 0 ? ret : 0;
2996}
2997
2998static void __exit mlx4_cleanup(void)
2999{
3000 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003001 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07003002}
3003
3004module_init(mlx4_init);
3005module_exit(mlx4_cleanup);