blob: 17f1686ee411fe3e63aea5fdcfacaa1abe6e8ee1 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny6e861322012-01-18 22:13:27 +00004 Copyright(c) 2007-2012 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _IGB_H_
32#define _IGB_H_
33
34#include "e1000_mac.h"
35#include "e1000_82575.h"
36
Patrick Ohly38c845c2009-02-12 05:03:41 +000037#include <linux/clocksource.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000038#include <linux/net_tstamp.h>
Richard Cochrand339b132012-03-16 10:55:32 +000039#include <linux/ptp_clock_kernel.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000040#include <linux/bitops.h>
41#include <linux/if_vlan.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000042
Auke Kok9d5c8242008-01-24 02:22:38 -080043struct igb_adapter;
44
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +000045#define E1000_PCS_CFG_IGN_SD 1
46
Alexander Duyck0ba82992011-08-26 07:45:47 +000047/* Interrupt defines */
48#define IGB_START_ITR 648 /* ~6000 ints/sec */
49#define IGB_4K_ITR 980
50#define IGB_20K_ITR 196
51#define IGB_70K_ITR 56
Auke Kok9d5c8242008-01-24 02:22:38 -080052
Auke Kok9d5c8242008-01-24 02:22:38 -080053/* TX/RX descriptor defines */
54#define IGB_DEFAULT_TXD 256
Alexander Duyck13fde972011-10-05 13:35:24 +000055#define IGB_DEFAULT_TX_WORK 128
Auke Kok9d5c8242008-01-24 02:22:38 -080056#define IGB_MIN_TXD 80
57#define IGB_MAX_TXD 4096
58
59#define IGB_DEFAULT_RXD 256
60#define IGB_MIN_RXD 80
61#define IGB_MAX_RXD 4096
62
63#define IGB_DEFAULT_ITR 3 /* dynamic */
64#define IGB_MAX_ITR_USECS 10000
65#define IGB_MIN_ITR_USECS 10
Alexander Duyck047e0032009-10-27 15:49:27 +000066#define NON_Q_VECTORS 1
67#define MAX_Q_VECTORS 8
Auke Kok9d5c8242008-01-24 02:22:38 -080068
69/* Transmit and receive queues */
Matthew Vick374a5422012-05-18 04:54:58 +000070#define IGB_MAX_RX_QUEUES 8
71#define IGB_MAX_RX_QUEUES_82575 4
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000072#define IGB_MAX_RX_QUEUES_I211 2
Matthew Vick374a5422012-05-18 04:54:58 +000073#define IGB_MAX_TX_QUEUES 8
Alexander Duyck4ae196d2009-02-19 20:40:07 -080074#define IGB_MAX_VF_MC_ENTRIES 30
75#define IGB_MAX_VF_FUNCTIONS 8
76#define IGB_MAX_VFTA_ENTRIES 128
Greg Rose0224d662011-10-14 02:57:14 +000077#define IGB_82576_VF_DEV_ID 0x10CA
78#define IGB_I350_VF_DEV_ID 0x1520
Alexander Duyck4ae196d2009-02-19 20:40:07 -080079
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000080/* NVM version defines */
81#define IGB_MAJOR_MASK 0xF000
82#define IGB_MINOR_MASK 0x0FF0
83#define IGB_BUILD_MASK 0x000F
84#define IGB_COMB_VER_MASK 0x00FF
85#define IGB_MAJOR_SHIFT 12
86#define IGB_MINOR_SHIFT 4
87#define IGB_COMB_VER_SHFT 8
88#define IGB_NVM_VER_INVALID 0xFFFF
89#define IGB_ETRACK_SHIFT 16
90#define NVM_ETRACK_WORD 0x0042
91#define NVM_COMB_VER_OFF 0x0083
92#define NVM_COMB_VER_PTR 0x003d
93
Alexander Duyck4ae196d2009-02-19 20:40:07 -080094struct vf_data_storage {
95 unsigned char vf_mac_addresses[ETH_ALEN];
96 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
97 u16 num_vf_mc_hashes;
Alexander Duyckae641bd2009-09-03 14:49:33 +000098 u16 vlans_enabled;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000099 u32 flags;
100 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +0000101 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
102 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +0000103 u16 tx_rate;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800104};
105
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000106#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +0000107#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
108#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +0000109#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000110
Auke Kok9d5c8242008-01-24 02:22:38 -0800111/* RX descriptor control thresholds.
112 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
113 * descriptors available in its onboard memory.
114 * Setting this to 0 disables RX descriptor prefetch.
115 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
116 * available in host memory.
117 * If PTHRESH is 0, this should also be 0.
118 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
119 * descriptors until either it has this many to write back, or the
120 * ITR timer expires.
121 */
Nick Nunley58fd62f2010-02-17 01:05:56 +0000122#define IGB_RX_PTHRESH 8
Auke Kok9d5c8242008-01-24 02:22:38 -0800123#define IGB_RX_HTHRESH 8
Alexander Duyck85b430b2009-10-27 15:50:29 +0000124#define IGB_TX_PTHRESH 8
125#define IGB_TX_HTHRESH 1
Alexander Duycka74420e2011-08-26 07:43:27 +0000126#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
127 adapter->msix_entries) ? 1 : 4)
Alexander Duyck85b430b2009-10-27 15:50:29 +0000128#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
Alexander Duycka74420e2011-08-26 07:43:27 +0000129 adapter->msix_entries) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800130
131/* this is the size past which hardware will drop packets when setting LPE=0 */
132#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
133
134/* Supported Rx Buffer Sizes */
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000135#define IGB_RXBUFFER_256 256
136#define IGB_RXBUFFER_2048 2048
137#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
138#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
Auke Kok9d5c8242008-01-24 02:22:38 -0800139
Auke Kok9d5c8242008-01-24 02:22:38 -0800140/* How many Tx Descriptors do we need to call netif_wake_queue ? */
141#define IGB_TX_QUEUE_WAKE 16
142/* How many Rx Buffers do we bundle into one write to the hardware ? */
143#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
144
145#define AUTO_ALL_MODES 0
146#define IGB_EEPROM_APME 0x0400
147
148#ifndef IGB_MASTER_SLAVE
149/* Switch to override PHY master/slave setting */
150#define IGB_MASTER_SLAVE e1000_ms_hw_default
151#endif
152
153#define IGB_MNG_VLAN_NONE -1
154
Alexander Duyck1d9daf42012-11-13 04:03:23 +0000155enum igb_tx_flags {
156 /* cmd_type flags */
157 IGB_TX_FLAGS_VLAN = 0x01,
158 IGB_TX_FLAGS_TSO = 0x02,
159 IGB_TX_FLAGS_TSTAMP = 0x04,
160
161 /* olinfo flags */
162 IGB_TX_FLAGS_IPV4 = 0x10,
163 IGB_TX_FLAGS_CSUM = 0x20,
164};
165
166/* VLAN info */
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000167#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
168#define IGB_TX_FLAGS_VLAN_SHIFT 16
169
Auke Kok9d5c8242008-01-24 02:22:38 -0800170/* wrapper around a pointer to a socket buffer,
171 * so a DMA handle can be stored along with the buffer */
Alexander Duyck06034642011-08-26 07:44:22 +0000172struct igb_tx_buffer {
Alexander Duyck8542db02011-08-26 07:44:43 +0000173 union e1000_adv_tx_desc *next_to_watch;
Alexander Duyck06034642011-08-26 07:44:22 +0000174 unsigned long time_stamp;
Alexander Duyck06034642011-08-26 07:44:22 +0000175 struct sk_buff *skb;
176 unsigned int bytecount;
177 u16 gso_segs;
Alexander Duyck7af40ad92011-08-26 07:45:15 +0000178 __be16 protocol;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000179 DEFINE_DMA_UNMAP_ADDR(dma);
180 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckebe42d12011-08-26 07:45:09 +0000181 u32 tx_flags;
Alexander Duyck06034642011-08-26 07:44:22 +0000182};
183
184struct igb_rx_buffer {
Auke Kok9d5c8242008-01-24 02:22:38 -0800185 dma_addr_t dma;
Alexander Duyck06034642011-08-26 07:44:22 +0000186 struct page *page;
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000187 unsigned int page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800188};
189
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000190struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800191 u64 packets;
192 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000193 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000194 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800195};
196
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000197struct igb_rx_queue_stats {
198 u64 packets;
199 u64 bytes;
200 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000201 u64 csum_err;
202 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000203};
204
Alexander Duyck0ba82992011-08-26 07:45:47 +0000205struct igb_ring_container {
206 struct igb_ring *ring; /* pointer to linked list of rings */
207 unsigned int total_bytes; /* total bytes processed this int */
208 unsigned int total_packets; /* total packets processed this int */
209 u16 work_limit; /* total work allowed per interrupt */
210 u8 count; /* total number of rings in vector */
211 u8 itr; /* current ITR setting for ring */
212};
213
Alexander Duyck047e0032009-10-27 15:49:27 +0000214struct igb_ring {
Alexander Duyck238ac812011-08-26 07:43:48 +0000215 struct igb_q_vector *q_vector; /* backlink to q_vector */
216 struct net_device *netdev; /* back pointer to net_device */
217 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck06034642011-08-26 07:44:22 +0000218 union { /* array of buffer info structs */
219 struct igb_tx_buffer *tx_buffer_info;
220 struct igb_rx_buffer *rx_buffer_info;
221 };
Alexander Duyck238ac812011-08-26 07:43:48 +0000222 void *desc; /* descriptor ring memory */
223 unsigned long flags; /* ring specific flags */
224 void __iomem *tail; /* pointer to ring tail register */
Alexander Duyck5536d212012-09-25 00:31:17 +0000225 dma_addr_t dma; /* phys address of the ring */
226 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck238ac812011-08-26 07:43:48 +0000227
228 u16 count; /* number of desc. in the ring */
229 u8 queue_index; /* logical index of the ring*/
230 u8 reg_idx; /* physical index of the ring */
Alexander Duyck238ac812011-08-26 07:43:48 +0000231
232 /* everything past this point are written often */
Alexander Duyck5536d212012-09-25 00:31:17 +0000233 u16 next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -0800234 u16 next_to_use;
Alexander Duyckcbc8e552012-09-25 00:31:02 +0000235 u16 next_to_alloc;
Auke Kok9d5c8242008-01-24 02:22:38 -0800236
Auke Kok9d5c8242008-01-24 02:22:38 -0800237 union {
238 /* TX */
239 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000240 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000241 struct u64_stats_sync tx_syncp;
242 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800243 };
244 /* RX */
245 struct {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000246 struct sk_buff *skb;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000247 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000248 struct u64_stats_sync rx_syncp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800249 };
250 };
Alexander Duyck5536d212012-09-25 00:31:17 +0000251} ____cacheline_internodealigned_in_smp;
252
253struct igb_q_vector {
254 struct igb_adapter *adapter; /* backlink */
255 int cpu; /* CPU for DCA */
256 u32 eims_value; /* EIMS mask value */
257
258 u16 itr_val;
259 u8 set_itr;
260 void __iomem *itr_register;
261
262 struct igb_ring_container rx, tx;
263
264 struct napi_struct napi;
265 struct rcu_head rcu; /* to avoid race with update stats on free */
266 char name[IFNAMSIZ + 9];
267
268 /* for dynamic allocation of rings associated with this q_vector */
269 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800270};
271
Alexander Duyck866cff02011-08-26 07:45:36 +0000272enum e1000_ring_flags_t {
Alexander Duyck866cff02011-08-26 07:45:36 +0000273 IGB_RING_FLAG_RX_SCTP_CSUM,
Alexander Duyck8be10e92011-08-26 07:47:11 +0000274 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
Alexander Duyck866cff02011-08-26 07:45:36 +0000275 IGB_RING_FLAG_TX_CTX_IDX,
276 IGB_RING_FLAG_TX_DETECT_HANG
277};
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000278
Alexander Duycke032afc2011-08-26 07:44:48 +0000279#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000280
Alexander Duyck601369062011-08-26 07:44:05 +0000281#define IGB_RX_DESC(R, i) \
282 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
283#define IGB_TX_DESC(R, i) \
284 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
285#define IGB_TX_CTXTDESC(R, i) \
286 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800287
Alexander Duyck3ceb90f2011-08-26 07:46:03 +0000288/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
289static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
290 const u32 stat_err_bits)
291{
292 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
293}
294
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000295/* igb_desc_unused - calculate if we have unused descriptors */
296static inline int igb_desc_unused(struct igb_ring *ring)
297{
298 if (ring->next_to_clean > ring->next_to_use)
299 return ring->next_to_clean - ring->next_to_use - 1;
300
301 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
302}
303
Auke Kok9d5c8242008-01-24 02:22:38 -0800304/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800305struct igb_adapter {
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000306 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Alexander Duyck238ac812011-08-26 07:43:48 +0000307
308 struct net_device *netdev;
309
310 unsigned long state;
311 unsigned int flags;
312
313 unsigned int num_q_vectors;
314 struct msix_entry *msix_entries;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000315
Auke Kok9d5c8242008-01-24 02:22:38 -0800316 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000317 u32 rx_itr_setting;
318 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800319 u16 tx_itr;
320 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800321
Alexander Duyck238ac812011-08-26 07:43:48 +0000322 /* TX */
Alexander Duyck13fde972011-10-05 13:35:24 +0000323 u16 tx_work_limit;
Alexander Duyck238ac812011-08-26 07:43:48 +0000324 u32 tx_timeout_count;
325 int num_tx_queues;
326 struct igb_ring *tx_ring[16];
327
328 /* RX */
329 int num_rx_queues;
330 struct igb_ring *rx_ring[16];
331
332 u32 max_frame_size;
333 u32 min_frame_size;
334
335 struct timer_list watchdog_timer;
336 struct timer_list phy_info_timer;
337
338 u16 mng_vlan_id;
339 u32 bd_number;
340 u32 wol;
341 u32 en_mng_pt;
342 u16 link_speed;
343 u16 link_duplex;
344
Auke Kok9d5c8242008-01-24 02:22:38 -0800345 struct work_struct reset_task;
346 struct work_struct watchdog_task;
347 bool fc_autoneg;
348 u8 tx_timeout_factor;
349 struct timer_list blink_timer;
350 unsigned long led_status;
351
Auke Kok9d5c8242008-01-24 02:22:38 -0800352 /* OS defined structs */
Auke Kok9d5c8242008-01-24 02:22:38 -0800353 struct pci_dev *pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800354
Eric Dumazet12dcd862010-10-15 17:27:10 +0000355 spinlock_t stats64_lock;
356 struct rtnl_link_stats64 stats64;
357
Auke Kok9d5c8242008-01-24 02:22:38 -0800358 /* structs defined in e1000_hw.h */
359 struct e1000_hw hw;
360 struct e1000_hw_stats stats;
361 struct e1000_phy_info phy_info;
362 struct e1000_phy_stats phy_stats;
363
364 u32 test_icr;
365 struct igb_ring test_tx_ring;
366 struct igb_ring test_rx_ring;
367
368 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000369
Alexander Duyck047e0032009-10-27 15:49:27 +0000370 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800371 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700372 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800373
374 /* to not mess up cache alignment, always add to the bottom */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000375 u16 tx_ring_count;
376 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800377 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800378 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000379 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000380 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000381 u32 wvbr;
Carolyn Wyborny1128c752011-10-14 00:13:49 +0000382 u32 *shadow_vfta;
Richard Cochrand339b132012-03-16 10:55:32 +0000383
384 struct ptp_clock *ptp_clock;
Matthew Vicka79f4f82012-08-10 05:40:44 +0000385 struct ptp_clock_info ptp_caps;
386 struct delayed_work ptp_overflow_work;
Matthew Vick1f6e8172012-08-18 07:26:33 +0000387 struct work_struct ptp_tx_work;
388 struct sk_buff *ptp_tx_skb;
Richard Cochrand339b132012-03-16 10:55:32 +0000389 spinlock_t tmreg_lock;
390 struct cyclecounter cc;
391 struct timecounter tc;
Matthew Vick3c89f6d2012-08-10 05:40:43 +0000392
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000393 char fw_version[32];
Auke Kok9d5c8242008-01-24 02:22:38 -0800394};
395
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +0000396#define IGB_FLAG_HAS_MSI (1 << 0)
397#define IGB_FLAG_DCA_ENABLED (1 << 1)
398#define IGB_FLAG_QUAD_PORT_A (1 << 2)
399#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
400#define IGB_FLAG_DMAC (1 << 4)
401#define IGB_FLAG_PTP (1 << 5)
402#define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
403#define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
Matthew Vick63d4a8f2012-11-09 05:49:54 +0000404#define IGB_FLAG_WOL_SUPPORTED (1 << 8)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800405
406/* DMA Coalescing defines */
407#define IGB_MIN_TXPBSIZE 20408
408#define IGB_TX_BUF_4096 4096
409#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700410
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000411#define IGB_82576_TSYNC_SHIFT 19
Nick Nunley757b77e2010-03-26 11:36:47 +0000412#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800413enum e1000_state_t {
414 __IGB_TESTING,
415 __IGB_RESETTING,
416 __IGB_DOWN
417};
418
419enum igb_boards {
420 board_82575,
421};
422
423extern char igb_driver_name[];
424extern char igb_driver_version[];
425
Auke Kok9d5c8242008-01-24 02:22:38 -0800426extern int igb_up(struct igb_adapter *);
427extern void igb_down(struct igb_adapter *);
428extern void igb_reinit_locked(struct igb_adapter *);
429extern void igb_reset(struct igb_adapter *);
David Decotigny14ad2512011-04-27 18:32:43 +0000430extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
Alexander Duyck80785292009-10-27 15:51:47 +0000431extern int igb_setup_tx_resources(struct igb_ring *);
432extern int igb_setup_rx_resources(struct igb_ring *);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800433extern void igb_free_tx_resources(struct igb_ring *);
434extern void igb_free_rx_resources(struct igb_ring *);
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000435extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
436extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
437extern void igb_setup_tctl(struct igb_adapter *);
438extern void igb_setup_rctl(struct igb_adapter *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000439extern netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
Alexander Duyckb1a436c2009-10-27 15:54:43 +0000440extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
Alexander Duyck06034642011-08-26 07:44:22 +0000441 struct igb_tx_buffer *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000442extern void igb_alloc_rx_buffers(struct igb_ring *, u16);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000443extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
Nick Nunley31455352010-02-17 01:01:21 +0000444extern bool igb_has_link(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800445extern void igb_set_ethtool_ops(struct net_device *);
Nick Nunley88a268c2010-02-17 01:01:59 +0000446extern void igb_power_up_link(struct igb_adapter *);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000447extern void igb_set_fw_version(struct igb_adapter *);
Richard Cochran7ebae812012-03-16 10:55:37 +0000448extern void igb_ptp_init(struct igb_adapter *adapter);
Matthew Vicka79f4f82012-08-10 05:40:44 +0000449extern void igb_ptp_stop(struct igb_adapter *adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +0000450extern void igb_ptp_reset(struct igb_adapter *adapter);
451extern void igb_ptp_tx_work(struct work_struct *work);
452extern void igb_ptp_tx_hwtstamp(struct igb_adapter *adapter);
Alexander Duyckb5345502012-09-25 05:14:55 +0000453extern void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector,
Matthew Vicka79f4f82012-08-10 05:40:44 +0000454 struct sk_buff *skb);
Alexander Duyckb5345502012-09-25 05:14:55 +0000455extern void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector,
456 unsigned char *va,
457 struct sk_buff *skb);
458static inline void igb_ptp_rx_hwtstamp(struct igb_q_vector *q_vector,
459 union e1000_adv_rx_desc *rx_desc,
460 struct sk_buff *skb)
461{
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000462 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
463 !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
Alexander Duyckb5345502012-09-25 05:14:55 +0000464 igb_ptp_rx_rgtstamp(q_vector, skb);
Alexander Duyckb5345502012-09-25 05:14:55 +0000465}
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000466
Matthew Vicka79f4f82012-08-10 05:40:44 +0000467extern int igb_ptp_hwtstamp_ioctl(struct net_device *netdev,
468 struct ifreq *ifr, int cmd);
Richard Cochran7ebae812012-03-16 10:55:37 +0000469
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800470static inline s32 igb_reset_phy(struct e1000_hw *hw)
471{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000472 if (hw->phy.ops.reset)
473 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800474
475 return 0;
476}
477
478static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
479{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000480 if (hw->phy.ops.read_reg)
481 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800482
483 return 0;
484}
485
486static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
487{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000488 if (hw->phy.ops.write_reg)
489 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800490
491 return 0;
492}
493
494static inline s32 igb_get_phy_info(struct e1000_hw *hw)
495{
496 if (hw->phy.ops.get_phy_info)
497 return hw->phy.ops.get_phy_info(hw);
498
499 return 0;
500}
501
Eric Dumazetbdbc0632012-01-04 20:23:36 +0000502static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
503{
504 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
505}
506
Auke Kok9d5c8242008-01-24 02:22:38 -0800507#endif /* _IGB_H_ */