blob: 4c484b1d2f3019a79e8ea516ff2e3d34998dae18 [file] [log] [blame]
Sascha Hauerc84e3582015-06-24 08:17:04 +02001/*
2 * Copyright (c) 2015 Pengutronix, Sascha Hauer <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13#include <linux/clk.h>
Paul Gortmakere50be5c2015-09-04 19:33:54 -040014#include <linux/init.h>
James Liao6078c652016-10-20 16:56:35 +080015#include <linux/io.h>
16#include <linux/mfd/syscon.h>
Sascha Hauerc84e3582015-06-24 08:17:04 +020017#include <linux/of_device.h>
18#include <linux/platform_device.h>
19#include <linux/pm_domain.h>
Sascha Hauer4688f382015-11-30 11:41:40 +010020#include <linux/regulator/consumer.h>
James Liao6078c652016-10-20 16:56:35 +080021#include <linux/soc/mediatek/infracfg.h>
22
Shunli Wang112ef182016-10-20 16:56:38 +080023#include <dt-bindings/power/mt2701-power.h>
Mars Cheng36c310f2017-04-08 09:20:34 +080024#include <dt-bindings/power/mt6797-power.h>
Sean Wang52510ee2017-08-07 15:24:37 +080025#include <dt-bindings/power/mt7622-power.h>
Sascha Hauerc84e3582015-06-24 08:17:04 +020026#include <dt-bindings/power/mt8173-power.h>
27
28#define SPM_VDE_PWR_CON 0x0210
29#define SPM_MFG_PWR_CON 0x0214
30#define SPM_VEN_PWR_CON 0x0230
31#define SPM_ISP_PWR_CON 0x0238
32#define SPM_DIS_PWR_CON 0x023c
Shunli Wang112ef182016-10-20 16:56:38 +080033#define SPM_CONN_PWR_CON 0x0280
Sascha Hauerc84e3582015-06-24 08:17:04 +020034#define SPM_VEN2_PWR_CON 0x0298
Shunli Wang112ef182016-10-20 16:56:38 +080035#define SPM_AUDIO_PWR_CON 0x029c /* MT8173 */
36#define SPM_BDP_PWR_CON 0x029c /* MT2701 */
37#define SPM_ETH_PWR_CON 0x02a0
38#define SPM_HIF_PWR_CON 0x02a4
39#define SPM_IFR_MSC_PWR_CON 0x02a8
Sascha Hauerc84e3582015-06-24 08:17:04 +020040#define SPM_MFG_2D_PWR_CON 0x02c0
41#define SPM_MFG_ASYNC_PWR_CON 0x02c4
42#define SPM_USB_PWR_CON 0x02cc
Sean Wang52510ee2017-08-07 15:24:37 +080043#define SPM_ETHSYS_PWR_CON 0x02e0 /* MT7622 */
44#define SPM_HIF0_PWR_CON 0x02e4 /* MT7622 */
45#define SPM_HIF1_PWR_CON 0x02e8 /* MT7622 */
46#define SPM_WB_PWR_CON 0x02ec /* MT7622 */
47
James Liao6078c652016-10-20 16:56:35 +080048
Sascha Hauerc84e3582015-06-24 08:17:04 +020049#define SPM_PWR_STATUS 0x060c
50#define SPM_PWR_STATUS_2ND 0x0610
51
52#define PWR_RST_B_BIT BIT(0)
53#define PWR_ISO_BIT BIT(1)
54#define PWR_ON_BIT BIT(2)
55#define PWR_ON_2ND_BIT BIT(3)
56#define PWR_CLK_DIS_BIT BIT(4)
57
Shunli Wang112ef182016-10-20 16:56:38 +080058#define PWR_STATUS_CONN BIT(1)
Sascha Hauerc84e3582015-06-24 08:17:04 +020059#define PWR_STATUS_DISP BIT(3)
60#define PWR_STATUS_MFG BIT(4)
61#define PWR_STATUS_ISP BIT(5)
62#define PWR_STATUS_VDEC BIT(7)
Shunli Wang112ef182016-10-20 16:56:38 +080063#define PWR_STATUS_BDP BIT(14)
64#define PWR_STATUS_ETH BIT(15)
65#define PWR_STATUS_HIF BIT(16)
66#define PWR_STATUS_IFR_MSC BIT(17)
Sascha Hauerc84e3582015-06-24 08:17:04 +020067#define PWR_STATUS_VENC_LT BIT(20)
68#define PWR_STATUS_VENC BIT(21)
69#define PWR_STATUS_MFG_2D BIT(22)
70#define PWR_STATUS_MFG_ASYNC BIT(23)
71#define PWR_STATUS_AUDIO BIT(24)
72#define PWR_STATUS_USB BIT(25)
Sean Wang52510ee2017-08-07 15:24:37 +080073#define PWR_STATUS_ETHSYS BIT(24) /* MT7622 */
74#define PWR_STATUS_HIF0 BIT(25) /* MT7622 */
75#define PWR_STATUS_HIF1 BIT(26) /* MT7622 */
76#define PWR_STATUS_WB BIT(27) /* MT7622 */
Sascha Hauerc84e3582015-06-24 08:17:04 +020077
78enum clk_id {
James Liao6078c652016-10-20 16:56:35 +080079 CLK_NONE,
80 CLK_MM,
81 CLK_MFG,
82 CLK_VENC,
83 CLK_VENC_LT,
Shunli Wang112ef182016-10-20 16:56:38 +080084 CLK_ETHIF,
Mars Chenga3acbbf2017-04-08 09:20:32 +080085 CLK_VDEC,
Sean Wang52510ee2017-08-07 15:24:37 +080086 CLK_HIFSEL,
James Liao6078c652016-10-20 16:56:35 +080087 CLK_MAX,
88};
89
90static const char * const clk_names[] = {
91 NULL,
92 "mm",
93 "mfg",
94 "venc",
95 "venc_lt",
Shunli Wang112ef182016-10-20 16:56:38 +080096 "ethif",
Mars Chenga3acbbf2017-04-08 09:20:32 +080097 "vdec",
Sean Wang52510ee2017-08-07 15:24:37 +080098 "hif_sel",
James Liao6078c652016-10-20 16:56:35 +080099 NULL,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200100};
101
James Liao41b3e0f2015-10-07 17:14:40 +0800102#define MAX_CLKS 2
103
Sascha Hauerc84e3582015-06-24 08:17:04 +0200104struct scp_domain_data {
105 const char *name;
106 u32 sta_mask;
107 int ctl_offs;
108 u32 sram_pdn_bits;
109 u32 sram_pdn_ack_bits;
110 u32 bus_prot_mask;
James Liao41b3e0f2015-10-07 17:14:40 +0800111 enum clk_id clk_id[MAX_CLKS];
Eddie Huang47e90152015-08-26 15:14:41 +0800112 bool active_wakeup;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200113};
114
Sascha Hauerc84e3582015-06-24 08:17:04 +0200115struct scp;
116
117struct scp_domain {
118 struct generic_pm_domain genpd;
119 struct scp *scp;
James Liao41b3e0f2015-10-07 17:14:40 +0800120 struct clk *clk[MAX_CLKS];
Matthias Bruggerbe295232015-12-30 09:30:40 +0100121 const struct scp_domain_data *data;
Sascha Hauer4688f382015-11-30 11:41:40 +0100122 struct regulator *supply;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200123};
124
Mars Chengf1be4c42017-04-08 09:20:31 +0800125struct scp_ctrl_reg {
126 int pwr_sta_offs;
127 int pwr_sta2nd_offs;
128};
129
Sascha Hauerc84e3582015-06-24 08:17:04 +0200130struct scp {
James Liao6078c652016-10-20 16:56:35 +0800131 struct scp_domain *domains;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200132 struct genpd_onecell_data pd_data;
133 struct device *dev;
134 void __iomem *base;
135 struct regmap *infracfg;
Mars Chengf1be4c42017-04-08 09:20:31 +0800136 struct scp_ctrl_reg ctrl_reg;
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800137 bool bus_prot_reg_update;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200138};
139
Sean Wang53fddb12017-08-07 15:24:35 +0800140struct scp_subdomain {
141 int origin;
142 int subdomain;
143};
144
145struct scp_soc_data {
146 const struct scp_domain_data *domains;
147 int num_domains;
148 const struct scp_subdomain *subdomains;
149 int num_subdomains;
150 const struct scp_ctrl_reg regs;
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800151 bool bus_prot_reg_update;
Sean Wang53fddb12017-08-07 15:24:35 +0800152};
153
Sascha Hauerc84e3582015-06-24 08:17:04 +0200154static int scpsys_domain_is_on(struct scp_domain *scpd)
155{
156 struct scp *scp = scpd->scp;
157
Mars Chengf1be4c42017-04-08 09:20:31 +0800158 u32 status = readl(scp->base + scp->ctrl_reg.pwr_sta_offs) &
159 scpd->data->sta_mask;
160 u32 status2 = readl(scp->base + scp->ctrl_reg.pwr_sta2nd_offs) &
161 scpd->data->sta_mask;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200162
163 /*
164 * A domain is on when both status bits are set. If only one is set
165 * return an error. This happens while powering up a domain
166 */
167
168 if (status && status2)
169 return true;
170 if (!status && !status2)
171 return false;
172
173 return -EINVAL;
174}
175
176static int scpsys_power_on(struct generic_pm_domain *genpd)
177{
178 struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
179 struct scp *scp = scpd->scp;
180 unsigned long timeout;
181 bool expired;
Matthias Bruggerbe295232015-12-30 09:30:40 +0100182 void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
183 u32 sram_pdn_ack = scpd->data->sram_pdn_ack_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200184 u32 val;
185 int ret;
James Liao41b3e0f2015-10-07 17:14:40 +0800186 int i;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200187
Sascha Hauer4688f382015-11-30 11:41:40 +0100188 if (scpd->supply) {
189 ret = regulator_enable(scpd->supply);
190 if (ret)
191 return ret;
192 }
193
James Liao41b3e0f2015-10-07 17:14:40 +0800194 for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++) {
195 ret = clk_prepare_enable(scpd->clk[i]);
196 if (ret) {
197 for (--i; i >= 0; i--)
198 clk_disable_unprepare(scpd->clk[i]);
199
Sascha Hauerc84e3582015-06-24 08:17:04 +0200200 goto err_clk;
James Liao41b3e0f2015-10-07 17:14:40 +0800201 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200202 }
203
204 val = readl(ctl_addr);
205 val |= PWR_ON_BIT;
206 writel(val, ctl_addr);
207 val |= PWR_ON_2ND_BIT;
208 writel(val, ctl_addr);
209
210 /* wait until PWR_ACK = 1 */
211 timeout = jiffies + HZ;
212 expired = false;
213 while (1) {
214 ret = scpsys_domain_is_on(scpd);
215 if (ret > 0)
216 break;
217
218 if (expired) {
219 ret = -ETIMEDOUT;
220 goto err_pwr_ack;
221 }
222
223 cpu_relax();
224
225 if (time_after(jiffies, timeout))
226 expired = true;
227 }
228
229 val &= ~PWR_CLK_DIS_BIT;
230 writel(val, ctl_addr);
231
232 val &= ~PWR_ISO_BIT;
233 writel(val, ctl_addr);
234
235 val |= PWR_RST_B_BIT;
236 writel(val, ctl_addr);
237
Matthias Bruggerbe295232015-12-30 09:30:40 +0100238 val &= ~scpd->data->sram_pdn_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200239 writel(val, ctl_addr);
240
241 /* wait until SRAM_PDN_ACK all 0 */
242 timeout = jiffies + HZ;
243 expired = false;
244 while (sram_pdn_ack && (readl(ctl_addr) & sram_pdn_ack)) {
245
246 if (expired) {
247 ret = -ETIMEDOUT;
248 goto err_pwr_ack;
249 }
250
251 cpu_relax();
252
253 if (time_after(jiffies, timeout))
254 expired = true;
255 }
256
Matthias Bruggerbe295232015-12-30 09:30:40 +0100257 if (scpd->data->bus_prot_mask) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200258 ret = mtk_infracfg_clear_bus_protection(scp->infracfg,
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800259 scpd->data->bus_prot_mask,
260 scp->bus_prot_reg_update);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200261 if (ret)
262 goto err_pwr_ack;
263 }
264
265 return 0;
266
267err_pwr_ack:
James Liao41b3e0f2015-10-07 17:14:40 +0800268 for (i = MAX_CLKS - 1; i >= 0; i--) {
269 if (scpd->clk[i])
270 clk_disable_unprepare(scpd->clk[i]);
271 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200272err_clk:
Sascha Hauer4688f382015-11-30 11:41:40 +0100273 if (scpd->supply)
274 regulator_disable(scpd->supply);
275
Sascha Hauerc84e3582015-06-24 08:17:04 +0200276 dev_err(scp->dev, "Failed to power on domain %s\n", genpd->name);
277
278 return ret;
279}
280
281static int scpsys_power_off(struct generic_pm_domain *genpd)
282{
283 struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
284 struct scp *scp = scpd->scp;
285 unsigned long timeout;
286 bool expired;
Matthias Bruggerbe295232015-12-30 09:30:40 +0100287 void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
288 u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200289 u32 val;
290 int ret;
James Liao41b3e0f2015-10-07 17:14:40 +0800291 int i;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200292
Matthias Bruggerbe295232015-12-30 09:30:40 +0100293 if (scpd->data->bus_prot_mask) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200294 ret = mtk_infracfg_set_bus_protection(scp->infracfg,
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800295 scpd->data->bus_prot_mask,
296 scp->bus_prot_reg_update);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200297 if (ret)
298 goto out;
299 }
300
301 val = readl(ctl_addr);
Matthias Bruggerbe295232015-12-30 09:30:40 +0100302 val |= scpd->data->sram_pdn_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200303 writel(val, ctl_addr);
304
305 /* wait until SRAM_PDN_ACK all 1 */
306 timeout = jiffies + HZ;
307 expired = false;
308 while (pdn_ack && (readl(ctl_addr) & pdn_ack) != pdn_ack) {
309 if (expired) {
310 ret = -ETIMEDOUT;
311 goto out;
312 }
313
314 cpu_relax();
315
316 if (time_after(jiffies, timeout))
317 expired = true;
318 }
319
320 val |= PWR_ISO_BIT;
321 writel(val, ctl_addr);
322
323 val &= ~PWR_RST_B_BIT;
324 writel(val, ctl_addr);
325
326 val |= PWR_CLK_DIS_BIT;
327 writel(val, ctl_addr);
328
329 val &= ~PWR_ON_BIT;
330 writel(val, ctl_addr);
331
332 val &= ~PWR_ON_2ND_BIT;
333 writel(val, ctl_addr);
334
335 /* wait until PWR_ACK = 0 */
336 timeout = jiffies + HZ;
337 expired = false;
338 while (1) {
339 ret = scpsys_domain_is_on(scpd);
340 if (ret == 0)
341 break;
342
343 if (expired) {
344 ret = -ETIMEDOUT;
345 goto out;
346 }
347
348 cpu_relax();
349
350 if (time_after(jiffies, timeout))
351 expired = true;
352 }
353
James Liao41b3e0f2015-10-07 17:14:40 +0800354 for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++)
355 clk_disable_unprepare(scpd->clk[i]);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200356
Sascha Hauer4688f382015-11-30 11:41:40 +0100357 if (scpd->supply)
358 regulator_disable(scpd->supply);
359
Sascha Hauerc84e3582015-06-24 08:17:04 +0200360 return 0;
361
362out:
363 dev_err(scp->dev, "Failed to power off domain %s\n", genpd->name);
364
365 return ret;
366}
367
James Liao6078c652016-10-20 16:56:35 +0800368static void init_clks(struct platform_device *pdev, struct clk **clk)
369{
370 int i;
371
372 for (i = CLK_NONE + 1; i < CLK_MAX; i++)
373 clk[i] = devm_clk_get(&pdev->dev, clk_names[i]);
374}
375
376static struct scp *init_scp(struct platform_device *pdev,
Mars Chengf1be4c42017-04-08 09:20:31 +0800377 const struct scp_domain_data *scp_domain_data, int num,
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800378 const struct scp_ctrl_reg *scp_ctrl_reg,
379 bool bus_prot_reg_update)
Sascha Hauerc84e3582015-06-24 08:17:04 +0200380{
381 struct genpd_onecell_data *pd_data;
382 struct resource *res;
James Liao6078c652016-10-20 16:56:35 +0800383 int i, j;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200384 struct scp *scp;
James Liao6078c652016-10-20 16:56:35 +0800385 struct clk *clk[CLK_MAX];
Sascha Hauerc84e3582015-06-24 08:17:04 +0200386
387 scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
388 if (!scp)
James Liao6078c652016-10-20 16:56:35 +0800389 return ERR_PTR(-ENOMEM);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200390
Mars Chengf1be4c42017-04-08 09:20:31 +0800391 scp->ctrl_reg.pwr_sta_offs = scp_ctrl_reg->pwr_sta_offs;
392 scp->ctrl_reg.pwr_sta2nd_offs = scp_ctrl_reg->pwr_sta2nd_offs;
393
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800394 scp->bus_prot_reg_update = bus_prot_reg_update;
395
Sascha Hauerc84e3582015-06-24 08:17:04 +0200396 scp->dev = &pdev->dev;
397
398 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
399 scp->base = devm_ioremap_resource(&pdev->dev, res);
400 if (IS_ERR(scp->base))
James Liao6078c652016-10-20 16:56:35 +0800401 return ERR_CAST(scp->base);
402
403 scp->domains = devm_kzalloc(&pdev->dev,
404 sizeof(*scp->domains) * num, GFP_KERNEL);
405 if (!scp->domains)
406 return ERR_PTR(-ENOMEM);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200407
408 pd_data = &scp->pd_data;
409
410 pd_data->domains = devm_kzalloc(&pdev->dev,
James Liao6078c652016-10-20 16:56:35 +0800411 sizeof(*pd_data->domains) * num, GFP_KERNEL);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200412 if (!pd_data->domains)
James Liao6078c652016-10-20 16:56:35 +0800413 return ERR_PTR(-ENOMEM);
James Liao41b3e0f2015-10-07 17:14:40 +0800414
Sascha Hauerc84e3582015-06-24 08:17:04 +0200415 scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
416 "infracfg");
417 if (IS_ERR(scp->infracfg)) {
418 dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
419 PTR_ERR(scp->infracfg));
James Liao6078c652016-10-20 16:56:35 +0800420 return ERR_CAST(scp->infracfg);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200421 }
422
James Liao6078c652016-10-20 16:56:35 +0800423 for (i = 0; i < num; i++) {
Sascha Hauer4688f382015-11-30 11:41:40 +0100424 struct scp_domain *scpd = &scp->domains[i];
425 const struct scp_domain_data *data = &scp_domain_data[i];
426
427 scpd->supply = devm_regulator_get_optional(&pdev->dev, data->name);
428 if (IS_ERR(scpd->supply)) {
429 if (PTR_ERR(scpd->supply) == -ENODEV)
430 scpd->supply = NULL;
431 else
James Liao6078c652016-10-20 16:56:35 +0800432 return ERR_CAST(scpd->supply);
Sascha Hauer4688f382015-11-30 11:41:40 +0100433 }
434 }
435
James Liao6078c652016-10-20 16:56:35 +0800436 pd_data->num_domains = num;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200437
James Liao6078c652016-10-20 16:56:35 +0800438 init_clks(pdev, clk);
439
440 for (i = 0; i < num; i++) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200441 struct scp_domain *scpd = &scp->domains[i];
442 struct generic_pm_domain *genpd = &scpd->genpd;
443 const struct scp_domain_data *data = &scp_domain_data[i];
444
445 pd_data->domains[i] = genpd;
446 scpd->scp = scp;
447
Matthias Bruggerbe295232015-12-30 09:30:40 +0100448 scpd->data = data;
James Liao6078c652016-10-20 16:56:35 +0800449
450 for (j = 0; j < MAX_CLKS && data->clk_id[j]; j++) {
451 struct clk *c = clk[data->clk_id[j]];
452
453 if (IS_ERR(c)) {
454 dev_err(&pdev->dev, "%s: clk unavailable\n",
455 data->name);
456 return ERR_CAST(c);
457 }
458
459 scpd->clk[j] = c;
460 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200461
462 genpd->name = data->name;
463 genpd->power_off = scpsys_power_off;
464 genpd->power_on = scpsys_power_on;
Geert Uytterhoeven7534d182017-11-07 13:48:13 +0100465 if (scpd->data->active_wakeup)
466 genpd->flags |= GENPD_FLAG_ACTIVE_WAKEUP;
James Liao6078c652016-10-20 16:56:35 +0800467 }
468
469 return scp;
470}
471
472static void mtk_register_power_domains(struct platform_device *pdev,
473 struct scp *scp, int num)
474{
475 struct genpd_onecell_data *pd_data;
476 int i, ret;
477
478 for (i = 0; i < num; i++) {
479 struct scp_domain *scpd = &scp->domains[i];
480 struct generic_pm_domain *genpd = &scpd->genpd;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200481
482 /*
James Liaod9c9f3b2016-04-12 16:34:30 +0800483 * Initially turn on all domains to make the domains usable
484 * with !CONFIG_PM and to get the hardware in sync with the
485 * software. The unused domains will be switched off during
486 * late_init time.
Sascha Hauerc84e3582015-06-24 08:17:04 +0200487 */
James Liaod9c9f3b2016-04-12 16:34:30 +0800488 genpd->power_on(genpd);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200489
James Liaod9c9f3b2016-04-12 16:34:30 +0800490 pm_genpd_init(genpd, NULL, false);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200491 }
492
493 /*
494 * We are not allowed to fail here since there is no way to unregister
495 * a power domain. Once registered above we have to keep the domains
496 * valid.
497 */
498
James Liao6078c652016-10-20 16:56:35 +0800499 pd_data = &scp->pd_data;
500
501 ret = of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
502 if (ret)
503 dev_err(&pdev->dev, "Failed to add OF provider: %d\n", ret);
504}
505
506/*
Shunli Wang112ef182016-10-20 16:56:38 +0800507 * MT2701 power domain support
508 */
509
510static const struct scp_domain_data scp_domain_data_mt2701[] = {
511 [MT2701_POWER_DOMAIN_CONN] = {
512 .name = "conn",
513 .sta_mask = PWR_STATUS_CONN,
514 .ctl_offs = SPM_CONN_PWR_CON,
515 .bus_prot_mask = 0x0104,
516 .clk_id = {CLK_NONE},
517 .active_wakeup = true,
518 },
519 [MT2701_POWER_DOMAIN_DISP] = {
520 .name = "disp",
521 .sta_mask = PWR_STATUS_DISP,
522 .ctl_offs = SPM_DIS_PWR_CON,
523 .sram_pdn_bits = GENMASK(11, 8),
524 .clk_id = {CLK_MM},
525 .bus_prot_mask = 0x0002,
526 .active_wakeup = true,
527 },
528 [MT2701_POWER_DOMAIN_MFG] = {
529 .name = "mfg",
530 .sta_mask = PWR_STATUS_MFG,
531 .ctl_offs = SPM_MFG_PWR_CON,
532 .sram_pdn_bits = GENMASK(11, 8),
533 .sram_pdn_ack_bits = GENMASK(12, 12),
534 .clk_id = {CLK_MFG},
535 .active_wakeup = true,
536 },
537 [MT2701_POWER_DOMAIN_VDEC] = {
538 .name = "vdec",
539 .sta_mask = PWR_STATUS_VDEC,
540 .ctl_offs = SPM_VDE_PWR_CON,
541 .sram_pdn_bits = GENMASK(11, 8),
542 .sram_pdn_ack_bits = GENMASK(12, 12),
543 .clk_id = {CLK_MM},
544 .active_wakeup = true,
545 },
546 [MT2701_POWER_DOMAIN_ISP] = {
547 .name = "isp",
548 .sta_mask = PWR_STATUS_ISP,
549 .ctl_offs = SPM_ISP_PWR_CON,
550 .sram_pdn_bits = GENMASK(11, 8),
551 .sram_pdn_ack_bits = GENMASK(13, 12),
552 .clk_id = {CLK_MM},
553 .active_wakeup = true,
554 },
555 [MT2701_POWER_DOMAIN_BDP] = {
556 .name = "bdp",
557 .sta_mask = PWR_STATUS_BDP,
558 .ctl_offs = SPM_BDP_PWR_CON,
559 .sram_pdn_bits = GENMASK(11, 8),
560 .clk_id = {CLK_NONE},
561 .active_wakeup = true,
562 },
563 [MT2701_POWER_DOMAIN_ETH] = {
564 .name = "eth",
565 .sta_mask = PWR_STATUS_ETH,
566 .ctl_offs = SPM_ETH_PWR_CON,
567 .sram_pdn_bits = GENMASK(11, 8),
568 .sram_pdn_ack_bits = GENMASK(15, 12),
569 .clk_id = {CLK_ETHIF},
570 .active_wakeup = true,
571 },
572 [MT2701_POWER_DOMAIN_HIF] = {
573 .name = "hif",
574 .sta_mask = PWR_STATUS_HIF,
575 .ctl_offs = SPM_HIF_PWR_CON,
576 .sram_pdn_bits = GENMASK(11, 8),
577 .sram_pdn_ack_bits = GENMASK(15, 12),
578 .clk_id = {CLK_ETHIF},
579 .active_wakeup = true,
580 },
581 [MT2701_POWER_DOMAIN_IFR_MSC] = {
582 .name = "ifr_msc",
583 .sta_mask = PWR_STATUS_IFR_MSC,
584 .ctl_offs = SPM_IFR_MSC_PWR_CON,
585 .clk_id = {CLK_NONE},
586 .active_wakeup = true,
587 },
588};
589
Shunli Wang112ef182016-10-20 16:56:38 +0800590/*
Mars Cheng36c310f2017-04-08 09:20:34 +0800591 * MT6797 power domain support
592 */
593
594static const struct scp_domain_data scp_domain_data_mt6797[] = {
595 [MT6797_POWER_DOMAIN_VDEC] = {
596 .name = "vdec",
597 .sta_mask = BIT(7),
598 .ctl_offs = 0x300,
599 .sram_pdn_bits = GENMASK(8, 8),
600 .sram_pdn_ack_bits = GENMASK(12, 12),
601 .clk_id = {CLK_VDEC},
602 },
603 [MT6797_POWER_DOMAIN_VENC] = {
604 .name = "venc",
605 .sta_mask = BIT(21),
606 .ctl_offs = 0x304,
607 .sram_pdn_bits = GENMASK(11, 8),
608 .sram_pdn_ack_bits = GENMASK(15, 12),
609 .clk_id = {CLK_NONE},
610 },
611 [MT6797_POWER_DOMAIN_ISP] = {
612 .name = "isp",
613 .sta_mask = BIT(5),
614 .ctl_offs = 0x308,
615 .sram_pdn_bits = GENMASK(9, 8),
616 .sram_pdn_ack_bits = GENMASK(13, 12),
617 .clk_id = {CLK_NONE},
618 },
619 [MT6797_POWER_DOMAIN_MM] = {
620 .name = "mm",
621 .sta_mask = BIT(3),
622 .ctl_offs = 0x30C,
623 .sram_pdn_bits = GENMASK(8, 8),
624 .sram_pdn_ack_bits = GENMASK(12, 12),
625 .clk_id = {CLK_MM},
626 .bus_prot_mask = (BIT(1) | BIT(2)),
627 },
628 [MT6797_POWER_DOMAIN_AUDIO] = {
629 .name = "audio",
630 .sta_mask = BIT(24),
631 .ctl_offs = 0x314,
632 .sram_pdn_bits = GENMASK(11, 8),
633 .sram_pdn_ack_bits = GENMASK(15, 12),
634 .clk_id = {CLK_NONE},
635 },
636 [MT6797_POWER_DOMAIN_MFG_ASYNC] = {
637 .name = "mfg_async",
638 .sta_mask = BIT(13),
639 .ctl_offs = 0x334,
640 .sram_pdn_bits = 0,
641 .sram_pdn_ack_bits = 0,
642 .clk_id = {CLK_MFG},
643 },
644 [MT6797_POWER_DOMAIN_MJC] = {
645 .name = "mjc",
646 .sta_mask = BIT(20),
647 .ctl_offs = 0x310,
648 .sram_pdn_bits = GENMASK(8, 8),
649 .sram_pdn_ack_bits = GENMASK(12, 12),
650 .clk_id = {CLK_NONE},
651 },
652};
653
Mars Cheng36c310f2017-04-08 09:20:34 +0800654#define SPM_PWR_STATUS_MT6797 0x0180
655#define SPM_PWR_STATUS_2ND_MT6797 0x0184
656
Sean Wang53fddb12017-08-07 15:24:35 +0800657static const struct scp_subdomain scp_subdomain_mt6797[] = {
658 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VDEC},
659 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_ISP},
660 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VENC},
661 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_MJC},
662};
Mars Cheng36c310f2017-04-08 09:20:34 +0800663
664/*
Sean Wang52510ee2017-08-07 15:24:37 +0800665 * MT7622 power domain support
666 */
667
668static const struct scp_domain_data scp_domain_data_mt7622[] = {
669 [MT7622_POWER_DOMAIN_ETHSYS] = {
670 .name = "ethsys",
671 .sta_mask = PWR_STATUS_ETHSYS,
672 .ctl_offs = SPM_ETHSYS_PWR_CON,
673 .sram_pdn_bits = GENMASK(11, 8),
674 .sram_pdn_ack_bits = GENMASK(15, 12),
675 .clk_id = {CLK_NONE},
676 .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_ETHSYS,
677 .active_wakeup = true,
678 },
679 [MT7622_POWER_DOMAIN_HIF0] = {
680 .name = "hif0",
681 .sta_mask = PWR_STATUS_HIF0,
682 .ctl_offs = SPM_HIF0_PWR_CON,
683 .sram_pdn_bits = GENMASK(11, 8),
684 .sram_pdn_ack_bits = GENMASK(15, 12),
685 .clk_id = {CLK_HIFSEL},
686 .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF0,
687 .active_wakeup = true,
688 },
689 [MT7622_POWER_DOMAIN_HIF1] = {
690 .name = "hif1",
691 .sta_mask = PWR_STATUS_HIF1,
692 .ctl_offs = SPM_HIF1_PWR_CON,
693 .sram_pdn_bits = GENMASK(11, 8),
694 .sram_pdn_ack_bits = GENMASK(15, 12),
695 .clk_id = {CLK_HIFSEL},
696 .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF1,
697 .active_wakeup = true,
698 },
699 [MT7622_POWER_DOMAIN_WB] = {
700 .name = "wb",
701 .sta_mask = PWR_STATUS_WB,
702 .ctl_offs = SPM_WB_PWR_CON,
703 .sram_pdn_bits = 0,
704 .sram_pdn_ack_bits = 0,
705 .clk_id = {CLK_NONE},
706 .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_WB,
707 .active_wakeup = true,
708 },
709};
710
711/*
James Liao6078c652016-10-20 16:56:35 +0800712 * MT8173 power domain support
713 */
714
715static const struct scp_domain_data scp_domain_data_mt8173[] = {
716 [MT8173_POWER_DOMAIN_VDEC] = {
717 .name = "vdec",
718 .sta_mask = PWR_STATUS_VDEC,
719 .ctl_offs = SPM_VDE_PWR_CON,
720 .sram_pdn_bits = GENMASK(11, 8),
721 .sram_pdn_ack_bits = GENMASK(12, 12),
722 .clk_id = {CLK_MM},
723 },
724 [MT8173_POWER_DOMAIN_VENC] = {
725 .name = "venc",
726 .sta_mask = PWR_STATUS_VENC,
727 .ctl_offs = SPM_VEN_PWR_CON,
728 .sram_pdn_bits = GENMASK(11, 8),
729 .sram_pdn_ack_bits = GENMASK(15, 12),
730 .clk_id = {CLK_MM, CLK_VENC},
731 },
732 [MT8173_POWER_DOMAIN_ISP] = {
733 .name = "isp",
734 .sta_mask = PWR_STATUS_ISP,
735 .ctl_offs = SPM_ISP_PWR_CON,
736 .sram_pdn_bits = GENMASK(11, 8),
737 .sram_pdn_ack_bits = GENMASK(13, 12),
738 .clk_id = {CLK_MM},
739 },
740 [MT8173_POWER_DOMAIN_MM] = {
741 .name = "mm",
742 .sta_mask = PWR_STATUS_DISP,
743 .ctl_offs = SPM_DIS_PWR_CON,
744 .sram_pdn_bits = GENMASK(11, 8),
745 .sram_pdn_ack_bits = GENMASK(12, 12),
746 .clk_id = {CLK_MM},
747 .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
748 MT8173_TOP_AXI_PROT_EN_MM_M1,
749 },
750 [MT8173_POWER_DOMAIN_VENC_LT] = {
751 .name = "venc_lt",
752 .sta_mask = PWR_STATUS_VENC_LT,
753 .ctl_offs = SPM_VEN2_PWR_CON,
754 .sram_pdn_bits = GENMASK(11, 8),
755 .sram_pdn_ack_bits = GENMASK(15, 12),
756 .clk_id = {CLK_MM, CLK_VENC_LT},
757 },
758 [MT8173_POWER_DOMAIN_AUDIO] = {
759 .name = "audio",
760 .sta_mask = PWR_STATUS_AUDIO,
761 .ctl_offs = SPM_AUDIO_PWR_CON,
762 .sram_pdn_bits = GENMASK(11, 8),
763 .sram_pdn_ack_bits = GENMASK(15, 12),
764 .clk_id = {CLK_NONE},
765 },
766 [MT8173_POWER_DOMAIN_USB] = {
767 .name = "usb",
768 .sta_mask = PWR_STATUS_USB,
769 .ctl_offs = SPM_USB_PWR_CON,
770 .sram_pdn_bits = GENMASK(11, 8),
771 .sram_pdn_ack_bits = GENMASK(15, 12),
772 .clk_id = {CLK_NONE},
773 .active_wakeup = true,
774 },
775 [MT8173_POWER_DOMAIN_MFG_ASYNC] = {
776 .name = "mfg_async",
777 .sta_mask = PWR_STATUS_MFG_ASYNC,
778 .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
779 .sram_pdn_bits = GENMASK(11, 8),
780 .sram_pdn_ack_bits = 0,
781 .clk_id = {CLK_MFG},
782 },
783 [MT8173_POWER_DOMAIN_MFG_2D] = {
784 .name = "mfg_2d",
785 .sta_mask = PWR_STATUS_MFG_2D,
786 .ctl_offs = SPM_MFG_2D_PWR_CON,
787 .sram_pdn_bits = GENMASK(11, 8),
788 .sram_pdn_ack_bits = GENMASK(13, 12),
789 .clk_id = {CLK_NONE},
790 },
791 [MT8173_POWER_DOMAIN_MFG] = {
792 .name = "mfg",
793 .sta_mask = PWR_STATUS_MFG,
794 .ctl_offs = SPM_MFG_PWR_CON,
795 .sram_pdn_bits = GENMASK(13, 8),
796 .sram_pdn_ack_bits = GENMASK(21, 16),
797 .clk_id = {CLK_NONE},
798 .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
799 MT8173_TOP_AXI_PROT_EN_MFG_M0 |
800 MT8173_TOP_AXI_PROT_EN_MFG_M1 |
801 MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
802 },
803};
804
Sean Wang53fddb12017-08-07 15:24:35 +0800805static const struct scp_subdomain scp_subdomain_mt8173[] = {
806 {MT8173_POWER_DOMAIN_MFG_ASYNC, MT8173_POWER_DOMAIN_MFG_2D},
807 {MT8173_POWER_DOMAIN_MFG_2D, MT8173_POWER_DOMAIN_MFG},
808};
James Liao6078c652016-10-20 16:56:35 +0800809
Sean Wang53fddb12017-08-07 15:24:35 +0800810static const struct scp_soc_data mt2701_data = {
811 .domains = scp_domain_data_mt2701,
812 .num_domains = ARRAY_SIZE(scp_domain_data_mt2701),
813 .regs = {
814 .pwr_sta_offs = SPM_PWR_STATUS,
815 .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800816 },
817 .bus_prot_reg_update = true,
Sean Wang53fddb12017-08-07 15:24:35 +0800818};
James Liao6078c652016-10-20 16:56:35 +0800819
Sean Wang53fddb12017-08-07 15:24:35 +0800820static const struct scp_soc_data mt6797_data = {
821 .domains = scp_domain_data_mt6797,
822 .num_domains = ARRAY_SIZE(scp_domain_data_mt6797),
823 .subdomains = scp_subdomain_mt6797,
824 .num_subdomains = ARRAY_SIZE(scp_subdomain_mt6797),
825 .regs = {
826 .pwr_sta_offs = SPM_PWR_STATUS_MT6797,
827 .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND_MT6797
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800828 },
829 .bus_prot_reg_update = true,
Sean Wang53fddb12017-08-07 15:24:35 +0800830};
Mars Chengf1be4c42017-04-08 09:20:31 +0800831
Sean Wang52510ee2017-08-07 15:24:37 +0800832static const struct scp_soc_data mt7622_data = {
833 .domains = scp_domain_data_mt7622,
834 .num_domains = ARRAY_SIZE(scp_domain_data_mt7622),
835 .regs = {
836 .pwr_sta_offs = SPM_PWR_STATUS,
837 .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800838 },
839 .bus_prot_reg_update = true,
Sean Wang52510ee2017-08-07 15:24:37 +0800840};
841
Sean Wang53fddb12017-08-07 15:24:35 +0800842static const struct scp_soc_data mt8173_data = {
843 .domains = scp_domain_data_mt8173,
844 .num_domains = ARRAY_SIZE(scp_domain_data_mt8173),
845 .subdomains = scp_subdomain_mt8173,
846 .num_subdomains = ARRAY_SIZE(scp_subdomain_mt8173),
847 .regs = {
848 .pwr_sta_offs = SPM_PWR_STATUS,
849 .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800850 },
851 .bus_prot_reg_update = true,
Sean Wang53fddb12017-08-07 15:24:35 +0800852};
Sascha Hauerc84e3582015-06-24 08:17:04 +0200853
James Liao6078c652016-10-20 16:56:35 +0800854/*
855 * scpsys driver init
856 */
857
Sascha Hauerc84e3582015-06-24 08:17:04 +0200858static const struct of_device_id of_scpsys_match_tbl[] = {
859 {
Shunli Wang112ef182016-10-20 16:56:38 +0800860 .compatible = "mediatek,mt2701-scpsys",
Sean Wang53fddb12017-08-07 15:24:35 +0800861 .data = &mt2701_data,
Shunli Wang112ef182016-10-20 16:56:38 +0800862 }, {
Mars Cheng36c310f2017-04-08 09:20:34 +0800863 .compatible = "mediatek,mt6797-scpsys",
Sean Wang53fddb12017-08-07 15:24:35 +0800864 .data = &mt6797_data,
Mars Cheng36c310f2017-04-08 09:20:34 +0800865 }, {
Sean Wang52510ee2017-08-07 15:24:37 +0800866 .compatible = "mediatek,mt7622-scpsys",
867 .data = &mt7622_data,
868 }, {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200869 .compatible = "mediatek,mt8173-scpsys",
Sean Wang53fddb12017-08-07 15:24:35 +0800870 .data = &mt8173_data,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200871 }, {
872 /* sentinel */
873 }
874};
875
James Liao6078c652016-10-20 16:56:35 +0800876static int scpsys_probe(struct platform_device *pdev)
877{
Sean Wang53fddb12017-08-07 15:24:35 +0800878 const struct of_device_id *match;
879 const struct scp_subdomain *sd;
880 const struct scp_soc_data *soc;
881 struct scp *scp;
882 struct genpd_onecell_data *pd_data;
883 int i, ret;
James Liao6078c652016-10-20 16:56:35 +0800884
Sean Wang53fddb12017-08-07 15:24:35 +0800885 match = of_match_device(of_scpsys_match_tbl, &pdev->dev);
886 soc = (const struct scp_soc_data *)match->data;
James Liao6078c652016-10-20 16:56:35 +0800887
weiyi.lu@mediatek.comfa7e8432017-11-28 15:28:18 +0800888 scp = init_scp(pdev, soc->domains, soc->num_domains, &soc->regs,
889 soc->bus_prot_reg_update);
Sean Wang53fddb12017-08-07 15:24:35 +0800890 if (IS_ERR(scp))
891 return PTR_ERR(scp);
James Liao6078c652016-10-20 16:56:35 +0800892
Sean Wang53fddb12017-08-07 15:24:35 +0800893 mtk_register_power_domains(pdev, scp, soc->num_domains);
894
895 pd_data = &scp->pd_data;
896
897 for (i = 0, sd = soc->subdomains ; i < soc->num_subdomains ; i++) {
898 ret = pm_genpd_add_subdomain(pd_data->domains[sd->origin],
899 pd_data->domains[sd->subdomain]);
900 if (ret && IS_ENABLED(CONFIG_PM))
901 dev_err(&pdev->dev, "Failed to add subdomain: %d\n",
902 ret);
903 }
904
905 return 0;
James Liao6078c652016-10-20 16:56:35 +0800906}
907
Sascha Hauerc84e3582015-06-24 08:17:04 +0200908static struct platform_driver scpsys_drv = {
Matthias Bruggerbe295232015-12-30 09:30:40 +0100909 .probe = scpsys_probe,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200910 .driver = {
911 .name = "mtk-scpsys",
Matthias Bruggerbe295232015-12-30 09:30:40 +0100912 .suppress_bind_attrs = true,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200913 .owner = THIS_MODULE,
914 .of_match_table = of_match_ptr(of_scpsys_match_tbl),
915 },
916};
Matthias Bruggerbe295232015-12-30 09:30:40 +0100917builtin_platform_driver(scpsys_drv);