blob: 48bd2ded449e5899dad343f495100d8729d6ec5f [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*
2 * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
4 *
5 * Permission to use, copy, modify, and distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _ATH5K_H
19#define _ATH5K_H
20
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030021/* TODO: Clean up channel debuging -doesn't work anyway- and start
22 * working on reg. control code using all available eeprom information
23 * -rev. engineering needed- */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020024#define CHAN_DEBUG 0
25
26#include <linux/io.h>
27#include <linux/types.h>
Bruno Randolfeef39be2010-11-16 10:58:43 +090028#include <linux/average.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020029#include <net/mac80211.h>
30
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030031/* RX/TX descriptor hw structs
32 * TODO: Driver part should only see sw structs */
33#include "desc.h"
34
35/* EEPROM structs/offsets
36 * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
37 * and clean up common bits, then introduce set/get functions in eeprom.c */
38#include "eeprom.h"
Luis R. Rodriguezdb719712009-09-10 11:20:57 -070039#include "../ath.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020040
41/* PCI IDs */
Pavel Roskin0a5d3812011-07-07 18:13:24 -040042#define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
43#define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
44#define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
45#define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
46#define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
47#define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
48#define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020049#define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
Pavel Roskin0a5d3812011-07-07 18:13:24 -040050#define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
51#define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
52#define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
53#define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
54#define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
55#define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
56#define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
57#define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
58#define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
59#define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
60#define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
61#define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
62#define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
63#define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
64#define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
65#define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
66#define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
67#define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
68#define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
69#define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020070
71/****************************\
72 GENERIC DRIVER DEFINITIONS
73\****************************/
74
75#define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
76
77#define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
78 printk(_level "ath5k %s: " _fmt, \
79 ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
80 ##__VA_ARGS__)
81
82#define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
83 if (net_ratelimit()) \
84 ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
85 } while (0)
86
87#define ATH5K_INFO(_sc, _fmt, ...) \
88 ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
89
90#define ATH5K_WARN(_sc, _fmt, ...) \
91 ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
92
93#define ATH5K_ERR(_sc, _fmt, ...) \
94 ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
95
96/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030097 * AR5K REGISTER ACCESS
98 */
99
100/* Some macros to read/write fields */
101
102/* First shift, then mask */
103#define AR5K_REG_SM(_val, _flags) \
104 (((_val) << _flags##_S) & (_flags))
105
106/* First mask, then shift */
107#define AR5K_REG_MS(_val, _flags) \
108 (((_val) & (_flags)) >> _flags##_S)
109
110/* Some registers can hold multiple values of interest. For this
111 * reason when we want to write to these registers we must first
112 * retrieve the values which we do not want to clear (lets call this
113 * old_data) and then set the register with this and our new_value:
114 * ( old_data | new_value) */
115#define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
116 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
117 (((_val) << _flags##_S) & (_flags)), _reg)
118
119#define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
120 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
121 (_mask)) | (_flags), _reg)
122
123#define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
124 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
125
126#define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
127 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
128
129/* Access to PHY registers */
130#define AR5K_PHY_READ(ah, _reg) \
131 ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
132
133#define AR5K_PHY_WRITE(ah, _reg, _val) \
134 ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
135
136/* Access QCU registers per queue */
137#define AR5K_REG_READ_Q(ah, _reg, _queue) \
138 (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
139
140#define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
141 ath5k_hw_reg_write(ah, (1 << _queue), _reg)
142
143#define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
144 _reg |= 1 << _queue; \
145} while (0)
146
147#define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
148 _reg &= ~(1 << _queue); \
149} while (0)
150
151/* Used while writing initvals */
152#define AR5K_REG_WAIT(_i) do { \
153 if (_i % 64) \
154 udelay(1); \
155} while (0)
156
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300157/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200158 * Some tuneable values (these should be changeable by the user)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300159 * TODO: Make use of them and add more options OR use debug/configfs
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200160 */
161#define AR5K_TUNE_DMA_BEACON_RESP 2
162#define AR5K_TUNE_SW_BEACON_RESP 10
163#define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
164#define AR5K_TUNE_RADAR_ALERT false
165#define AR5K_TUNE_MIN_TX_FIFO_THRES 1
Nick Kossifidisb6127982010-08-15 13:03:11 -0400166#define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200167#define AR5K_TUNE_REGISTER_TIMEOUT 20000
168/* Register for RSSI threshold has a mask of 0xff, so 255 seems to
169 * be the max value. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300170#define AR5K_TUNE_RSSI_THRES 129
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200171/* This must be set when setting the RSSI threshold otherwise it can
172 * prevent a reset. If AR5K_RSSI_THR is read after writing to it
173 * the BMISS_THRES will be seen as 0, seems harware doesn't keep
174 * track of it. Max value depends on harware. For AR5210 this is just 7.
175 * For AR5211+ this seems to be up to 255. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300176#define AR5K_TUNE_BMISS_THRES 7
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200177#define AR5K_TUNE_REGISTER_DWELL_TIME 20000
178#define AR5K_TUNE_BEACON_INTERVAL 100
179#define AR5K_TUNE_AIFS 2
180#define AR5K_TUNE_AIFS_11B 2
181#define AR5K_TUNE_AIFS_XR 0
182#define AR5K_TUNE_CWMIN 15
183#define AR5K_TUNE_CWMIN_11B 31
184#define AR5K_TUNE_CWMIN_XR 3
185#define AR5K_TUNE_CWMAX 1023
186#define AR5K_TUNE_CWMAX_11B 1023
187#define AR5K_TUNE_CWMAX_XR 7
188#define AR5K_TUNE_NOISE_FLOOR -72
Bob Copelande5e26472009-10-14 14:16:30 -0400189#define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200190#define AR5K_TUNE_MAX_TXPOWER 63
191#define AR5K_TUNE_DEFAULT_TXPOWER 25
192#define AR5K_TUNE_TPC_TXPOWER false
Bruno Randolf1063b172010-03-25 14:49:03 +0900193#define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
Bruno Randolf2111ac02010-04-02 18:44:08 +0900194#define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
Bruno Randolfafe86282010-05-19 10:31:10 +0900195#define ATH5K_TUNE_CALIBRATION_INTERVAL_NF 60000 /* 60 sec */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200196
Bruno Randolf4edd7612010-09-17 11:36:56 +0900197#define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
198
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300199#define AR5K_INIT_CARR_SENSE_EN 1
200
201/*Swap RX/TX Descriptor for big endian archs*/
202#if defined(__BIG_ENDIAN)
203#define AR5K_INIT_CFG ( \
204 AR5K_CFG_SWTD | AR5K_CFG_SWRD \
205)
206#else
207#define AR5K_INIT_CFG 0x00000000
208#endif
209
210/* Initial values */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200211#define AR5K_INIT_CYCRSSI_THR1 2
Nick Kossifidiseeb88322010-11-23 21:19:45 +0200212
Bruno Randolf76a9f6f2011-01-28 16:52:11 +0900213/* Tx retry limit defaults from standard */
214#define AR5K_INIT_RETRY_SHORT 7
215#define AR5K_INIT_RETRY_LONG 4
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300216
Nick Kossifidis3017fca2010-11-23 21:09:11 +0200217/* Slot time */
218#define AR5K_INIT_SLOT_TIME_TURBO 6
219#define AR5K_INIT_SLOT_TIME_DEFAULT 9
220#define AR5K_INIT_SLOT_TIME_HALF_RATE 13
221#define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21
222#define AR5K_INIT_SLOT_TIME_B 20
223#define AR5K_SLOT_TIME_MAX 0xffff
224
225/* SIFS */
226#define AR5K_INIT_SIFS_TURBO 6
Felix Fietkau488a5012011-04-09 23:10:20 +0200227#define AR5K_INIT_SIFS_DEFAULT_BG 10
Nick Kossifidis3017fca2010-11-23 21:09:11 +0200228#define AR5K_INIT_SIFS_DEFAULT_A 16
229#define AR5K_INIT_SIFS_HALF_RATE 32
230#define AR5K_INIT_SIFS_QUARTER_RATE 64
231
Nick Kossifidis61cde032010-11-23 21:12:23 +0200232/* Used to calculate tx time for non 5/10/40MHz
233 * operation */
234/* It's preamble time + signal time (16 + 4) */
235#define AR5K_INIT_OFDM_PREAMPLE_TIME 20
236/* Preamble time for 40MHz (turbo) operation (min ?) */
237#define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14
238#define AR5K_INIT_OFDM_SYMBOL_TIME 4
239#define AR5K_INIT_OFDM_PLCP_BITS 22
240
Nick Kossifidisc2975602010-11-23 21:00:37 +0200241/* Rx latency for 5 and 10MHz operation (max ?) */
242#define AR5K_INIT_RX_LAT_MAX 63
243/* Tx latencies from initvals (5212 only but no problem
244 * because we only tweak them on 5212) */
245#define AR5K_INIT_TX_LAT_A 54
246#define AR5K_INIT_TX_LAT_BG 384
247/* Tx latency for 40MHz (turbo) operation (min ?) */
248#define AR5K_INIT_TX_LAT_MIN 32
Nick Kossifidisb4050862010-11-23 21:04:43 +0200249/* Default Tx/Rx latencies (same for 5211)*/
250#define AR5K_INIT_TX_LATENCY_5210 54
251#define AR5K_INIT_RX_LATENCY_5210 29
Nick Kossifidisc2975602010-11-23 21:00:37 +0200252
253/* Tx frame to Tx data start delay */
254#define AR5K_INIT_TXF2TXD_START_DEFAULT 14
255#define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
256#define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
257
Nick Kossifidisb4050862010-11-23 21:04:43 +0200258/* We need to increase PHY switch and agc settling time
259 * on turbo mode */
260#define AR5K_SWITCH_SETTLING 5760
261#define AR5K_SWITCH_SETTLING_TURBO 7168
262
263#define AR5K_AGC_SETTLING 28
264/* 38 on 5210 but shouldn't matter */
265#define AR5K_AGC_SETTLING_TURBO 37
Nick Kossifidisc2975602010-11-23 21:00:37 +0200266
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200267
268/* GENERIC CHIPSET DEFINITIONS */
269
270/* MAC Chips */
271enum ath5k_version {
272 AR5K_AR5210 = 0,
273 AR5K_AR5211 = 1,
274 AR5K_AR5212 = 2,
275};
276
277/* PHY Chips */
278enum ath5k_radio {
279 AR5K_RF5110 = 0,
280 AR5K_RF5111 = 1,
281 AR5K_RF5112 = 2,
Nick Kossifidis8daeef92008-02-28 14:40:00 -0500282 AR5K_RF2413 = 3,
283 AR5K_RF5413 = 4,
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300284 AR5K_RF2316 = 5,
285 AR5K_RF2317 = 6,
286 AR5K_RF2425 = 7,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200287};
288
289/*
290 * Common silicon revision/version values
291 */
292
293enum ath5k_srev_type {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300294 AR5K_VERSION_MAC,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200295 AR5K_VERSION_RAD,
296};
297
298struct ath5k_srev_name {
299 const char *sr_name;
300 enum ath5k_srev_type sr_type;
301 u_int sr_val;
302};
303
304#define AR5K_SREV_UNKNOWN 0xffff
305
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300306#define AR5K_SREV_AR5210 0x00 /* Crete */
307#define AR5K_SREV_AR5311 0x10 /* Maui 1 */
308#define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
309#define AR5K_SREV_AR5311B 0x30 /* Spirit */
310#define AR5K_SREV_AR5211 0x40 /* Oahu */
311#define AR5K_SREV_AR5212 0x50 /* Venice */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100312#define AR5K_SREV_AR5312_R2 0x52 /* AP31 */
Bob Copelandca5efbe2009-08-27 15:17:15 -0400313#define AR5K_SREV_AR5212_V4 0x54 /* ??? */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300314#define AR5K_SREV_AR5213 0x55 /* ??? */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100315#define AR5K_SREV_AR5312_R7 0x57 /* AP30 */
316#define AR5K_SREV_AR2313_R8 0x58 /* AP43 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300317#define AR5K_SREV_AR5213A 0x59 /* Hainan */
318#define AR5K_SREV_AR2413 0x78 /* Griffin lite */
319#define AR5K_SREV_AR2414 0x70 /* Griffin */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100320#define AR5K_SREV_AR2315_R6 0x86 /* AP51-Light */
321#define AR5K_SREV_AR2315_R7 0x87 /* AP51-Full */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300322#define AR5K_SREV_AR5424 0x90 /* Condor */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100323#define AR5K_SREV_AR2317_R1 0x90 /* AP61-Light */
324#define AR5K_SREV_AR2317_R2 0x91 /* AP61-Full */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300325#define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
326#define AR5K_SREV_AR5414 0xa0 /* Eagle */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200327#define AR5K_SREV_AR2415 0xb0 /* Talon */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300328#define AR5K_SREV_AR5416 0xc0 /* PCI-E */
329#define AR5K_SREV_AR5418 0xca /* PCI-E */
330#define AR5K_SREV_AR2425 0xe0 /* Swan */
331#define AR5K_SREV_AR2417 0xf0 /* Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200332
333#define AR5K_SREV_RAD_5110 0x00
334#define AR5K_SREV_RAD_5111 0x10
335#define AR5K_SREV_RAD_5111A 0x15
336#define AR5K_SREV_RAD_2111 0x20
337#define AR5K_SREV_RAD_5112 0x30
338#define AR5K_SREV_RAD_5112A 0x35
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300339#define AR5K_SREV_RAD_5112B 0x36
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200340#define AR5K_SREV_RAD_2112 0x40
341#define AR5K_SREV_RAD_2112A 0x45
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300342#define AR5K_SREV_RAD_2112B 0x46
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300343#define AR5K_SREV_RAD_2413 0x50
344#define AR5K_SREV_RAD_5413 0x60
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200345#define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300346#define AR5K_SREV_RAD_2317 0x80
347#define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
348#define AR5K_SREV_RAD_2425 0xa2
349#define AR5K_SREV_RAD_5133 0xc0
350
351#define AR5K_SREV_PHY_5211 0x30
352#define AR5K_SREV_PHY_5212 0x41
Nick Kossifidis8892e4e2009-02-09 06:06:34 +0200353#define AR5K_SREV_PHY_5212A 0x42
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200354#define AR5K_SREV_PHY_5212B 0x43
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300355#define AR5K_SREV_PHY_2413 0x45
356#define AR5K_SREV_PHY_5413 0x61
357#define AR5K_SREV_PHY_2425 0x70
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200358
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200359/* TODO add support to mac80211 for vendor-specific rates and modes */
360
361/*
362 * Some of this information is based on Documentation from:
363 *
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200364 * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200365 *
366 * Modulation for Atheros' eXtended Range - range enhancing extension that is
367 * supposed to double the distance an Atheros client device can keep a
368 * connection with an Atheros access point. This is achieved by increasing
369 * the receiver sensitivity up to, -105dBm, which is about 20dB above what
370 * the 802.11 specifications demand. In addition, new (proprietary) data rates
371 * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
372 *
373 * Please note that can you either use XR or TURBO but you cannot use both,
374 * they are exclusive.
375 *
376 */
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400377#define MODULATION_XR 0x00000200
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200378/*
379 * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
380 * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
381 * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
382 * channels. To use this feature your Access Point must also suport it.
383 * There is also a distinction between "static" and "dynamic" turbo modes:
384 *
385 * - Static: is the dumb version: devices set to this mode stick to it until
386 * the mode is turned off.
387 * - Dynamic: is the intelligent version, the network decides itself if it
388 * is ok to use turbo. As soon as traffic is detected on adjacent channels
389 * (which would get used in turbo mode), or when a non-turbo station joins
390 * the network, turbo mode won't be used until the situation changes again.
391 * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
392 * monitors the used radio band in order to decide whether turbo mode may
393 * be used or not.
394 *
395 * This article claims Super G sticks to bonding of channels 5 and 6 for
396 * USA:
397 *
398 * http://www.pcworld.com/article/id,113428-page,1/article.html
399 *
400 * The channel bonding seems to be driver specific though. In addition to
401 * deciding what channels will be used, these "Turbo" modes are accomplished
402 * by also enabling the following features:
403 *
404 * - Bursting: allows multiple frames to be sent at once, rather than pausing
405 * after each frame. Bursting is a standards-compliant feature that can be
406 * used with any Access Point.
407 * - Fast frames: increases the amount of information that can be sent per
408 * frame, also resulting in a reduction of transmission overhead. It is a
409 * proprietary feature that needs to be supported by the Access Point.
410 * - Compression: data frames are compressed in real time using a Lempel Ziv
411 * algorithm. This is done transparently. Once this feature is enabled,
412 * compression and decompression takes place inside the chipset, without
413 * putting additional load on the host CPU.
414 *
415 */
416#define MODULATION_TURBO 0x00000080
417
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500418enum ath5k_driver_mode {
419 AR5K_MODE_11A = 0,
Nick Kossifidis8c2b418a2010-11-23 21:51:38 +0200420 AR5K_MODE_11B = 1,
421 AR5K_MODE_11G = 2,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500422 AR5K_MODE_XR = 0,
Nick Kossifidis8c2b418a2010-11-23 21:51:38 +0200423 AR5K_MODE_MAX = 3
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200424};
425
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400426enum ath5k_ant_mode {
427 AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
428 AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
429 AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
430 AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
431 AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
432 AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
433 AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
434 AR5K_ANTMODE_MAX,
435};
436
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +0200437enum ath5k_bw_mode {
438 AR5K_BWMODE_DEFAULT = 0, /* 20MHz, default operation */
439 AR5K_BWMODE_5MHZ = 1, /* Quarter rate */
440 AR5K_BWMODE_10MHZ = 2, /* Half rate */
441 AR5K_BWMODE_40MHZ = 3 /* Turbo */
442};
Bruno Randolf19fd6e52008-03-05 18:35:23 +0900443
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200444/****************\
445 TX DEFINITIONS
446\****************/
447
448/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300449 * TX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200450 */
451struct ath5k_tx_status {
452 u16 ts_seqnum;
453 u16 ts_tstamp;
454 u8 ts_status;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200455 u8 ts_final_idx;
Felix Fietkaued895082011-04-10 18:32:17 +0200456 u8 ts_final_retry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200457 s8 ts_rssi;
458 u8 ts_shortretry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200459 u8 ts_virtcol;
460 u8 ts_antenna;
461};
462
463#define AR5K_TXSTAT_ALTRATE 0x80
464#define AR5K_TXERR_XRETRY 0x01
465#define AR5K_TXERR_FILT 0x02
466#define AR5K_TXERR_FIFO 0x04
467
468/**
469 * enum ath5k_tx_queue - Queue types used to classify tx queues.
470 * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
471 * @AR5K_TX_QUEUE_DATA: A normal data queue
472 * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
473 * @AR5K_TX_QUEUE_BEACON: The beacon queue
474 * @AR5K_TX_QUEUE_CAB: The after-beacon queue
475 * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
476 */
477enum ath5k_tx_queue {
478 AR5K_TX_QUEUE_INACTIVE = 0,
479 AR5K_TX_QUEUE_DATA,
480 AR5K_TX_QUEUE_XR_DATA,
481 AR5K_TX_QUEUE_BEACON,
482 AR5K_TX_QUEUE_CAB,
483 AR5K_TX_QUEUE_UAPSD,
484};
485
486#define AR5K_NUM_TX_QUEUES 10
487#define AR5K_NUM_TX_QUEUES_NOQCU 2
488
489/*
490 * Queue syb-types to classify normal data queues.
491 * These are the 4 Access Categories as defined in
492 * WME spec. 0 is the lowest priority and 4 is the
493 * highest. Normal data that hasn't been classified
494 * goes to the Best Effort AC.
495 */
496enum ath5k_tx_queue_subtype {
497 AR5K_WME_AC_BK = 0, /*Background traffic*/
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400498 AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
499 AR5K_WME_AC_VI, /*Video traffic*/
500 AR5K_WME_AC_VO, /*Voice traffic*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200501};
502
503/*
504 * Queue ID numbers as returned by the hw functions, each number
505 * represents a hw queue. If hw does not support hw queues
506 * (eg 5210) all data goes in one queue. These match
507 * d80211 definitions (net80211/MadWiFi don't use them).
508 */
509enum ath5k_tx_queue_id {
510 AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
511 AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
512 AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
John W. Linville23ffaa82011-03-08 16:36:00 -0500513 AR5K_TX_QUEUE_ID_DATA_MAX = 3, /*IEEE80211_TX_QUEUE_DATA3*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200514 AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
515 AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
516 AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
517 AR5K_TX_QUEUE_ID_UAPSD = 8,
518 AR5K_TX_QUEUE_ID_XR_DATA = 9,
519};
520
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200521/*
522 * Flags to set hw queue's parameters...
523 */
524#define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
525#define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
526#define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
527#define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
528#define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200529#define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
530#define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
531#define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
532#define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
533#define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
534#define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
535#define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
536#define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
537#define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200538
539/*
540 * A struct to hold tx queue's parameters
541 */
542struct ath5k_txq_info {
543 enum ath5k_tx_queue tqi_type;
544 enum ath5k_tx_queue_subtype tqi_subtype;
545 u16 tqi_flags; /* Tx queue flags (see above) */
Bruno Randolfde8af452010-09-17 11:37:12 +0900546 u8 tqi_aifs; /* Arbitrated Interframe Space */
547 u16 tqi_cw_min; /* Minimum Contention Window */
548 u16 tqi_cw_max; /* Maximum Contention Window */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200549 u32 tqi_cbr_period; /* Constant bit rate period */
550 u32 tqi_cbr_overflow_limit;
551 u32 tqi_burst_time;
Bob Copelanda951ae22010-01-20 23:51:04 -0500552 u32 tqi_ready_time; /* Time queue waits after an event */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200553};
554
555/*
556 * Transmit packet types.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300557 * used on tx control descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200558 */
559enum ath5k_pkt_type {
560 AR5K_PKT_TYPE_NORMAL = 0,
561 AR5K_PKT_TYPE_ATIM = 1,
562 AR5K_PKT_TYPE_PSPOLL = 2,
563 AR5K_PKT_TYPE_BEACON = 3,
564 AR5K_PKT_TYPE_PROBE_RESP = 4,
565 AR5K_PKT_TYPE_PIFS = 5,
566};
567
568/*
569 * TX power and TPC settings
570 */
571#define AR5K_TXPOWER_OFDM(_r, _v) ( \
572 ((0 & 1) << ((_v) + 6)) | \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200573 (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200574)
575
576#define AR5K_TXPOWER_CCK(_r, _v) ( \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200577 (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200578)
579
580/*
Bruno Randolfbeade632010-06-16 19:11:25 +0900581 * DMA size definitions (2^(n+2))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200582 */
583enum ath5k_dmasize {
584 AR5K_DMASIZE_4B = 0,
585 AR5K_DMASIZE_8B,
586 AR5K_DMASIZE_16B,
587 AR5K_DMASIZE_32B,
588 AR5K_DMASIZE_64B,
589 AR5K_DMASIZE_128B,
590 AR5K_DMASIZE_256B,
591 AR5K_DMASIZE_512B
592};
593
594
595/****************\
596 RX DEFINITIONS
597\****************/
598
599/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300600 * RX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200601 */
602struct ath5k_rx_status {
603 u16 rs_datalen;
604 u16 rs_tstamp;
605 u8 rs_status;
606 u8 rs_phyerr;
607 s8 rs_rssi;
608 u8 rs_keyix;
609 u8 rs_rate;
610 u8 rs_antenna;
611 u8 rs_more;
612};
613
614#define AR5K_RXERR_CRC 0x01
615#define AR5K_RXERR_PHY 0x02
616#define AR5K_RXERR_FIFO 0x04
617#define AR5K_RXERR_DECRYPT 0x08
618#define AR5K_RXERR_MIC 0x10
619#define AR5K_RXKEYIX_INVALID ((u8) - 1)
620#define AR5K_TXKEYIX_INVALID ((u32) - 1)
621
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200623/**************************\
624 BEACON TIMERS DEFINITIONS
625\**************************/
626
627#define AR5K_BEACON_PERIOD 0x0000ffff
628#define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
629#define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
630
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200631
632/*
633 * TSF to TU conversion:
634 *
635 * TSF is a 64bit value in usec (microseconds).
Bruno Randolfe535c1a2008-01-18 21:51:40 +0900636 * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
637 * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200638 */
639#define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
640
641
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300642/*******************************\
643 GAIN OPTIMIZATION DEFINITIONS
644\*******************************/
645
646enum ath5k_rfgain {
647 AR5K_RFGAIN_INACTIVE = 0,
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200648 AR5K_RFGAIN_ACTIVE,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300649 AR5K_RFGAIN_READ_REQUESTED,
650 AR5K_RFGAIN_NEED_CHANGE,
651};
652
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300653struct ath5k_gain {
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200654 u8 g_step_idx;
655 u8 g_current;
656 u8 g_target;
657 u8 g_low;
658 u8 g_high;
659 u8 g_f_corr;
660 u8 g_state;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300661};
662
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200663/********************\
664 COMMON DEFINITIONS
665\********************/
666
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200667#define AR5K_SLOT_TIME_9 396
668#define AR5K_SLOT_TIME_20 880
669#define AR5K_SLOT_TIME_MAX 0xffff
670
671/* channel_flags */
672#define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200673#define CHANNEL_CCK 0x0020 /* CCK channel */
674#define CHANNEL_OFDM 0x0040 /* OFDM channel */
675#define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
676#define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
677#define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
678#define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
679#define CHANNEL_XR 0x0800 /* XR channel */
680
681#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
682#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
683#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684#define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
685
Nick Kossifidisacb091d2010-11-23 21:49:53 +0200686#define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200688#define CHANNEL_MODES CHANNEL_ALL
689
690/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300691 * Used internaly for reset_tx_queue).
692 * Also see struct struct ieee80211_channel.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200693 */
Bob Copeland46026e82009-06-10 22:22:20 -0400694#define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
695#define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200696
697/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300698 * The following structure is used to map 2GHz channels to
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200699 * 5GHz Atheros channels.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300700 * TODO: Clean up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200701 */
702struct ath5k_athchan_2ghz {
703 u32 a2_flags;
704 u16 a2_athchan;
705};
706
Bruno Randolf63266a62008-07-30 17:12:58 +0200707
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300708/******************\
709 RATE DEFINITIONS
710\******************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200711
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712/**
Bruno Randolf63266a62008-07-30 17:12:58 +0200713 * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200714 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200715 * The rate code is used to get the RX rate or set the TX rate on the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716 * hardware descriptors. It is also used for internal modulation control
717 * and settings.
718 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200719 * This is the hardware rate map we are aware of:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200720 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200721 * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200722 * rate_kbps 3000 1000 ? ? ? 2000 500 48000
723 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200724 * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200725 * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
726 *
727 * rate_code 17 18 19 20 21 22 23 24
728 * rate_kbps ? ? ? ? ? ? ? 11000
729 *
730 * rate_code 25 26 27 28 29 30 31 32
Bruno Randolf63266a62008-07-30 17:12:58 +0200731 * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200732 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200733 * "S" indicates CCK rates with short preamble.
734 *
735 * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
736 * lowest 4 bits, so they are the same as below with a 0xF mask.
737 * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
738 * We handle this in ath5k_setup_bands().
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200740#define AR5K_MAX_RATES 32
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741
Bruno Randolf63266a62008-07-30 17:12:58 +0200742/* B */
743#define ATH5K_RATE_CODE_1M 0x1B
744#define ATH5K_RATE_CODE_2M 0x1A
745#define ATH5K_RATE_CODE_5_5M 0x19
746#define ATH5K_RATE_CODE_11M 0x18
747/* A and G */
748#define ATH5K_RATE_CODE_6M 0x0B
749#define ATH5K_RATE_CODE_9M 0x0F
750#define ATH5K_RATE_CODE_12M 0x0A
751#define ATH5K_RATE_CODE_18M 0x0E
752#define ATH5K_RATE_CODE_24M 0x09
753#define ATH5K_RATE_CODE_36M 0x0D
754#define ATH5K_RATE_CODE_48M 0x08
755#define ATH5K_RATE_CODE_54M 0x0C
756/* XR */
757#define ATH5K_RATE_CODE_XR_500K 0x07
758#define ATH5K_RATE_CODE_XR_1M 0x02
759#define ATH5K_RATE_CODE_XR_2M 0x06
760#define ATH5K_RATE_CODE_XR_3M 0x01
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300762/* adding this flag to rate_code enables short preamble */
763#define AR5K_SET_SHORT_PREAMBLE 0x04
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200764
765/*
766 * Crypto definitions
767 */
768
769#define AR5K_KEYCACHE_SIZE 8
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -0400770extern int ath5k_modparam_nohwcrypt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200771
772/***********************\
773 HW RELATED DEFINITIONS
774\***********************/
775
776/*
777 * Misc definitions
778 */
779#define AR5K_RSSI_EP_MULTIPLIER (1<<7)
780
781#define AR5K_ASSERT_ENTRY(_e, _s) do { \
782 if (_e >= _s) \
Pavel Roskinfdd55d12011-07-07 18:13:30 -0400783 return false; \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200784} while (0)
785
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200786/*
787 * Hardware interrupt abstraction
788 */
789
790/**
791 * enum ath5k_int - Hardware interrupt masks helpers
792 *
793 * @AR5K_INT_RX: mask to identify received frame interrupts, of type
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400794 * AR5K_ISR_RXOK or AR5K_ISR_RXERR
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200795 * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
796 * @AR5K_INT_RXNOFRM: No frame received (?)
797 * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400798 * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
799 * LinkPtr is NULL. For more details, refer to:
800 * http://www.freepatentsonline.com/20030225739.html
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200801 * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400802 * Note that Rx overrun is not always fatal, on some chips we can continue
803 * operation without reseting the card, that's why int_fatal is not
804 * common for all chips.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200805 * @AR5K_INT_TX: mask to identify received frame interrupts, of type
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400806 * AR5K_ISR_TXOK or AR5K_ISR_TXERR
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200807 * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
808 * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400809 * We currently do increments on interrupt by
810 * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
Bruno Randolf2111ac02010-04-02 18:44:08 +0900811 * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
812 * one of the PHY error counters reached the maximum value and should be
813 * read and cleared.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200814 * @AR5K_INT_RXPHY: RX PHY Error
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200815 * @AR5K_INT_RXKCM: RX Key cache miss
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200816 * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400817 * beacon that must be handled in software. The alternative is if you
818 * have VEOL support, in that case you let the hardware deal with things.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200819 * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400820 * beacons from the AP have associated with, we should probably try to
821 * reassociate. When in IBSS mode this might mean we have not received
822 * any beacons from any local stations. Note that every station in an
823 * IBSS schedules to send beacons at the Target Beacon Transmission Time
824 * (TBTT) with a random backoff.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200825 * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
826 * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400827 * until properly handled
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200828 * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400829 * errors. These types of errors we can enable seem to be of type
830 * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200831 * @AR5K_INT_GLOBAL: Used to clear and set the IER
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200832 * @AR5K_INT_NOCARD: signals the card has been removed
833 * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400834 * bit value
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835 *
836 * These are mapped to take advantage of some common bits
837 * between the MACs, to be able to set intr properties
838 * easier. Some of them are not used yet inside hw.c. Most map
839 * to the respective hw interrupt value as they are common amogst different
840 * MACs.
841 */
842enum ath5k_int {
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200843 AR5K_INT_RXOK = 0x00000001,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200844 AR5K_INT_RXDESC = 0x00000002,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200845 AR5K_INT_RXERR = 0x00000004,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200846 AR5K_INT_RXNOFRM = 0x00000008,
847 AR5K_INT_RXEOL = 0x00000010,
848 AR5K_INT_RXORN = 0x00000020,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200849 AR5K_INT_TXOK = 0x00000040,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200850 AR5K_INT_TXDESC = 0x00000080,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200851 AR5K_INT_TXERR = 0x00000100,
852 AR5K_INT_TXNOFRM = 0x00000200,
853 AR5K_INT_TXEOL = 0x00000400,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200854 AR5K_INT_TXURN = 0x00000800,
855 AR5K_INT_MIB = 0x00001000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200856 AR5K_INT_SWI = 0x00002000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200857 AR5K_INT_RXPHY = 0x00004000,
858 AR5K_INT_RXKCM = 0x00008000,
859 AR5K_INT_SWBA = 0x00010000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200860 AR5K_INT_BRSSI = 0x00020000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200861 AR5K_INT_BMISS = 0x00040000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200862 AR5K_INT_FATAL = 0x00080000, /* Non common */
863 AR5K_INT_BNR = 0x00100000, /* Non common */
864 AR5K_INT_TIM = 0x00200000, /* Non common */
865 AR5K_INT_DTIM = 0x00400000, /* Non common */
866 AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
867 AR5K_INT_GPIO = 0x01000000,
868 AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
869 AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
870 AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
871 AR5K_INT_QCBRORN = 0x10000000, /* Non common */
872 AR5K_INT_QCBRURN = 0x20000000, /* Non common */
873 AR5K_INT_QTRIG = 0x40000000, /* Non common */
874 AR5K_INT_GLOBAL = 0x80000000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200875
Felix Fietkauc266c712011-04-10 18:32:19 +0200876 AR5K_INT_TX_ALL = AR5K_INT_TXOK
877 | AR5K_INT_TXDESC
878 | AR5K_INT_TXERR
879 | AR5K_INT_TXEOL
880 | AR5K_INT_TXURN,
881
882 AR5K_INT_RX_ALL = AR5K_INT_RXOK
883 | AR5K_INT_RXDESC
884 | AR5K_INT_RXERR
885 | AR5K_INT_RXNOFRM
886 | AR5K_INT_RXEOL
887 | AR5K_INT_RXORN,
888
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200889 AR5K_INT_COMMON = AR5K_INT_RXOK
890 | AR5K_INT_RXDESC
891 | AR5K_INT_RXERR
892 | AR5K_INT_RXNOFRM
893 | AR5K_INT_RXEOL
894 | AR5K_INT_RXORN
895 | AR5K_INT_TXOK
896 | AR5K_INT_TXDESC
897 | AR5K_INT_TXERR
898 | AR5K_INT_TXNOFRM
899 | AR5K_INT_TXEOL
900 | AR5K_INT_TXURN
901 | AR5K_INT_MIB
902 | AR5K_INT_SWI
903 | AR5K_INT_RXPHY
904 | AR5K_INT_RXKCM
905 | AR5K_INT_SWBA
906 | AR5K_INT_BRSSI
907 | AR5K_INT_BMISS
908 | AR5K_INT_GPIO
909 | AR5K_INT_GLOBAL,
910
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200911 AR5K_INT_NOCARD = 0xffffffff
912};
913
Bruno Randolfe65e1d72010-03-25 14:49:09 +0900914/* mask which calibration is active at the moment */
915enum ath5k_calibration_mask {
916 AR5K_CALIBRATION_FULL = 0x01,
917 AR5K_CALIBRATION_SHORT = 0x02,
Bruno Randolf2111ac02010-04-02 18:44:08 +0900918 AR5K_CALIBRATION_ANI = 0x04,
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300919};
920
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200921/*
922 * Power management
923 */
924enum ath5k_power_mode {
925 AR5K_PM_UNDEFINED = 0,
926 AR5K_PM_AUTO,
927 AR5K_PM_AWAKE,
928 AR5K_PM_FULL_SLEEP,
929 AR5K_PM_NETWORK_SLEEP,
930};
931
932/*
933 * These match net80211 definitions (not used in
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300934 * mac80211).
935 * TODO: Clean this up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936 */
937#define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
938#define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
939#define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
940#define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
941#define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
942
943/* GPIO-controlled software LED */
944#define AR5K_SOFTLED_PIN 0
945#define AR5K_SOFTLED_ON 0
946#define AR5K_SOFTLED_OFF 1
947
948/*
949 * Chipset capabilities -see ath5k_hw_get_capability-
950 * get_capability function is not yet fully implemented
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300951 * in ath5k so most of these don't work yet...
952 * TODO: Implement these & merge with _TUNE_ stuff above
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200953 */
954enum ath5k_capability_type {
955 AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
956 AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
957 AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
958 AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
959 AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
960 AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
961 AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
962 AR5K_CAP_COMPRESSION = 8, /* Supports compression */
963 AR5K_CAP_BURST = 9, /* Supports packet bursting */
964 AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
965 AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
966 AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
967 AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
968 AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
969 AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
970 AR5K_CAP_XR = 16, /* Supports XR mode */
Pavel Roskin0a5d3812011-07-07 18:13:24 -0400971 AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
972 AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
973 AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200974 AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
975};
976
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500977
978/* XXX: we *may* move cap_range stuff to struct wiphy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200979struct ath5k_capabilities {
980 /*
981 * Supported PHY modes
982 * (ie. CHANNEL_A, CHANNEL_B, ...)
983 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500984 DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200985
986 /*
987 * Frequency range (without regulation restrictions)
988 */
989 struct {
990 u16 range_2ghz_min;
991 u16 range_2ghz_max;
992 u16 range_5ghz_min;
993 u16 range_5ghz_max;
994 } cap_range;
995
996 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200997 * Values stored in the EEPROM (some of them...)
998 */
999 struct ath5k_eeprom_info cap_eeprom;
1000
1001 /*
1002 * Queue information
1003 */
1004 struct {
1005 u8 q_tx_num;
1006 } cap_queues;
Bruno Randolfa8c944f2010-03-25 14:49:47 +09001007
1008 bool cap_has_phyerr_counters;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001009};
1010
Bob Copelande5e26472009-10-14 14:16:30 -04001011/* size of noise floor history (keep it a power of two) */
1012#define ATH5K_NF_CAL_HIST_MAX 8
1013struct ath5k_nfcal_hist
1014{
1015 s16 index; /* current index into nfval */
1016 s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
1017};
1018
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001019/**
1020 * struct avg_val - Helper structure for average calculation
1021 * @avg: contains the actual average value
1022 * @avg_weight: is used internally during calculation to prevent rounding errors
1023 */
1024struct ath5k_avg_val {
1025 int avg;
1026 int avg_weight;
1027};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001028
1029/***************************************\
1030 HARDWARE ABSTRACTION LAYER STRUCTURE
1031\***************************************/
1032
1033/*
1034 * Misc defines
1035 */
1036
1037#define AR5K_MAX_GPIO 10
1038#define AR5K_MAX_RF_BANKS 8
1039
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001040/* TODO: Clean up and merge with ath5k_softc */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001041struct ath5k_hw {
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001042 struct ath_common common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001043
1044 struct ath5k_softc *ah_sc;
1045 void __iomem *ah_iobase;
1046
1047 enum ath5k_int ah_imr;
1048
Bob Copeland46026e82009-06-10 22:22:20 -04001049 struct ieee80211_channel *ah_current_channel;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001050 bool ah_calibration;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001051 bool ah_single_chip;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001052
Bob Copeland46026e82009-06-10 22:22:20 -04001053 enum ath5k_version ah_version;
1054 enum ath5k_radio ah_radio;
1055 u32 ah_phy;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001056 u32 ah_mac_srev;
1057 u16 ah_mac_version;
Felix Fietkaue7aecd32010-12-02 10:27:06 +01001058 u16 ah_mac_revision;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001059 u16 ah_phy_revision;
1060 u16 ah_radio_5ghz_revision;
1061 u16 ah_radio_2ghz_revision;
1062
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001063#define ah_modes ah_capabilities.cap_mode
1064#define ah_ee_version ah_capabilities.cap_eeprom.ee_version
1065
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09001066 u8 ah_retry_long;
1067 u8 ah_retry_short;
1068
Lukáš Turek6e08d222009-12-21 22:50:51 +01001069 u8 ah_coverage_class;
Nick Kossifidis61cde032010-11-23 21:12:23 +02001070 bool ah_ack_bitrate_high;
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +02001071 u8 ah_bwmode;
Felix Fietkaub1ad1b62011-04-09 23:10:21 +02001072 bool ah_short_slot;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001073
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001074 /* Antenna Control */
1075 u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
1076 u8 ah_ant_mode;
1077 u8 ah_tx_ant;
1078 u8 ah_def_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001079
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001080 struct ath5k_capabilities ah_capabilities;
1081
1082 struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
1083 u32 ah_txq_status;
1084 u32 ah_txq_imr_txok;
1085 u32 ah_txq_imr_txerr;
1086 u32 ah_txq_imr_txurn;
1087 u32 ah_txq_imr_txdesc;
1088 u32 ah_txq_imr_txeol;
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001089 u32 ah_txq_imr_cbrorn;
1090 u32 ah_txq_imr_cbrurn;
1091 u32 ah_txq_imr_qtrig;
1092 u32 ah_txq_imr_nofrm;
1093 u32 ah_txq_isr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001094 u32 *ah_rf_banks;
1095 size_t ah_rf_banks_size;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001096 size_t ah_rf_regs_count;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001097 struct ath5k_gain ah_gain;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001098 u8 ah_offset[AR5K_MAX_RF_BANKS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001099
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001100
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001101 struct {
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001102 /* Temporary tables used for interpolation */
1103 u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
1104 [AR5K_EEPROM_POWER_TABLE_SIZE];
1105 u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
1106 [AR5K_EEPROM_POWER_TABLE_SIZE];
1107 u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
1108 u16 txp_rates_power_table[AR5K_MAX_RATES];
1109 u8 txp_min_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001110 bool txp_tpc;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001111 /* Values in 0.25dB units */
1112 s16 txp_min_pwr;
1113 s16 txp_max_pwr;
Bruno Randolf51f00622010-12-21 17:30:32 +09001114 s16 txp_cur_pwr;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001115 /* Values in 0.5dB units */
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001116 s16 txp_offset;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001117 s16 txp_ofdm;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001118 s16 txp_cck_ofdm_gainf_delta;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001119 /* Value in dB units */
1120 s16 txp_cck_ofdm_pwr_delta;
Bruno Randolf26c7fc42010-12-21 17:30:20 +09001121 bool txp_setup;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001122 } ah_txpower;
1123
1124 struct {
1125 bool r_enabled;
1126 int r_last_alert;
1127 struct ieee80211_channel r_last_channel;
1128 } ah_radar;
1129
Bob Copelande5e26472009-10-14 14:16:30 -04001130 struct ath5k_nfcal_hist ah_nfcal_hist;
1131
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001132 /* average beacon RSSI in our BSS (used by ANI) */
Bruno Randolfeef39be2010-11-16 10:58:43 +09001133 struct ewma ah_beacon_rssi_avg;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001134
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001135 /* noise floor from last periodic calibration */
1136 s32 ah_noise_floor;
1137
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001138 /* Calibration timestamp */
Bruno Randolfa9167f92010-03-25 14:49:14 +09001139 unsigned long ah_cal_next_full;
Bruno Randolf2111ac02010-04-02 18:44:08 +09001140 unsigned long ah_cal_next_ani;
Bruno Randolfafe86282010-05-19 10:31:10 +09001141 unsigned long ah_cal_next_nf;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001142
Bruno Randolfe65e1d72010-03-25 14:49:09 +09001143 /* Calibration mask */
1144 u8 ah_cal_mask;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001145
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001146 /*
1147 * Function pointers
1148 */
1149 int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001150 unsigned int, unsigned int, int, enum ath5k_pkt_type,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001151 unsigned int, unsigned int, unsigned int, unsigned int,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001152 unsigned int, unsigned int, unsigned int, unsigned int);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001153 int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1154 struct ath5k_tx_status *);
1155 int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1156 struct ath5k_rx_status *);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001157};
1158
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001159struct ath_bus_ops {
1160 enum ath_bus_type ath_bus_type;
1161 void (*read_cachesize)(struct ath_common *common, int *csz);
1162 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02001163 int (*eeprom_read_mac)(struct ath5k_hw *ah, u8 *mac);
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001164};
1165
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001166/*
1167 * Prototypes
1168 */
Felix Fietkaue5b046d2010-12-02 10:27:01 +01001169extern const struct ieee80211_ops ath5k_hw_ops;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001170
Felix Fietkau132b1c32010-12-02 10:26:56 +01001171/* Initialization and detach functions */
1172int ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops);
1173void ath5k_deinit_softc(struct ath5k_softc *sc);
1174int ath5k_hw_init(struct ath5k_softc *sc);
1175void ath5k_hw_deinit(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001176
Bruno Randolf40ca22e2010-05-19 10:31:32 +09001177int ath5k_sysfs_register(struct ath5k_softc *sc);
1178void ath5k_sysfs_unregister(struct ath5k_softc *sc);
1179
Bob Copeland12873372011-02-15 09:19:28 -05001180/* base.c */
1181struct ath5k_buf;
1182struct ath5k_txq;
1183
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04001184void ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable);
1185bool ath5k_any_vif_assoc(struct ath5k_softc *sc);
Johannes Berg7bb45682011-02-24 14:42:06 +01001186void ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1187 struct ath5k_txq *txq);
Bob Copeland12873372011-02-15 09:19:28 -05001188int ath5k_init_hw(struct ath5k_softc *sc);
1189int ath5k_stop_hw(struct ath5k_softc *sc);
1190void ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif);
1191void ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
1192 struct ieee80211_vif *vif);
1193int ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan);
1194void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
1195int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
1196void ath5k_beacon_config(struct ath5k_softc *sc);
1197void ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf);
1198void ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf);
1199
Felix Fietkaue7aecd32010-12-02 10:27:06 +01001200/*Chip id helper functions */
Felix Fietkaue5b046d2010-12-02 10:27:01 +01001201const char *ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val);
Felix Fietkaue7aecd32010-12-02 10:27:06 +01001202int ath5k_hw_read_srev(struct ath5k_hw *ah);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001203
Bob Copeland0ed45482009-03-08 00:10:20 -05001204/* LED functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001205int ath5k_init_leds(struct ath5k_softc *sc);
1206void ath5k_led_enable(struct ath5k_softc *sc);
1207void ath5k_led_off(struct ath5k_softc *sc);
1208void ath5k_unregister_leds(struct ath5k_softc *sc);
Bob Copeland0ed45482009-03-08 00:10:20 -05001209
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001210
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001211/* Reset Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001212int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
1213int ath5k_hw_on_hold(struct ath5k_hw *ah);
1214int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001215 struct ieee80211_channel *channel, bool fast, bool skip_pcu);
Pavel Roskinec182d92010-02-18 20:28:41 -05001216int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
1217 bool is_set);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001218/* Power management functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001219
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001220
1221/* Clock rate related functions */
1222unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
1223unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
1224void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
1225
1226
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227/* DMA Related Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001228void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001229u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
Nick Kossifidise8325ed2010-11-23 20:52:24 +02001230int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001231int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001232int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001233u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
1234int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001235 u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001236int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001237/* Interrupt handling */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001238bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
1239int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
1240enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
Bruno Randolf495391d2010-03-25 14:49:36 +09001241void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001242/* Init/Stop functions */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001243void ath5k_hw_dma_init(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001244int ath5k_hw_dma_stop(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001245
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001246/* EEPROM access functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001247int ath5k_eeprom_init(struct ath5k_hw *ah);
1248void ath5k_eeprom_detach(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001249
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001250
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001251/* Protocol Control Unit Functions */
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001252/* Helpers */
1253int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
Felix Fietkaua27049e2011-04-09 23:10:19 +02001254 int len, struct ieee80211_rate *rate, bool shortpre);
Nick Kossifidis71ba1c32010-11-23 21:24:54 +02001255unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah);
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001256unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah);
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04001257int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001258void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001259/* RX filter control*/
Pavel Roskina25d1e42010-02-18 20:28:23 -05001260int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
Nick Kossifidis418de6d2010-08-15 13:03:10 -04001261void ath5k_hw_set_bssid(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001262void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001263void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
1264u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
1265void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001266/* Receive (DRU) start/stop functions */
1267void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
1268void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001269/* Beacon control functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001270u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
1271void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
1272void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
1273void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
Bruno Randolf7f896122010-09-27 12:22:21 +09001274bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001275/* Init function */
1276void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
1277 u8 mode);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001278
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001279/* Queue Control Unit, DFS Control Unit Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001280int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
1281 struct ath5k_txq_info *queue_info);
1282int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
1283 const struct ath5k_txq_info *queue_info);
1284int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
1285 enum ath5k_tx_queue queue_type,
1286 struct ath5k_txq_info *queue_info);
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09001287void ath5k_hw_set_tx_retry_limits(struct ath5k_hw *ah,
1288 unsigned int queue);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001289u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
1290void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1291int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001292int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001293/* Init function */
1294int ath5k_hw_init_queues(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001295
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001296/* Hardware Descriptor Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001297int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
Bruno Randolfa6668192010-06-16 19:12:01 +09001298int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1299 u32 size, unsigned int flags);
1300int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1301 unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
1302 u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001303
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001304
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001305/* GPIO Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001306void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
1307int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
1308int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
1309u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
1310int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
1311void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
1312 u32 interrupt_level);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001313
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001314
1315/* RFkill Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001316void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
1317void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001318
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001319
1320/* Misc functions TODO: Cleanup */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001321int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001322int ath5k_hw_get_capability(struct ath5k_hw *ah,
1323 enum ath5k_capability_type cap_type, u32 capability,
1324 u32 *result);
1325int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
1326int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001327
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001328
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001329/* Initial register settings functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001330int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001331
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001332
1333/* PHY functions */
1334/* Misc PHY functions */
1335u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
1336int ath5k_hw_phy_disable(struct ath5k_hw *ah);
1337/* Gain_F optimization */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001338enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
1339int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001340/* PHY/RF channel functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001341bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001342/* PHY calibration */
Bob Copelande5e26472009-10-14 14:16:30 -04001343void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001344int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
1345 struct ieee80211_channel *channel);
Bruno Randolf9e04a7e2010-05-19 10:31:00 +09001346void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
Nick Kossifidis57e6c562009-04-30 15:55:50 -04001347/* Spur mitigation */
1348bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
Pavel Roskina25d1e42010-02-18 20:28:23 -05001349 struct ieee80211_channel *channel);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001350/* Antenna control */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001351void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
Bruno Randolf0ca74022010-06-07 13:11:30 +09001352void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001353/* TX power setup */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001354int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001355/* Init function */
1356int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
Bruno Randolf0207c0c2010-12-21 17:30:43 +09001357 u8 mode, bool fast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001358
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001359/*
1360 * Functions used internaly
1361 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001362
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001363static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
1364{
Pavel Roskin0a5d3812011-07-07 18:13:24 -04001365 return &ah->common;
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001366}
1367
1368static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
1369{
Pavel Roskin0a5d3812011-07-07 18:13:24 -04001370 return &(ath5k_hw_common(ah)->regulatory);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001371}
1372
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001373#ifdef CONFIG_ATHEROS_AR231X
1374#define AR5K_AR2315_PCI_BASE ((void __iomem *)0xb0100000)
1375
1376static inline void __iomem *ath5k_ahb_reg(struct ath5k_hw *ah, u16 reg)
1377{
1378 /* On AR2315 and AR2317 the PCI clock domain registers
1379 * are outside of the WMAC register space */
1380 if (unlikely((reg >= 0x4000) && (reg < 0x5000) &&
1381 (ah->ah_mac_srev >= AR5K_SREV_AR2315_R6)))
1382 return AR5K_AR2315_PCI_BASE + reg;
1383
1384 return ah->ah_iobase + reg;
1385}
1386
1387static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1388{
1389 return __raw_readl(ath5k_ahb_reg(ah, reg));
1390}
1391
1392static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1393{
1394 __raw_writel(val, ath5k_ahb_reg(ah, reg));
1395}
1396
1397#else
1398
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001399static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1400{
1401 return ioread32(ah->ah_iobase + reg);
1402}
1403
1404static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1405{
1406 iowrite32(val, ah->ah_iobase + reg);
1407}
1408
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001409#endif
1410
1411static inline enum ath_bus_type ath5k_get_bus_type(struct ath5k_hw *ah)
1412{
1413 return ath5k_hw_common(ah)->bus_ops->ath_bus_type;
1414}
1415
Felix Fietkau132b1c32010-12-02 10:26:56 +01001416static inline void ath5k_read_cachesize(struct ath_common *common, int *csz)
1417{
1418 common->bus_ops->read_cachesize(common, csz);
1419}
1420
Felix Fietkau4aa5d782010-12-02 10:27:01 +01001421static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data)
1422{
1423 struct ath_common *common = ath5k_hw_common(ah);
1424 return common->bus_ops->eeprom_read(common, off, data);
1425}
1426
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001427static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
1428{
1429 u32 retval = 0, bit, i;
1430
1431 for (i = 0; i < bits; i++) {
1432 bit = (val >> i) & 1;
1433 retval = (retval << 1) | bit;
1434 }
1435
1436 return retval;
1437}
1438
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001439#endif