blob: baeabd27f8d12218e97ef7b95b0157556ce16c7e [file] [log] [blame]
San Mehat9d2bd732009-09-22 16:44:22 -07001/*
2 * linux/drivers/mmc/host/msmsdcc.h - QCT MSM7K SDC Controller
3 *
4 * Copyright (C) 2008 Google, All Rights Reserved.
Subhash Jadavani56e0eaa2012-03-13 18:06:04 +05305 * Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
San Mehat9d2bd732009-09-22 16:44:22 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * - Based on mmci.h
12 */
13
14#ifndef _MSM_SDCC_H
15#define _MSM_SDCC_H
16
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070017#include <linux/types.h>
18
19#include <linux/ioport.h>
20#include <linux/interrupt.h>
21#include <linux/mmc/host.h>
22#include <linux/mmc/card.h>
23#include <linux/mmc/mmc.h>
24#include <linux/mmc/sdio.h>
25#include <linux/scatterlist.h>
26#include <linux/dma-mapping.h>
27#include <linux/wakelock.h>
28#include <linux/earlysuspend.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070029#include <linux/pm_qos.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030#include <mach/sps.h>
31
32#include <asm/sizes.h>
33#include <asm/mach/mmc.h>
34#include <mach/dma.h>
San Mehat9d2bd732009-09-22 16:44:22 -070035
36#define MMCIPOWER 0x000
37#define MCI_PWR_OFF 0x00
38#define MCI_PWR_UP 0x02
39#define MCI_PWR_ON 0x03
40#define MCI_OD (1 << 6)
Sujit Reddy Thumma01bc8712012-06-21 12:07:47 +053041#define MCI_SW_RST (1 << 7)
42#define MCI_SW_RST_CFG (1 << 8)
San Mehat9d2bd732009-09-22 16:44:22 -070043
44#define MMCICLOCK 0x004
45#define MCI_CLK_ENABLE (1 << 8)
46#define MCI_CLK_PWRSAVE (1 << 9)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047#define MCI_CLK_WIDEBUS_1 (0 << 10)
48#define MCI_CLK_WIDEBUS_4 (2 << 10)
49#define MCI_CLK_WIDEBUS_8 (3 << 10)
San Mehat9d2bd732009-09-22 16:44:22 -070050#define MCI_CLK_FLOWENA (1 << 12)
51#define MCI_CLK_INVERTOUT (1 << 13)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define MCI_CLK_SELECTIN (1 << 15)
53#define IO_PAD_PWR_SWITCH (1 << 21)
San Mehat9d2bd732009-09-22 16:44:22 -070054
55#define MMCIARGUMENT 0x008
56#define MMCICOMMAND 0x00c
57#define MCI_CPSM_RESPONSE (1 << 6)
58#define MCI_CPSM_LONGRSP (1 << 7)
59#define MCI_CPSM_INTERRUPT (1 << 8)
60#define MCI_CPSM_PENDING (1 << 9)
61#define MCI_CPSM_ENABLE (1 << 10)
62#define MCI_CPSM_PROGENA (1 << 11)
63#define MCI_CSPM_DATCMD (1 << 12)
64#define MCI_CSPM_MCIABORT (1 << 13)
65#define MCI_CSPM_CCSENABLE (1 << 14)
66#define MCI_CSPM_CCSDISABLE (1 << 15)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070067#define MCI_CSPM_AUTO_CMD19 (1 << 16)
San Mehat9d2bd732009-09-22 16:44:22 -070068
69
70#define MMCIRESPCMD 0x010
71#define MMCIRESPONSE0 0x014
72#define MMCIRESPONSE1 0x018
73#define MMCIRESPONSE2 0x01c
74#define MMCIRESPONSE3 0x020
75#define MMCIDATATIMER 0x024
76#define MMCIDATALENGTH 0x028
77
78#define MMCIDATACTRL 0x02c
79#define MCI_DPSM_ENABLE (1 << 0)
80#define MCI_DPSM_DIRECTION (1 << 1)
81#define MCI_DPSM_MODE (1 << 2)
82#define MCI_DPSM_DMAENABLE (1 << 3)
Subhash Jadavanif5277752011-10-12 16:47:52 +053083#define MCI_DATA_PEND (1 << 17)
Subhash Jadavani7a651aa2011-08-03 20:44:58 +053084#define MCI_AUTO_PROG_DONE (1 << 19)
Subhash Jadavani24fb7f82011-07-25 15:54:34 +053085#define MCI_RX_DATA_PEND (1 << 20)
San Mehat9d2bd732009-09-22 16:44:22 -070086
87#define MMCIDATACNT 0x030
88#define MMCISTATUS 0x034
89#define MCI_CMDCRCFAIL (1 << 0)
90#define MCI_DATACRCFAIL (1 << 1)
91#define MCI_CMDTIMEOUT (1 << 2)
92#define MCI_DATATIMEOUT (1 << 3)
93#define MCI_TXUNDERRUN (1 << 4)
94#define MCI_RXOVERRUN (1 << 5)
95#define MCI_CMDRESPEND (1 << 6)
96#define MCI_CMDSENT (1 << 7)
97#define MCI_DATAEND (1 << 8)
98#define MCI_DATABLOCKEND (1 << 10)
99#define MCI_CMDACTIVE (1 << 11)
100#define MCI_TXACTIVE (1 << 12)
101#define MCI_RXACTIVE (1 << 13)
102#define MCI_TXFIFOHALFEMPTY (1 << 14)
103#define MCI_RXFIFOHALFFULL (1 << 15)
104#define MCI_TXFIFOFULL (1 << 16)
105#define MCI_RXFIFOFULL (1 << 17)
106#define MCI_TXFIFOEMPTY (1 << 18)
107#define MCI_RXFIFOEMPTY (1 << 19)
108#define MCI_TXDATAAVLBL (1 << 20)
109#define MCI_RXDATAAVLBL (1 << 21)
110#define MCI_SDIOINTR (1 << 22)
111#define MCI_PROGDONE (1 << 23)
112#define MCI_ATACMDCOMPL (1 << 24)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700113#define MCI_SDIOINTROPE (1 << 25)
San Mehat9d2bd732009-09-22 16:44:22 -0700114#define MCI_CCSTIMEOUT (1 << 26)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700115#define MCI_AUTOCMD19TIMEOUT (1 << 30)
San Mehat9d2bd732009-09-22 16:44:22 -0700116
117#define MMCICLEAR 0x038
118#define MCI_CMDCRCFAILCLR (1 << 0)
119#define MCI_DATACRCFAILCLR (1 << 1)
120#define MCI_CMDTIMEOUTCLR (1 << 2)
121#define MCI_DATATIMEOUTCLR (1 << 3)
122#define MCI_TXUNDERRUNCLR (1 << 4)
123#define MCI_RXOVERRUNCLR (1 << 5)
124#define MCI_CMDRESPENDCLR (1 << 6)
125#define MCI_CMDSENTCLR (1 << 7)
126#define MCI_DATAENDCLR (1 << 8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700127#define MCI_STARTBITERRCLR (1 << 9)
San Mehat9d2bd732009-09-22 16:44:22 -0700128#define MCI_DATABLOCKENDCLR (1 << 10)
129
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130#define MCI_SDIOINTRCLR (1 << 22)
131#define MCI_PROGDONECLR (1 << 23)
132#define MCI_ATACMDCOMPLCLR (1 << 24)
133#define MCI_SDIOINTROPECLR (1 << 25)
134#define MCI_CCSTIMEOUTCLR (1 << 26)
135
136#define MCI_CLEAR_STATIC_MASK \
137 (MCI_CMDCRCFAILCLR|MCI_DATACRCFAILCLR|MCI_CMDTIMEOUTCLR|\
138 MCI_DATATIMEOUTCLR|MCI_TXUNDERRUNCLR|MCI_RXOVERRUNCLR| \
139 MCI_CMDRESPENDCLR|MCI_CMDSENTCLR|MCI_DATAENDCLR| \
140 MCI_STARTBITERRCLR|MCI_DATABLOCKENDCLR|MCI_SDIOINTRCLR| \
141 MCI_SDIOINTROPECLR|MCI_PROGDONECLR|MCI_ATACMDCOMPLCLR| \
142 MCI_CCSTIMEOUTCLR)
143
San Mehat9d2bd732009-09-22 16:44:22 -0700144#define MMCIMASK0 0x03c
145#define MCI_CMDCRCFAILMASK (1 << 0)
146#define MCI_DATACRCFAILMASK (1 << 1)
147#define MCI_CMDTIMEOUTMASK (1 << 2)
148#define MCI_DATATIMEOUTMASK (1 << 3)
149#define MCI_TXUNDERRUNMASK (1 << 4)
150#define MCI_RXOVERRUNMASK (1 << 5)
151#define MCI_CMDRESPENDMASK (1 << 6)
152#define MCI_CMDSENTMASK (1 << 7)
153#define MCI_DATAENDMASK (1 << 8)
154#define MCI_DATABLOCKENDMASK (1 << 10)
155#define MCI_CMDACTIVEMASK (1 << 11)
156#define MCI_TXACTIVEMASK (1 << 12)
157#define MCI_RXACTIVEMASK (1 << 13)
158#define MCI_TXFIFOHALFEMPTYMASK (1 << 14)
159#define MCI_RXFIFOHALFFULLMASK (1 << 15)
160#define MCI_TXFIFOFULLMASK (1 << 16)
161#define MCI_RXFIFOFULLMASK (1 << 17)
162#define MCI_TXFIFOEMPTYMASK (1 << 18)
163#define MCI_RXFIFOEMPTYMASK (1 << 19)
164#define MCI_TXDATAAVLBLMASK (1 << 20)
165#define MCI_RXDATAAVLBLMASK (1 << 21)
166#define MCI_SDIOINTMASK (1 << 22)
167#define MCI_PROGDONEMASK (1 << 23)
168#define MCI_ATACMDCOMPLMASK (1 << 24)
169#define MCI_SDIOINTOPERMASK (1 << 25)
170#define MCI_CCSTIMEOUTMASK (1 << 26)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700171#define MCI_AUTOCMD19TIMEOUTMASK (1 << 30)
San Mehat9d2bd732009-09-22 16:44:22 -0700172
173#define MMCIMASK1 0x040
174#define MMCIFIFOCNT 0x044
Pratibhasagar V1c11da62011-11-14 12:36:35 +0530175#define MCI_VERSION 0x050
San Mehat9d2bd732009-09-22 16:44:22 -0700176#define MCICCSTIMER 0x058
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700177#define MCI_DLL_CONFIG 0x060
178#define MCI_DLL_EN (1 << 16)
179#define MCI_CDR_EN (1 << 17)
180#define MCI_CK_OUT_EN (1 << 18)
181#define MCI_CDR_EXT_EN (1 << 19)
182#define MCI_DLL_PDN (1 << 29)
183#define MCI_DLL_RST (1 << 30)
184
185#define MCI_DLL_STATUS 0x068
186#define MCI_DLL_LOCK (1 << 7)
San Mehat9d2bd732009-09-22 16:44:22 -0700187
Subhash Jadavani8f13e5b2011-08-04 21:15:11 +0530188#define MCI_STATUS2 0x06C
189#define MCI_MCLK_REG_WR_ACTIVE (1 << 0)
San Mehat9d2bd732009-09-22 16:44:22 -0700190
191#define MMCIFIFO 0x080 /* to 0x0bc */
192
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193#define MCI_TEST_INPUT 0x0D4
194
San Mehat9d2bd732009-09-22 16:44:22 -0700195#define MCI_IRQENABLE \
196 (MCI_CMDCRCFAILMASK|MCI_DATACRCFAILMASK|MCI_CMDTIMEOUTMASK| \
197 MCI_DATATIMEOUTMASK|MCI_TXUNDERRUNMASK|MCI_RXOVERRUNMASK| \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198 MCI_CMDRESPENDMASK|MCI_CMDSENTMASK|MCI_DATAENDMASK| \
199 MCI_PROGDONEMASK|MCI_AUTOCMD19TIMEOUTMASK)
San Mehat9d2bd732009-09-22 16:44:22 -0700200
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201#define MCI_IRQ_PIO \
202 (MCI_RXDATAAVLBLMASK | MCI_TXDATAAVLBLMASK | \
203 MCI_RXFIFOEMPTYMASK | MCI_TXFIFOEMPTYMASK | MCI_RXFIFOFULLMASK |\
204 MCI_TXFIFOFULLMASK | MCI_RXFIFOHALFFULLMASK | \
205 MCI_TXFIFOHALFEMPTYMASK | MCI_RXACTIVEMASK | MCI_TXACTIVEMASK)
San Mehat9d2bd732009-09-22 16:44:22 -0700206
207/*
208 * The size of the FIFO in bytes.
209 */
210#define MCI_FIFOSIZE (16*4)
211
212#define MCI_FIFOHALFSIZE (MCI_FIFOSIZE / 2)
213
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530214#define NR_SG 128
San Mehat9d2bd732009-09-22 16:44:22 -0700215
Subhash Jadavani6eca17e2011-10-18 18:31:52 +0530216#define MSM_MMC_IDLE_TIMEOUT 5000 /* msecs */
Sujit Reddy Thumma0e05f022012-06-11 19:44:18 +0530217#define MSM_MMC_CLK_GATE_DELAY 200 /* msecs */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700218
Pratibhasagar V4ecbe652012-05-07 15:45:07 +0530219/* Set the request timeout to 10secs */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700220#define MSM_MMC_REQ_TIMEOUT 10000 /* msecs */
221
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530222/*
223 * Controller HW limitations
224 */
225#define MCI_DATALENGTH_BITS 25
226#define MMC_MAX_REQ_SIZE ((1 << MCI_DATALENGTH_BITS) - 1)
227/* MCI_DATA_CTL BLOCKSIZE up to 4096 */
228#define MMC_MAX_BLK_SIZE 4096
229#define MMC_MIN_BLK_SIZE 512
230#define MMC_MAX_BLK_CNT (MMC_MAX_REQ_SIZE / MMC_MIN_BLK_SIZE)
231
232/* 64KiB */
233#define MAX_SG_SIZE (64 * 1024)
234#define MAX_NR_SG_DMA_PIO (MMC_MAX_REQ_SIZE / MAX_SG_SIZE)
235
236/*
237 * BAM limitations
238 */
239/* upto 16 bits (64K - 1) */
240#define SPS_MAX_DESC_FIFO_SIZE 65535
241/* 16KiB */
242#define SPS_MAX_DESC_SIZE (16 * 1024)
243/* Each descriptor is of length 8 bytes */
244#define SPS_MAX_DESC_LENGTH 8
245#define SPS_MAX_DESCS (SPS_MAX_DESC_FIFO_SIZE / SPS_MAX_DESC_LENGTH)
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530246
247/*
248 * DMA limitations
249 */
250/* upto 16 bits (64K - 1) */
251#define MMC_MAX_DMA_ROWS (64 * 1024 - 1)
252#define MMC_MAX_DMA_BOX_LENGTH (MMC_MAX_DMA_ROWS * MCI_FIFOSIZE)
253#define MMC_MAX_DMA_CMDS (MAX_NR_SG_DMA_PIO * (MMC_MAX_REQ_SIZE / \
254 MMC_MAX_DMA_BOX_LENGTH))
San Mehat9d2bd732009-09-22 16:44:22 -0700255
256struct clk;
257
258struct msmsdcc_nc_dmadata {
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530259 dmov_box cmd[MMC_MAX_DMA_CMDS];
San Mehat9d2bd732009-09-22 16:44:22 -0700260 uint32_t cmdptr;
261};
262
263struct msmsdcc_dma_data {
264 struct msmsdcc_nc_dmadata *nc;
265 dma_addr_t nc_busaddr;
266 dma_addr_t cmd_busaddr;
267 dma_addr_t cmdptr_busaddr;
268
269 struct msm_dmov_cmd hdr;
270 enum dma_data_direction dir;
271
272 struct scatterlist *sg;
273 int num_ents;
274
275 int channel;
Krishna Konda25786ec2011-07-25 16:21:36 -0700276 int crci;
San Mehat9d2bd732009-09-22 16:44:22 -0700277 struct msmsdcc_host *host;
278 int busy; /* Set if DM is busy */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279 unsigned int result;
Sahitya Tummala62612cf2010-12-08 15:03:03 +0530280 struct msm_dmov_errdata err;
San Mehat9d2bd732009-09-22 16:44:22 -0700281};
282
283struct msmsdcc_pio_data {
Oluwafemi Adeyemiecfa3df2012-02-28 18:08:54 -0800284 struct sg_mapping_iter sg_miter;
285 char bounce_buf[4];
286 /* valid bytes in bounce_buf */
287 int bounce_buf_len;
San Mehat9d2bd732009-09-22 16:44:22 -0700288};
289
290struct msmsdcc_curr_req {
291 struct mmc_request *mrq;
292 struct mmc_command *cmd;
293 struct mmc_data *data;
294 unsigned int xfer_size; /* Total data size */
295 unsigned int xfer_remain; /* Bytes remaining to send */
296 unsigned int data_xfered; /* Bytes acked by BLKEND irq */
297 int got_dataend;
Subhash Jadavanid5d59dc2012-05-22 19:38:33 +0530298 bool wait_for_auto_prog_done;
299 bool got_auto_prog_done;
Subhash Jadavanif5277752011-10-12 16:47:52 +0530300 bool use_wr_data_pend;
San Mehat9d2bd732009-09-22 16:44:22 -0700301 int user_pages;
Subhash Jadavani8706ced2012-05-25 16:09:21 +0530302 u32 req_tout_ms;
San Mehat9d2bd732009-09-22 16:44:22 -0700303};
304
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700305struct msmsdcc_sps_ep_conn_data {
306 struct sps_pipe *pipe_handle;
307 struct sps_connect config;
308 struct sps_register_event event;
309};
310
311struct msmsdcc_sps_data {
312 struct msmsdcc_sps_ep_conn_data prod;
313 struct msmsdcc_sps_ep_conn_data cons;
314 struct sps_event_notify notify;
315 enum dma_data_direction dir;
316 struct scatterlist *sg;
317 int num_ents;
318 u32 bam_handle;
319 unsigned int src_pipe_index;
320 unsigned int dest_pipe_index;
321 unsigned int busy;
322 unsigned int xfer_req_cnt;
Subhash Jadavanib5b07742011-08-29 17:48:07 +0530323 bool pipe_reset_pending;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700324 struct tasklet_struct tlet;
San Mehat9d2bd732009-09-22 16:44:22 -0700325};
326
Subhash Jadavanibcd435f2012-04-24 18:26:49 +0530327struct msmsdcc_msm_bus_vote {
328 uint32_t client_handle;
329 uint32_t curr_vote;
330 int min_bw_vote;
331 int max_bw_vote;
332 bool is_max_bw_needed;
333 struct delayed_work vote_work;
San Mehat9d2bd732009-09-22 16:44:22 -0700334};
335
336struct msmsdcc_host {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700337 struct resource *core_irqres;
338 struct resource *bam_irqres;
339 struct resource *core_memres;
340 struct resource *bam_memres;
341 struct resource *dml_memres;
San Mehat9d2bd732009-09-22 16:44:22 -0700342 struct resource *dmares;
Krishna Konda25786ec2011-07-25 16:21:36 -0700343 struct resource *dma_crci_res;
San Mehat9d2bd732009-09-22 16:44:22 -0700344 void __iomem *base;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700345 void __iomem *dml_base;
346 void __iomem *bam_base;
347
San Mehat9d2bd732009-09-22 16:44:22 -0700348 int pdev_id;
San Mehat9d2bd732009-09-22 16:44:22 -0700349
350 struct msmsdcc_curr_req curr;
351
352 struct mmc_host *mmc;
353 struct clk *clk; /* main MMC bus clock */
354 struct clk *pclk; /* SDCC peripheral bus clock */
Sujit Reddy Thumma8d08c142012-06-12 22:52:29 +0530355 struct clk *bus_clk; /* SDCC bus voter clock */
Pratibhasagar V89cfcd72012-06-14 18:13:26 +0530356 atomic_t clks_on; /* set if clocks are enabled */
San Mehat9d2bd732009-09-22 16:44:22 -0700357
358 unsigned int eject; /* eject state */
359
360 spinlock_t lock;
361
362 unsigned int clk_rate; /* Current clock rate */
363 unsigned int pclk_rate;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700364 unsigned int ddr_doubled_clk_rate;
San Mehat9d2bd732009-09-22 16:44:22 -0700365
366 u32 pwr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700367 struct mmc_platform_data *plat;
Sujit Reddy Thumma01bc8712012-06-21 12:07:47 +0530368 unsigned int hw_caps;
San Mehat9d2bd732009-09-22 16:44:22 -0700369
San Mehat9d2bd732009-09-22 16:44:22 -0700370 unsigned int oldstat;
371
372 struct msmsdcc_dma_data dma;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700373 struct msmsdcc_sps_data sps;
San Mehat9d2bd732009-09-22 16:44:22 -0700374 struct msmsdcc_pio_data pio;
San Mehat56a8b5b2009-11-21 12:29:46 -0800375
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700376#ifdef CONFIG_HAS_EARLYSUSPEND
377 struct early_suspend early_suspend;
378 int polling_enabled;
379#endif
380
381 struct tasklet_struct dma_tlet;
382
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700383 unsigned int prog_enable;
384
San Mehat56a8b5b2009-11-21 12:29:46 -0800385 /* Command parameters */
386 unsigned int cmd_timeout;
387 unsigned int cmd_pio_irqmask;
388 unsigned int cmd_datactrl;
389 struct mmc_command *cmd_cmd;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700390 u32 cmd_c;
San Mehat56a8b5b2009-11-21 12:29:46 -0800391
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700392 unsigned int mci_irqenable;
393 unsigned int dummy_52_needed;
Oluwafemi Adeyemicb791442011-07-11 22:51:25 -0700394 unsigned int dummy_52_sent;
395
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700396 struct wake_lock sdio_wlock;
397 struct wake_lock sdio_suspend_wlock;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700398 struct timer_list req_tout_timer;
Sujith Reddy Thummac1824d52011-09-28 10:05:44 +0530399 unsigned long reg_write_delay;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700400 bool io_pad_pwr_switch;
Subhash Jadavani56e0eaa2012-03-13 18:06:04 +0530401 bool tuning_in_progress;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700402 bool tuning_needed;
403 bool sdio_gpio_lpm;
404 bool irq_wake_enabled;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700405 struct pm_qos_request pm_qos_req_dma;
Oluwafemi Adeyemi784b4392012-04-10 13:49:38 -0700406 u32 cpu_dma_latency;
Sujit Reddy Thummaf4a999c2012-02-09 23:14:45 +0530407 bool sdcc_suspending;
408 bool sdcc_irq_disabled;
409 bool sdcc_suspended;
410 bool sdio_wakeupirq_disabled;
Asutosh Dasf5298c32012-04-03 14:51:47 +0530411 struct mutex clk_mutex;
Oluwafemi Adeyemi9acea6b2012-04-27 00:12:07 -0700412 bool pending_resume;
Subhash Jadavanibcd435f2012-04-24 18:26:49 +0530413 struct msmsdcc_msm_bus_vote msm_bus_vote;
Subhash Jadavanie363cc42012-06-05 18:01:08 +0530414 struct device_attribute max_bus_bw;
415 struct device_attribute polling;
San Mehat9d2bd732009-09-22 16:44:22 -0700416};
417
Sujit Reddy Thumma01bc8712012-06-21 12:07:47 +0530418#define MSMSDCC_VERSION_MASK 0xFFFF
419#define MSMSDCC_DMA_SUP (1 << 0)
420#define MSMSDCC_SPS_BAM_SUP (1 << 1)
421#define MSMSDCC_SOFT_RESET (1 << 2)
422#define MSMSDCC_AUTO_PROG_DONE (1 << 3)
423#define MSMSDCC_REG_WR_ACTIVE (1 << 4)
424#define MSMSDCC_SW_RST (1 << 5)
425#define MSMSDCC_SW_RST_CFG (1 << 6)
426
427#define set_hw_caps(h, val) ((h)->hw_caps |= val)
428#define is_sps_mode(h) ((h)->hw_caps & MSMSDCC_SPS_BAM_SUP)
429#define is_dma_mode(h) ((h)->hw_caps & MSMSDCC_DMA_SUP)
430#define is_soft_reset(h) ((h)->hw_caps & MSMSDCC_SOFT_RESET)
431#define is_auto_prog_done(h) ((h)->hw_caps & MSMSDCC_AUTO_PROG_DONE)
432#define is_wait_for_reg_write(h) ((h)->hw_caps & MSMSDCC_REG_WR_ACTIVE)
433#define is_sw_hard_reset(h) ((h)->hw_caps & MSMSDCC_SW_RST)
434#define is_sw_reset_save_config(h) ((h)->hw_caps & MSMSDCC_SW_RST_CFG)
435
436/* Set controller capabilities based on version */
437static inline void set_default_hw_caps(struct msmsdcc_host *host)
438{
439 u32 version;
440 /*
441 * Lookup the Controller Version, to identify the supported features
442 * Version number read as 0 would indicate SDCC3 or earlier versions.
443 */
444 version = readl_relaxed(host->base + MCI_VERSION);
445 pr_info("%s: SDCC Version: 0x%.8x\n", mmc_hostname(host->mmc), version);
446
447 if (!version)
448 return;
449
450 version &= MSMSDCC_VERSION_MASK;
451 if (version) /* SDCC v4 and greater */
452 host->hw_caps |= MSMSDCC_AUTO_PROG_DONE |
453 MSMSDCC_SOFT_RESET | MSMSDCC_REG_WR_ACTIVE;
454
455 if (version >= 0x2D) /* SDCC v4 2.1.0 and greater */
456 host->hw_caps |= MSMSDCC_SW_RST | MSMSDCC_SW_RST_CFG;
457}
458
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700459int msmsdcc_set_pwrsave(struct mmc_host *mmc, int pwrsave);
460int msmsdcc_sdio_al_lpm(struct mmc_host *mmc, bool enable);
461
462#ifdef CONFIG_MSM_SDIO_AL
463
464static inline int msmsdcc_lpm_enable(struct mmc_host *mmc)
465{
466 return msmsdcc_sdio_al_lpm(mmc, true);
467}
468
469static inline int msmsdcc_lpm_disable(struct mmc_host *mmc)
470{
Venkat Gopalakrishnanf3170582011-11-04 14:02:48 -0700471 struct msmsdcc_host *host = mmc_priv(mmc);
472 int ret;
473
474 ret = msmsdcc_sdio_al_lpm(mmc, false);
475 wake_unlock(&host->sdio_wlock);
476 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700477}
478#endif
479
San Mehat9d2bd732009-09-22 16:44:22 -0700480#endif