Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
Sujith Manoharan | 5b68138 | 2011-05-17 13:36:18 +0530 | [diff] [blame] | 2 | * Copyright (c) 2008-2011 Atheros Communications Inc. |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #ifndef HW_H |
| 18 | #define HW_H |
| 19 | |
| 20 | #include <linux/if_ether.h> |
| 21 | #include <linux/delay.h> |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 22 | #include <linux/io.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 23 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 24 | #include "mac.h" |
| 25 | #include "ani.h" |
| 26 | #include "eeprom.h" |
| 27 | #include "calib.h" |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 28 | #include "reg.h" |
| 29 | #include "phy.h" |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 30 | #include "btcoex.h" |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 31 | |
Luis R. Rodriguez | 203c480 | 2009-03-30 22:30:33 -0400 | [diff] [blame] | 32 | #include "../regd.h" |
Bob Copeland | 3a702e4 | 2009-03-30 22:30:29 -0400 | [diff] [blame] | 33 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 34 | #define ATHEROS_VENDOR_ID 0x168c |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 35 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 36 | #define AR5416_DEVID_PCI 0x0023 |
| 37 | #define AR5416_DEVID_PCIE 0x0024 |
| 38 | #define AR9160_DEVID_PCI 0x0027 |
| 39 | #define AR9280_DEVID_PCI 0x0029 |
| 40 | #define AR9280_DEVID_PCIE 0x002a |
| 41 | #define AR9285_DEVID_PCIE 0x002b |
Luis R. Rodriguez | 5ffaf8a | 2010-02-02 11:58:33 -0500 | [diff] [blame] | 42 | #define AR2427_DEVID_PCIE 0x002c |
Senthil Balasubramanian | db3cc53 | 2010-04-15 17:38:18 -0400 | [diff] [blame] | 43 | #define AR9287_DEVID_PCI 0x002d |
| 44 | #define AR9287_DEVID_PCIE 0x002e |
| 45 | #define AR9300_DEVID_PCIE 0x0030 |
Vasanthakumar Thiagarajan | b99a7be | 2011-04-19 19:28:59 +0530 | [diff] [blame] | 46 | #define AR9300_DEVID_AR9340 0x0031 |
Vasanthakumar Thiagarajan | 3050c91 | 2010-12-06 04:27:36 -0800 | [diff] [blame] | 47 | #define AR9300_DEVID_AR9485_PCIE 0x0032 |
Gabor Juhos | 0368930 | 2011-06-21 11:23:22 +0200 | [diff] [blame^] | 48 | #define AR9300_DEVID_AR9330 0x0035 |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 49 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 50 | #define AR5416_AR9100_DEVID 0x000b |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 51 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 52 | #define AR_SUBVENDOR_ID_NOG 0x0e11 |
| 53 | #define AR_SUBVENDOR_ID_NEW_A 0x7065 |
| 54 | #define AR5416_MAGIC 0x19641014 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 55 | |
Vasanthakumar Thiagarajan | fe12946 | 2009-09-09 15:25:50 +0530 | [diff] [blame] | 56 | #define AR9280_COEX2WIRE_SUBSYSID 0x309b |
| 57 | #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa |
| 58 | #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab |
| 59 | |
Vivek Natarajan | a6ef530 | 2011-04-26 10:39:53 +0530 | [diff] [blame] | 60 | #define AR9300_NUM_BT_WEIGHTS 4 |
| 61 | #define AR9300_NUM_WLAN_WEIGHTS 4 |
| 62 | |
Luis R. Rodriguez | e3d01bf | 2009-09-13 23:11:13 -0700 | [diff] [blame] | 63 | #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) |
| 64 | |
Luis R. Rodriguez | cfe8cba | 2009-09-13 23:39:31 -0700 | [diff] [blame] | 65 | #define ATH_DEFAULT_NOISE_FLOOR -95 |
| 66 | |
John W. Linville | 04658fb | 2009-11-13 13:12:59 -0500 | [diff] [blame] | 67 | #define ATH9K_RSSI_BAD -128 |
Luis R. Rodriguez | 990b70a | 2009-09-13 23:55:05 -0700 | [diff] [blame] | 68 | |
Felix Fietkau | cac4220 | 2010-10-09 02:39:30 +0200 | [diff] [blame] | 69 | #define ATH9K_NUM_CHANNELS 38 |
| 70 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 71 | /* Register read/write primitives */ |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 72 | #define REG_WRITE(_ah, _reg, _val) \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 73 | (_ah)->reg_ops.write((_ah), (_val), (_reg)) |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 74 | |
| 75 | #define REG_READ(_ah, _reg) \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 76 | (_ah)->reg_ops.read((_ah), (_reg)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 77 | |
Sujith Manoharan | 09a525d | 2011-01-04 13:17:18 +0530 | [diff] [blame] | 78 | #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 79 | (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt)) |
Sujith Manoharan | 09a525d | 2011-01-04 13:17:18 +0530 | [diff] [blame] | 80 | |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 81 | #define REG_RMW(_ah, _reg, _set, _clr) \ |
| 82 | (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr)) |
| 83 | |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 84 | #define ENABLE_REGWRITE_BUFFER(_ah) \ |
| 85 | do { \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 86 | if ((_ah)->reg_ops.enable_write_buffer) \ |
| 87 | (_ah)->reg_ops.enable_write_buffer((_ah)); \ |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 88 | } while (0) |
| 89 | |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 90 | #define REGWRITE_BUFFER_FLUSH(_ah) \ |
| 91 | do { \ |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 92 | if ((_ah)->reg_ops.write_flush) \ |
| 93 | (_ah)->reg_ops.write_flush((_ah)); \ |
Sujith | 20b3efd | 2010-04-16 11:53:55 +0530 | [diff] [blame] | 94 | } while (0) |
| 95 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 96 | #define SM(_v, _f) (((_v) << _f##_S) & _f) |
| 97 | #define MS(_v, _f) (((_v) & _f) >> _f##_S) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 98 | #define REG_RMW_FIELD(_a, _r, _f, _v) \ |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 99 | REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f)) |
Luis R. Rodriguez | 1547da3 | 2010-04-15 17:39:15 -0400 | [diff] [blame] | 100 | #define REG_READ_FIELD(_a, _r, _f) \ |
| 101 | (((REG_READ(_a, _r) & _f) >> _f##_S)) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 102 | #define REG_SET_BIT(_a, _r, _f) \ |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 103 | REG_RMW(_a, _r, (_f), 0) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 104 | #define REG_CLR_BIT(_a, _r, _f) \ |
Felix Fietkau | 845e03c | 2011-03-23 20:57:25 +0100 | [diff] [blame] | 105 | REG_RMW(_a, _r, 0, (_f)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 106 | |
Rajkumar Manoharan | e7fc633 | 2011-03-15 23:11:35 +0530 | [diff] [blame] | 107 | #define DO_DELAY(x) do { \ |
| 108 | if (((++(x) % 64) == 0) && \ |
| 109 | (ath9k_hw_common(ah)->bus_ops->ath_bus_type \ |
| 110 | != ATH_USB)) \ |
| 111 | udelay(1); \ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 112 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 113 | |
Felix Fietkau | a9b6b25 | 2011-03-23 20:57:27 +0100 | [diff] [blame] | 114 | #define REG_WRITE_ARRAY(iniarray, column, regWr) \ |
| 115 | ath9k_hw_write_array(ah, iniarray, column, &(regWr)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 116 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 117 | #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 |
| 118 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 |
| 119 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 |
| 120 | #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 |
Vasanthakumar Thiagarajan | 1773912 | 2009-08-26 21:08:50 +0530 | [diff] [blame] | 121 | #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 122 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 |
| 123 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 124 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 125 | #define AR_GPIOD_MASK 0x00001FFF |
| 126 | #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 127 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 128 | #define BASE_ACTIVATE_DELAY 100 |
Vasanthakumar Thiagarajan | 0b488ac | 2011-04-20 10:26:15 +0530 | [diff] [blame] | 129 | #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 130 | #define COEF_SCALE_S 24 |
| 131 | #define HT40_CHANNEL_CENTER_SHIFT 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 132 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 133 | #define ATH9K_ANTENNA0_CHAINMASK 0x1 |
| 134 | #define ATH9K_ANTENNA1_CHAINMASK 0x2 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 135 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 136 | #define ATH9K_NUM_DMA_DEBUG_REGS 8 |
| 137 | #define ATH9K_NUM_QUEUES 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 138 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 139 | #define MAX_RATE_POWER 63 |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 140 | #define AH_WAIT_TIMEOUT 100000 /* (us) */ |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 141 | #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 142 | #define AH_TIME_QUANTUM 10 |
| 143 | #define AR_KEYTABLE_SIZE 128 |
Sujith | d8caa83 | 2009-09-17 09:25:45 +0530 | [diff] [blame] | 144 | #define POWER_UP_TIME 10000 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 145 | #define SPUR_RSSI_THRESH 40 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 146 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 147 | #define CAB_TIMEOUT_VAL 10 |
| 148 | #define BEACON_TIMEOUT_VAL 10 |
| 149 | #define MIN_BEACON_TIMEOUT_VAL 1 |
| 150 | #define SLEEP_SLOP 3 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 151 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 152 | #define INIT_CONFIG_STATUS 0x00000000 |
| 153 | #define INIT_RSSI_THR 0x00000700 |
| 154 | #define INIT_BCON_CNTRL_REG 0x00000000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 155 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 156 | #define TU_TO_USEC(_tu) ((_tu) << 10) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 157 | |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 158 | #define ATH9K_HW_RX_HP_QDEPTH 16 |
| 159 | #define ATH9K_HW_RX_LP_QDEPTH 128 |
| 160 | |
Mohammed Shafi Shajakhan | 0e44d48 | 2011-06-17 14:08:42 +0530 | [diff] [blame] | 161 | #define PAPRD_GAIN_TABLE_ENTRIES 32 |
| 162 | #define PAPRD_TABLE_SZ 24 |
| 163 | #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0 |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 164 | |
Felix Fietkau | 066dae9 | 2010-11-07 14:59:39 +0100 | [diff] [blame] | 165 | enum ath_hw_txq_subtype { |
| 166 | ATH_TXQ_AC_BE = 0, |
| 167 | ATH_TXQ_AC_BK = 1, |
| 168 | ATH_TXQ_AC_VI = 2, |
| 169 | ATH_TXQ_AC_VO = 3, |
| 170 | }; |
| 171 | |
Luis R. Rodriguez | 13ce3e9 | 2010-04-15 17:38:37 -0400 | [diff] [blame] | 172 | enum ath_ini_subsys { |
| 173 | ATH_INI_PRE = 0, |
| 174 | ATH_INI_CORE, |
| 175 | ATH_INI_POST, |
| 176 | ATH_INI_NUM_SPLIT, |
| 177 | }; |
| 178 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 179 | enum ath9k_hw_caps { |
Felix Fietkau | 364734f | 2010-09-14 20:22:44 +0200 | [diff] [blame] | 180 | ATH9K_HW_CAP_HT = BIT(0), |
| 181 | ATH9K_HW_CAP_RFSILENT = BIT(1), |
| 182 | ATH9K_HW_CAP_CST = BIT(2), |
Felix Fietkau | 364734f | 2010-09-14 20:22:44 +0200 | [diff] [blame] | 183 | ATH9K_HW_CAP_AUTOSLEEP = BIT(4), |
| 184 | ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5), |
| 185 | ATH9K_HW_CAP_EDMA = BIT(6), |
| 186 | ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7), |
| 187 | ATH9K_HW_CAP_LDPC = BIT(8), |
| 188 | ATH9K_HW_CAP_FASTCLOCK = BIT(9), |
| 189 | ATH9K_HW_CAP_SGI_20 = BIT(10), |
| 190 | ATH9K_HW_CAP_PAPRD = BIT(11), |
| 191 | ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12), |
Felix Fietkau | d465991 | 2010-10-14 16:02:39 +0200 | [diff] [blame] | 192 | ATH9K_HW_CAP_2GHZ = BIT(13), |
| 193 | ATH9K_HW_CAP_5GHZ = BIT(14), |
Mohammed Shafi Shajakhan | ea066d5 | 2010-11-23 20:42:27 +0530 | [diff] [blame] | 194 | ATH9K_HW_CAP_APM = BIT(15), |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 195 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 196 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 197 | struct ath9k_hw_capabilities { |
| 198 | u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 199 | u16 rts_aggr_limit; |
| 200 | u8 tx_chainmask; |
| 201 | u8 rx_chainmask; |
Vasanthakumar Thiagarajan | 47c80de | 2010-12-06 04:27:43 -0800 | [diff] [blame] | 202 | u8 max_txchains; |
| 203 | u8 max_rxchains; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 204 | u8 num_gpio_pins; |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame] | 205 | u8 rx_hp_qdepth; |
| 206 | u8 rx_lp_qdepth; |
| 207 | u8 rx_status_len; |
Vasanthakumar Thiagarajan | 162c3be | 2010-04-15 17:38:41 -0400 | [diff] [blame] | 208 | u8 tx_desc_len; |
Vasanthakumar Thiagarajan | 5088c2f | 2010-04-15 17:39:34 -0400 | [diff] [blame] | 209 | u8 txs_len; |
Vasanthakumar Thiagarajan | 8060e16 | 2010-12-06 04:27:42 -0800 | [diff] [blame] | 210 | u16 pcie_lcr_offset; |
| 211 | bool pcie_lcr_extsync_en; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 212 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 213 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 214 | struct ath9k_ops_config { |
| 215 | int dma_beacon_response_time; |
| 216 | int sw_beacon_response_time; |
| 217 | int additional_swba_backoff; |
| 218 | int ack_6mb; |
Felix Fietkau | 41f3e54 | 2010-06-12 00:33:56 -0400 | [diff] [blame] | 219 | u32 cwm_ignore_extcca; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 220 | u8 pcie_powersave_enable; |
Luis R. Rodriguez | 6a0ec30 | 2010-06-21 18:38:49 -0400 | [diff] [blame] | 221 | bool pcieSerDesWrite; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 222 | u8 pcie_clock_req; |
| 223 | u32 pcie_waen; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 224 | u8 analog_shiftreg; |
Luis R. Rodriguez | 6f48101 | 2011-01-20 17:47:39 -0800 | [diff] [blame] | 225 | u8 paprd_disable; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 226 | u32 ofdm_trig_low; |
| 227 | u32 ofdm_trig_high; |
| 228 | u32 cck_trig_high; |
| 229 | u32 cck_trig_low; |
| 230 | u32 enable_ani; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 231 | int serialize_regmode; |
Sujith | 0ce024c | 2009-12-14 14:57:00 +0530 | [diff] [blame] | 232 | bool rx_intr_mitigation; |
Vasanthakumar Thiagarajan | 55e82df | 2010-04-15 17:39:06 -0400 | [diff] [blame] | 233 | bool tx_intr_mitigation; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 234 | #define SPUR_DISABLE 0 |
| 235 | #define SPUR_ENABLE_IOCTL 1 |
| 236 | #define SPUR_ENABLE_EEPROM 2 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 237 | #define AR_SPUR_5413_1 1640 |
| 238 | #define AR_SPUR_5413_2 1200 |
| 239 | #define AR_NO_SPUR 0x8000 |
| 240 | #define AR_BASE_FREQ_2GHZ 2300 |
| 241 | #define AR_BASE_FREQ_5GHZ 4900 |
| 242 | #define AR_SPUR_FEEQ_BOUND_HT40 19 |
| 243 | #define AR_SPUR_FEEQ_BOUND_HT20 10 |
| 244 | int spurmode; |
| 245 | u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; |
Luis R. Rodriguez | f4709fd | 2009-11-24 21:37:57 -0500 | [diff] [blame] | 246 | u8 max_txtrig_level; |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 247 | u16 ani_poll_interval; /* ANI poll interval in ms */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 248 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 249 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 250 | enum ath9k_int { |
| 251 | ATH9K_INT_RX = 0x00000001, |
| 252 | ATH9K_INT_RXDESC = 0x00000002, |
Felix Fietkau | b5c80475 | 2010-04-15 17:38:48 -0400 | [diff] [blame] | 253 | ATH9K_INT_RXHP = 0x00000001, |
| 254 | ATH9K_INT_RXLP = 0x00000002, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 255 | ATH9K_INT_RXNOFRM = 0x00000008, |
| 256 | ATH9K_INT_RXEOL = 0x00000010, |
| 257 | ATH9K_INT_RXORN = 0x00000020, |
| 258 | ATH9K_INT_TX = 0x00000040, |
| 259 | ATH9K_INT_TXDESC = 0x00000080, |
| 260 | ATH9K_INT_TIM_TIMER = 0x00000100, |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 261 | ATH9K_INT_BB_WATCHDOG = 0x00000400, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 262 | ATH9K_INT_TXURN = 0x00000800, |
| 263 | ATH9K_INT_MIB = 0x00001000, |
| 264 | ATH9K_INT_RXPHY = 0x00004000, |
| 265 | ATH9K_INT_RXKCM = 0x00008000, |
| 266 | ATH9K_INT_SWBA = 0x00010000, |
| 267 | ATH9K_INT_BMISS = 0x00040000, |
| 268 | ATH9K_INT_BNR = 0x00100000, |
| 269 | ATH9K_INT_TIM = 0x00200000, |
| 270 | ATH9K_INT_DTIM = 0x00400000, |
| 271 | ATH9K_INT_DTIMSYNC = 0x00800000, |
| 272 | ATH9K_INT_GPIO = 0x01000000, |
| 273 | ATH9K_INT_CABEND = 0x02000000, |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 274 | ATH9K_INT_TSFOOR = 0x04000000, |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 275 | ATH9K_INT_GENTIMER = 0x08000000, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 276 | ATH9K_INT_CST = 0x10000000, |
| 277 | ATH9K_INT_GTT = 0x20000000, |
| 278 | ATH9K_INT_FATAL = 0x40000000, |
| 279 | ATH9K_INT_GLOBAL = 0x80000000, |
| 280 | ATH9K_INT_BMISC = ATH9K_INT_TIM | |
| 281 | ATH9K_INT_DTIM | |
| 282 | ATH9K_INT_DTIMSYNC | |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 283 | ATH9K_INT_TSFOOR | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 284 | ATH9K_INT_CABEND, |
| 285 | ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | |
| 286 | ATH9K_INT_RXDESC | |
| 287 | ATH9K_INT_RXEOL | |
| 288 | ATH9K_INT_RXORN | |
| 289 | ATH9K_INT_TXURN | |
| 290 | ATH9K_INT_TXDESC | |
| 291 | ATH9K_INT_MIB | |
| 292 | ATH9K_INT_RXPHY | |
| 293 | ATH9K_INT_RXKCM | |
| 294 | ATH9K_INT_SWBA | |
| 295 | ATH9K_INT_BMISS | |
| 296 | ATH9K_INT_GPIO, |
| 297 | ATH9K_INT_NOCARD = 0xffffffff |
| 298 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 299 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 300 | #define CHANNEL_CW_INT 0x00002 |
| 301 | #define CHANNEL_CCK 0x00020 |
| 302 | #define CHANNEL_OFDM 0x00040 |
| 303 | #define CHANNEL_2GHZ 0x00080 |
| 304 | #define CHANNEL_5GHZ 0x00100 |
| 305 | #define CHANNEL_PASSIVE 0x00200 |
| 306 | #define CHANNEL_DYN 0x00400 |
| 307 | #define CHANNEL_HALF 0x04000 |
| 308 | #define CHANNEL_QUARTER 0x08000 |
| 309 | #define CHANNEL_HT20 0x10000 |
| 310 | #define CHANNEL_HT40PLUS 0x20000 |
| 311 | #define CHANNEL_HT40MINUS 0x40000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 312 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 313 | #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) |
| 314 | #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) |
| 315 | #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) |
| 316 | #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) |
| 317 | #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) |
| 318 | #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) |
| 319 | #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) |
| 320 | #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) |
| 321 | #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) |
| 322 | #define CHANNEL_ALL \ |
| 323 | (CHANNEL_OFDM| \ |
| 324 | CHANNEL_CCK| \ |
| 325 | CHANNEL_2GHZ | \ |
| 326 | CHANNEL_5GHZ | \ |
| 327 | CHANNEL_HT20 | \ |
| 328 | CHANNEL_HT40PLUS | \ |
| 329 | CHANNEL_HT40MINUS) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 330 | |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 331 | struct ath9k_hw_cal_data { |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 332 | u16 channel; |
| 333 | u32 channelFlags; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 334 | int32_t CalValid; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 335 | int8_t iCoff; |
| 336 | int8_t qCoff; |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 337 | bool paprd_done; |
Felix Fietkau | 4254bc1 | 2010-07-31 00:12:01 +0200 | [diff] [blame] | 338 | bool nfcal_pending; |
Felix Fietkau | 70cf153 | 2010-08-02 15:53:14 +0200 | [diff] [blame] | 339 | bool nfcal_interference; |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 340 | u16 small_signal_gain[AR9300_MAX_CHAINS]; |
| 341 | u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 342 | struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; |
| 343 | }; |
| 344 | |
| 345 | struct ath9k_channel { |
| 346 | struct ieee80211_channel *chan; |
Felix Fietkau | 093115b | 2010-10-04 20:09:47 +0200 | [diff] [blame] | 347 | struct ar5416AniState ani; |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 348 | u16 channel; |
| 349 | u32 channelFlags; |
| 350 | u32 chanmode; |
Felix Fietkau | d9891c7 | 2010-09-29 17:15:27 +0200 | [diff] [blame] | 351 | s16 noisefloor; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 352 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 353 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 354 | #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ |
| 355 | (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ |
| 356 | (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ |
| 357 | (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) |
| 358 | #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) |
| 359 | #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) |
| 360 | #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 361 | #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) |
| 362 | #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) |
Felix Fietkau | 6b42e8d | 2010-04-26 15:04:35 -0400 | [diff] [blame] | 363 | #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 364 | ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ |
Felix Fietkau | 6b42e8d | 2010-04-26 15:04:35 -0400 | [diff] [blame] | 365 | ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 366 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 367 | /* These macros check chanmode and not channelFlags */ |
| 368 | #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) |
| 369 | #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ |
| 370 | ((_c)->chanmode == CHANNEL_G_HT20)) |
| 371 | #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ |
| 372 | ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ |
| 373 | ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ |
| 374 | ((_c)->chanmode == CHANNEL_G_HT40MINUS)) |
| 375 | #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 376 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 377 | enum ath9k_power_mode { |
| 378 | ATH9K_PM_AWAKE = 0, |
| 379 | ATH9K_PM_FULL_SLEEP, |
| 380 | ATH9K_PM_NETWORK_SLEEP, |
| 381 | ATH9K_PM_UNDEFINED |
| 382 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 383 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 384 | enum ath9k_tp_scale { |
| 385 | ATH9K_TP_SCALE_MAX = 0, |
| 386 | ATH9K_TP_SCALE_50, |
| 387 | ATH9K_TP_SCALE_25, |
| 388 | ATH9K_TP_SCALE_12, |
| 389 | ATH9K_TP_SCALE_MIN |
| 390 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 391 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 392 | enum ser_reg_mode { |
| 393 | SER_REG_MODE_OFF = 0, |
| 394 | SER_REG_MODE_ON = 1, |
| 395 | SER_REG_MODE_AUTO = 2, |
| 396 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 397 | |
Vasanthakumar Thiagarajan | ad7b806 | 2010-04-15 17:38:28 -0400 | [diff] [blame] | 398 | enum ath9k_rx_qtype { |
| 399 | ATH9K_RX_QUEUE_HP, |
| 400 | ATH9K_RX_QUEUE_LP, |
| 401 | ATH9K_RX_QUEUE_MAX, |
| 402 | }; |
| 403 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 404 | struct ath9k_beacon_state { |
| 405 | u32 bs_nexttbtt; |
| 406 | u32 bs_nextdtim; |
| 407 | u32 bs_intval; |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 408 | #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 409 | u32 bs_dtimperiod; |
| 410 | u16 bs_cfpperiod; |
| 411 | u16 bs_cfpmaxduration; |
| 412 | u32 bs_cfpnext; |
| 413 | u16 bs_timoffset; |
| 414 | u16 bs_bmissthreshold; |
| 415 | u32 bs_sleepduration; |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 416 | u32 bs_tsfoor_threshold; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 417 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 418 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 419 | struct chan_centers { |
| 420 | u16 synth_center; |
| 421 | u16 ctl_center; |
| 422 | u16 ext_center; |
| 423 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 424 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 425 | enum { |
| 426 | ATH9K_RESET_POWER_ON, |
| 427 | ATH9K_RESET_WARM, |
| 428 | ATH9K_RESET_COLD, |
| 429 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 430 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 431 | struct ath9k_hw_version { |
| 432 | u32 magic; |
| 433 | u16 devid; |
| 434 | u16 subvendorid; |
| 435 | u32 macVersion; |
| 436 | u16 macRev; |
| 437 | u16 phyRev; |
| 438 | u16 analog5GhzRev; |
| 439 | u16 analog2GhzRev; |
Vasanthakumar Thiagarajan | aeac355 | 2009-09-09 15:25:49 +0530 | [diff] [blame] | 440 | u16 subsysid; |
Sujith Manoharan | 0b5ead9 | 2010-12-07 16:31:38 +0530 | [diff] [blame] | 441 | enum ath_usb_dev usbdev; |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 442 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 443 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 444 | /* Generic TSF timer definitions */ |
| 445 | |
| 446 | #define ATH_MAX_GEN_TIMER 16 |
| 447 | |
| 448 | #define AR_GENTMR_BIT(_index) (1 << (_index)) |
| 449 | |
| 450 | /* |
Walter Goldens | 77c2061 | 2010-05-18 04:44:54 -0700 | [diff] [blame] | 451 | * Using de Bruijin sequence to look up 1's index in a 32 bit number |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 452 | * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 |
| 453 | */ |
Vasanthakumar Thiagarajan | c90017d | 2009-11-13 14:32:39 +0530 | [diff] [blame] | 454 | #define debruijn32 0x077CB531U |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 455 | |
| 456 | struct ath_gen_timer_configuration { |
| 457 | u32 next_addr; |
| 458 | u32 period_addr; |
| 459 | u32 mode_addr; |
| 460 | u32 mode_mask; |
| 461 | }; |
| 462 | |
| 463 | struct ath_gen_timer { |
| 464 | void (*trigger)(void *arg); |
| 465 | void (*overflow)(void *arg); |
| 466 | void *arg; |
| 467 | u8 index; |
| 468 | }; |
| 469 | |
| 470 | struct ath_gen_timer_table { |
| 471 | u32 gen_timer_index[32]; |
| 472 | struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; |
| 473 | union { |
| 474 | unsigned long timer_bits; |
| 475 | u16 val; |
| 476 | } timer_mask; |
| 477 | }; |
| 478 | |
Vasanthakumar Thiagarajan | 21cc630 | 2010-09-02 01:34:42 -0700 | [diff] [blame] | 479 | struct ath_hw_antcomb_conf { |
| 480 | u8 main_lna_conf; |
| 481 | u8 alt_lna_conf; |
| 482 | u8 fast_div_bias; |
Mohammed Shafi Shajakhan | c6ba9fe | 2011-05-13 20:29:53 +0530 | [diff] [blame] | 483 | u8 main_gaintb; |
| 484 | u8 alt_gaintb; |
| 485 | int lna1_lna2_delta; |
Mohammed Shafi Shajakhan | 8afbcc8 | 2011-05-13 20:30:56 +0530 | [diff] [blame] | 486 | u8 div_group; |
Vasanthakumar Thiagarajan | 21cc630 | 2010-09-02 01:34:42 -0700 | [diff] [blame] | 487 | }; |
| 488 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 489 | /** |
Felix Fietkau | 4e8c14e | 2010-11-11 03:18:38 +0100 | [diff] [blame] | 490 | * struct ath_hw_radar_conf - radar detection initialization parameters |
| 491 | * |
| 492 | * @pulse_inband: threshold for checking the ratio of in-band power |
| 493 | * to total power for short radar pulses (half dB steps) |
| 494 | * @pulse_inband_step: threshold for checking an in-band power to total |
| 495 | * power ratio increase for short radar pulses (half dB steps) |
| 496 | * @pulse_height: threshold for detecting the beginning of a short |
| 497 | * radar pulse (dB step) |
| 498 | * @pulse_rssi: threshold for detecting if a short radar pulse is |
| 499 | * gone (dB step) |
| 500 | * @pulse_maxlen: maximum pulse length (0.8 us steps) |
| 501 | * |
| 502 | * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) |
| 503 | * @radar_inband: threshold for checking the ratio of in-band power |
| 504 | * to total power for long radar pulses (half dB steps) |
| 505 | * @fir_power: threshold for detecting the end of a long radar pulse (dB) |
| 506 | * |
| 507 | * @ext_channel: enable extension channel radar detection |
| 508 | */ |
| 509 | struct ath_hw_radar_conf { |
| 510 | unsigned int pulse_inband; |
| 511 | unsigned int pulse_inband_step; |
| 512 | unsigned int pulse_height; |
| 513 | unsigned int pulse_rssi; |
| 514 | unsigned int pulse_maxlen; |
| 515 | |
| 516 | unsigned int radar_rssi; |
| 517 | unsigned int radar_inband; |
| 518 | int fir_power; |
| 519 | |
| 520 | bool ext_channel; |
| 521 | }; |
| 522 | |
| 523 | /** |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 524 | * struct ath_hw_private_ops - callbacks used internally by hardware code |
| 525 | * |
| 526 | * This structure contains private callbacks designed to only be used internally |
| 527 | * by the hardware core. |
| 528 | * |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 529 | * @init_cal_settings: setup types of calibrations supported |
| 530 | * @init_cal: starts actual calibration |
| 531 | * |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 532 | * @init_mode_regs: Initializes mode registers |
Luis R. Rodriguez | 991312d | 2010-04-15 17:39:05 -0400 | [diff] [blame] | 533 | * @init_mode_gain_regs: Initialize TX/RX gain registers |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 534 | * |
| 535 | * @rf_set_freq: change frequency |
| 536 | * @spur_mitigate_freq: spur mitigation |
| 537 | * @rf_alloc_ext_banks: |
| 538 | * @rf_free_ext_banks: |
| 539 | * @set_rf_regs: |
Luis R. Rodriguez | 6477396 | 2010-04-15 17:38:17 -0400 | [diff] [blame] | 540 | * @compute_pll_control: compute the PLL control value to use for |
| 541 | * AR_RTC_PLL_CONTROL for a given channel |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 542 | * @setup_calibration: set up calibration |
| 543 | * @iscal_supported: used to query if a type of calibration is supported |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 544 | * |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 545 | * @ani_cache_ini_regs: cache the values for ANI from the initial |
| 546 | * register settings through the register initialization. |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 547 | */ |
| 548 | struct ath_hw_private_ops { |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 549 | /* Calibration ops */ |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 550 | void (*init_cal_settings)(struct ath_hw *ah); |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 551 | bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 552 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 553 | void (*init_mode_regs)(struct ath_hw *ah); |
Luis R. Rodriguez | 991312d | 2010-04-15 17:39:05 -0400 | [diff] [blame] | 554 | void (*init_mode_gain_regs)(struct ath_hw *ah); |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 555 | void (*setup_calibration)(struct ath_hw *ah, |
| 556 | struct ath9k_cal_list *currCal); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 557 | |
| 558 | /* PHY ops */ |
| 559 | int (*rf_set_freq)(struct ath_hw *ah, |
| 560 | struct ath9k_channel *chan); |
| 561 | void (*spur_mitigate_freq)(struct ath_hw *ah, |
| 562 | struct ath9k_channel *chan); |
| 563 | int (*rf_alloc_ext_banks)(struct ath_hw *ah); |
| 564 | void (*rf_free_ext_banks)(struct ath_hw *ah); |
| 565 | bool (*set_rf_regs)(struct ath_hw *ah, |
| 566 | struct ath9k_channel *chan, |
| 567 | u16 modesIndex); |
| 568 | void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 569 | void (*init_bb)(struct ath_hw *ah, |
| 570 | struct ath9k_channel *chan); |
| 571 | int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 572 | void (*olc_init)(struct ath_hw *ah); |
| 573 | void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 574 | void (*mark_phy_inactive)(struct ath_hw *ah); |
| 575 | void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 576 | bool (*rfbus_req)(struct ath_hw *ah); |
| 577 | void (*rfbus_done)(struct ath_hw *ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 578 | void (*restore_chainmask)(struct ath_hw *ah); |
| 579 | void (*set_diversity)(struct ath_hw *ah, bool value); |
Luis R. Rodriguez | 6477396 | 2010-04-15 17:38:17 -0400 | [diff] [blame] | 580 | u32 (*compute_pll_control)(struct ath_hw *ah, |
| 581 | struct ath9k_channel *chan); |
Felix Fietkau | c16fcb4 | 2010-04-15 17:38:39 -0400 | [diff] [blame] | 582 | bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, |
| 583 | int param); |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 584 | void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); |
Felix Fietkau | 4e8c14e | 2010-11-11 03:18:38 +0100 | [diff] [blame] | 585 | void (*set_radar_params)(struct ath_hw *ah, |
| 586 | struct ath_hw_radar_conf *conf); |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 587 | |
| 588 | /* ANI */ |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 589 | void (*ani_cache_ini_regs)(struct ath_hw *ah); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 590 | }; |
| 591 | |
| 592 | /** |
| 593 | * struct ath_hw_ops - callbacks used by hardware code and driver code |
| 594 | * |
| 595 | * This structure contains callbacks designed to to be used internally by |
| 596 | * hardware code and also by the lower level driver. |
| 597 | * |
| 598 | * @config_pci_powersave: |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 599 | * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 600 | */ |
| 601 | struct ath_hw_ops { |
| 602 | void (*config_pci_powersave)(struct ath_hw *ah, |
| 603 | int restore, |
| 604 | int power_off); |
Vasanthakumar Thiagarajan | cee1f62 | 2010-04-15 17:38:26 -0400 | [diff] [blame] | 605 | void (*rx_enable)(struct ath_hw *ah); |
Vasanthakumar Thiagarajan | 87d5efb | 2010-04-15 17:38:43 -0400 | [diff] [blame] | 606 | void (*set_desc_link)(void *ds, u32 link); |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 607 | bool (*calibrate)(struct ath_hw *ah, |
| 608 | struct ath9k_channel *chan, |
| 609 | u8 rxchainmask, |
| 610 | bool longcal); |
Vasanthakumar Thiagarajan | 55e82df | 2010-04-15 17:39:06 -0400 | [diff] [blame] | 611 | bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); |
Vasanthakumar Thiagarajan | cc610ac0 | 2010-04-15 17:39:26 -0400 | [diff] [blame] | 612 | void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen, |
| 613 | bool is_firstseg, bool is_is_lastseg, |
| 614 | const void *ds0, dma_addr_t buf_addr, |
| 615 | unsigned int qcu); |
| 616 | int (*proc_txdesc)(struct ath_hw *ah, void *ds, |
| 617 | struct ath_tx_status *ts); |
| 618 | void (*set11n_txdesc)(struct ath_hw *ah, void *ds, |
| 619 | u32 pktLen, enum ath9k_pkt_type type, |
| 620 | u32 txPower, u32 keyIx, |
| 621 | enum ath9k_key_type keyType, |
| 622 | u32 flags); |
| 623 | void (*set11n_ratescenario)(struct ath_hw *ah, void *ds, |
| 624 | void *lastds, |
| 625 | u32 durUpdateEn, u32 rtsctsRate, |
| 626 | u32 rtsctsDuration, |
| 627 | struct ath9k_11n_rate_series series[], |
| 628 | u32 nseries, u32 flags); |
| 629 | void (*set11n_aggr_first)(struct ath_hw *ah, void *ds, |
| 630 | u32 aggrLen); |
| 631 | void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds, |
| 632 | u32 numDelims); |
| 633 | void (*set11n_aggr_last)(struct ath_hw *ah, void *ds); |
| 634 | void (*clr11n_aggr)(struct ath_hw *ah, void *ds); |
Felix Fietkau | 5519541 | 2011-04-17 23:28:09 +0200 | [diff] [blame] | 635 | void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val); |
Mohammed Shafi Shajakhan | 69de372 | 2011-05-13 20:29:04 +0530 | [diff] [blame] | 636 | void (*antdiv_comb_conf_get)(struct ath_hw *ah, |
| 637 | struct ath_hw_antcomb_conf *antconf); |
| 638 | void (*antdiv_comb_conf_set)(struct ath_hw *ah, |
| 639 | struct ath_hw_antcomb_conf *antconf); |
| 640 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 641 | }; |
| 642 | |
Felix Fietkau | f2552e2 | 2010-07-02 00:09:50 +0200 | [diff] [blame] | 643 | struct ath_nf_limits { |
| 644 | s16 max; |
| 645 | s16 min; |
| 646 | s16 nominal; |
| 647 | }; |
| 648 | |
Sujith Manoharan | 97dcec5 | 2010-12-20 08:02:42 +0530 | [diff] [blame] | 649 | /* ah_flags */ |
| 650 | #define AH_USE_EEPROM 0x1 |
| 651 | #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */ |
| 652 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 653 | struct ath_hw { |
Felix Fietkau | f9f84e9 | 2011-03-23 20:57:24 +0100 | [diff] [blame] | 654 | struct ath_ops reg_ops; |
| 655 | |
Luis R. Rodriguez | b002a4a | 2009-09-13 00:03:27 -0700 | [diff] [blame] | 656 | struct ieee80211_hw *hw; |
Luis R. Rodriguez | 27c51f1 | 2009-09-10 11:08:14 -0700 | [diff] [blame] | 657 | struct ath_common common; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 658 | struct ath9k_hw_version hw_version; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 659 | struct ath9k_ops_config config; |
| 660 | struct ath9k_hw_capabilities caps; |
Felix Fietkau | cac4220 | 2010-10-09 02:39:30 +0200 | [diff] [blame] | 661 | struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 662 | struct ath9k_channel *curchan; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 663 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 664 | union { |
| 665 | struct ar5416_eeprom_def def; |
| 666 | struct ar5416_eeprom_4k map4k; |
Luis R. Rodriguez | 475f598 | 2009-08-03 17:31:25 -0400 | [diff] [blame] | 667 | struct ar9287_eeprom map9287; |
Senthil Balasubramanian | 15c9ee7 | 2010-04-15 17:39:14 -0400 | [diff] [blame] | 668 | struct ar9300_eeprom ar9300_eep; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 669 | } eeprom; |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 670 | const struct eeprom_ops *eep_ops; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 671 | |
| 672 | bool sw_mgmt_crypto; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 673 | bool is_pciexpress; |
Rajkumar Manoharan | 5f841b4 | 2010-10-27 18:31:15 +0530 | [diff] [blame] | 674 | bool is_monitoring; |
Pavel Roskin | 2eb46d9 | 2010-04-07 01:33:33 -0400 | [diff] [blame] | 675 | bool need_an_top2_fixup; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 676 | u16 tx_trig_level; |
Felix Fietkau | f2552e2 | 2010-07-02 00:09:50 +0200 | [diff] [blame] | 677 | |
Felix Fietkau | bbacee1 | 2010-07-11 15:44:42 +0200 | [diff] [blame] | 678 | u32 nf_regs[6]; |
Felix Fietkau | f2552e2 | 2010-07-02 00:09:50 +0200 | [diff] [blame] | 679 | struct ath_nf_limits nf_2g; |
| 680 | struct ath_nf_limits nf_5g; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 681 | u16 rfsilent; |
| 682 | u32 rfkill_gpio; |
| 683 | u32 rfkill_polarity; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 684 | u32 ah_flags; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 685 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 686 | bool htc_reset_init; |
| 687 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 688 | enum nl80211_iftype opmode; |
| 689 | enum ath9k_power_mode power_mode; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 690 | |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 691 | struct ath9k_hw_cal_data *caldata; |
Sujith | a13883b | 2009-08-26 08:39:40 +0530 | [diff] [blame] | 692 | struct ath9k_pacal_info pacal_info; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 693 | struct ar5416Stats stats; |
| 694 | struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 695 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 696 | int16_t curchan_rad_index; |
Pavel Roskin | 3069168 | 2010-03-31 18:05:31 -0400 | [diff] [blame] | 697 | enum ath9k_int imask; |
Pavel Roskin | 74bad5c | 2010-02-23 18:15:27 -0500 | [diff] [blame] | 698 | u32 imrs2_reg; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 699 | u32 txok_interrupt_mask; |
| 700 | u32 txerr_interrupt_mask; |
| 701 | u32 txdesc_interrupt_mask; |
| 702 | u32 txeol_interrupt_mask; |
| 703 | u32 txurn_interrupt_mask; |
| 704 | bool chip_fullsleep; |
| 705 | u32 atim_window; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 706 | |
| 707 | /* Calibration */ |
Felix Fietkau | 6497827 | 2010-10-03 19:07:16 +0200 | [diff] [blame] | 708 | u32 supp_cals; |
Sujith | cbfe946 | 2009-04-13 21:56:56 +0530 | [diff] [blame] | 709 | struct ath9k_cal_list iq_caldata; |
| 710 | struct ath9k_cal_list adcgain_caldata; |
Sujith | cbfe946 | 2009-04-13 21:56:56 +0530 | [diff] [blame] | 711 | struct ath9k_cal_list adcdc_caldata; |
Luis R. Rodriguez | df23aca | 2010-04-15 17:39:11 -0400 | [diff] [blame] | 712 | struct ath9k_cal_list tempCompCalData; |
Sujith | cbfe946 | 2009-04-13 21:56:56 +0530 | [diff] [blame] | 713 | struct ath9k_cal_list *cal_list; |
| 714 | struct ath9k_cal_list *cal_list_last; |
| 715 | struct ath9k_cal_list *cal_list_curr; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 716 | #define totalPowerMeasI meas0.unsign |
| 717 | #define totalPowerMeasQ meas1.unsign |
| 718 | #define totalIqCorrMeas meas2.sign |
| 719 | #define totalAdcIOddPhase meas0.unsign |
| 720 | #define totalAdcIEvenPhase meas1.unsign |
| 721 | #define totalAdcQOddPhase meas2.unsign |
| 722 | #define totalAdcQEvenPhase meas3.unsign |
| 723 | #define totalAdcDcOffsetIOddPhase meas0.sign |
| 724 | #define totalAdcDcOffsetIEvenPhase meas1.sign |
| 725 | #define totalAdcDcOffsetQOddPhase meas2.sign |
| 726 | #define totalAdcDcOffsetQEvenPhase meas3.sign |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 727 | union { |
| 728 | u32 unsign[AR5416_MAX_CHAINS]; |
| 729 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 730 | } meas0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 731 | union { |
| 732 | u32 unsign[AR5416_MAX_CHAINS]; |
| 733 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 734 | } meas1; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 735 | union { |
| 736 | u32 unsign[AR5416_MAX_CHAINS]; |
| 737 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 738 | } meas2; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 739 | union { |
| 740 | u32 unsign[AR5416_MAX_CHAINS]; |
| 741 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 742 | } meas3; |
| 743 | u16 cal_samples; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 744 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 745 | u32 sta_id1_defaults; |
| 746 | u32 misc_mode; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 747 | enum { |
| 748 | AUTO_32KHZ, |
| 749 | USE_32KHZ, |
| 750 | DONT_USE_32KHZ, |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 751 | } enable_32kHz_clock; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 752 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 753 | /* Private to hardware code */ |
| 754 | struct ath_hw_private_ops private_ops; |
| 755 | /* Accessed by the lower level driver */ |
| 756 | struct ath_hw_ops ops; |
| 757 | |
Luis R. Rodriguez | e68a060 | 2009-10-19 02:33:41 -0400 | [diff] [blame] | 758 | /* Used to program the radio on non single-chip devices */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 759 | u32 *analogBank0Data; |
| 760 | u32 *analogBank1Data; |
| 761 | u32 *analogBank2Data; |
| 762 | u32 *analogBank3Data; |
| 763 | u32 *analogBank6Data; |
| 764 | u32 *analogBank6TPCData; |
| 765 | u32 *analogBank7Data; |
| 766 | u32 *addac5416_21; |
| 767 | u32 *bank6Temp; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 768 | |
Felix Fietkau | 597a94b | 2010-04-26 15:04:37 -0400 | [diff] [blame] | 769 | u8 txpower_limit; |
Felix Fietkau | e239d85 | 2010-01-15 02:34:58 +0100 | [diff] [blame] | 770 | int coverage_class; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 771 | u32 slottime; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 772 | u32 globaltxtimeout; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 773 | |
| 774 | /* ANI */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 775 | u32 proc_phyerr; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 776 | u32 aniperiod; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 777 | int totalSizeDesired[5]; |
| 778 | int coarse_high[5]; |
| 779 | int coarse_low[5]; |
| 780 | int firpwr[5]; |
| 781 | enum ath9k_ani_cmd ani_function; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 782 | |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 783 | /* Bluetooth coexistance */ |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 784 | struct ath_btcoex_hw btcoex_hw; |
Vivek Natarajan | a6ef530 | 2011-04-26 10:39:53 +0530 | [diff] [blame] | 785 | u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS]; |
| 786 | u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS]; |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 787 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 788 | u32 intr_txqs; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 789 | u8 txchainmask; |
| 790 | u8 rxchainmask; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 791 | |
Felix Fietkau | c5d0855 | 2010-11-13 20:22:41 +0100 | [diff] [blame] | 792 | struct ath_hw_radar_conf radar_conf; |
| 793 | |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 794 | u32 originalGain[22]; |
| 795 | int initPDADC; |
| 796 | int PDADCdelta; |
Felix Fietkau | 6de66dd | 2011-03-19 13:55:40 +0100 | [diff] [blame] | 797 | int led_pin; |
Felix Fietkau | 691680b | 2011-03-19 13:55:38 +0100 | [diff] [blame] | 798 | u32 gpio_mask; |
| 799 | u32 gpio_val; |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 800 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 801 | struct ar5416IniArray iniModes; |
| 802 | struct ar5416IniArray iniCommon; |
| 803 | struct ar5416IniArray iniBank0; |
| 804 | struct ar5416IniArray iniBB_RfGain; |
| 805 | struct ar5416IniArray iniBank1; |
| 806 | struct ar5416IniArray iniBank2; |
| 807 | struct ar5416IniArray iniBank3; |
| 808 | struct ar5416IniArray iniBank6; |
| 809 | struct ar5416IniArray iniBank6TPC; |
| 810 | struct ar5416IniArray iniBank7; |
| 811 | struct ar5416IniArray iniAddac; |
| 812 | struct ar5416IniArray iniPcieSerdes; |
Luis R. Rodriguez | 13ce3e9 | 2010-04-15 17:38:37 -0400 | [diff] [blame] | 813 | struct ar5416IniArray iniPcieSerdesLowPower; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 814 | struct ar5416IniArray iniModesAdditional; |
Vasanthakumar Thiagarajan | d89baac | 2011-04-19 19:29:04 +0530 | [diff] [blame] | 815 | struct ar5416IniArray iniModesAdditional_40M; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 816 | struct ar5416IniArray iniModesRxGain; |
| 817 | struct ar5416IniArray iniModesTxGain; |
Luis R. Rodriguez | 8564328 | 2009-10-19 02:33:33 -0400 | [diff] [blame] | 818 | struct ar5416IniArray iniModes_9271_1_0_only; |
Sujith | 193cd45 | 2009-09-18 15:04:07 +0530 | [diff] [blame] | 819 | struct ar5416IniArray iniCckfirNormal; |
| 820 | struct ar5416IniArray iniCckfirJapan2484; |
Sujith | 70807e9 | 2010-03-17 14:25:14 +0530 | [diff] [blame] | 821 | struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271; |
| 822 | struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271; |
| 823 | struct ar5416IniArray iniModes_9271_ANI_reg; |
| 824 | struct ar5416IniArray iniModes_high_power_tx_gain_9271; |
| 825 | struct ar5416IniArray iniModes_normal_power_tx_gain_9271; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 826 | |
Luis R. Rodriguez | 13ce3e9 | 2010-04-15 17:38:37 -0400 | [diff] [blame] | 827 | struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; |
| 828 | struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; |
| 829 | struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; |
| 830 | struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; |
| 831 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 832 | u32 intr_gen_timer_trigger; |
| 833 | u32 intr_gen_timer_thresh; |
| 834 | struct ath_gen_timer_table hw_gen_timers; |
Vasanthakumar Thiagarajan | 744d402 | 2010-04-15 17:39:27 -0400 | [diff] [blame] | 835 | |
| 836 | struct ar9003_txs *ts_ring; |
| 837 | void *ts_start; |
| 838 | u32 ts_paddr_start; |
| 839 | u32 ts_paddr_end; |
| 840 | u16 ts_tail; |
| 841 | u8 ts_size; |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 842 | |
| 843 | u32 bb_watchdog_last_status; |
| 844 | u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ |
Rajkumar Manoharan | 51ac8cb | 2011-05-20 17:52:13 +0530 | [diff] [blame] | 845 | u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */ |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 846 | |
Felix Fietkau | 1bf3866 | 2010-12-13 08:40:54 +0100 | [diff] [blame] | 847 | unsigned int paprd_target_power; |
| 848 | unsigned int paprd_training_power; |
Vasanthakumar Thiagarajan | 7072bf6 | 2010-12-15 07:30:52 -0800 | [diff] [blame] | 849 | unsigned int paprd_ratemask; |
Felix Fietkau | f1a8abb | 2010-12-19 00:31:54 +0100 | [diff] [blame] | 850 | unsigned int paprd_ratemask_ht40; |
Vasanthakumar Thiagarajan | 45ef6a0 | 2010-12-15 07:30:53 -0800 | [diff] [blame] | 851 | bool paprd_table_write_done; |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 852 | u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; |
| 853 | u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; |
Luis R. Rodriguez | 9a658d2 | 2010-06-21 18:38:47 -0400 | [diff] [blame] | 854 | /* |
| 855 | * Store the permanent value of Reg 0x4004in WARegVal |
| 856 | * so we dont have to R/M/W. We should not be reading |
| 857 | * this register when in sleep states. |
| 858 | */ |
| 859 | u32 WARegVal; |
Senthil Balasubramanian | 6ee63f5 | 2010-11-10 05:03:16 -0800 | [diff] [blame] | 860 | |
| 861 | /* Enterprise mode cap */ |
| 862 | u32 ent_mode; |
Vasanthakumar Thiagarajan | f2f5f2a | 2011-04-19 19:29:01 +0530 | [diff] [blame] | 863 | |
| 864 | bool is_clk_25mhz; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 865 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 866 | |
Felix Fietkau | 0cb9e06 | 2011-04-13 21:56:43 +0200 | [diff] [blame] | 867 | struct ath_bus_ops { |
| 868 | enum ath_bus_type ath_bus_type; |
| 869 | void (*read_cachesize)(struct ath_common *common, int *csz); |
| 870 | bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data); |
| 871 | void (*bt_coex_prep)(struct ath_common *common); |
| 872 | void (*extn_synch_en)(struct ath_common *common); |
| 873 | }; |
| 874 | |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 875 | static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) |
| 876 | { |
| 877 | return &ah->common; |
| 878 | } |
| 879 | |
| 880 | static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) |
| 881 | { |
| 882 | return &(ath9k_hw_common(ah)->regulatory); |
| 883 | } |
| 884 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 885 | static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) |
| 886 | { |
| 887 | return &ah->private_ops; |
| 888 | } |
| 889 | |
| 890 | static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) |
| 891 | { |
| 892 | return &ah->ops; |
| 893 | } |
| 894 | |
Vasanthakumar Thiagarajan | 895ad7e | 2010-12-15 07:30:49 -0800 | [diff] [blame] | 895 | static inline u8 get_streams(int mask) |
| 896 | { |
| 897 | return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2)); |
| 898 | } |
| 899 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 900 | /* Initialization, Detach, Reset */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 901 | const char *ath9k_hw_probe(u16 vendorid, u16 devid); |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 902 | void ath9k_hw_deinit(struct ath_hw *ah); |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 903 | int ath9k_hw_init(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 904 | int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 905 | struct ath9k_hw_cal_data *caldata, bool bChannelChange); |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 906 | int ath9k_hw_fill_cap_info(struct ath_hw *ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 907 | u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 908 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 909 | /* GPIO / RFKILL / Antennae */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 910 | void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); |
| 911 | u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); |
| 912 | void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 913 | u32 ah_signal_type); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 914 | void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 915 | u32 ath9k_hw_getdefantenna(struct ath_hw *ah); |
| 916 | void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 917 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 918 | /* General Operation */ |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 919 | bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); |
Felix Fietkau | a9b6b25 | 2011-03-23 20:57:27 +0100 | [diff] [blame] | 920 | void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array, |
| 921 | int column, unsigned int *writecnt); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 922 | u32 ath9k_hw_reverse_bits(u32 val, u32 n); |
Luis R. Rodriguez | 4f0fc7c | 2009-05-06 02:20:00 -0400 | [diff] [blame] | 923 | u16 ath9k_hw_computetxtime(struct ath_hw *ah, |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 924 | u8 phy, int kbps, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 925 | u32 frameLen, u16 rateix, bool shortPreamble); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 926 | void ath9k_hw_get_channel_centers(struct ath_hw *ah, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 927 | struct ath9k_channel *chan, |
| 928 | struct chan_centers *centers); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 929 | u32 ath9k_hw_getrxfilter(struct ath_hw *ah); |
| 930 | void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); |
| 931 | bool ath9k_hw_phy_disable(struct ath_hw *ah); |
| 932 | bool ath9k_hw_disable(struct ath_hw *ah); |
Felix Fietkau | de40f31 | 2010-10-20 03:08:53 +0200 | [diff] [blame] | 933 | void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 934 | void ath9k_hw_setopmode(struct ath_hw *ah); |
| 935 | void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); |
Luis R. Rodriguez | f2b2143 | 2009-09-10 08:50:20 -0700 | [diff] [blame] | 936 | void ath9k_hw_setbssidmask(struct ath_hw *ah); |
| 937 | void ath9k_hw_write_associd(struct ath_hw *ah); |
Felix Fietkau | dd347f2 | 2011-03-22 21:54:17 +0100 | [diff] [blame] | 938 | u32 ath9k_hw_gettsf32(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 939 | u64 ath9k_hw_gettsf64(struct ath_hw *ah); |
| 940 | void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); |
| 941 | void ath9k_hw_reset_tsf(struct ath_hw *ah); |
Sujith | 54e4cec | 2009-08-07 09:45:09 +0530 | [diff] [blame] | 942 | void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 943 | void ath9k_hw_init_global_settings(struct ath_hw *ah); |
Senthil Balasubramanian | b84628e | 2011-04-22 11:32:12 +0530 | [diff] [blame] | 944 | u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah); |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 945 | void ath9k_hw_set11nmac2040(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 946 | void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); |
| 947 | void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 948 | const struct ath9k_beacon_state *bs); |
Felix Fietkau | c9c99e5 | 2010-04-19 19:57:29 +0200 | [diff] [blame] | 949 | bool ath9k_hw_check_alive(struct ath_hw *ah); |
Luis R. Rodriguez | a91d75a | 2009-09-09 20:29:18 -0700 | [diff] [blame] | 950 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 951 | bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); |
Luis R. Rodriguez | a91d75a | 2009-09-09 20:29:18 -0700 | [diff] [blame] | 952 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 953 | /* Generic hw timer primitives */ |
| 954 | struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, |
| 955 | void (*trigger)(void *), |
| 956 | void (*overflow)(void *), |
| 957 | void *arg, |
| 958 | u8 timer_index); |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 959 | void ath9k_hw_gen_timer_start(struct ath_hw *ah, |
| 960 | struct ath_gen_timer *timer, |
| 961 | u32 timer_next, |
| 962 | u32 timer_period); |
| 963 | void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); |
| 964 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 965 | void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); |
| 966 | void ath_gen_timer_isr(struct ath_hw *hw); |
| 967 | |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 968 | void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 969 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 970 | /* HTC */ |
| 971 | void ath9k_hw_htc_resetinit(struct ath_hw *ah); |
| 972 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 973 | /* PHY */ |
| 974 | void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, |
| 975 | u32 *coef_mantissa, u32 *coef_exponent); |
| 976 | |
Luis R. Rodriguez | ebd5a14 | 2010-04-15 17:39:18 -0400 | [diff] [blame] | 977 | /* |
| 978 | * Code Specific to AR5008, AR9001 or AR9002, |
| 979 | * we stuff these here to avoid callbacks for AR9003. |
| 980 | */ |
Luis R. Rodriguez | d8f492b | 2010-04-15 17:39:04 -0400 | [diff] [blame] | 981 | void ar9002_hw_cck_chan14_spread(struct ath_hw *ah); |
Luis R. Rodriguez | ebd5a14 | 2010-04-15 17:39:18 -0400 | [diff] [blame] | 982 | int ar9002_hw_rf_claim(struct ath_hw *ah); |
Luis R. Rodriguez | 78ec267 | 2010-04-15 17:39:23 -0400 | [diff] [blame] | 983 | void ar9002_hw_enable_async_fifo(struct ath_hw *ah); |
Sujith | e9141f7 | 2010-06-01 15:14:10 +0530 | [diff] [blame] | 984 | void ar9002_hw_update_async_fifo(struct ath_hw *ah); |
Luis R. Rodriguez | 6c94fdc | 2010-04-15 17:39:24 -0400 | [diff] [blame] | 985 | void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah); |
Luis R. Rodriguez | d8f492b | 2010-04-15 17:39:04 -0400 | [diff] [blame] | 986 | |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 987 | /* |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 988 | * Code specific to AR9003, we stuff these here to avoid callbacks |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 989 | * for older families |
| 990 | */ |
Luis R. Rodriguez | aea702b | 2010-05-13 13:33:43 -0400 | [diff] [blame] | 991 | void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); |
| 992 | void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); |
| 993 | void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); |
Rajkumar Manoharan | 51ac8cb | 2011-05-20 17:52:13 +0530 | [diff] [blame] | 994 | void ar9003_hw_disable_phy_restart(struct ath_hw *ah); |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 995 | void ar9003_paprd_enable(struct ath_hw *ah, bool val); |
| 996 | void ar9003_paprd_populate_single_table(struct ath_hw *ah, |
Felix Fietkau | 20bd2a0 | 2010-07-31 00:12:00 +0200 | [diff] [blame] | 997 | struct ath9k_hw_cal_data *caldata, |
| 998 | int chain); |
| 999 | int ar9003_paprd_create_curve(struct ath_hw *ah, |
| 1000 | struct ath9k_hw_cal_data *caldata, int chain); |
Felix Fietkau | 717f6be | 2010-06-12 00:34:00 -0400 | [diff] [blame] | 1001 | int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); |
| 1002 | int ar9003_paprd_init_table(struct ath_hw *ah); |
| 1003 | bool ar9003_paprd_is_done(struct ath_hw *ah); |
| 1004 | void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains); |
Felix Fietkau | 641d992 | 2010-04-15 17:38:49 -0400 | [diff] [blame] | 1005 | |
| 1006 | /* Hardware family op attach helpers */ |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1007 | void ar5008_hw_attach_phy_ops(struct ath_hw *ah); |
Luis R. Rodriguez | 8525f28 | 2010-04-15 17:38:19 -0400 | [diff] [blame] | 1008 | void ar9002_hw_attach_phy_ops(struct ath_hw *ah); |
| 1009 | void ar9003_hw_attach_phy_ops(struct ath_hw *ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 1010 | |
Luis R. Rodriguez | 795f5e2 | 2010-04-15 17:39:00 -0400 | [diff] [blame] | 1011 | void ar9002_hw_attach_calib_ops(struct ath_hw *ah); |
| 1012 | void ar9003_hw_attach_calib_ops(struct ath_hw *ah); |
| 1013 | |
Luis R. Rodriguez | b3950e6 | 2010-04-15 17:39:03 -0400 | [diff] [blame] | 1014 | void ar9002_hw_attach_ops(struct ath_hw *ah); |
| 1015 | void ar9003_hw_attach_ops(struct ath_hw *ah); |
| 1016 | |
Rajkumar Manoharan | c2ba334 | 2010-09-03 16:00:00 +0530 | [diff] [blame] | 1017 | void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 1018 | /* |
| 1019 | * ANI work can be shared between all families but a next |
| 1020 | * generation implementation of ANI will be used only for AR9003 only |
| 1021 | * for now as the other families still need to be tested with the same |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 1022 | * next generation ANI. Feel free to start testing it though for the |
| 1023 | * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani. |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 1024 | */ |
Luis R. Rodriguez | e36b27a | 2010-06-12 00:33:45 -0400 | [diff] [blame] | 1025 | extern int modparam_force_new_ani; |
Felix Fietkau | 8eb4980 | 2010-10-04 20:09:49 +0200 | [diff] [blame] | 1026 | void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); |
Felix Fietkau | bfc472b | 2010-10-04 20:09:48 +0200 | [diff] [blame] | 1027 | void ath9k_hw_proc_mib_event(struct ath_hw *ah); |
Felix Fietkau | 9579217 | 2010-10-04 20:09:50 +0200 | [diff] [blame] | 1028 | void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); |
Luis R. Rodriguez | ac0bb76 | 2010-06-12 00:33:42 -0400 | [diff] [blame] | 1029 | |
Vasanthakumar Thiagarajan | 7b6840a | 2009-09-07 17:46:49 +0530 | [diff] [blame] | 1030 | #define ATH_PCIE_CAP_LINK_CTRL 0x70 |
| 1031 | #define ATH_PCIE_CAP_LINK_L0S 1 |
| 1032 | #define ATH_PCIE_CAP_LINK_L1 2 |
| 1033 | |
Luis R. Rodriguez | 7337725 | 2010-06-12 00:33:39 -0400 | [diff] [blame] | 1034 | #define ATH9K_CLOCK_RATE_CCK 22 |
| 1035 | #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 |
| 1036 | #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 |
| 1037 | #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 |
| 1038 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1039 | #endif |